cpu-exec.c 48.9 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 emulator main execution loop
3
 *
B
bellard 已提交
4
 *  Copyright (c) 2003-2005 Fabrice Bellard
B
bellard 已提交
5
 *
B
bellard 已提交
6 7 8 9
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
B
bellard 已提交
10
 *
B
bellard 已提交
11 12 13 14
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
B
bellard 已提交
15
 *
B
bellard 已提交
16 17 18
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
B
bellard 已提交
19
 */
B
bellard 已提交
20
#include "config.h"
21
#define CPU_NO_GLOBAL_REGS
22
#include "exec.h"
B
log fix  
bellard 已提交
23
#include "disas.h"
24
#include "tcg.h"
B
bellard 已提交
25

26 27 28 29 30 31 32 33 34 35 36 37 38 39
#if !defined(CONFIG_SOFTMMU)
#undef EAX
#undef ECX
#undef EDX
#undef EBX
#undef ESP
#undef EBP
#undef ESI
#undef EDI
#undef EIP
#include <signal.h>
#include <sys/ucontext.h>
#endif

40 41 42 43 44 45
#if defined(__sparc__) && !defined(HOST_SOLARIS)
// Work around ugly bugs in glibc that mangle global register contents
#undef env
#define env cpu_single_env
#endif

46
int tb_invalidated_flag;
47
static unsigned long next_tb;
48

B
bellard 已提交
49
//#define DEBUG_EXEC
B
bellard 已提交
50
//#define DEBUG_SIGNAL
B
bellard 已提交
51

B
bellard 已提交
52 53
void cpu_loop_exit(void)
{
54 55 56
    /* NOTE: the register at this point must be saved by hand because
       longjmp restore them */
    regs_to_env();
B
bellard 已提交
57 58
    longjmp(env->jmp_env, 1);
}
59

P
pbrook 已提交
60
#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
B
bellard 已提交
61 62
#define reg_T2
#endif
B
bellard 已提交
63

64 65 66
/* exit the current TB from a signal handler. The host registers are
   restored in a state compatible with the CPU emulator
 */
67
void cpu_resume_from_signal(CPUState *env1, void *puc)
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
{
#if !defined(CONFIG_SOFTMMU)
    struct ucontext *uc = puc;
#endif

    env = env1;

    /* XXX: restore cpu registers saved in host registers */

#if !defined(CONFIG_SOFTMMU)
    if (puc) {
        /* XXX: use siglongjmp ? */
        sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
    }
#endif
    longjmp(env->jmp_env, 1);
}

86 87
static TranslationBlock *tb_find_slow(target_ulong pc,
                                      target_ulong cs_base,
88
                                      uint64_t flags)
89 90 91 92 93 94
{
    TranslationBlock *tb, **ptb1;
    int code_gen_size;
    unsigned int h;
    target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
    uint8_t *tc_ptr;
95

96 97 98
    spin_lock(&tb_lock);

    tb_invalidated_flag = 0;
99

100
    regs_to_env(); /* XXX: do it just before cpu_gen_code() */
101

102 103 104 105 106 107 108 109 110 111
    /* find translated block using physical mappings */
    phys_pc = get_phys_addr_code(env, pc);
    phys_page1 = phys_pc & TARGET_PAGE_MASK;
    phys_page2 = -1;
    h = tb_phys_hash_func(phys_pc);
    ptb1 = &tb_phys_hash[h];
    for(;;) {
        tb = *ptb1;
        if (!tb)
            goto not_found;
112
        if (tb->pc == pc &&
113
            tb->page_addr[0] == phys_page1 &&
114
            tb->cs_base == cs_base &&
115 116 117
            tb->flags == flags) {
            /* check next page if needed */
            if (tb->page_addr[1] != -1) {
118
                virt_page2 = (pc & TARGET_PAGE_MASK) +
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
                    TARGET_PAGE_SIZE;
                phys_page2 = get_phys_addr_code(env, virt_page2);
                if (tb->page_addr[1] == phys_page2)
                    goto found;
            } else {
                goto found;
            }
        }
        ptb1 = &tb->phys_hash_next;
    }
 not_found:
    /* if no translated code available, then translate it now */
    tb = tb_alloc(pc);
    if (!tb) {
        /* flush must be done */
        tb_flush(env);
        /* cannot fail at this point */
        tb = tb_alloc(pc);
        /* don't forget to invalidate previous TB info */
B
bellard 已提交
138
        tb_invalidated_flag = 1;
139 140 141 142 143
    }
    tc_ptr = code_gen_ptr;
    tb->tc_ptr = tc_ptr;
    tb->cs_base = cs_base;
    tb->flags = flags;
144
    cpu_gen_code(env, tb, &code_gen_size);
145
    code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
146

147 148 149 150 151 152 153
    /* check next page if needed */
    virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
    phys_page2 = -1;
    if ((pc & TARGET_PAGE_MASK) != virt_page2) {
        phys_page2 = get_phys_addr_code(env, virt_page2);
    }
    tb_link_phys(tb, phys_pc, phys_page2);
154

155 156 157 158 159 160 161 162 163 164 165
 found:
    /* we add the TB in the virtual pc hash table */
    env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
    spin_unlock(&tb_lock);
    return tb;
}

static inline TranslationBlock *tb_find_fast(void)
{
    TranslationBlock *tb;
    target_ulong cs_base, pc;
166
    uint64_t flags;
167 168 169 170 171 172 173

    /* we record a subset of the CPU state. It will
       always be the same before a given translated block
       is executed. */
#if defined(TARGET_I386)
    flags = env->hflags;
    flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
T
ths 已提交
174
    flags |= env->intercept;
175 176 177 178
    cs_base = env->segs[R_CS].base;
    pc = cs_base + env->eip;
#elif defined(TARGET_ARM)
    flags = env->thumb | (env->vfp.vec_len << 1)
B
bellard 已提交
179 180 181
            | (env->vfp.vec_stride << 4);
    if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
        flags |= (1 << 6);
P
pbrook 已提交
182 183
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
        flags |= (1 << 7);
P
pbrook 已提交
184
    flags |= (env->condexec_bits << 8);
185 186 187 188
    cs_base = 0;
    pc = env->regs[15];
#elif defined(TARGET_SPARC)
#ifdef TARGET_SPARC64
B
bellard 已提交
189 190 191
    // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
    flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
        | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
192
#else
193 194
    // FPU enable . Supervisor
    flags = (env->psref << 4) | env->psrs;
195 196 197 198
#endif
    cs_base = env->npc;
    pc = env->pc;
#elif defined(TARGET_PPC)
199
    flags = env->hflags;
200 201 202
    cs_base = 0;
    pc = env->nip;
#elif defined(TARGET_MIPS)
203
    flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
B
bellard 已提交
204
    cs_base = 0;
205
    pc = env->PC[env->current_tc];
P
pbrook 已提交
206
#elif defined(TARGET_M68K)
P
pbrook 已提交
207 208 209
    flags = (env->fpcr & M68K_FPCR_PREC)  /* Bit  6 */
            | (env->sr & SR_S)            /* Bit  13 */
            | ((env->macsr >> 4) & 0xf);  /* Bits 0-3 */
P
pbrook 已提交
210 211
    cs_base = 0;
    pc = env->pc;
B
bellard 已提交
212
#elif defined(TARGET_SH4)
T
ths 已提交
213 214
    flags = env->flags;
    cs_base = 0;
B
bellard 已提交
215
    pc = env->pc;
J
j_mayer 已提交
216 217 218 219
#elif defined(TARGET_ALPHA)
    flags = env->ps;
    cs_base = 0;
    pc = env->pc;
220
#elif defined(TARGET_CRIS)
E
edgar_igl 已提交
221
    flags = env->pregs[PR_CCS] & U_FLAG;
222
    flags |= env->dslot;
223 224
    cs_base = 0;
    pc = env->pc;
225 226 227
#else
#error unsupported CPU
#endif
B
bellard 已提交
228
    tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
229 230 231
    if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
                         tb->flags != flags, 0)) {
        tb = tb_find_slow(pc, cs_base, flags);
B
bellard 已提交
232 233 234 235 236 237
        /* Note: we do it here to avoid a gcc bug on Mac OS X when
           doing it in tb_find_slow */
        if (tb_invalidated_flag) {
            /* as some TB could have been invalidated because
               of memory exceptions while generating the code, we
               must recompute the hash index here */
238
            next_tb = 0;
B
bellard 已提交
239
        }
240 241 242 243
    }
    return tb;
}

B
bellard 已提交
244 245
/* main execution loop */

B
bellard 已提交
246
int cpu_exec(CPUState *env1)
B
bellard 已提交
247
{
P
pbrook 已提交
248 249 250
#define DECLARE_HOST_REGS 1
#include "hostregs_helper.h"
#if defined(TARGET_SPARC)
B
bellard 已提交
251 252 253
#if defined(reg_REGWPTR)
    uint32_t *saved_regwptr;
#endif
B
bellard 已提交
254
#endif
255 256
    int ret, interrupt_request;
    TranslationBlock *tb;
B
bellard 已提交
257
    uint8_t *tc_ptr;
258

259 260
    if (cpu_halted(env1) == EXCP_HALTED)
        return EXCP_HALTED;
B
bellard 已提交
261

262
    cpu_single_env = env1;
B
bellard 已提交
263

B
bellard 已提交
264
    /* first we save global registers */
P
pbrook 已提交
265 266
#define SAVE_HOST_REGS 1
#include "hostregs_helper.h"
B
bellard 已提交
267
    env = env1;
B
bellard 已提交
268

B
bellard 已提交
269
    env_to_regs();
270
#if defined(TARGET_I386)
B
bellard 已提交
271
    /* put eflags in CPU temporary format */
B
bellard 已提交
272 273
    CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((env->eflags >> 10) & 1));
B
bellard 已提交
274
    CC_OP = CC_OP_EFLAGS;
B
bellard 已提交
275
    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
276
#elif defined(TARGET_SPARC)
B
bellard 已提交
277 278 279
#if defined(reg_REGWPTR)
    saved_regwptr = REGWPTR;
#endif
P
pbrook 已提交
280 281 282 283
#elif defined(TARGET_M68K)
    env->cc_op = CC_OP_FLAGS;
    env->cc_dest = env->sr & 0xf;
    env->cc_x = (env->sr >> 4) & 1;
284 285 286
#elif defined(TARGET_ALPHA)
#elif defined(TARGET_ARM)
#elif defined(TARGET_PPC)
B
bellard 已提交
287
#elif defined(TARGET_MIPS)
B
bellard 已提交
288
#elif defined(TARGET_SH4)
289
#elif defined(TARGET_CRIS)
B
bellard 已提交
290
    /* XXXXX */
B
bellard 已提交
291 292 293
#else
#error unsupported target CPU
#endif
294
    env->exception_index = -1;
295

B
bellard 已提交
296
    /* prepare setjmp context for exception handling */
297 298
    for(;;) {
        if (setjmp(env->jmp_env) == 0) {
299
            env->current_tb = NULL;
300 301 302 303 304 305 306 307
            /* if an exception is pending, we execute it here */
            if (env->exception_index >= 0) {
                if (env->exception_index >= EXCP_INTERRUPT) {
                    /* exit request from the cpu execution loop */
                    ret = env->exception_index;
                    break;
                } else if (env->user_mode_only) {
                    /* if user mode only, we simulate a fake exception
T
ths 已提交
308
                       which will be handled outside the cpu execution
309
                       loop */
B
bellard 已提交
310
#if defined(TARGET_I386)
311 312 313
                    do_interrupt_user(env->exception_index,
                                      env->exception_is_int,
                                      env->error_code,
314
                                      env->exception_next_eip);
315 316
                    /* successfully delivered */
                    env->old_exception = -1;
B
bellard 已提交
317
#endif
318 319 320
                    ret = env->exception_index;
                    break;
                } else {
B
bellard 已提交
321
#if defined(TARGET_I386)
322 323 324
                    /* simulate a real cpu exception. On i386, it can
                       trigger new exceptions, but we do not handle
                       double or triple faults yet. */
325 326 327
                    do_interrupt(env->exception_index,
                                 env->exception_is_int,
                                 env->error_code,
B
bellard 已提交
328
                                 env->exception_next_eip, 0);
329 330
                    /* successfully delivered */
                    env->old_exception = -1;
331 332
#elif defined(TARGET_PPC)
                    do_interrupt(env);
B
bellard 已提交
333 334
#elif defined(TARGET_MIPS)
                    do_interrupt(env);
335
#elif defined(TARGET_SPARC)
B
bellard 已提交
336
                    do_interrupt(env->exception_index);
B
bellard 已提交
337 338
#elif defined(TARGET_ARM)
                    do_interrupt(env);
B
bellard 已提交
339 340
#elif defined(TARGET_SH4)
		    do_interrupt(env);
J
j_mayer 已提交
341 342
#elif defined(TARGET_ALPHA)
                    do_interrupt(env);
343 344
#elif defined(TARGET_CRIS)
                    do_interrupt(env);
P
pbrook 已提交
345 346
#elif defined(TARGET_M68K)
                    do_interrupt(0);
B
bellard 已提交
347
#endif
348 349
                }
                env->exception_index = -1;
350
            }
B
bellard 已提交
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
#ifdef USE_KQEMU
            if (kqemu_is_ok(env) && env->interrupt_request == 0) {
                int ret;
                env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
                ret = kqemu_cpu_exec(env);
                /* put eflags in CPU temporary format */
                CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                DF = 1 - (2 * ((env->eflags >> 10) & 1));
                CC_OP = CC_OP_EFLAGS;
                env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
                if (ret == 1) {
                    /* exception */
                    longjmp(env->jmp_env, 1);
                } else if (ret == 2) {
                    /* softmmu execution needed */
                } else {
                    if (env->interrupt_request != 0) {
                        /* hardware interrupt will be executed just after */
                    } else {
                        /* otherwise, we restart */
                        longjmp(env->jmp_env, 1);
                    }
                }
374
            }
B
bellard 已提交
375 376
#endif

377
            next_tb = 0; /* force lookup of first TB */
378
            for(;;) {
B
bellard 已提交
379
                interrupt_request = env->interrupt_request;
T
ths 已提交
380 381 382 383
                if (__builtin_expect(interrupt_request, 0)
#if defined(TARGET_I386)
			&& env->hflags & HF_GIF_MASK
#endif
384
            && likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
385 386 387 388 389
                    if (interrupt_request & CPU_INTERRUPT_DEBUG) {
                        env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
                        env->exception_index = EXCP_DEBUG;
                        cpu_loop_exit();
                    }
390
#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
391
    defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
392 393 394 395 396 397 398
                    if (interrupt_request & CPU_INTERRUPT_HALT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_HALT;
                        env->halted = 1;
                        env->exception_index = EXCP_HLT;
                        cpu_loop_exit();
                    }
#endif
B
bellard 已提交
399
#if defined(TARGET_I386)
B
bellard 已提交
400 401
                    if ((interrupt_request & CPU_INTERRUPT_SMI) &&
                        !(env->hflags & HF_SMM_MASK)) {
T
ths 已提交
402
                        svm_check_intercept(SVM_EXIT_SMI);
B
bellard 已提交
403 404
                        env->interrupt_request &= ~CPU_INTERRUPT_SMI;
                        do_smm_enter();
405
                        next_tb = 0;
A
aurel32 已提交
406 407 408 409 410
                    } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
                        !(env->hflags & HF_NMI_MASK)) {
                        env->interrupt_request &= ~CPU_INTERRUPT_NMI;
                        env->hflags |= HF_NMI_MASK;
                        do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
411
                        next_tb = 0;
B
bellard 已提交
412
                    } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
413
                        (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
414
                        !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
B
bellard 已提交
415
                        int intno;
T
ths 已提交
416
                        svm_check_intercept(SVM_EXIT_INTR);
T
ths 已提交
417
                        env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
418
                        intno = cpu_get_pic_interrupt(env);
419
                        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
420 421
                            fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
                        }
B
bellard 已提交
422
                        do_interrupt(intno, 0, 0, 0, 1);
B
bellard 已提交
423 424
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
425
                        next_tb = 0;
T
ths 已提交
426 427 428 429 430 431
#if !defined(CONFIG_USER_ONLY)
                    } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
                        (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
                         int intno;
                         /* FIXME: this should respect TPR */
                         env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
T
ths 已提交
432
                         svm_check_intercept(SVM_EXIT_VINTR);
T
ths 已提交
433 434 435 436
                         intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
                         if (loglevel & CPU_LOG_TB_IN_ASM)
                             fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
	                 do_interrupt(intno, 0, 0, -1, 1);
T
ths 已提交
437 438
                         stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
                                  ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
439
                        next_tb = 0;
B
bellard 已提交
440
#endif
B
bellard 已提交
441
                    }
442
#elif defined(TARGET_PPC)
443 444 445 446 447
#if 0
                    if ((interrupt_request & CPU_INTERRUPT_RESET)) {
                        cpu_ppc_reset(env);
                    }
#endif
448
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
449 450 451
                        ppc_hw_interrupt(env);
                        if (env->pending_interrupts == 0)
                            env->interrupt_request &= ~CPU_INTERRUPT_HARD;
452
                        next_tb = 0;
453
                    }
B
bellard 已提交
454 455
#elif defined(TARGET_MIPS)
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
T
ths 已提交
456
                        (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
B
bellard 已提交
457
                        (env->CP0_Status & (1 << CP0St_IE)) &&
T
ths 已提交
458 459
                        !(env->CP0_Status & (1 << CP0St_EXL)) &&
                        !(env->CP0_Status & (1 << CP0St_ERL)) &&
B
bellard 已提交
460 461 462 463 464
                        !(env->hflags & MIPS_HFLAG_DM)) {
                        /* Raise it */
                        env->exception_index = EXCP_EXT_INTERRUPT;
                        env->error_code = 0;
                        do_interrupt(env);
465
                        next_tb = 0;
B
bellard 已提交
466
                    }
467
#elif defined(TARGET_SPARC)
B
bellard 已提交
468 469 470 471 472 473 474 475 476 477 478
                    if ((interrupt_request & CPU_INTERRUPT_HARD) &&
			(env->psret != 0)) {
			int pil = env->interrupt_index & 15;
			int type = env->interrupt_index & 0xf0;

			if (((type == TT_EXTINT) &&
			     (pil == 15 || pil > env->psrpil)) ||
			    type != TT_EXTINT) {
			    env->interrupt_request &= ~CPU_INTERRUPT_HARD;
			    do_interrupt(env->interrupt_index);
			    env->interrupt_index = 0;
B
blueswir1 已提交
479 480 481
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
                            cpu_check_irqs(env);
#endif
482
                        next_tb = 0;
B
bellard 已提交
483
			}
484 485 486
		    } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
			//do_interrupt(0, 0, 0, 0, 0);
			env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
487
		    }
B
bellard 已提交
488 489 490 491 492
#elif defined(TARGET_ARM)
                    if (interrupt_request & CPU_INTERRUPT_FIQ
                        && !(env->uncached_cpsr & CPSR_F)) {
                        env->exception_index = EXCP_FIQ;
                        do_interrupt(env);
493
                        next_tb = 0;
B
bellard 已提交
494
                    }
P
pbrook 已提交
495 496 497 498 499 500 501 502 503
                    /* ARMv7-M interrupt return works by loading a magic value
                       into the PC.  On real hardware the load causes the
                       return to occur.  The qemu implementation performs the
                       jump normally, then does the exception return when the
                       CPU tries to execute code at the magic address.
                       This will cause the magic PC value to be pushed to
                       the stack if an interrupt occured at the wrong time.
                       We avoid this by disabling interrupts when
                       pc contains a magic address.  */
B
bellard 已提交
504
                    if (interrupt_request & CPU_INTERRUPT_HARD
P
pbrook 已提交
505 506
                        && ((IS_M(env) && env->regs[15] < 0xfffffff0)
                            || !(env->uncached_cpsr & CPSR_I))) {
B
bellard 已提交
507 508
                        env->exception_index = EXCP_IRQ;
                        do_interrupt(env);
509
                        next_tb = 0;
B
bellard 已提交
510
                    }
B
bellard 已提交
511
#elif defined(TARGET_SH4)
512 513
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
514
                        next_tb = 0;
515
                    }
J
j_mayer 已提交
516 517 518
#elif defined(TARGET_ALPHA)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
519
                        next_tb = 0;
J
j_mayer 已提交
520
                    }
521 522 523
#elif defined(TARGET_CRIS)
                    if (interrupt_request & CPU_INTERRUPT_HARD) {
                        do_interrupt(env);
524
                        next_tb = 0;
525
                    }
P
pbrook 已提交
526 527 528 529 530 531 532 533 534 535 536
#elif defined(TARGET_M68K)
                    if (interrupt_request & CPU_INTERRUPT_HARD
                        && ((env->sr & SR_I) >> SR_I_SHIFT)
                            < env->pending_level) {
                        /* Real hardware gets the interrupt vector via an
                           IACK cycle at this point.  Current emulated
                           hardware doesn't rely on this, so we
                           provide/save the vector when the interrupt is
                           first signalled.  */
                        env->exception_index = env->pending_vector;
                        do_interrupt(1);
537
                        next_tb = 0;
P
pbrook 已提交
538
                    }
B
bellard 已提交
539
#endif
B
bellard 已提交
540 541
                   /* Don't use the cached interupt_request value,
                      do_interrupt may have updated the EXITTB flag. */
B
bellard 已提交
542
                    if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
543 544 545
                        env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
                        /* ensure that no TB jump will be modified as
                           the program flow was changed */
546
                        next_tb = 0;
547
                    }
B
bellard 已提交
548 549 550 551 552
                    if (interrupt_request & CPU_INTERRUPT_EXIT) {
                        env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
                        env->exception_index = EXCP_INTERRUPT;
                        cpu_loop_exit();
                    }
553
                }
B
bellard 已提交
554
#ifdef DEBUG_EXEC
B
bellard 已提交
555
                if ((loglevel & CPU_LOG_TB_CPU)) {
556
                    /* restore flags in standard format */
557 558
                    regs_to_env();
#if defined(TARGET_I386)
559
                    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
560
                    cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
561
                    env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
B
bellard 已提交
562
#elif defined(TARGET_ARM)
B
bellard 已提交
563
                    cpu_dump_state(env, logfile, fprintf, 0);
564
#elif defined(TARGET_SPARC)
B
bellard 已提交
565 566 567
		    REGWPTR = env->regbase + (env->cwp * 16);
		    env->regwptr = REGWPTR;
                    cpu_dump_state(env, logfile, fprintf, 0);
568
#elif defined(TARGET_PPC)
B
bellard 已提交
569
                    cpu_dump_state(env, logfile, fprintf, 0);
P
pbrook 已提交
570 571 572 573 574 575
#elif defined(TARGET_M68K)
                    cpu_m68k_flush_flags(env, env->cc_op);
                    env->cc_op = CC_OP_FLAGS;
                    env->sr = (env->sr & 0xffe0)
                              | env->cc_dest | (env->cc_x << 4);
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
576 577
#elif defined(TARGET_MIPS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
578 579
#elif defined(TARGET_SH4)
		    cpu_dump_state(env, logfile, fprintf, 0);
J
j_mayer 已提交
580 581
#elif defined(TARGET_ALPHA)
                    cpu_dump_state(env, logfile, fprintf, 0);
582 583
#elif defined(TARGET_CRIS)
                    cpu_dump_state(env, logfile, fprintf, 0);
B
bellard 已提交
584
#else
585
#error unsupported target CPU
B
bellard 已提交
586
#endif
587
                }
B
bellard 已提交
588
#endif
589
                tb = tb_find_fast();
590
#ifdef DEBUG_EXEC
B
bellard 已提交
591
                if ((loglevel & CPU_LOG_EXEC)) {
B
bellard 已提交
592 593 594
                    fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
                            (long)tb->tc_ptr, tb->pc,
                            lookup_symbol(tb->pc));
595
                }
596
#endif
597 598 599
                /* see if we can patch the calling TB. When the TB
                   spans two pages, we cannot safely do a direct
                   jump. */
B
bellard 已提交
600
                {
601
                    if (next_tb != 0 &&
602
#ifdef USE_KQEMU
603 604
                        (env->kqemu_enabled != 2) &&
#endif
B
bellard 已提交
605
                        tb->page_addr[1] == -1) {
606
                    spin_lock(&tb_lock);
607
                    tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
608 609
                    spin_unlock(&tb_lock);
                }
B
bellard 已提交
610
                }
611
                tc_ptr = tb->tc_ptr;
B
bellard 已提交
612
                env->current_tb = tb;
613
                /* execute the generated code */
614 615 616 617 618
#if defined(__sparc__) && !defined(HOST_SOLARIS)
#undef env
                env = cpu_single_env;
#define env cpu_single_env
#endif
619
                next_tb = tcg_qemu_tb_exec(tc_ptr);
B
bellard 已提交
620
                env->current_tb = NULL;
B
bellard 已提交
621 622 623
                /* reset soft MMU for next block (it can currently
                   only be set by a memory fault) */
#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
624 625
                if (env->hflags & HF_SOFTMMU_MASK) {
                    env->hflags &= ~HF_SOFTMMU_MASK;
B
bellard 已提交
626
                    /* do not allow linking to another block */
627
                    next_tb = 0;
B
bellard 已提交
628
                }
629 630 631 632 633 634 635
#endif
#if defined(USE_KQEMU)
#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
                if (kqemu_is_ok(env) &&
                    (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
                    cpu_loop_exit();
                }
B
bellard 已提交
636
#endif
T
ths 已提交
637
            } /* for(;;) */
638
        } else {
B
bellard 已提交
639
            env_to_regs();
B
bellard 已提交
640
        }
641 642
    } /* for(;;) */

B
bellard 已提交
643

B
bellard 已提交
644
#if defined(TARGET_I386)
B
bellard 已提交
645
    /* restore flags in standard format */
B
bellard 已提交
646
    env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
B
bellard 已提交
647
#elif defined(TARGET_ARM)
B
bellard 已提交
648
    /* XXX: Save/restore host fpu exception state?.  */
649
#elif defined(TARGET_SPARC)
B
bellard 已提交
650 651 652
#if defined(reg_REGWPTR)
    REGWPTR = saved_regwptr;
#endif
653
#elif defined(TARGET_PPC)
P
pbrook 已提交
654 655 656 657 658
#elif defined(TARGET_M68K)
    cpu_m68k_flush_flags(env, env->cc_op);
    env->cc_op = CC_OP_FLAGS;
    env->sr = (env->sr & 0xffe0)
              | env->cc_dest | (env->cc_x << 4);
B
bellard 已提交
659
#elif defined(TARGET_MIPS)
B
bellard 已提交
660
#elif defined(TARGET_SH4)
J
j_mayer 已提交
661
#elif defined(TARGET_ALPHA)
662
#elif defined(TARGET_CRIS)
B
bellard 已提交
663
    /* XXXXX */
B
bellard 已提交
664 665 666
#else
#error unsupported target CPU
#endif
P
pbrook 已提交
667 668 669 670

    /* restore global registers */
#include "hostregs_helper.h"

B
bellard 已提交
671
    /* fail safe : never use cpu_single_env outside cpu_exec() */
672
    cpu_single_env = NULL;
B
bellard 已提交
673 674
    return ret;
}
B
bellard 已提交
675

676 677 678 679
/* must only be called from the generated code as an exception can be
   generated */
void tb_invalidate_page_range(target_ulong start, target_ulong end)
{
680 681 682
    /* XXX: cannot enable it yet because it yields to MMU exception
       where NIP != read address on PowerPC */
#if 0
683 684 685
    target_ulong phys_addr;
    phys_addr = get_phys_addr_code(env, start);
    tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
686
#endif
687 688
}

B
bellard 已提交
689
#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
B
bellard 已提交
690

B
bellard 已提交
691 692 693 694 695 696
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
B
bellard 已提交
697
    if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
B
bellard 已提交
698
        selector &= 0xffff;
699
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
700
                               (selector << 4), 0xffff, 0);
B
bellard 已提交
701
    } else {
B
bellard 已提交
702
        helper_load_seg(seg_reg, selector);
B
bellard 已提交
703
    }
B
bellard 已提交
704 705
    env = saved_env;
}
B
bellard 已提交
706

707
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
708 709 710 711 712
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
713

714
    helper_fsave(ptr, data32);
715 716 717 718

    env = saved_env;
}

719
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
720 721 722 723 724
{
    CPUX86State *saved_env;

    saved_env = env;
    env = s;
725

726
    helper_frstor(ptr, data32);
727 728 729 730

    env = saved_env;
}

B
bellard 已提交
731 732
#endif /* TARGET_I386 */

B
bellard 已提交
733 734
#if !defined(CONFIG_SOFTMMU)

735 736
#if defined(TARGET_I386)

737
/* 'pc' is the host PC at which the exception was raised. 'address' is
B
bellard 已提交
738 739 740
   the effective address of the memory exception. 'is_write' is 1 if a
   write caused the exception and otherwise 0'. 'old_set' is the
   signal set which should be restored */
B
bellard 已提交
741
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
742
                                    int is_write, sigset_t *old_set,
743
                                    void *puc)
B
bellard 已提交
744
{
B
bellard 已提交
745 746
    TranslationBlock *tb;
    int ret;
B
bellard 已提交
747

B
bellard 已提交
748 749
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
B
bellard 已提交
750
#if defined(DEBUG_SIGNAL)
751
    qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
752
                pc, address, is_write, *(unsigned long *)old_set);
B
bellard 已提交
753
#endif
754
    /* XXX: locking issue */
755
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
756 757
        return 1;
    }
758

759
    /* see if it is an MMU fault */
760
    ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
761 762 763 764 765
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
B
bellard 已提交
766 767
    tb = tb_find_pc(pc);
    if (tb) {
B
bellard 已提交
768 769
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
770
        cpu_restore_state(tb, env, pc, puc);
771
    }
B
bellard 已提交
772
    if (ret == 1) {
773
#if 0
774
        printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
B
bellard 已提交
775
               env->eip, env->cr[2], env->error_code);
776
#endif
B
bellard 已提交
777 778 779
        /* we restore the process signal mask as the sigreturn should
           do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
B
bellard 已提交
780
        raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
781 782
    } else {
        /* activate soft MMU for this block */
783
        env->hflags |= HF_SOFTMMU_MASK;
784
        cpu_resume_from_signal(env, puc);
B
bellard 已提交
785
    }
786 787 788 789
    /* never comes here */
    return 1;
}

B
bellard 已提交
790
#elif defined(TARGET_ARM)
791
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
792 793
                                    int is_write, sigset_t *old_set,
                                    void *puc)
794
{
B
bellard 已提交
795 796 797 798 799 800
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
801
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
802 803
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
804
    /* XXX: locking issue */
805
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
806 807
        return 1;
    }
B
bellard 已提交
808
    /* see if it is an MMU fault */
809
    ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
825 826
    /* never comes here */
    return 1;
827
}
828 829
#elif defined(TARGET_SPARC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
830 831
                                    int is_write, sigset_t *old_set,
                                    void *puc)
832
{
B
bellard 已提交
833 834 835 836 837 838
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
839
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
840 841
           pc, address, is_write, *(unsigned long *)old_set);
#endif
B
bellard 已提交
842
    /* XXX: locking issue */
843
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
844 845
        return 1;
    }
B
bellard 已提交
846
    /* see if it is an MMU fault */
847
    ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
A
aurel32 已提交
863 864
    /* never comes here */
    return 1;
865
}
866 867
#elif defined (TARGET_PPC)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
868 869
                                    int is_write, sigset_t *old_set,
                                    void *puc)
870 871
{
    TranslationBlock *tb;
872
    int ret;
873

874 875 876
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
877
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
878 879 880
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
881
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
882 883 884
        return 1;
    }

885
    /* see if it is an MMU fault */
886
    ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
887 888 889 890 891
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

892 893 894 895 896
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
897
        cpu_restore_state(tb, env, pc, puc);
898
    }
899
    if (ret == 1) {
900
#if 0
901
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
902
               env->nip, env->error_code, tb);
903 904 905
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
906
        sigprocmask(SIG_SETMASK, old_set, NULL);
907
        do_raise_exception_err(env->exception_index, env->error_code);
908 909
    } else {
        /* activate soft MMU for this block */
910
        cpu_resume_from_signal(env, puc);
911
    }
912
    /* never comes here */
P
pbrook 已提交
913 914 915 916 917 918 919 920 921 922 923 924 925 926
    return 1;
}

#elif defined(TARGET_M68K)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
927
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
P
pbrook 已提交
928 929 930 931 932 933 934
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(address, pc, puc)) {
        return 1;
    }
    /* see if it is an MMU fault */
935
    ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
P
pbrook 已提交
936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */
    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
952 953
    return 1;
}
B
bellard 已提交
954 955 956 957 958 959 960 961

#elif defined (TARGET_MIPS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
962

B
bellard 已提交
963 964 965
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
966
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
967 968 969
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
970
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
B
bellard 已提交
971 972 973 974
        return 1;
    }

    /* see if it is an MMU fault */
975
    ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
976 977 978 979 980 981 982 983 984 985 986 987 988 989
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    if (ret == 1) {
#if 0
990
        printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
T
ths 已提交
991
               env->PC, env->error_code, tb);
B
bellard 已提交
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
        sigprocmask(SIG_SETMASK, old_set, NULL);
        do_raise_exception_err(env->exception_index, env->error_code);
    } else {
        /* activate soft MMU for this block */
        cpu_resume_from_signal(env, puc);
    }
    /* never comes here */
    return 1;
}

B
bellard 已提交
1005 1006 1007 1008 1009 1010 1011
#elif defined (TARGET_SH4)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1012

B
bellard 已提交
1013 1014 1015
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1016
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
B
bellard 已提交
1017 1018 1019 1020 1021 1022 1023 1024
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1025
    ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
B
bellard 已提交
1026 1027 1028 1029 1030 1031
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
J
j_mayer 已提交
1032 1033 1034 1035 1036 1037 1038
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1039
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
J
j_mayer 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

#elif defined (TARGET_ALPHA)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;
1057

J
j_mayer 已提交
1058 1059 1060
    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
1061
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
J
j_mayer 已提交
1062 1063 1064 1065 1066 1067 1068 1069
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1070
    ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
J
j_mayer 已提交
1071 1072 1073 1074 1075 1076
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
B
bellard 已提交
1077 1078 1079 1080 1081 1082 1083
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
#if 0
1084
        printf("PF exception: NIP=0x%08x error=0x%x %p\n",
B
bellard 已提交
1085 1086 1087 1088
               env->nip, env->error_code, tb);
#endif
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
P
pbrook 已提交
1089 1090
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
B
bellard 已提交
1091 1092 1093
    /* never comes here */
    return 1;
}
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
#elif defined (TARGET_CRIS)
static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
                                    int is_write, sigset_t *old_set,
                                    void *puc)
{
    TranslationBlock *tb;
    int ret;

    if (cpu_single_env)
        env = cpu_single_env; /* XXX: find a correct solution for multithread */
#if defined(DEBUG_SIGNAL)
    printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
           pc, address, is_write, *(unsigned long *)old_set);
#endif
    /* XXX: locking issue */
    if (is_write && page_unprotect(h2g(address), pc, puc)) {
        return 1;
    }

    /* see if it is an MMU fault */
1114
    ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
    if (ret < 0)
        return 0; /* not an MMU fault */
    if (ret == 0)
        return 1; /* the MMU fault was handled without causing real CPU fault */

    /* now we have a real cpu fault */
    tb = tb_find_pc(pc);
    if (tb) {
        /* the PC is inside the translated code. It means that we have
           a virtual CPU fault */
        cpu_restore_state(tb, env, pc, puc);
    }
    /* we restore the process signal mask as the sigreturn should
       do it (XXX: use sigsetjmp) */
    sigprocmask(SIG_SETMASK, old_set, NULL);
    cpu_loop_exit();
    /* never comes here */
    return 1;
}

B
bellard 已提交
1135 1136 1137
#else
#error unsupported target CPU
#endif
B
bellard 已提交
1138

B
bellard 已提交
1139 1140
#if defined(__i386__)

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
#if defined(__APPLE__)
# include <sys/ucontext.h>

# define EIP_sig(context)  (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
# define TRAP_sig(context)    ((context)->uc_mcontext->es.trapno)
# define ERROR_sig(context)   ((context)->uc_mcontext->es.err)
#else
# define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
# define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
# define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
#endif

1153
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1154
                       void *puc)
B
bellard 已提交
1155
{
1156
    siginfo_t *info = pinfo;
B
bellard 已提交
1157 1158
    struct ucontext *uc = puc;
    unsigned long pc;
1159
    int trapno;
B
bellard 已提交
1160

1161 1162
#ifndef REG_EIP
/* for glibc 2.1 */
B
bellard 已提交
1163 1164 1165
#define REG_EIP    EIP
#define REG_ERR    ERR
#define REG_TRAPNO TRAPNO
1166
#endif
1167 1168
    pc = EIP_sig(uc);
    trapno = TRAP_sig(uc);
B
bellard 已提交
1169 1170 1171 1172
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             trapno == 0xe ?
                             (ERROR_sig(uc) >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1173 1174
}

1175 1176
#elif defined(__x86_64__)

1177
int cpu_signal_handler(int host_signum, void *pinfo,
1178 1179
                       void *puc)
{
1180
    siginfo_t *info = pinfo;
1181 1182 1183 1184
    struct ucontext *uc = puc;
    unsigned long pc;

    pc = uc->uc_mcontext.gregs[REG_RIP];
1185 1186
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
                             uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1187 1188 1189 1190
                             (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
                             &uc->uc_sigmask, puc);
}

1191
#elif defined(__powerpc__)
B
bellard 已提交
1192

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
/***********************************************************************
 * signal context platform-specific definitions
 * From Wine
 */
#ifdef linux
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext.regs->reg_name)
/* Gpr Registers access  */
# define GPR_sig(reg_num, context)		REG_sig(gpr[reg_num], context)
# define IAR_sig(context)			REG_sig(nip, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(msr, context)   /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)   /* Count register */
# define XER_sig(context)			REG_sig(xer, context) /* User's integer exception register */
# define LR_sig(context)			REG_sig(link, context) /* Link register */
# define CR_sig(context)			REG_sig(ccr, context) /* Condition register */
/* Float Registers access  */
# define FLOAT_sig(reg_num, context)		(((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
# define FPSCR_sig(context)			(*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
/* Exception Registers access */
# define DAR_sig(context)			REG_sig(dar, context)
# define DSISR_sig(context)			REG_sig(dsisr, context)
# define TRAP_sig(context)			REG_sig(trap, context)
#endif /* linux */

#ifdef __APPLE__
# include <sys/ucontext.h>
typedef struct ucontext SIGCONTEXT;
/* All Registers access - only for local access */
# define REG_sig(reg_name, context)		((context)->uc_mcontext->ss.reg_name)
# define FLOATREG_sig(reg_name, context)	((context)->uc_mcontext->fs.reg_name)
# define EXCEPREG_sig(reg_name, context)	((context)->uc_mcontext->es.reg_name)
# define VECREG_sig(reg_name, context)		((context)->uc_mcontext->vs.reg_name)
/* Gpr Registers access */
# define GPR_sig(reg_num, context)		REG_sig(r##reg_num, context)
# define IAR_sig(context)			REG_sig(srr0, context)	/* Program counter */
# define MSR_sig(context)			REG_sig(srr1, context)  /* Machine State Register (Supervisor) */
# define CTR_sig(context)			REG_sig(ctr, context)
# define XER_sig(context)			REG_sig(xer, context) /* Link register */
# define LR_sig(context)			REG_sig(lr, context)  /* User's integer exception register */
# define CR_sig(context)			REG_sig(cr, context)  /* Condition register */
/* Float Registers access */
# define FLOAT_sig(reg_num, context)		FLOATREG_sig(fpregs[reg_num], context)
# define FPSCR_sig(context)			((double)FLOATREG_sig(fpscr, context))
/* Exception Registers access */
# define DAR_sig(context)			EXCEPREG_sig(dar, context)     /* Fault registers for coredump */
# define DSISR_sig(context)			EXCEPREG_sig(dsisr, context)
# define TRAP_sig(context)			EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
#endif /* __APPLE__ */

1242
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1243
                       void *puc)
B
bellard 已提交
1244
{
1245
    siginfo_t *info = pinfo;
1246 1247 1248 1249
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

1250
    pc = IAR_sig(uc);
1251 1252 1253
    is_write = 0;
#if 0
    /* ppc 4xx case */
1254
    if (DSISR_sig(uc) & 0x00800000)
1255 1256
        is_write = 1;
#else
1257
    if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
1258 1259
        is_write = 1;
#endif
1260
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1261
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1262 1263
}

B
bellard 已提交
1264 1265
#elif defined(__alpha__)

1266
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1267 1268
                           void *puc)
{
1269
    siginfo_t *info = pinfo;
B
bellard 已提交
1270 1271 1272 1273 1274
    struct ucontext *uc = puc;
    uint32_t *pc = uc->uc_mcontext.sc_pc;
    uint32_t insn = *pc;
    int is_write = 0;

1275
    /* XXX: need kernel patch to get write flag faster */
B
bellard 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
    switch (insn >> 26) {
    case 0x0d: // stw
    case 0x0e: // stb
    case 0x0f: // stq_u
    case 0x24: // stf
    case 0x25: // stg
    case 0x26: // sts
    case 0x27: // stt
    case 0x2c: // stl
    case 0x2d: // stq
    case 0x2e: // stl_c
    case 0x2f: // stq_c
	is_write = 1;
    }

1291
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1292
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1293
}
1294 1295
#elif defined(__sparc__)

1296
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1297
                       void *puc)
1298
{
1299
    siginfo_t *info = pinfo;
1300 1301
    int is_write;
    uint32_t insn;
1302
#if !defined(__arch64__) || defined(HOST_SOLARIS)
B
blueswir1 已提交
1303 1304
    uint32_t *regs = (uint32_t *)(info + 1);
    void *sigmask = (regs + 20);
1305
    /* XXX: is there a standard glibc define ? */
B
blueswir1 已提交
1306 1307 1308 1309 1310 1311 1312
    unsigned long pc = regs[1];
#else
    struct sigcontext *sc = puc;
    unsigned long pc = sc->sigc_regs.tpc;
    void *sigmask = (void *)sc->sigc_mask;
#endif

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
    /* XXX: need kernel patch to get write flag faster */
    is_write = 0;
    insn = *(uint32_t *)pc;
    if ((insn >> 30) == 3) {
      switch((insn >> 19) & 0x3f) {
      case 0x05: // stb
      case 0x06: // sth
      case 0x04: // st
      case 0x07: // std
      case 0x24: // stf
      case 0x27: // stdf
      case 0x25: // stfsr
	is_write = 1;
	break;
      }
    }
1329
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1330
                             is_write, sigmask, NULL);
1331 1332 1333 1334
}

#elif defined(__arm__)

1335
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1336
                       void *puc)
1337
{
1338
    siginfo_t *info = pinfo;
1339 1340 1341
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1342

1343
    pc = uc->uc_mcontext.arm_pc;
1344 1345
    /* XXX: compute is_write */
    is_write = 0;
1346
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1347
                             is_write,
P
pbrook 已提交
1348
                             &uc->uc_sigmask, puc);
1349 1350
}

B
bellard 已提交
1351 1352
#elif defined(__mc68000)

1353
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1354 1355
                       void *puc)
{
1356
    siginfo_t *info = pinfo;
B
bellard 已提交
1357 1358 1359
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1360

B
bellard 已提交
1361 1362 1363
    pc = uc->uc_mcontext.gregs[16];
    /* XXX: compute is_write */
    is_write = 0;
1364
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
B
bellard 已提交
1365
                             is_write,
1366
                             &uc->uc_sigmask, puc);
B
bellard 已提交
1367 1368
}

B
bellard 已提交
1369 1370 1371 1372 1373 1374 1375
#elif defined(__ia64)

#ifndef __ISR_VALID
  /* This ought to be in <bits/siginfo.h>... */
# define __ISR_VALID	1
#endif

1376
int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
B
bellard 已提交
1377
{
1378
    siginfo_t *info = pinfo;
B
bellard 已提交
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
    struct ucontext *uc = puc;
    unsigned long ip;
    int is_write = 0;

    ip = uc->uc_mcontext.sc_ip;
    switch (host_signum) {
      case SIGILL:
      case SIGFPE:
      case SIGSEGV:
      case SIGBUS:
      case SIGTRAP:
B
bellard 已提交
1390
	  if (info->si_code && (info->si_segvflags & __ISR_VALID))
B
bellard 已提交
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	      /* ISR.W (write-access) is bit 33:  */
	      is_write = (info->si_isr >> 33) & 1;
	  break;

      default:
	  break;
    }
    return handle_cpu_signal(ip, (unsigned long)info->si_addr,
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1403 1404
#elif defined(__s390__)

1405
int cpu_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
1406 1407
                       void *puc)
{
1408
    siginfo_t *info = pinfo;
B
bellard 已提交
1409 1410 1411
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;
1412

B
bellard 已提交
1413 1414 1415
    pc = uc->uc_mcontext.psw.addr;
    /* XXX: compute is_write */
    is_write = 0;
1416
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1417 1418 1419 1420 1421
                             is_write, &uc->uc_sigmask, puc);
}

#elif defined(__mips__)

1422
int cpu_signal_handler(int host_signum, void *pinfo,
1423 1424
                       void *puc)
{
T
ths 已提交
1425
    siginfo_t *info = pinfo;
1426 1427 1428
    struct ucontext *uc = puc;
    greg_t pc = uc->uc_mcontext.pc;
    int is_write;
1429

1430 1431
    /* XXX: compute is_write */
    is_write = 0;
1432
    return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1433
                             is_write, &uc->uc_sigmask, puc);
B
bellard 已提交
1434 1435
}

A
aurel32 已提交
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
#elif defined(__hppa__)

int cpu_signal_handler(int host_signum, void *pinfo,
                       void *puc)
{
    struct siginfo *info = pinfo;
    struct ucontext *uc = puc;
    unsigned long pc;
    int is_write;

    pc = uc->uc_mcontext.sc_iaoq[0];
    /* FIXME: compute is_write */
    is_write = 0;
    return handle_cpu_signal(pc, (unsigned long)info->si_addr, 
                             is_write,
                             &uc->uc_sigmask, puc);
}

B
bellard 已提交
1454
#else
B
bellard 已提交
1455

1456
#error host CPU specific signal handler needed
B
bellard 已提交
1457

B
bellard 已提交
1458
#endif
B
bellard 已提交
1459 1460

#endif /* !defined(CONFIG_SOFTMMU) */