intel_dp.c 166.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69 70
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72 73 74 75
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93 94

static const int skl_rates[] = { 162000, 216000, 270000,
95
				  324000, 432000, 540000 };
96 97 98
static const int chv_rates[] = { 162000, 202500, 210000, 216000,
				 243000, 270000, 324000, 405000,
				 420000, 432000, 540000 };
99
static const int default_rates[] = { 162000, 270000, 540000 };
100

101 102 103 104 105 106 107 108 109
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
110 111 112
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
113 114
}

115
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
116
{
117 118 119
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
120 121
}

122 123
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
124
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
125 126
}

C
Chris Wilson 已提交
127
static void intel_dp_link_down(struct intel_dp *intel_dp);
128
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
129
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
130
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
131 132
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

186
static int
187
intel_dp_link_required(int pixel_clock, int bpp)
188
{
189
	return (pixel_clock * bpp + 9) / 10;
190 191
}

192 193 194 195 196 197
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

198
static enum drm_mode_status
199 200 201
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
202
	struct intel_dp *intel_dp = intel_attached_dp(connector);
203 204
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
205 206
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
207

208 209
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
210 211
			return MODE_PANEL;

212
		if (mode->vdisplay > fixed_mode->vdisplay)
213
			return MODE_PANEL;
214 215

		target_clock = fixed_mode->clock;
216 217
	}

218
	max_link_clock = intel_dp_max_link_rate(intel_dp);
219
	max_lanes = intel_dp_max_lane_count(intel_dp);
220 221 222 223 224

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235
	return MODE_OK;
}

236
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
237 238 239 240 241 242 243 244 245 246 247
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

248
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
249 250 251 252 253 254 255 256
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

257 258 259 260 261 262 263
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

264 265 266 267
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

291 292
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
293
				    struct intel_dp *intel_dp);
294 295
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
296
					      struct intel_dp *intel_dp);
297

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

330 331 332 333 334 335 336
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
337
	bool pll_enabled;
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

361 362 363 364 365 366 367 368 369 370
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

371 372 373 374 375 376 377 378 379 380 381 382 383 384
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
385 386 387

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
388 389
}

390 391 392 393 394 395
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
396 397
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
398
	enum pipe pipe;
399

V
Ville Syrjälä 已提交
400
	lockdep_assert_held(&dev_priv->pps_mutex);
401

402 403 404
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
430 431 432
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
433

434 435
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
436 437 438 439 440 441

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
442 443
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
444

445 446 447 448 449
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
450 451 452 453

	return intel_dp->pps_pipe;
}

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
474

475
static enum pipe
476 477 478
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
479 480
{
	enum pipe pipe;
481 482 483 484

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
485 486 487 488

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

489 490 491
		if (!pipe_check(dev_priv, pipe))
			continue;

492
		return pipe;
493 494
	}

495 496 497 498 499 500 501 502 503 504 505 506 507 508
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
509 510 511 512 513 514 515 516 517 518 519
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
520 521 522 523 524 525

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
526 527
	}

528 529 530
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

531 532
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
533 534
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

599
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
600

601
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
602 603
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

604 605 606 607 608 609 610 611 612 613 614
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

615
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
616

617 618 619
	return 0;
}

620
static bool edp_have_panel_power(struct intel_dp *intel_dp)
621
{
622
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
623 624
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
625 626
	lockdep_assert_held(&dev_priv->pps_mutex);

627 628 629 630
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

631
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
632 633
}

634
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
635
{
636
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
637 638
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
639 640
	lockdep_assert_held(&dev_priv->pps_mutex);

641 642 643 644
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

645
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
646 647
}

648 649 650
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
651
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
652
	struct drm_i915_private *dev_priv = dev->dev_private;
653

654 655
	if (!is_edp(intel_dp))
		return;
656

657
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
658 659
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
660 661
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
662 663 664
	}
}

665 666 667 668 669 670
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
671
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
672 673 674
	uint32_t status;
	bool done;

675
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
676
	if (has_aux_irq)
677
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
678
					  msecs_to_jiffies_timeout(10));
679 680 681 682 683 684 685 686 687 688
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

689
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690
{
691 692
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
693

694 695 696
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
697
	 */
698 699 700 701 702 703 704
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
705
	struct drm_i915_private *dev_priv = dev->dev_private;
706 707 708 709 710

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
711
		return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
712 713 714 715 716 717 718 719 720 721 722 723 724 725
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
726
		return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
727 728
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
729 730 731 732 733
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
734
	} else  {
735
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
736
	}
737 738
}

739 740 741 742 743
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

744 745 746 747 748 749 750 751 752 753
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
774
	       DP_AUX_CH_CTL_DONE |
775
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
776
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
777
	       timeout |
778
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
779 780
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
781
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
782 783
}

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

799 800
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
801
		const uint8_t *send, int send_bytes,
802 803 804 805 806 807 808
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
809
	uint32_t aux_clock_divider;
810 811
	int i, ret, recv_bytes;
	uint32_t status;
812
	int try, clock = 0;
813
	bool has_aux_irq = HAS_AUX_IRQ(dev);
814 815
	bool vdd;

816
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
817

818 819 820 821 822 823
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
824
	vdd = edp_panel_vdd_on(intel_dp);
825 826 827 828 829 830 831 832

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
833

834 835
	intel_aux_display_runtime_get(dev_priv);

836 837
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
838
		status = I915_READ_NOTRACE(ch_ctl);
839 840 841 842 843 844 845 846
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
847 848
		ret = -EBUSY;
		goto out;
849 850
	}

851 852 853 854 855 856
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

857
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
858 859 860 861
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
862

863 864 865 866 867
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
868 869
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
870 871

			/* Send the command and wait for it to complete */
872
			I915_WRITE(ch_ctl, send_ctl);
873 874 875 876 877 878 879 880 881 882

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

883
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
884
				continue;
885 886 887 888 889 890 891 892

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
893
				continue;
894
			}
895 896 897
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
898
		if (status & DP_AUX_CH_CTL_DONE)
899 900 901 902
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
903
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
904 905
		ret = -EBUSY;
		goto out;
906 907 908 909 910
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
911
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
912
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
913 914
		ret = -EIO;
		goto out;
915
	}
916 917 918

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
919
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
920
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
921 922
		ret = -ETIMEDOUT;
		goto out;
923 924 925 926 927 928 929
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
930

931
	for (i = 0; i < recv_bytes; i += 4)
932 933
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
934

935 936 937
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
938
	intel_aux_display_runtime_put(dev_priv);
939

940 941 942
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

943
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
944

945
	return ret;
946 947
}

948 949
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
950 951
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
952
{
953 954 955
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
956 957
	int ret;

958 959 960
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
961 962
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
963

964 965 966
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
967
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
968
		rxsize = 2; /* 0 or 1 data bytes */
969

970 971
		if (WARN_ON(txsize > 20))
			return -E2BIG;
972

973
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
974

975 976 977
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
978

979 980 981 982 983 984 985
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
986 987
		}
		break;
988

989 990
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
991
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
992
		rxsize = msg->size + 1;
993

994 995
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
996

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1008
		}
1009 1010 1011 1012 1013
		break;

	default:
		ret = -EINVAL;
		break;
1014
	}
1015

1016
	return ret;
1017 1018
}

1019 1020 1021 1022
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1023 1024
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1025
	const char *name = NULL;
1026 1027
	int ret;

1028 1029 1030
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1031
		name = "DPDDC-A";
1032
		break;
1033 1034
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1035
		name = "DPDDC-B";
1036
		break;
1037 1038
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1039
		name = "DPDDC-C";
1040
		break;
1041 1042
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1043
		name = "DPDDC-D";
1044 1045 1046
		break;
	default:
		BUG();
1047 1048
	}

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1059
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1060

1061
	intel_dp->aux.name = name;
1062 1063
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1064

1065 1066
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1067

1068
	ret = drm_dp_aux_register(&intel_dp->aux);
1069
	if (ret < 0) {
1070
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1071 1072
			  name, ret);
		return;
1073
	}
1074

1075 1076 1077 1078 1079
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1080
		drm_dp_aux_unregister(&intel_dp->aux);
1081
	}
1082 1083
}

1084 1085 1086 1087 1088
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1089 1090 1091
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1092 1093 1094
	intel_connector_unregister(intel_connector);
}

1095
static void
1096
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1097 1098 1099 1100 1101 1102 1103 1104
{
	u32 ctrl1;

	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1105 1106
	switch (link_clock / 2) {
	case 81000:
1107
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1108 1109
					      SKL_DPLL0);
		break;
1110
	case 135000:
1111
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1112 1113
					      SKL_DPLL0);
		break;
1114
	case 270000:
1115
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1116 1117
					      SKL_DPLL0);
		break;
1118
	case 162000:
1119
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1120 1121 1122 1123 1124 1125
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1126
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1127 1128 1129
					      SKL_DPLL0);
		break;
	case 216000:
1130
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1131 1132 1133
					      SKL_DPLL0);
		break;

1134 1135 1136 1137
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1138
static void
1139
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1154
static int
1155
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1156
{
1157 1158 1159
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1160
	}
1161 1162 1163 1164

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1165 1166
}

1167
static int
1168
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1169
{
1170 1171 1172
	if (IS_SKYLAKE(dev)) {
		*source_rates = skl_rates;
		return ARRAY_SIZE(skl_rates);
1173 1174 1175
	} else if (IS_CHERRYVIEW(dev)) {
		*source_rates = chv_rates;
		return ARRAY_SIZE(chv_rates);
1176
	}
1177 1178 1179

	*source_rates = default_rates;

1180 1181 1182 1183 1184 1185 1186 1187
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		/* WaDisableHBR2:skl */
		return (DP_LINK_BW_2_7 >> 3) + 1;
	else if (INTEL_INFO(dev)->gen >= 8 ||
	    (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1188 1189
}

1190 1191
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1192
		   struct intel_crtc_state *pipe_config, int link_bw)
1193 1194
{
	struct drm_device *dev = encoder->base.dev;
1195 1196
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1197 1198

	if (IS_G4X(dev)) {
1199 1200
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1201
	} else if (HAS_PCH_SPLIT(dev)) {
1202 1203
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1204 1205 1206
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1207
	} else if (IS_VALLEYVIEW(dev)) {
1208 1209
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1210
	}
1211 1212 1213 1214 1215 1216 1217 1218 1219

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1220 1221 1222
	}
}

1223 1224
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1225
			   int *common_rates)
1226 1227 1228 1229 1230
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1231 1232
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1233
			common_rates[k] = source_rates[i];
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1246 1247
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1258
			       common_rates);
1259 1260
}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
		int r = snprintf(str, len, "%d,", array[i]);
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1281 1282
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1296 1297 1298
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1299 1300
}

1301
static int rate_to_index(int find, const int *rates)
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1312 1313 1314 1315 1316 1317
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1318
	len = intel_dp_common_rates(intel_dp, rates);
1319 1320 1321 1322 1323 1324
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1325 1326
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1327
	return rate_to_index(rate, intel_dp->sink_rates);
1328 1329
}

P
Paulo Zanoni 已提交
1330
bool
1331
intel_dp_compute_config(struct intel_encoder *encoder,
1332
			struct intel_crtc_state *pipe_config)
1333
{
1334
	struct drm_device *dev = encoder->base.dev;
1335
	struct drm_i915_private *dev_priv = dev->dev_private;
1336
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1337
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1338
	enum port port = dp_to_dig_port(intel_dp)->port;
1339
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1340
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1341
	int lane_count, clock;
1342
	int min_lane_count = 1;
1343
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1344
	/* Conveniently, the link BW constants become indices with a shift...*/
1345
	int min_clock = 0;
1346
	int max_clock;
1347
	int bpp, mode_rate;
1348
	int link_avail, link_clock;
1349 1350
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1351

1352
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1353 1354

	/* No common link rates between source and sink */
1355
	WARN_ON(common_len <= 0);
1356

1357
	max_clock = common_len - 1;
1358

1359
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1360 1361
		pipe_config->has_pch_encoder = true;

1362
	pipe_config->has_dp_encoder = true;
1363
	pipe_config->has_drrs = false;
1364
	pipe_config->has_audio = intel_dp->has_audio;
1365

1366 1367 1368
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1369 1370 1371 1372 1373 1374 1375 1376

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
			ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
			if (ret)
				return ret;
		}

1377 1378 1379 1380
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1381 1382
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1383 1384
	}

1385
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1386 1387
		return false;

1388
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1389
		      "max bw %d pixel clock %iKHz\n",
1390
		      max_lane_count, common_rates[max_clock],
1391
		      adjusted_mode->crtc_clock);
1392

1393 1394
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1395
	bpp = pipe_config->pipe_bpp;
1396 1397 1398 1399 1400 1401 1402
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1403 1404 1405 1406 1407 1408 1409 1410 1411
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1412
	}
1413

1414
	for (; bpp >= 6*3; bpp -= 2*3) {
1415 1416
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1417

1418
		for (clock = min_clock; clock <= max_clock; clock++) {
1419 1420 1421 1422
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1423
				link_clock = common_rates[clock];
1424 1425 1426 1427 1428 1429 1430 1431 1432
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1433

1434
	return false;
1435

1436
found:
1437 1438 1439 1440 1441 1442
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1443
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1444 1445 1446 1447 1448
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1449
	if (intel_dp->color_range)
1450
		pipe_config->limited_color_range = true;
1451

1452
	intel_dp->lane_count = lane_count;
1453

1454
	if (intel_dp->num_sink_rates) {
1455
		intel_dp->link_bw = 0;
1456
		intel_dp->rate_select =
1457
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1458 1459
	} else {
		intel_dp->link_bw =
1460
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1461
		intel_dp->rate_select = 0;
1462 1463
	}

1464
	pipe_config->pipe_bpp = bpp;
1465
	pipe_config->port_clock = common_rates[clock];
1466

1467 1468
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1469
		      pipe_config->port_clock, bpp);
1470 1471
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1472

1473
	intel_link_compute_m_n(bpp, lane_count,
1474 1475
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1476
			       &pipe_config->dp_m_n);
1477

1478
	if (intel_connector->panel.downclock_mode != NULL &&
1479
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1480
			pipe_config->has_drrs = true;
1481 1482 1483 1484 1485 1486
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1487
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1488
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1489 1490
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1491
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1492 1493 1494
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1495

1496
	return true;
1497 1498
}

1499
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1500
{
1501 1502 1503
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1504 1505 1506
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1507 1508
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1509 1510 1511
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1512
	if (crtc->config->port_clock == 162000) {
1513 1514 1515 1516
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1517
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1518
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1519 1520
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1521
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1522
	}
1523

1524 1525 1526 1527 1528 1529
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1530
static void intel_dp_prepare(struct intel_encoder *encoder)
1531
{
1532
	struct drm_device *dev = encoder->base.dev;
1533
	struct drm_i915_private *dev_priv = dev->dev_private;
1534
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1535
	enum port port = dp_to_dig_port(intel_dp)->port;
1536
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1537
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1538

1539
	/*
K
Keith Packard 已提交
1540
	 * There are four kinds of DP registers:
1541 1542
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1543 1544
	 * 	SNB CPU
	 *	IVB CPU
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1555

1556 1557 1558 1559
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1560

1561 1562
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1563
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1564

1565
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1566
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1567

1568
	/* Split out the IBX/CPU vs CPT settings */
1569

1570
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1571 1572 1573 1574 1575 1576
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1577
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1578 1579
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1580
		intel_dp->DP |= crtc->pipe << 29;
1581
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1582
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1583
			intel_dp->DP |= intel_dp->color_range;
1584 1585 1586 1587 1588 1589 1590

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1591
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1592 1593
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1594 1595 1596 1597 1598 1599
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1600 1601
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1602
	}
1603 1604
}

1605 1606
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1607

1608 1609
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1610

1611 1612
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1613

1614
static void wait_panel_status(struct intel_dp *intel_dp,
1615 1616
				       u32 mask,
				       u32 value)
1617
{
1618
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1619
	struct drm_i915_private *dev_priv = dev->dev_private;
1620 1621
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1622 1623
	lockdep_assert_held(&dev_priv->pps_mutex);

1624 1625
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1626

1627
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1628 1629 1630
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1631

1632
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1633
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1634 1635
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1636
	}
1637 1638

	DRM_DEBUG_KMS("Wait complete\n");
1639
}
1640

1641
static void wait_panel_on(struct intel_dp *intel_dp)
1642 1643
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1644
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1645 1646
}

1647
static void wait_panel_off(struct intel_dp *intel_dp)
1648 1649
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1650
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1651 1652
}

1653
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1654 1655
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1656 1657 1658 1659 1660 1661

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1662
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1663 1664
}

1665
static void wait_backlight_on(struct intel_dp *intel_dp)
1666 1667 1668 1669 1670
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1671
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1672 1673 1674 1675
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1676

1677 1678 1679 1680
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1681
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1682
{
1683 1684 1685
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1686

V
Ville Syrjälä 已提交
1687 1688
	lockdep_assert_held(&dev_priv->pps_mutex);

1689
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1690 1691 1692
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1693 1694
}

1695 1696 1697 1698 1699
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1700
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1701
{
1702
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1703 1704
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1705
	struct drm_i915_private *dev_priv = dev->dev_private;
1706
	enum intel_display_power_domain power_domain;
1707
	u32 pp;
1708
	u32 pp_stat_reg, pp_ctrl_reg;
1709
	bool need_to_disable = !intel_dp->want_panel_vdd;
1710

V
Ville Syrjälä 已提交
1711 1712
	lockdep_assert_held(&dev_priv->pps_mutex);

1713
	if (!is_edp(intel_dp))
1714
		return false;
1715

1716
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1717
	intel_dp->want_panel_vdd = true;
1718

1719
	if (edp_have_panel_vdd(intel_dp))
1720
		return need_to_disable;
1721

1722 1723
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1724

V
Ville Syrjälä 已提交
1725 1726
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1727

1728 1729
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1730

1731
	pp = ironlake_get_pp_control(intel_dp);
1732
	pp |= EDP_FORCE_VDD;
1733

1734 1735
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1736 1737 1738 1739 1740

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1741 1742 1743
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1744
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1745 1746
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1747 1748
		msleep(intel_dp->panel_power_up_delay);
	}
1749 1750 1751 1752

	return need_to_disable;
}

1753 1754 1755 1756 1757 1758 1759
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1760
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1761
{
1762
	bool vdd;
1763

1764 1765 1766
	if (!is_edp(intel_dp))
		return;

1767
	pps_lock(intel_dp);
1768
	vdd = edp_panel_vdd_on(intel_dp);
1769
	pps_unlock(intel_dp);
1770

R
Rob Clark 已提交
1771
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1772
	     port_name(dp_to_dig_port(intel_dp)->port));
1773 1774
}

1775
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1776
{
1777
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1778
	struct drm_i915_private *dev_priv = dev->dev_private;
1779 1780 1781 1782
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1783
	u32 pp;
1784
	u32 pp_stat_reg, pp_ctrl_reg;
1785

V
Ville Syrjälä 已提交
1786
	lockdep_assert_held(&dev_priv->pps_mutex);
1787

1788
	WARN_ON(intel_dp->want_panel_vdd);
1789

1790
	if (!edp_have_panel_vdd(intel_dp))
1791
		return;
1792

V
Ville Syrjälä 已提交
1793 1794
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1795

1796 1797
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1798

1799 1800
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1801

1802 1803
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1804

1805 1806 1807
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1808

1809 1810
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1811

1812 1813
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1814
}
1815

1816
static void edp_panel_vdd_work(struct work_struct *__work)
1817 1818 1819 1820
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1821
	pps_lock(intel_dp);
1822 1823
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1824
	pps_unlock(intel_dp);
1825 1826
}

1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1840 1841 1842 1843 1844
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1845
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1846
{
V
Ville Syrjälä 已提交
1847 1848 1849 1850 1851
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1852 1853
	if (!is_edp(intel_dp))
		return;
1854

R
Rob Clark 已提交
1855
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1856
	     port_name(dp_to_dig_port(intel_dp)->port));
1857

1858 1859
	intel_dp->want_panel_vdd = false;

1860
	if (sync)
1861
		edp_panel_vdd_off_sync(intel_dp);
1862 1863
	else
		edp_panel_vdd_schedule_off(intel_dp);
1864 1865
}

1866
static void edp_panel_on(struct intel_dp *intel_dp)
1867
{
1868
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1869
	struct drm_i915_private *dev_priv = dev->dev_private;
1870
	u32 pp;
1871
	u32 pp_ctrl_reg;
1872

1873 1874
	lockdep_assert_held(&dev_priv->pps_mutex);

1875
	if (!is_edp(intel_dp))
1876
		return;
1877

V
Ville Syrjälä 已提交
1878 1879
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1880

1881 1882 1883
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1884
		return;
1885

1886
	wait_panel_power_cycle(intel_dp);
1887

1888
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1889
	pp = ironlake_get_pp_control(intel_dp);
1890 1891 1892
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1893 1894
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1895
	}
1896

1897
	pp |= POWER_TARGET_ON;
1898 1899 1900
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1901 1902
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1903

1904
	wait_panel_on(intel_dp);
1905
	intel_dp->last_power_on = jiffies;
1906

1907 1908
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1909 1910
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1911
	}
1912
}
V
Ville Syrjälä 已提交
1913

1914 1915 1916 1917 1918 1919 1920
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1921
	pps_unlock(intel_dp);
1922 1923
}

1924 1925

static void edp_panel_off(struct intel_dp *intel_dp)
1926
{
1927 1928
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1929
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1930
	struct drm_i915_private *dev_priv = dev->dev_private;
1931
	enum intel_display_power_domain power_domain;
1932
	u32 pp;
1933
	u32 pp_ctrl_reg;
1934

1935 1936
	lockdep_assert_held(&dev_priv->pps_mutex);

1937 1938
	if (!is_edp(intel_dp))
		return;
1939

V
Ville Syrjälä 已提交
1940 1941
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1942

V
Ville Syrjälä 已提交
1943 1944
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1945

1946
	pp = ironlake_get_pp_control(intel_dp);
1947 1948
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1949 1950
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1951

1952
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1953

1954 1955
	intel_dp->want_panel_vdd = false;

1956 1957
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1958

1959
	intel_dp->last_power_cycle = jiffies;
1960
	wait_panel_off(intel_dp);
1961 1962

	/* We got a reference when we enabled the VDD. */
1963 1964
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1965
}
V
Ville Syrjälä 已提交
1966

1967 1968 1969 1970
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1971

1972 1973
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1974
	pps_unlock(intel_dp);
1975 1976
}

1977 1978
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1979
{
1980 1981
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1982 1983
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1984
	u32 pp_ctrl_reg;
1985

1986 1987 1988 1989 1990 1991
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1992
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1993

1994
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1995

1996
	pp = ironlake_get_pp_control(intel_dp);
1997
	pp |= EDP_BLC_ENABLE;
1998

1999
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2000 2001 2002

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2003

2004
	pps_unlock(intel_dp);
2005 2006
}

2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2021
{
2022
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2023 2024
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2025
	u32 pp_ctrl_reg;
2026

2027 2028 2029
	if (!is_edp(intel_dp))
		return;

2030
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2031

2032
	pp = ironlake_get_pp_control(intel_dp);
2033
	pp &= ~EDP_BLC_ENABLE;
2034

2035
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2036 2037 2038

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2039

2040
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2041 2042

	intel_dp->last_backlight_off = jiffies;
2043
	edp_wait_backlight_off(intel_dp);
2044
}
2045

2046 2047 2048 2049 2050 2051 2052
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2053

2054
	_intel_edp_backlight_off(intel_dp);
2055
	intel_panel_disable_backlight(intel_dp->attached_connector);
2056
}
2057

2058 2059 2060 2061 2062 2063 2064 2065
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2066 2067
	bool is_enabled;

2068
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2069
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2070
	pps_unlock(intel_dp);
2071 2072 2073 2074

	if (is_enabled == enable)
		return;

2075 2076
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2077 2078 2079 2080 2081 2082 2083

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2084
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2085
{
2086 2087 2088
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2089 2090 2091
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2092 2093 2094
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2095 2096
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2097 2098 2099 2100 2101 2102 2103 2104 2105
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2106 2107
	POSTING_READ(DP_A);
	udelay(200);
2108 2109
}

2110
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2111
{
2112 2113 2114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2115 2116 2117
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2118 2119 2120
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2121
	dpa_ctl = I915_READ(DP_A);
2122 2123 2124 2125 2126 2127 2128
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2129
	dpa_ctl &= ~DP_PLL_ENABLE;
2130
	I915_WRITE(DP_A, dpa_ctl);
2131
	POSTING_READ(DP_A);
2132 2133 2134
	udelay(200);
}

2135
/* If the sink supports it, try to set the power state appropriately */
2136
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2137 2138 2139 2140 2141 2142 2143 2144
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2145 2146
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2147 2148 2149 2150 2151 2152
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2153 2154
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2155 2156 2157 2158 2159
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2160 2161 2162 2163

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2164 2165
}

2166 2167
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2168
{
2169
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2170
	enum port port = dp_to_dig_port(intel_dp)->port;
2171 2172
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2173 2174 2175 2176
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2177
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2178 2179 2180
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2181 2182 2183 2184

	if (!(tmp & DP_PORT_EN))
		return false;

2185
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
2186
		*pipe = PORT_TO_PIPE_CPT(tmp);
2187 2188
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
2189
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

2210
		for_each_pipe(dev_priv, i) {
2211 2212 2213 2214 2215 2216 2217
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

2218 2219 2220
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
2221

2222 2223
	return true;
}
2224

2225
static void intel_dp_get_config(struct intel_encoder *encoder,
2226
				struct intel_crtc_state *pipe_config)
2227 2228 2229
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2230 2231 2232 2233
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2234
	int dotclock;
2235

2236 2237 2238 2239
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2240 2241 2242 2243 2244
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2245

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2256

2257 2258 2259 2260 2261
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2262

2263
	pipe_config->base.adjusted_mode.flags |= flags;
2264

2265 2266 2267 2268
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2269 2270 2271 2272
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2273
	if (port == PORT_A) {
2274 2275 2276 2277 2278
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2279 2280 2281 2282 2283 2284 2285

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2286
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2287

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2307 2308
}

2309
static void intel_disable_dp(struct intel_encoder *encoder)
2310
{
2311
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2312
	struct drm_device *dev = encoder->base.dev;
2313 2314
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2315
	if (crtc->config->has_audio)
2316
		intel_audio_codec_disable(encoder);
2317

2318 2319 2320
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2321 2322
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2323
	intel_edp_panel_vdd_on(intel_dp);
2324
	intel_edp_backlight_off(intel_dp);
2325
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2326
	intel_edp_panel_off(intel_dp);
2327

2328 2329
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2330
		intel_dp_link_down(intel_dp);
2331 2332
}

2333
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2334
{
2335
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2336
	enum port port = dp_to_dig_port(intel_dp)->port;
2337

2338
	intel_dp_link_down(intel_dp);
2339 2340
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2341 2342 2343 2344 2345 2346 2347
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2348 2349
}

2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2367
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2368
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2369
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2370

2371 2372 2373 2374 2375 2376 2377 2378 2379
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2380
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2381
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2382 2383 2384 2385

	mutex_unlock(&dev_priv->dpio_lock);
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2491 2492
}

2493
static void intel_enable_dp(struct intel_encoder *encoder)
2494
{
2495 2496 2497
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2498
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2499
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2500

2501 2502
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2503

2504 2505 2506 2507 2508
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2509
	intel_dp_enable_port(intel_dp);
2510 2511 2512 2513 2514 2515 2516

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2517 2518 2519
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2520
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2521 2522
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2523
	intel_dp_stop_link_train(intel_dp);
2524

2525
	if (crtc->config->has_audio) {
2526 2527 2528 2529
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2530
}
2531

2532 2533
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2534 2535
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2536
	intel_enable_dp(encoder);
2537
	intel_edp_backlight_on(intel_dp);
2538
}
2539

2540 2541
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2542 2543
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2544
	intel_edp_backlight_on(intel_dp);
2545
	intel_psr_enable(intel_dp);
2546 2547
}

2548
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2549 2550 2551 2552
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2553 2554
	intel_dp_prepare(encoder);

2555 2556 2557
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2558
		ironlake_edp_pll_on(intel_dp);
2559
	}
2560 2561
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2588 2589 2590 2591 2592 2593 2594 2595
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2596 2597 2598
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2599 2600 2601
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2602
		enum port port;
2603 2604 2605 2606 2607

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2608
		port = dp_to_dig_port(intel_dp)->port;
2609 2610 2611 2612 2613

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2614
			      pipe_name(pipe), port_name(port));
2615

2616 2617 2618
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2619 2620

		/* make sure vdd is off before we steal it */
2621
		vlv_detach_power_sequencer(intel_dp);
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2635 2636 2637
	if (!is_edp(intel_dp))
		return;

2638 2639 2640 2641 2642 2643 2644 2645 2646
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2647
		vlv_detach_power_sequencer(intel_dp);
2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2662 2663
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2664 2665
}

2666
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2667
{
2668
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2669
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2670
	struct drm_device *dev = encoder->base.dev;
2671
	struct drm_i915_private *dev_priv = dev->dev_private;
2672
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2673
	enum dpio_channel port = vlv_dport_to_channel(dport);
2674 2675
	int pipe = intel_crtc->pipe;
	u32 val;
2676

2677
	mutex_lock(&dev_priv->dpio_lock);
2678

2679
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2680 2681 2682 2683 2684 2685
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2686 2687 2688
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2689

2690 2691 2692
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2693 2694
}

2695
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2696 2697 2698 2699
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2700 2701
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2702
	enum dpio_channel port = vlv_dport_to_channel(dport);
2703
	int pipe = intel_crtc->pipe;
2704

2705 2706
	intel_dp_prepare(encoder);

2707
	/* Program Tx lane resets to default */
2708
	mutex_lock(&dev_priv->dpio_lock);
2709
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2710 2711
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2712
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2713 2714 2715 2716 2717 2718
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2719 2720 2721
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2722
	mutex_unlock(&dev_priv->dpio_lock);
2723 2724
}

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2736
	u32 val;
2737 2738

	mutex_lock(&dev_priv->dpio_lock);
2739

2740 2741 2742 2743 2744 2745 2746 2747 2748
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2749
	/* Deassert soft data lane reset*/
2750
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2751
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2752 2753 2754 2755 2756 2757 2758 2759 2760
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2761

2762
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2763
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2764
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2765 2766

	/* Program Tx lane latency optimal setting*/
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2793 2794
	intel_dp_prepare(encoder);

2795 2796
	mutex_lock(&dev_priv->dpio_lock);

2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2848
/*
2849 2850
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2851 2852 2853
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2854
 */
2855 2856 2857
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2858
{
2859 2860
	ssize_t ret;
	int i;
2861

2862 2863 2864 2865 2866 2867 2868
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2869
	for (i = 0; i < 3; i++) {
2870 2871 2872
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2873 2874
		msleep(1);
	}
2875

2876
	return ret;
2877 2878 2879 2880 2881 2882 2883
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2884
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2885
{
2886 2887 2888 2889
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2890 2891
}

2892
/* These are source-specific values. */
2893
static uint8_t
K
Keith Packard 已提交
2894
intel_dp_voltage_max(struct intel_dp *intel_dp)
2895
{
2896
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2897
	struct drm_i915_private *dev_priv = dev->dev_private;
2898
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2899

2900 2901 2902
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2903
		if (dev_priv->edp_low_vswing && port == PORT_A)
2904
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2905
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2906
	} else if (IS_VALLEYVIEW(dev))
2907
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2908
	else if (IS_GEN7(dev) && port == PORT_A)
2909
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2910
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2911
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2912
	else
2913
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2914 2915 2916 2917 2918
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2919
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2920
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2921

2922 2923 2924 2925 2926 2927 2928 2929
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2930 2931
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2932 2933 2934 2935
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2936
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2937 2938 2939 2940 2941 2942 2943
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2944
		default:
2945
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2946
		}
2947 2948
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2949 2950 2951 2952 2953 2954 2955
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2956
		default:
2957
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2958
		}
2959
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2960
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2961 2962 2963 2964 2965
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2966
		default:
2967
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2968 2969 2970
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2971 2972 2973 2974 2975 2976 2977
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2978
		default:
2979
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2980
		}
2981 2982 2983
	}
}

2984
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
2985 2986 2987 2988
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2989 2990
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2991 2992 2993
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2994
	enum dpio_channel port = vlv_dport_to_channel(dport);
2995
	int pipe = intel_crtc->pipe;
2996 2997

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2998
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2999 3000
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3001
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3002 3003 3004
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3005
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3006 3007 3008
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3009
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3010 3011 3012
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3013
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3014 3015 3016 3017 3018 3019 3020
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3021
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3022 3023
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3024
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3025 3026 3027
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3028
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3029 3030 3031
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3032
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3033 3034 3035 3036 3037 3038 3039
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3040
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3041 3042
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3043
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3044 3045 3046
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3047
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3048 3049 3050 3051 3052 3053 3054
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3055
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3056 3057
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3058
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3070
	mutex_lock(&dev_priv->dpio_lock);
3071 3072 3073
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3074
			 uniqtranscale_reg_value);
3075 3076 3077 3078
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
3079
	mutex_unlock(&dev_priv->dpio_lock);
3080 3081 3082 3083

	return 0;
}

3084
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3085 3086 3087 3088 3089
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3090
	u32 deemph_reg_value, margin_reg_value, val;
3091 3092
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3093 3094
	enum pipe pipe = intel_crtc->pipe;
	int i;
3095 3096

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3097
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3098
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3099
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3100 3101 3102
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3103
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3104 3105 3106
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3107
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3108 3109 3110
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3111
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3112 3113 3114 3115 3116 3117 3118 3119
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3120
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3121
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3122
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3123 3124 3125
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3126
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3127 3128 3129
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3130
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3131 3132 3133 3134 3135 3136 3137
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3138
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3139
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3140
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3141 3142 3143
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3144
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3145 3146 3147 3148 3149 3150 3151
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3152
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3153
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3154
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3169 3170
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3171 3172
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3173 3174 3175 3176
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3177 3178
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3179
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3180

3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3191
	/* Program swing deemph */
3192 3193 3194 3195 3196 3197
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3198 3199

	/* Program swing margin */
3200 3201
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3202 3203
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3204 3205
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3206 3207

	/* Disable unique transition scale */
3208 3209 3210 3211 3212
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3213 3214

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3215
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3216
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3217
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3218 3219 3220 3221 3222 3223 3224

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3225 3226 3227 3228 3229
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3230

3231 3232 3233 3234 3235 3236
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3237 3238 3239
	}

	/* Start swing calculation */
3240 3241 3242 3243 3244 3245 3246
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3258
static void
J
Jani Nikula 已提交
3259 3260
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3261 3262 3263 3264
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3265 3266
	uint8_t voltage_max;
	uint8_t preemph_max;
3267

3268
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3269 3270
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3271 3272 3273 3274 3275 3276 3277

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3278
	voltage_max = intel_dp_voltage_max(intel_dp);
3279 3280
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3281

K
Keith Packard 已提交
3282 3283 3284
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3285 3286

	for (lane = 0; lane < 4; lane++)
3287
		intel_dp->train_set[lane] = v | p;
3288 3289 3290
}

static uint32_t
3291
gen4_signal_levels(uint8_t train_set)
3292
{
3293
	uint32_t	signal_levels = 0;
3294

3295
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3296
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3297 3298 3299
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3300
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3301 3302
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3303
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3304 3305
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3306
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3307 3308 3309
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3310
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3311
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3312 3313 3314
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3315
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3316 3317
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3318
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3319 3320
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3321
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3322 3323 3324 3325 3326 3327
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3328 3329
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3330
gen6_edp_signal_levels(uint8_t train_set)
3331
{
3332 3333 3334
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3335 3336
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3337
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3338
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3339
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3340 3341
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3342
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3343 3344
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3345
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3346 3347
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3348
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3349
	default:
3350 3351 3352
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3353 3354 3355
	}
}

K
Keith Packard 已提交
3356 3357
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3358
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3359 3360 3361 3362
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3363
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3364
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3365
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3366
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3367
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3368 3369
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3370
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3371
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3372
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3373 3374
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3375
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3376
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3377
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3378 3379 3380 3381 3382 3383 3384 3385 3386
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3387 3388
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3389
hsw_signal_levels(uint8_t train_set)
3390
{
3391 3392 3393
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3394
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3395
		return DDI_BUF_TRANS_SELECT(0);
3396
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3397
		return DDI_BUF_TRANS_SELECT(1);
3398
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3399
		return DDI_BUF_TRANS_SELECT(2);
3400
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3401
		return DDI_BUF_TRANS_SELECT(3);
3402

3403
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3404
		return DDI_BUF_TRANS_SELECT(4);
3405
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3406
		return DDI_BUF_TRANS_SELECT(5);
3407
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3408
		return DDI_BUF_TRANS_SELECT(6);
3409

3410
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3411
		return DDI_BUF_TRANS_SELECT(7);
3412
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3413
		return DDI_BUF_TRANS_SELECT(8);
3414 3415 3416

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3417 3418 3419
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3420
		return DDI_BUF_TRANS_SELECT(0);
3421 3422 3423
	}
}

3424
static void bxt_signal_levels(struct intel_dp *intel_dp)
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	enum port port = dport->port;
	struct drm_device *dev = dport->base.base.dev;
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	uint32_t level = 0;

	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
}

3473 3474 3475 3476 3477
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3478
	enum port port = intel_dig_port->port;
3479 3480 3481 3482
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3483 3484
	if (IS_BROXTON(dev)) {
		signal_levels = 0;
3485
		bxt_signal_levels(intel_dp);
3486 3487
		mask = 0;
	} else if (HAS_DDI(dev)) {
3488
		signal_levels = hsw_signal_levels(train_set);
3489
		mask = DDI_BUF_EMP_MASK;
3490
	} else if (IS_CHERRYVIEW(dev)) {
3491
		signal_levels = chv_signal_levels(intel_dp);
3492
		mask = 0;
3493
	} else if (IS_VALLEYVIEW(dev)) {
3494
		signal_levels = vlv_signal_levels(intel_dp);
3495
		mask = 0;
3496
	} else if (IS_GEN7(dev) && port == PORT_A) {
3497
		signal_levels = gen7_edp_signal_levels(train_set);
3498
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3499
	} else if (IS_GEN6(dev) && port == PORT_A) {
3500
		signal_levels = gen6_edp_signal_levels(train_set);
3501 3502
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3503
		signal_levels = gen4_signal_levels(train_set);
3504 3505 3506
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3507 3508 3509 3510 3511 3512 3513 3514
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3515 3516 3517 3518

	*DP = (*DP & ~mask) | signal_levels;
}

3519
static bool
C
Chris Wilson 已提交
3520
intel_dp_set_link_train(struct intel_dp *intel_dp,
3521
			uint32_t *DP,
3522
			uint8_t dp_train_pat)
3523
{
3524 3525
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3526
	struct drm_i915_private *dev_priv = dev->dev_private;
3527 3528
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3529

3530
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3531

3532
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3533
	POSTING_READ(intel_dp->output_reg);
3534

3535 3536
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3537
	    DP_TRAINING_PATTERN_DISABLE) {
3538 3539 3540 3541 3542 3543
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3544
	}
3545

3546 3547
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3548 3549

	return ret == len;
3550 3551
}

3552 3553 3554 3555
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3556 3557
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3558 3559 3560 3561 3562 3563
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3564
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3577 3578
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3579 3580 3581 3582

	return ret == intel_dp->lane_count;
}

3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3614
/* Enable corresponding port and start training pattern 1 */
3615
void
3616
intel_dp_start_link_train(struct intel_dp *intel_dp)
3617
{
3618
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3619
	struct drm_device *dev = encoder->dev;
3620 3621
	int i;
	uint8_t voltage;
3622
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3623
	uint32_t DP = intel_dp->DP;
3624
	uint8_t link_config[2];
3625

P
Paulo Zanoni 已提交
3626
	if (HAS_DDI(dev))
3627 3628
		intel_ddi_prepare_link_retrain(encoder);

3629
	/* Write the link configuration data */
3630 3631 3632 3633
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3634
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3635
	if (intel_dp->num_sink_rates)
3636 3637
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3638 3639 3640

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3641
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3642 3643

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3644

3645 3646 3647 3648 3649 3650 3651 3652
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3653
	voltage = 0xff;
3654 3655
	voltage_tries = 0;
	loop_tries = 0;
3656
	for (;;) {
3657
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3658

3659
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3660 3661
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3662
			break;
3663
		}
3664

3665
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3666
			DRM_DEBUG_KMS("clock recovery OK\n");
3667 3668 3669
			break;
		}

3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3687 3688 3689
		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3690
				break;
3691
		if (i == intel_dp->lane_count) {
3692 3693
			++loop_tries;
			if (loop_tries == 5) {
3694
				DRM_ERROR("too many full retries, give up\n");
3695 3696
				break;
			}
3697 3698 3699
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3700 3701 3702
			voltage_tries = 0;
			continue;
		}
3703

3704
		/* Check to see if we've tried the same voltage 5 times */
3705
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3706
			++voltage_tries;
3707
			if (voltage_tries == 5) {
3708
				DRM_ERROR("too many voltage retries, give up\n");
3709 3710 3711 3712 3713
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3714

3715 3716 3717 3718 3719
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3720 3721
	}

3722 3723 3724
	intel_dp->DP = DP;
}

3725
void
3726 3727 3728
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3729
	int tries, cr_tries;
3730
	uint32_t DP = intel_dp->DP;
3731 3732 3733 3734 3735
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3736

3737
	/* channel equalization */
3738
	if (!intel_dp_set_link_train(intel_dp, &DP,
3739
				     training_pattern |
3740 3741 3742 3743 3744
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3745
	tries = 0;
3746
	cr_tries = 0;
3747 3748
	channel_eq = false;
	for (;;) {
3749
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3750

3751 3752 3753 3754 3755
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3756
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3757 3758
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3759
			break;
3760
		}
3761

3762
		/* Make sure clock is still ok */
3763
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3764
			intel_dp->train_set_valid = false;
3765
			intel_dp_start_link_train(intel_dp);
3766
			intel_dp_set_link_train(intel_dp, &DP,
3767
						training_pattern |
3768
						DP_LINK_SCRAMBLING_DISABLE);
3769 3770 3771 3772
			cr_tries++;
			continue;
		}

3773
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3774 3775 3776
			channel_eq = true;
			break;
		}
3777

3778 3779
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3780
			intel_dp->train_set_valid = false;
3781
			intel_dp_start_link_train(intel_dp);
3782
			intel_dp_set_link_train(intel_dp, &DP,
3783
						training_pattern |
3784
						DP_LINK_SCRAMBLING_DISABLE);
3785 3786 3787 3788
			tries = 0;
			cr_tries++;
			continue;
		}
3789

3790 3791 3792 3793 3794
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3795
		++tries;
3796
	}
3797

3798 3799 3800 3801
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3802
	if (channel_eq) {
3803
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3804
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3805
	}
3806 3807 3808 3809
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3810
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3811
				DP_TRAINING_PATTERN_DISABLE);
3812 3813 3814
}

static void
C
Chris Wilson 已提交
3815
intel_dp_link_down(struct intel_dp *intel_dp)
3816
{
3817
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3818
	enum port port = intel_dig_port->port;
3819
	struct drm_device *dev = intel_dig_port->base.base.dev;
3820
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3821
	uint32_t DP = intel_dp->DP;
3822

3823
	if (WARN_ON(HAS_DDI(dev)))
3824 3825
		return;

3826
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3827 3828
		return;

3829
	DRM_DEBUG_KMS("\n");
3830

3831
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3832
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3833
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3834
	} else {
3835 3836 3837 3838
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3839
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3840
	}
3841
	POSTING_READ(intel_dp->output_reg);
3842

3843
	if (HAS_PCH_IBX(dev) &&
3844
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);
3855
		POSTING_READ(intel_dp->output_reg);
3856 3857
	}

3858
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3859 3860
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3861
	msleep(intel_dp->panel_power_down_delay);
3862 3863
}

3864 3865
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3866
{
R
Rodrigo Vivi 已提交
3867 3868 3869
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3870
	uint8_t rev;
R
Rodrigo Vivi 已提交
3871

3872 3873
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3874
		return false; /* aux transfer failed */
3875

3876
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3877

3878 3879 3880
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3881 3882
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3883
	if (is_edp(intel_dp)) {
3884 3885 3886
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3887 3888
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3889
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3890
		}
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3906 3907
	}

3908
	/* Training Pattern 3 support, both source and sink */
3909
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3910 3911
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3912
		intel_dp->use_tps3 = true;
3913
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3914 3915 3916
	} else
		intel_dp->use_tps3 = false;

3917 3918 3919 3920 3921
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3922
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3923 3924
		int i;

3925 3926
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3927 3928
				sink_rates,
				sizeof(sink_rates));
3929

3930 3931
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3932 3933 3934 3935

			if (val == 0)
				break;

3936
			intel_dp->sink_rates[i] = val * 200;
3937
		}
3938
		intel_dp->num_sink_rates = i;
3939
	}
3940 3941 3942

	intel_dp_print_rates(intel_dp);

3943 3944 3945 3946 3947 3948 3949
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3950 3951 3952
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3953 3954 3955
		return false; /* downstream port status fetch failed */

	return true;
3956 3957
}

3958 3959 3960 3961 3962 3963 3964 3965
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3966
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3967 3968 3969
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3970
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3971 3972 3973 3974
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4000 4001 4002 4003 4004 4005
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4006 4007 4008
	u8 buf;
	int test_crc_count;
	int attempts = 6;
4009

R
Rodrigo Vivi 已提交
4010
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4011
		return -EIO;
4012

R
Rodrigo Vivi 已提交
4013
	if (!(buf & DP_TEST_CRC_SUPPORTED))
4014 4015
		return -ENOTTY;

4016 4017 4018
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

4019
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4020
				buf | DP_TEST_SINK_START) < 0)
4021
		return -EIO;
4022

4023
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4024
		return -EIO;
R
Rodrigo Vivi 已提交
4025
	test_crc_count = buf & DP_TEST_COUNT_MASK;
4026

R
Rodrigo Vivi 已提交
4027
	do {
4028 4029 4030
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
4031 4032 4033 4034
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
4035 4036
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
4037
	}
4038

4039
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
4040
		return -EIO;
4041

4042 4043 4044 4045 4046
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
4047

4048 4049 4050
	return 0;
}

4051 4052 4053
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4054 4055 4056
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4057 4058
}

4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4086
{
4087
	uint8_t test_result = DP_TEST_NAK;
4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
	    connector->edid_corrupt == 1 ||
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
					&intel_connector->detect_edid->checksum,
					1));
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4121 4122 4123 4124
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4125
{
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4136
	intel_dp->compliance_test_active = 0;
4137
	intel_dp->compliance_test_type = 0;
4138 4139
	intel_dp->compliance_test_data = 0;

4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4181 4182
}

4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4205
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4221
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4240 4241 4242 4243 4244 4245 4246 4247
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4248
static void
C
Chris Wilson 已提交
4249
intel_dp_check_link_status(struct intel_dp *intel_dp)
4250
{
4251
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4252
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4253
	u8 sink_irq_vector;
4254
	u8 link_status[DP_LINK_STATUS_SIZE];
4255

4256 4257
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4258
	if (!intel_encoder->connectors_active)
4259
		return;
4260

4261
	if (WARN_ON(!intel_encoder->base.crtc))
4262 4263
		return;

4264 4265 4266
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4267
	/* Try to read receiver status if the link appears to be up */
4268
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4269 4270 4271
		return;
	}

4272
	/* Now read the DPCD to see if it's actually running */
4273
	if (!intel_dp_get_dpcd(intel_dp)) {
4274 4275 4276
		return;
	}

4277 4278 4279 4280
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4281 4282 4283
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4284 4285

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4286
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4287 4288 4289 4290
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4291
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4292
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4293
			      intel_encoder->base.name);
4294 4295
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4296
		intel_dp_stop_link_train(intel_dp);
4297
	}
4298 4299
}

4300
/* XXX this is probably wrong for multiple downstream ports */
4301
static enum drm_connector_status
4302
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4303
{
4304 4305 4306 4307 4308 4309 4310 4311
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4312
		return connector_status_connected;
4313 4314

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4315 4316
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4317
		uint8_t reg;
4318 4319 4320

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4321
			return connector_status_unknown;
4322

4323 4324
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4325 4326 4327
	}

	/* If no HPD, poke DDC gently */
4328
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4329
		return connector_status_connected;
4330 4331

	/* Well we tried, say unknown for unreliable port types */
4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4344 4345 4346

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4347
	return connector_status_disconnected;
4348 4349
}

4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4363
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4364
ironlake_dp_detect(struct intel_dp *intel_dp)
4365
{
4366
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4367 4368
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4369

4370 4371 4372
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4373
	return intel_dp_detect_dpcd(intel_dp);
4374 4375
}

4376 4377
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4378 4379
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4380
	uint32_t bit;
4381

4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4394
			return -EINVAL;
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4408
			return -EINVAL;
4409
		}
4410 4411
	}

4412
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4438 4439
		return connector_status_disconnected;

4440
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4441 4442
}

4443
static struct edid *
4444
intel_dp_get_edid(struct intel_dp *intel_dp)
4445
{
4446
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4447

4448 4449 4450 4451
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4452 4453
			return NULL;

J
Jani Nikula 已提交
4454
		return drm_edid_duplicate(intel_connector->edid);
4455 4456 4457 4458
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4459

4460 4461 4462 4463 4464
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4465

4466 4467 4468 4469 4470 4471 4472
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4473 4474
}

4475 4476
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4477
{
4478
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4479

4480 4481
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4482

4483 4484
	intel_dp->has_audio = false;
}
4485

4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4497

4498 4499 4500 4501 4502 4503
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4504 4505
}

Z
Zhenyu Wang 已提交
4506 4507 4508 4509
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4510 4511
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4512
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4513
	enum drm_connector_status status;
4514
	enum intel_display_power_domain power_domain;
4515
	bool ret;
4516
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4517

4518
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4519
		      connector->base.id, connector->name);
4520
	intel_dp_unset_edid(intel_dp);
4521

4522 4523 4524 4525
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4526
		return connector_status_disconnected;
4527 4528
	}

4529
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4530

4531 4532 4533 4534
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4535 4536 4537 4538
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4539
		goto out;
Z
Zhenyu Wang 已提交
4540

4541 4542
	intel_dp_probe_oui(intel_dp);

4543 4544 4545 4546 4547 4548 4549 4550 4551 4552
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4553
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4554

4555 4556
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4557 4558
	status = connector_status_connected;

4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4573
out:
4574
	intel_dp_power_put(intel_dp, power_domain);
4575
	return status;
4576 4577
}

4578 4579
static void
intel_dp_force(struct drm_connector *connector)
4580
{
4581
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4582
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4583
	enum intel_display_power_domain power_domain;
4584

4585 4586 4587
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4588

4589 4590
	if (connector->status != connector_status_connected)
		return;
4591

4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4613

4614
	/* if eDP has no EDID, fall back to fixed mode */
4615 4616
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4617
		struct drm_display_mode *mode;
4618 4619

		mode = drm_mode_duplicate(connector->dev,
4620
					  intel_connector->panel.fixed_mode);
4621
		if (mode) {
4622 4623 4624 4625
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4626

4627
	return 0;
4628 4629
}

4630 4631 4632 4633
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4634
	struct edid *edid;
4635

4636 4637
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4638
		has_audio = drm_detect_monitor_audio(edid);
4639

4640 4641 4642
	return has_audio;
}

4643 4644 4645 4646 4647
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4648
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4649
	struct intel_connector *intel_connector = to_intel_connector(connector);
4650 4651
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4652 4653
	int ret;

4654
	ret = drm_object_property_set_value(&connector->base, property, val);
4655 4656 4657
	if (ret)
		return ret;

4658
	if (property == dev_priv->force_audio_property) {
4659 4660 4661 4662
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4663 4664
			return 0;

4665
		intel_dp->force_audio = i;
4666

4667
		if (i == HDMI_AUDIO_AUTO)
4668 4669
			has_audio = intel_dp_detect_audio(connector);
		else
4670
			has_audio = (i == HDMI_AUDIO_ON);
4671 4672

		if (has_audio == intel_dp->has_audio)
4673 4674
			return 0;

4675
		intel_dp->has_audio = has_audio;
4676 4677 4678
		goto done;
	}

4679
	if (property == dev_priv->broadcast_rgb_property) {
4680 4681 4682
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4698 4699 4700 4701 4702

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4703 4704 4705
		goto done;
	}

4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4722 4723 4724
	return -EINVAL;

done:
4725 4726
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4727 4728 4729 4730

	return 0;
}

4731
static void
4732
intel_dp_connector_destroy(struct drm_connector *connector)
4733
{
4734
	struct intel_connector *intel_connector = to_intel_connector(connector);
4735

4736
	kfree(intel_connector->detect_edid);
4737

4738 4739 4740
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4741 4742 4743
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4744
		intel_panel_fini(&intel_connector->panel);
4745

4746
	drm_connector_cleanup(connector);
4747
	kfree(connector);
4748 4749
}

P
Paulo Zanoni 已提交
4750
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4751
{
4752 4753
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4754

4755
	drm_dp_aux_unregister(&intel_dp->aux);
4756
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4757 4758
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4759 4760 4761 4762
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4763
		pps_lock(intel_dp);
4764
		edp_panel_vdd_off_sync(intel_dp);
4765 4766
		pps_unlock(intel_dp);

4767 4768 4769 4770
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4771
	}
4772
	drm_encoder_cleanup(encoder);
4773
	kfree(intel_dig_port);
4774 4775
}

4776 4777 4778 4779 4780 4781 4782
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4783 4784 4785 4786
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4787
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4788
	pps_lock(intel_dp);
4789
	edp_panel_vdd_off_sync(intel_dp);
4790
	pps_unlock(intel_dp);
4791 4792
}

4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4818 4819
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4839 4840
}

4841
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4842
	.dpms = intel_connector_dpms,
4843
	.detect = intel_dp_detect,
4844
	.force = intel_dp_force,
4845
	.fill_modes = drm_helper_probe_single_connector_modes,
4846
	.set_property = intel_dp_set_property,
4847
	.atomic_get_property = intel_connector_atomic_get_property,
4848
	.destroy = intel_dp_connector_destroy,
4849
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4850
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4851 4852 4853 4854 4855
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4856
	.best_encoder = intel_best_encoder,
4857 4858 4859
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4860
	.reset = intel_dp_encoder_reset,
4861
	.destroy = intel_dp_encoder_destroy,
4862 4863
};

4864
void
4865
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4866
{
4867
	return;
4868
}
4869

4870
enum irqreturn
4871 4872 4873
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4874
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4875 4876
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4877
	enum intel_display_power_domain power_domain;
4878
	enum irqreturn ret = IRQ_NONE;
4879

4880 4881
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4882

4883 4884 4885 4886 4887 4888 4889 4890 4891
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4892
		return IRQ_HANDLED;
4893 4894
	}

4895 4896
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4897
		      long_hpd ? "long" : "short");
4898

4899 4900 4901
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4902
	if (long_hpd) {
4903 4904
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4905 4906 4907 4908 4909 4910 4911 4912

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4925
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4926 4927 4928 4929 4930 4931 4932 4933
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4934
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4935
			intel_dp_check_link_status(intel_dp);
4936
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4937 4938
		}
	}
4939 4940 4941

	ret = IRQ_HANDLED;

4942
	goto put_power;
4943 4944 4945 4946 4947 4948 4949
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4950 4951 4952 4953
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4954 4955
}

4956 4957
/* Return which DP Port should be selected for Transcoder DP control */
int
4958
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4959 4960
{
	struct drm_device *dev = crtc->dev;
4961 4962
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4963

4964 4965
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4966

4967 4968
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4969
			return intel_dp->output_reg;
4970
	}
C
Chris Wilson 已提交
4971

4972 4973 4974
	return -1;
}

4975
/* check the VBT to see whether the eDP is on DP-D port */
4976
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4977 4978
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4979
	union child_device_config *p_child;
4980
	int i;
4981 4982 4983 4984 4985
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4986

4987 4988 4989
	if (port == PORT_A)
		return true;

4990
	if (!dev_priv->vbt.child_dev_num)
4991 4992
		return false;

4993 4994
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4995

4996
		if (p_child->common.dvo_port == port_mapping[port] &&
4997 4998
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4999 5000 5001 5002 5003
			return true;
	}
	return false;
}

5004
void
5005 5006
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5007 5008
	struct intel_connector *intel_connector = to_intel_connector(connector);

5009
	intel_attach_force_audio_property(connector);
5010
	intel_attach_broadcast_rgb_property(connector);
5011
	intel_dp->color_range_auto = true;
5012 5013 5014

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5015 5016
		drm_object_attach_property(
			&connector->base,
5017
			connector->dev->mode_config.scaling_mode_property,
5018 5019
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5020
	}
5021 5022
}

5023 5024 5025 5026 5027 5028 5029
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5030 5031
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5032
				    struct intel_dp *intel_dp)
5033 5034
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5035 5036
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5037
	u32 pp_on, pp_off, pp_div, pp;
5038
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5039

V
Ville Syrjälä 已提交
5040 5041
	lockdep_assert_held(&dev_priv->pps_mutex);

5042 5043 5044 5045
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5046
	if (HAS_PCH_SPLIT(dev)) {
5047
		pp_ctrl_reg = PCH_PP_CONTROL;
5048 5049 5050 5051
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5052 5053 5054 5055 5056 5057
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5058
	}
5059 5060 5061

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5062
	pp = ironlake_get_pp_control(intel_dp);
5063
	I915_WRITE(pp_ctrl_reg, pp);
5064

5065 5066 5067
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5088
	vbt = dev_priv->vbt.edp_pps;
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5107
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5108 5109 5110 5111 5112 5113 5114 5115 5116
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5117
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5118 5119 5120 5121 5122 5123 5124
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5135
					      struct intel_dp *intel_dp)
5136 5137
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5138 5139 5140
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
5141
	enum port port = dp_to_dig_port(intel_dp)->port;
5142
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5143

V
Ville Syrjälä 已提交
5144
	lockdep_assert_held(&dev_priv->pps_mutex);
5145 5146 5147 5148 5149 5150

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5151 5152 5153 5154 5155
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5156 5157
	}

5158 5159 5160 5161 5162 5163 5164 5165
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5166
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5167 5168
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5169
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5170 5171
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5172
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5173
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5174 5175 5176 5177
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5178
	if (IS_VALLEYVIEW(dev)) {
5179
		port_sel = PANEL_PORT_SELECT_VLV(port);
5180
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5181
		if (port == PORT_A)
5182
			port_sel = PANEL_PORT_SELECT_DPA;
5183
		else
5184
			port_sel = PANEL_PORT_SELECT_DPD;
5185 5186
	}

5187 5188 5189 5190 5191
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
5192 5193

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5194 5195 5196
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
5197 5198
}

5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5211
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5212 5213 5214
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5215 5216
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5217
	struct intel_crtc_state *config = NULL;
5218 5219
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5220
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5221 5222 5223 5224 5225 5226

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5227 5228
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5229 5230 5231
		return;
	}

5232
	/*
5233 5234
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5235
	 */
5236

5237 5238
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5239
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5240 5241 5242 5243 5244 5245

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5246
	config = intel_crtc->config;
5247

5248
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5249 5250 5251 5252
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5253 5254
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5255 5256
		index = DRRS_LOW_RR;

5257
	if (index == dev_priv->drrs.refresh_rate_type) {
5258 5259 5260 5261 5262 5263 5264 5265 5266 5267
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5268
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5281
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5282
		val = I915_READ(reg);
5283

5284
		if (index > DRRS_HIGH_RR) {
5285 5286 5287 5288
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5289
		} else {
5290 5291 5292 5293
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5294 5295 5296 5297
		}
		I915_WRITE(reg, val);
	}

5298 5299 5300 5301 5302
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5303 5304 5305 5306 5307 5308
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5336 5337 5338 5339 5340
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5382
	/*
5383 5384
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5385 5386
	 */

5387 5388
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5389

5390 5391 5392 5393
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5394

5395 5396
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5397 5398
}

5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5410 5411 5412 5413 5414 5415 5416
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5417
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5418 5419
		return;

5420
	cancel_delayed_work(&dev_priv->drrs.work);
5421

5422
	mutex_lock(&dev_priv->drrs.mutex);
5423 5424 5425 5426 5427
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5454 5455 5456 5457 5458 5459 5460
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5461
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5462 5463
		return;

5464
	cancel_delayed_work(&dev_priv->drrs.work);
5465

5466
	mutex_lock(&dev_priv->drrs.mutex);
5467 5468 5469 5470 5471
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5533
static struct drm_display_mode *
5534 5535
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5536 5537
{
	struct drm_connector *connector = &intel_connector->base;
5538
	struct drm_device *dev = connector->dev;
5539 5540 5541
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5542 5543 5544
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5545 5546 5547 5548 5549 5550
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5551
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5552 5553 5554 5555 5556 5557 5558
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5559
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5560 5561 5562
		return NULL;
	}

5563
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5564

5565
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5566
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5567 5568 5569
	return downclock_mode;
}

5570
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5571
				     struct intel_connector *intel_connector)
5572 5573 5574
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5575 5576
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5577 5578
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5579
	struct drm_display_mode *downclock_mode = NULL;
5580 5581 5582
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5583
	enum pipe pipe = INVALID_PIPE;
5584 5585 5586 5587

	if (!is_edp(intel_dp))
		return true;

5588 5589 5590
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5591

5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5607
	pps_lock(intel_dp);
5608
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5609
	pps_unlock(intel_dp);
5610

5611
	mutex_lock(&dev->mode_config.mutex);
5612
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5631 5632
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5644
	mutex_unlock(&dev->mode_config.mutex);
5645

5646 5647 5648
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5668 5669
	}

5670
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5671
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5672
	intel_panel_setup_backlight(connector, pipe);
5673 5674 5675 5676

	return true;
}

5677
bool
5678 5679
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5680
{
5681 5682 5683 5684
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5685
	struct drm_i915_private *dev_priv = dev->dev_private;
5686
	enum port port = intel_dig_port->port;
5687
	int type;
5688

5689 5690
	intel_dp->pps_pipe = INVALID_PIPE;

5691
	/* intel_dp vfuncs */
5692 5693 5694
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5695 5696 5697 5698 5699 5700 5701 5702
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5703 5704 5705 5706
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5707

5708 5709
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5710
	intel_dp->attached_connector = intel_connector;
5711

5712
	if (intel_dp_is_edp(dev, port))
5713
		type = DRM_MODE_CONNECTOR_eDP;
5714 5715
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5716

5717 5718 5719 5720 5721 5722 5723 5724
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5725 5726 5727 5728 5729
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5730 5731 5732 5733
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5734
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5735 5736 5737 5738 5739
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5740
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5741
			  edp_panel_vdd_work);
5742

5743
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5744
	drm_connector_register(connector);
5745

P
Paulo Zanoni 已提交
5746
	if (HAS_DDI(dev))
5747 5748 5749
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5750
	intel_connector->unregister = intel_dp_connector_unregister;
5751

5752
	/* Set up the hotplug pin. */
5753 5754
	switch (port) {
	case PORT_A:
5755
		intel_encoder->hpd_pin = HPD_PORT_A;
5756 5757
		break;
	case PORT_B:
5758
		intel_encoder->hpd_pin = HPD_PORT_B;
5759 5760
		break;
	case PORT_C:
5761
		intel_encoder->hpd_pin = HPD_PORT_C;
5762 5763
		break;
	case PORT_D:
5764
		intel_encoder->hpd_pin = HPD_PORT_D;
5765 5766
		break;
	default:
5767
		BUG();
5768 5769
	}

5770
	if (is_edp(intel_dp)) {
5771
		pps_lock(intel_dp);
5772 5773
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5774
			vlv_initial_power_sequencer_setup(intel_dp);
5775
		else
5776
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5777
		pps_unlock(intel_dp);
5778
	}
5779

5780
	intel_dp_aux_init(intel_dp, intel_connector);
5781

5782
	/* init MST on ports that can support it */
5783
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
5784
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5785 5786
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5787 5788 5789
		}
	}

5790
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5791
		drm_dp_aux_unregister(&intel_dp->aux);
5792 5793
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5794 5795 5796 5797
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5798
			pps_lock(intel_dp);
5799
			edp_panel_vdd_off_sync(intel_dp);
5800
			pps_unlock(intel_dp);
5801
		}
5802
		drm_connector_unregister(connector);
5803
		drm_connector_cleanup(connector);
5804
		return false;
5805
	}
5806

5807 5808
	intel_dp_add_properties(intel_dp, connector);

5809 5810 5811 5812 5813 5814 5815 5816
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5817

5818 5819
	i915_debugfs_connector_add(connector);

5820
	return true;
5821
}
5822 5823 5824 5825

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5826
	struct drm_i915_private *dev_priv = dev->dev_private;
5827 5828 5829 5830 5831
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5832
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5833 5834 5835
	if (!intel_dig_port)
		return;

5836
	intel_connector = intel_connector_alloc();
5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5848
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5849 5850
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5851
	intel_encoder->get_config = intel_dp_get_config;
5852
	intel_encoder->suspend = intel_dp_encoder_suspend;
5853
	if (IS_CHERRYVIEW(dev)) {
5854
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5855 5856
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5857
		intel_encoder->post_disable = chv_post_disable_dp;
5858
	} else if (IS_VALLEYVIEW(dev)) {
5859
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5860 5861
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5862
		intel_encoder->post_disable = vlv_post_disable_dp;
5863
	} else {
5864 5865
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5866 5867
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5868
	}
5869

5870
	intel_dig_port->port = port;
5871 5872
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5873
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5874 5875 5876 5877 5878 5879 5880 5881
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5882
	intel_encoder->cloneable = 0;
5883 5884
	intel_encoder->hot_plug = intel_dp_hot_plug;

5885 5886 5887
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5888 5889 5890
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5891
		kfree(intel_connector);
5892
	}
5893
}
5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}