stmmac_main.c 174.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

6
	Copyright(C) 2007-2011 STMicroelectronics Ltd
7 8 9 10 11 12 13 14 15 16


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

17
#include <linux/clk.h>
18 19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
27
#include <linux/if.h>
28 29
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
30
#include <linux/slab.h>
31
#include <linux/pm_runtime.h>
32
#include <linux/prefetch.h>
33
#include <linux/pinctrl/consumer.h>
34
#ifdef CONFIG_DEBUG_FS
35 36
#include <linux/debugfs.h>
#include <linux/seq_file.h>
37
#endif /* CONFIG_DEBUG_FS */
38
#include <linux/net_tstamp.h>
39
#include <linux/phylink.h>
40
#include <linux/udp.h>
41
#include <linux/bpf_trace.h>
42
#include <net/pkt_cls.h>
43
#include "stmmac_ptp.h"
44
#include "stmmac.h"
45
#include "stmmac_xdp.h"
46
#include <linux/reset.h>
47
#include <linux/of_mdio.h>
48
#include "dwmac1000.h"
49
#include "dwxgmac2.h"
50
#include "hwif.h"
51

52
#define	STMMAC_ALIGN(x)		ALIGN(ALIGN(x, SMP_CACHE_BYTES), 16)
A
Alexandre TORGUE 已提交
53
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
54 55

/* Module parameters */
56
#define TX_TIMEO	5000
57
static int watchdog = TX_TIMEO;
58
module_param(watchdog, int, 0644);
59
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
60

61
static int debug = -1;
62
module_param(debug, int, 0644);
63
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
64

65
static int phyaddr = -1;
66
module_param(phyaddr, int, 0444);
67 68
MODULE_PARM_DESC(phyaddr, "Physical device address");

69 70
#define STMMAC_TX_THRESH(x)	((x)->dma_tx_size / 4)
#define STMMAC_RX_THRESH(x)	((x)->dma_rx_size / 4)
71

72 73
#define STMMAC_XDP_PASS		0
#define STMMAC_XDP_CONSUMED	BIT(0)
74
#define STMMAC_XDP_TX		BIT(1)
75

76
static int flow_ctrl = FLOW_AUTO;
77
module_param(flow_ctrl, int, 0644);
78 79 80
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
81
module_param(pause, int, 0644);
82 83 84 85
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
86
module_param(tc, int, 0644);
87 88
MODULE_PARM_DESC(tc, "DMA threshold control value");

89 90
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
91
module_param(buf_sz, int, 0644);
92 93
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

94 95
#define	STMMAC_RX_COPYBREAK	256

96 97 98 99
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
102
module_param(eee_timer, int, 0644);
103
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
104
#define STMMAC_LPI_T(x) (jiffies + usecs_to_jiffies(x))
105

106 107
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
108 109
 */
static unsigned int chain_mode;
110
module_param(chain_mode, int, 0444);
111 112
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

113
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
114 115 116 117 118
/* For MSI interrupts handling */
static irqreturn_t stmmac_mac_interrupt(int irq, void *dev_id);
static irqreturn_t stmmac_safety_interrupt(int irq, void *dev_id);
static irqreturn_t stmmac_msi_intr_tx(int irq, void *data);
static irqreturn_t stmmac_msi_intr_rx(int irq, void *data);
119

120
#ifdef CONFIG_DEBUG_FS
121
static const struct net_device_ops stmmac_netdev_ops;
122
static void stmmac_init_fs(struct net_device *dev);
123
static void stmmac_exit_fs(struct net_device *dev);
124 125
#endif

126
#define STMMAC_COAL_TIMER(x) (ns_to_ktime((x) * NSEC_PER_USEC))
127

128 129 130 131 132 133 134 135 136 137 138 139 140
int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled)
{
	int ret = 0;

	if (enabled) {
		ret = clk_prepare_enable(priv->plat->stmmac_clk);
		if (ret)
			return ret;
		ret = clk_prepare_enable(priv->plat->pclk);
		if (ret) {
			clk_disable_unprepare(priv->plat->stmmac_clk);
			return ret;
		}
141 142 143 144 145 146 147 148
		if (priv->plat->clks_config) {
			ret = priv->plat->clks_config(priv->plat->bsp_priv, enabled);
			if (ret) {
				clk_disable_unprepare(priv->plat->stmmac_clk);
				clk_disable_unprepare(priv->plat->pclk);
				return ret;
			}
		}
149 150 151
	} else {
		clk_disable_unprepare(priv->plat->stmmac_clk);
		clk_disable_unprepare(priv->plat->pclk);
152 153
		if (priv->plat->clks_config)
			priv->plat->clks_config(priv->plat->bsp_priv, enabled);
154 155 156 157 158 159
	}

	return ret;
}
EXPORT_SYMBOL_GPL(stmmac_bus_clks_config);

160 161
/**
 * stmmac_verify_args - verify the driver parameters.
162 163
 * Description: it checks the driver parameters and set a default in case of
 * errors.
164 165 166 167 168
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
169 170
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
171 172 173 174 175 176
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
177 178
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
179 180
}

181 182 183 184 185 186 187
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
188 189
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
190 191
	u32 queue;

192 193
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
194

195 196 197 198
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
199 200 201 202 203 204 205 206 207 208
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
209 210
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
211 212
	u32 queue;

213 214
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
215

216 217 218 219
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
220 221 222
	}
}

223 224 225 226 227 228 229 230 231 232 233 234 235 236
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

237 238 239 240 241 242 243 244 245 246 247 248
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
249 250 251 252
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

253
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
254 255

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
256 257 258 259 260 261
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
262 263 264 265 266 267 268 269 270 271 272
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
273
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
274
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
275
	}
276 277 278 279 280 281 282 283 284 285 286

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
302 303
}

304 305
static void print_pkt(unsigned char *buf, int len)
{
306 307
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
308 309
}

310
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
311
{
312
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
313
	u32 avail;
314

315 316
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
317
	else
318
		avail = priv->dma_tx_size - tx_q->cur_tx + tx_q->dirty_tx - 1;
319 320 321 322

	return avail;
}

323 324 325 326 327 328
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
329
{
330
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
331
	u32 dirty;
332

333 334
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
335
	else
336
		dirty = priv->dma_rx_size - rx_q->dirty_rx + rx_q->cur_rx;
337 338

	return dirty;
339 340
}

341 342 343 344 345 346 347 348 349 350
static void stmmac_lpi_entry_timer_config(struct stmmac_priv *priv, bool en)
{
	int tx_lpi_timer;

	/* Clear/set the SW EEE timer flag based on LPI ET enablement */
	priv->eee_sw_timer_en = en ? 0 : 1;
	tx_lpi_timer  = en ? priv->tx_lpi_timer : 0;
	stmmac_set_eee_lpi_timer(priv, priv->hw, tx_lpi_timer);
}

351
/**
352
 * stmmac_enable_eee_mode - check and enter in LPI mode
353
 * @priv: driver private structure
354 355
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
356
 */
357 358
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
359 360 361 362 363 364 365 366 367 368 369
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

370
	/* Check and enter in LPI mode */
371
	if (!priv->tx_path_in_lpi_mode)
372 373
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
374 375
}

376
/**
377
 * stmmac_disable_eee_mode - disable and exit from LPI mode
378 379 380 381
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
382 383
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
384 385 386 387 388
	if (!priv->eee_sw_timer_en) {
		stmmac_lpi_entry_timer_config(priv, 0);
		return;
	}

389
	stmmac_reset_eee_mode(priv, priv->hw);
390 391 392 393 394
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
395
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
396
 * @t:  timer_list struct containing private info
397
 * Description:
398
 *  if there is no data transfer and if we are not in LPI state,
399 400
 *  then MAC Transmitter can be moved to LPI state.
 */
401
static void stmmac_eee_ctrl_timer(struct timer_list *t)
402
{
403
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
404 405

	stmmac_enable_eee_mode(priv);
406
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
407 408 409
}

/**
410
 * stmmac_eee_init - init EEE
411
 * @priv: driver private structure
412
 * Description:
413 414 415
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
416 417 418
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
419
	int eee_tw_timer = priv->eee_tw_timer;
420

G
Giuseppe CAVALLARO 已提交
421 422 423
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
424 425
	if (priv->hw->pcs == STMMAC_PCS_TBI ||
	    priv->hw->pcs == STMMAC_PCS_RTBI)
426
		return false;
427

428 429 430 431 432
	/* Check if MAC core supports the EEE feature. */
	if (!priv->dma_cap.eee)
		return false;

	mutex_lock(&priv->lock);
433

434
	/* Check if it needs to be deactivated */
435 436 437
	if (!priv->eee_active) {
		if (priv->eee_enabled) {
			netdev_dbg(priv->dev, "disable EEE\n");
438
			stmmac_lpi_entry_timer_config(priv, 0);
439
			del_timer_sync(&priv->eee_ctrl_timer);
440
			stmmac_set_eee_timer(priv, priv->hw, 0, eee_tw_timer);
441
		}
442
		mutex_unlock(&priv->lock);
443
		return false;
444
	}
445 446 447 448

	if (priv->eee_active && !priv->eee_enabled) {
		timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
		stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
449
				     eee_tw_timer);
450 451
	}

452 453 454 455 456 457 458 459 460
	if (priv->plat->has_gmac4 && priv->tx_lpi_timer <= STMMAC_ET_MAX) {
		del_timer_sync(&priv->eee_ctrl_timer);
		priv->tx_path_in_lpi_mode = false;
		stmmac_lpi_entry_timer_config(priv, 1);
	} else {
		stmmac_lpi_entry_timer_config(priv, 0);
		mod_timer(&priv->eee_ctrl_timer,
			  STMMAC_LPI_T(priv->tx_lpi_timer));
	}
461

462 463 464
	mutex_unlock(&priv->lock);
	netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
	return true;
465 466
}

467
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
468
 * @priv: driver private structure
469
 * @p : descriptor pointer
470 471 472 473 474 475
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
476
				   struct dma_desc *p, struct sk_buff *skb)
477 478
{
	struct skb_shared_hwtstamps shhwtstamp;
479
	bool found = false;
480
	s64 adjust = 0;
481
	u64 ns = 0;
482 483 484 485

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
486
	/* exit if skb doesn't support hw tstamp */
487
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
488 489 490
		return;

	/* check tx tstamp status */
491 492
	if (stmmac_get_tx_timestamp_status(priv, p)) {
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
493 494 495 496
		found = true;
	} else if (!stmmac_get_mac_tx_timestamp(priv, priv->hw, &ns)) {
		found = true;
	}
497

498
	if (found) {
499 500 501 502 503 504 505
		/* Correct the clk domain crossing(CDC) error */
		if (priv->plat->has_gmac4 && priv->plat->clk_ptp_rate) {
			adjust += -(2 * (NSEC_PER_SEC /
					 priv->plat->clk_ptp_rate));
			ns += adjust;
		}

506 507
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
508

509
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
510 511 512
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
513 514
}

515
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
516
 * @priv: driver private structure
517 518
 * @p : descriptor pointer
 * @np : next descriptor pointer
519 520 521 522 523
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
524 525
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
526 527
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
528
	struct dma_desc *desc = p;
529
	u64 adjust = 0;
530
	u64 ns = 0;
531 532 533

	if (!priv->hwts_rx_en)
		return;
534
	/* For GMAC4, the valid timestamp is from CTX next desc. */
535
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
536
		desc = np;
537

538
	/* Check if timestamp is available */
539 540
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
541 542 543 544 545 546 547

		/* Correct the clk domain crossing(CDC) error */
		if (priv->plat->has_gmac4 && priv->plat->clk_ptp_rate) {
			adjust += 2 * (NSEC_PER_SEC / priv->plat->clk_ptp_rate);
			ns -= adjust;
		}

548
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
549 550 551 552
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
553
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
554
	}
555 556 557
}

/**
558
 *  stmmac_hwtstamp_set - control hardware timestamping.
559
 *  @dev: device pointer.
560
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
561 562 563 564 565 566 567
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
568
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
569 570 571
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
572
	struct timespec64 now;
573 574 575 576 577 578 579 580 581
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
582
	u32 sec_inc = 0;
583
	u32 value = 0;
584 585 586
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
587 588 589 590 591 592 593 594 595 596

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
597
			   sizeof(config)))
598 599
		return -EFAULT;

600 601
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
602 603 604 605 606

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

607 608
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
609 610 611 612 613
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
614
			/* time stamp no incoming packet at all */
615 616 617 618
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
619
			/* PTP v1, UDP, any kind of event packet */
620
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
621 622 623 624 625 626 627
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
628 629 630 631 632
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
633
			/* PTP v1, UDP, Sync packet */
634 635 636 637 638 639 640 641 642
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
643
			/* PTP v1, UDP, Delay_req packet */
644 645 646 647 648 649 650 651 652 653
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
654
			/* PTP v2, UDP, any kind of event packet */
655 656 657
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
658
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
659 660 661 662 663 664

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
665
			/* PTP v2, UDP, Sync packet */
666 667 668 669 670 671 672 673 674 675
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
676
			/* PTP v2, UDP, Delay_req packet */
677 678 679 680 681 682 683 684 685 686 687
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
688
			/* PTP v2/802.AS1 any layer, any kind of event packet */
689 690
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
691
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
692 693
			if (priv->synopsys_id != DWMAC_CORE_5_10)
				ts_event_en = PTP_TCR_TSEVNTENA;
694 695 696 697 698 699
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
700
			/* PTP v2/802.AS1, any layer, Sync packet */
701 702 703 704 705 706 707 708 709 710 711
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
712
			/* PTP v2/802.AS1, any layer, Delay_req packet */
713 714 715 716 717 718 719 720 721 722 723
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

724
		case HWTSTAMP_FILTER_NTP_ALL:
725
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
726
			/* time stamp any incoming packet */
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
746
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
747 748

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
749
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
750 751
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
752 753 754
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
755
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
756 757

		/* program Sub Second Increment reg */
758 759
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
760
				xmac, &sec_inc);
761
		temp = div_u64(1000000000ULL, sec_inc);
762

763 764 765 766
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

767 768 769
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
770
		 * where, freq_div_ratio = 1e9ns/sec_inc
771
		 */
772
		temp = (u64)(temp << 32);
773
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
774
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
775 776

		/* initialize system time */
A
Arnd Bergmann 已提交
777 778 779
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
780 781
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
782 783
	}

784 785
	memcpy(&priv->tstamp_config, &config, sizeof(config));

786
	return copy_to_user(ifr->ifr_data, &config,
787 788 789 790 791 792 793 794 795 796
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
797
 *  as requested.
798 799 800 801 802 803 804 805 806 807 808
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
809 810
}

811
/**
812
 * stmmac_init_ptp - init PTP
813
 * @priv: driver private structure
814
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
815
 * This is done by looking at the HW cap. register.
816
 * This function also registers the ptp driver.
817
 */
818
static int stmmac_init_ptp(struct stmmac_priv *priv)
819
{
820 821
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

822 823 824
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

825
	priv->adv_ts = 0;
826 827
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
828 829 830
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
831 832
		priv->adv_ts = 1;

833 834
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
835

836 837 838
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
839 840 841

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
842

843 844 845
	stmmac_ptp_register(priv);

	return 0;
846 847 848 849
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
850
	clk_disable_unprepare(priv->plat->clk_ptp_ref);
851
	stmmac_ptp_unregister(priv);
852 853
}

854 855 856
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
857
 *  @duplex: duplex passed to the next function
858 859 860 861 862 863
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

864 865
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
866 867
}

868 869 870 871 872
static void stmmac_validate(struct phylink_config *config,
			    unsigned long *supported,
			    struct phylink_link_state *state)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
873
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
874 875 876 877
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	int tx_cnt = priv->plat->tx_queues_to_use;
	int max_speed = priv->plat->max_speed;

878 879 880 881
	phylink_set(mac_supported, 10baseT_Half);
	phylink_set(mac_supported, 10baseT_Full);
	phylink_set(mac_supported, 100baseT_Half);
	phylink_set(mac_supported, 100baseT_Full);
882 883 884
	phylink_set(mac_supported, 1000baseT_Half);
	phylink_set(mac_supported, 1000baseT_Full);
	phylink_set(mac_supported, 1000baseKX_Full);
885 886 887 888 889 890

	phylink_set(mac_supported, Autoneg);
	phylink_set(mac_supported, Pause);
	phylink_set(mac_supported, Asym_Pause);
	phylink_set_port_modes(mac_supported);

891 892 893 894
	/* Cut down 1G if asked to */
	if ((max_speed > 0) && (max_speed < 1000)) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
895
	} else if (priv->plat->has_xgmac) {
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
		if (!max_speed || (max_speed >= 2500)) {
			phylink_set(mac_supported, 2500baseT_Full);
			phylink_set(mac_supported, 2500baseX_Full);
		}
		if (!max_speed || (max_speed >= 5000)) {
			phylink_set(mac_supported, 5000baseT_Full);
		}
		if (!max_speed || (max_speed >= 10000)) {
			phylink_set(mac_supported, 10000baseSR_Full);
			phylink_set(mac_supported, 10000baseLR_Full);
			phylink_set(mac_supported, 10000baseER_Full);
			phylink_set(mac_supported, 10000baseLRM_Full);
			phylink_set(mac_supported, 10000baseT_Full);
			phylink_set(mac_supported, 10000baseKX4_Full);
			phylink_set(mac_supported, 10000baseKR_Full);
		}
J
Jose Abreu 已提交
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
		if (!max_speed || (max_speed >= 25000)) {
			phylink_set(mac_supported, 25000baseCR_Full);
			phylink_set(mac_supported, 25000baseKR_Full);
			phylink_set(mac_supported, 25000baseSR_Full);
		}
		if (!max_speed || (max_speed >= 40000)) {
			phylink_set(mac_supported, 40000baseKR4_Full);
			phylink_set(mac_supported, 40000baseCR4_Full);
			phylink_set(mac_supported, 40000baseSR4_Full);
			phylink_set(mac_supported, 40000baseLR4_Full);
		}
		if (!max_speed || (max_speed >= 50000)) {
			phylink_set(mac_supported, 50000baseCR2_Full);
			phylink_set(mac_supported, 50000baseKR2_Full);
			phylink_set(mac_supported, 50000baseSR2_Full);
			phylink_set(mac_supported, 50000baseKR_Full);
			phylink_set(mac_supported, 50000baseSR_Full);
			phylink_set(mac_supported, 50000baseCR_Full);
			phylink_set(mac_supported, 50000baseLR_ER_FR_Full);
			phylink_set(mac_supported, 50000baseDR_Full);
		}
		if (!max_speed || (max_speed >= 100000)) {
			phylink_set(mac_supported, 100000baseKR4_Full);
			phylink_set(mac_supported, 100000baseSR4_Full);
			phylink_set(mac_supported, 100000baseCR4_Full);
			phylink_set(mac_supported, 100000baseLR4_ER4_Full);
			phylink_set(mac_supported, 100000baseKR2_Full);
			phylink_set(mac_supported, 100000baseSR2_Full);
			phylink_set(mac_supported, 100000baseCR2_Full);
			phylink_set(mac_supported, 100000baseLR2_ER2_FR2_Full);
			phylink_set(mac_supported, 100000baseDR2_Full);
		}
944 945 946 947 948 949 950 951 952
	}

	/* Half-Duplex can only work with single queue */
	if (tx_cnt > 1) {
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 1000baseT_Half);
	}

953 954 955 956 957
	linkmode_and(supported, supported, mac_supported);
	linkmode_andnot(supported, supported, mask);

	linkmode_and(state->advertising, state->advertising, mac_supported);
	linkmode_andnot(state->advertising, state->advertising, mask);
958 959 960

	/* If PCS is supported, check which modes it supports. */
	stmmac_xpcs_validate(priv, &priv->hw->xpcs_args, supported, state);
961 962
}

963 964
static void stmmac_mac_pcs_get_state(struct phylink_config *config,
				     struct phylink_link_state *state)
965
{
966 967
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

968
	state->link = 0;
969
	stmmac_xpcs_get_state(priv, &priv->hw->xpcs_args, state);
970 971
}

972 973
static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
			      const struct phylink_link_state *state)
974
{
975 976 977
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

	stmmac_xpcs_config(priv, &priv->hw->xpcs_args, state);
978 979 980 981 982 983 984
}

static void stmmac_mac_an_restart(struct phylink_config *config)
{
	/* Not Supported */
}

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
static void stmmac_fpe_link_state_handle(struct stmmac_priv *priv, bool is_up)
{
	struct stmmac_fpe_cfg *fpe_cfg = priv->plat->fpe_cfg;
	enum stmmac_fpe_state *lo_state = &fpe_cfg->lo_fpe_state;
	enum stmmac_fpe_state *lp_state = &fpe_cfg->lp_fpe_state;
	bool *hs_enable = &fpe_cfg->hs_enable;

	if (is_up && *hs_enable) {
		stmmac_fpe_send_mpacket(priv, priv->ioaddr, MPACKET_VERIFY);
	} else {
		*lo_state = FPE_EVENT_UNKNOWN;
		*lp_state = FPE_EVENT_UNKNOWN;
	}
}

1000 1001 1002 1003 1004 1005 1006
static void stmmac_mac_link_down(struct phylink_config *config,
				 unsigned int mode, phy_interface_t interface)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

	stmmac_mac_set(priv, priv->ioaddr, false);
	priv->eee_active = false;
1007
	priv->tx_lpi_enabled = false;
1008 1009
	stmmac_eee_init(priv);
	stmmac_set_eee_pls(priv, priv->hw, false);
1010

1011 1012
	if (priv->dma_cap.fpesel)
		stmmac_fpe_link_state_handle(priv, false);
1013 1014 1015 1016 1017 1018 1019
}

static void stmmac_mac_link_up(struct phylink_config *config,
			       struct phy_device *phy,
			       unsigned int mode, phy_interface_t interface,
			       int speed, int duplex,
			       bool tx_pause, bool rx_pause)
1020
{
1021
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
1022 1023
	u32 ctrl;

1024 1025
	stmmac_xpcs_link_up(priv, &priv->hw->xpcs_args, speed, interface);

1026
	ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
1027
	ctrl &= ~priv->hw->link.speed_mask;
1028

1029 1030
	if (interface == PHY_INTERFACE_MODE_USXGMII) {
		switch (speed) {
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_5000:
			ctrl |= priv->hw->link.xgmii.speed5000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.xgmii.speed2500;
			break;
		default:
			return;
		}
J
Jose Abreu 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	} else if (interface == PHY_INTERFACE_MODE_XLGMII) {
		switch (speed) {
		case SPEED_100000:
			ctrl |= priv->hw->link.xlgmii.speed100000;
			break;
		case SPEED_50000:
			ctrl |= priv->hw->link.xlgmii.speed50000;
			break;
		case SPEED_40000:
			ctrl |= priv->hw->link.xlgmii.speed40000;
			break;
		case SPEED_25000:
			ctrl |= priv->hw->link.xlgmii.speed25000;
			break;
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		default:
			return;
		}
1069
	} else {
1070
		switch (speed) {
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		case SPEED_100:
			ctrl |= priv->hw->link.speed100;
			break;
		case SPEED_10:
			ctrl |= priv->hw->link.speed10;
			break;
		default:
			return;
		}
1086 1087
	}

1088
	priv->speed = speed;
1089

1090
	if (priv->plat->fix_mac_speed)
1091
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, speed);
1092

1093
	if (!duplex)
1094 1095 1096
		ctrl &= ~priv->hw->link.duplex;
	else
		ctrl |= priv->hw->link.duplex;
1097 1098

	/* Flow Control operation */
1099 1100
	if (tx_pause && rx_pause)
		stmmac_mac_flow_ctrl(priv, duplex);
1101 1102 1103 1104

	writel(ctrl, priv->ioaddr + MAC_CTRL_REG);

	stmmac_mac_set(priv, priv->ioaddr, true);
1105
	if (phy && priv->dma_cap.eee) {
1106 1107
		priv->eee_active = phy_init_eee(phy, 1) >= 0;
		priv->eee_enabled = stmmac_eee_init(priv);
1108
		priv->tx_lpi_enabled = priv->eee_enabled;
1109 1110
		stmmac_set_eee_pls(priv, priv->hw, true);
	}
1111

1112 1113
	if (priv->dma_cap.fpesel)
		stmmac_fpe_link_state_handle(priv, true);
1114 1115
}

1116
static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
1117
	.validate = stmmac_validate,
1118
	.mac_pcs_get_state = stmmac_mac_pcs_get_state,
1119
	.mac_config = stmmac_mac_config,
1120
	.mac_an_restart = stmmac_mac_an_restart,
1121 1122
	.mac_link_down = stmmac_mac_link_down,
	.mac_link_up = stmmac_mac_link_up,
1123 1124
};

1125
/**
1126
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
1127 1128 1129 1130 1131
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
1132 1133 1134 1135 1136
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
1137 1138 1139 1140
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
1141
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
1142
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
1143
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
1144
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
1145
			priv->hw->pcs = STMMAC_PCS_SGMII;
1146 1147 1148 1149
		}
	}
}

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
1160
	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
1161
	struct stmmac_priv *priv = netdev_priv(dev);
1162 1163
	struct device_node *node;
	int ret;
1164

1165
	node = priv->plat->phylink_node;
1166

1167
	if (node)
1168
		ret = phylink_of_phy_connect(priv->phylink, node, 0);
1169 1170 1171 1172 1173

	/* Some DT bindings do not set-up the PHY handle. Let's try to
	 * manually parse it
	 */
	if (!node || ret) {
1174 1175
		int addr = priv->plat->phy_addr;
		struct phy_device *phydev;
1176

1177 1178 1179
		phydev = mdiobus_get_phy(priv->mii, addr);
		if (!phydev) {
			netdev_err(priv->dev, "no phy at addr %d\n", addr);
1180
			return -ENODEV;
1181
		}
1182

1183
		ret = phylink_connect_phy(priv->phylink, phydev);
1184 1185
	}

1186 1187 1188
	phylink_ethtool_get_wol(priv->phylink, &wol);
	device_set_wakeup_capable(priv->device, !!wol.supported);

1189 1190
	return ret;
}
1191

1192 1193
static int stmmac_phy_setup(struct stmmac_priv *priv)
{
1194
	struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1195
	int mode = priv->plat->phy_interface;
1196
	struct phylink *phylink;
1197

1198 1199
	priv->phylink_config.dev = &priv->dev->dev;
	priv->phylink_config.type = PHYLINK_NETDEV;
1200
	priv->phylink_config.pcs_poll = true;
1201 1202
	priv->phylink_config.ovr_an_inband =
		priv->plat->mdio_bus_data->xpcs_an_inband;
1203

1204 1205 1206
	if (!fwnode)
		fwnode = dev_fwnode(priv->device);

1207
	phylink = phylink_create(&priv->phylink_config, fwnode,
1208 1209 1210
				 mode, &stmmac_phylink_mac_ops);
	if (IS_ERR(phylink))
		return PTR_ERR(phylink);
1211

1212
	priv->phylink = phylink;
1213 1214 1215
	return 0;
}

1216
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1217
{
1218
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1219
	unsigned int desc_size;
1220
	void *head_rx;
1221
	u32 queue;
1222

1223 1224 1225
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1226

1227 1228
		pr_info("\tRX Queue %u rings\n", queue);

1229
		if (priv->extend_desc) {
1230
			head_rx = (void *)rx_q->dma_erx;
1231 1232
			desc_size = sizeof(struct dma_extended_desc);
		} else {
1233
			head_rx = (void *)rx_q->dma_rx;
1234 1235
			desc_size = sizeof(struct dma_desc);
		}
1236 1237

		/* Display RX ring */
1238 1239
		stmmac_display_ring(priv, head_rx, priv->dma_rx_size, true,
				    rx_q->dma_rx_phy, desc_size);
1240
	}
1241 1242 1243 1244
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1245
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1246
	unsigned int desc_size;
1247
	void *head_tx;
1248
	u32 queue;
1249

1250 1251 1252
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1253

1254 1255
		pr_info("\tTX Queue %d rings\n", queue);

1256
		if (priv->extend_desc) {
1257
			head_tx = (void *)tx_q->dma_etx;
1258 1259
			desc_size = sizeof(struct dma_extended_desc);
		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
1260
			head_tx = (void *)tx_q->dma_entx;
1261 1262
			desc_size = sizeof(struct dma_edesc);
		} else {
1263
			head_tx = (void *)tx_q->dma_tx;
1264 1265
			desc_size = sizeof(struct dma_desc);
		}
1266

1267 1268
		stmmac_display_ring(priv, head_tx, priv->dma_tx_size, false,
				    tx_q->dma_tx_phy, desc_size);
1269
	}
1270 1271
}

1272 1273 1274 1275 1276 1277 1278 1279 1280
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1281 1282 1283 1284
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

J
Jose Abreu 已提交
1285 1286 1287
	if (mtu >= BUF_SIZE_8KiB)
		ret = BUF_SIZE_16KiB;
	else if (mtu >= BUF_SIZE_4KiB)
1288 1289 1290
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1291
	else if (mtu > DEFAULT_BUFSIZE)
1292 1293
		ret = BUF_SIZE_2KiB;
	else
1294
		ret = DEFAULT_BUFSIZE;
1295 1296 1297 1298

	return ret;
}

1299
/**
1300
 * stmmac_clear_rx_descriptors - clear RX descriptors
1301
 * @priv: driver private structure
1302
 * @queue: RX queue index
1303
 * Description: this function is called to clear the RX descriptors
1304 1305
 * in case of both basic and extended descriptors are used.
 */
1306
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1307
{
1308
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1309
	int i;
1310

1311
	/* Clear the RX descriptors */
1312
	for (i = 0; i < priv->dma_rx_size; i++)
1313
		if (priv->extend_desc)
1314 1315
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1316
					(i == priv->dma_rx_size - 1),
1317
					priv->dma_buf_sz);
1318
		else
1319 1320
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1321
					(i == priv->dma_rx_size - 1),
1322
					priv->dma_buf_sz);
1323 1324 1325 1326 1327
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1328
 * @queue: TX queue index.
1329 1330 1331
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1332
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1333
{
1334
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1335 1336 1337
	int i;

	/* Clear the TX descriptors */
1338 1339
	for (i = 0; i < priv->dma_tx_size; i++) {
		int last = (i == (priv->dma_tx_size - 1));
1340 1341
		struct dma_desc *p;

1342
		if (priv->extend_desc)
1343 1344 1345
			p = &tx_q->dma_etx[i].basic;
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			p = &tx_q->dma_entx[i].basic;
1346
		else
1347 1348 1349 1350
			p = &tx_q->dma_tx[i];

		stmmac_init_tx_desc(priv, p, priv->mode, last);
	}
1351 1352
}

1353 1354 1355 1356 1357 1358 1359 1360
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1361
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1362
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1363 1364
	u32 queue;

1365
	/* Clear the RX descriptors */
1366 1367
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1368 1369

	/* Clear the TX descriptors */
1370 1371
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1372 1373
}

1374 1375 1376 1377 1378
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1379 1380
 * @flags: gfp flag
 * @queue: RX queue index
1381 1382 1383
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1384
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1385
				  int i, gfp_t flags, u32 queue)
1386
{
1387
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1388
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1389

1390 1391
	buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
	if (!buf->page)
1392
		return -ENOMEM;
1393
	buf->page_offset = stmmac_rx_offset(priv);
1394

1395 1396 1397 1398 1399 1400
	if (priv->sph) {
		buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
		if (!buf->sec_page)
			return -ENOMEM;

		buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
1401
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
1402 1403
	} else {
		buf->sec_page = NULL;
1404
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
1405 1406
	}

1407 1408
	buf->addr = page_pool_get_dma_addr(buf->page) + buf->page_offset;

1409
	stmmac_set_desc_addr(priv, p, buf->addr);
1410 1411
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1412 1413 1414 1415

	return 0;
}

1416 1417 1418
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1419
 * @queue: RX queue index
1420 1421
 * @i: buffer index.
 */
1422
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1423
{
1424
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1425
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1426

1427
	if (buf->page)
1428
		page_pool_put_full_page(rx_q->page_pool, buf->page, false);
1429
	buf->page = NULL;
1430 1431

	if (buf->sec_page)
1432
		page_pool_put_full_page(rx_q->page_pool, buf->sec_page, false);
1433
	buf->sec_page = NULL;
1434 1435 1436
}

/**
1437 1438
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1439
 * @queue: RX queue index
1440 1441
 * @i: buffer index.
 */
1442
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1443
{
1444 1445
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

1446 1447
	if (tx_q->tx_skbuff_dma[i].buf &&
	    tx_q->tx_skbuff_dma[i].buf_type != STMMAC_TXBUF_T_XDP_TX) {
1448
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1449
			dma_unmap_page(priv->device,
1450 1451
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1452 1453 1454
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1455 1456
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1457 1458 1459
					 DMA_TO_DEVICE);
	}

1460 1461 1462 1463 1464 1465 1466 1467
	if (tx_q->xdpf[i] &&
	    tx_q->tx_skbuff_dma[i].buf_type == STMMAC_TXBUF_T_XDP_TX) {
		xdp_return_frame(tx_q->xdpf[i]);
		tx_q->xdpf[i] = NULL;
	}

	if (tx_q->tx_skbuff[i] &&
	    tx_q->tx_skbuff_dma[i].buf_type == STMMAC_TXBUF_T_SKB) {
1468 1469
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
1470
	}
1471 1472 1473

	tx_q->tx_skbuff_dma[i].buf = 0;
	tx_q->tx_skbuff_dma[i].map_as_page = false;
1474 1475
}

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
/**
 * stmmac_reinit_rx_buffers - reinit the RX descriptor buffer.
 * @priv: driver private structure
 * Description: this function is called to re-allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
static void stmmac_reinit_rx_buffers(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;
	int i;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		for (i = 0; i < priv->dma_rx_size; i++) {
			struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];

			if (buf->page) {
				page_pool_recycle_direct(rx_q->page_pool, buf->page);
				buf->page = NULL;
			}

			if (priv->sph && buf->sec_page) {
				page_pool_recycle_direct(rx_q->page_pool, buf->sec_page);
				buf->sec_page = NULL;
			}
		}
	}

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		for (i = 0; i < priv->dma_rx_size; i++) {
			struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
			struct dma_desc *p;

			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			if (!buf->page) {
				buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
				if (!buf->page)
					goto err_reinit_rx_buffers;

1523 1524
				buf->addr = page_pool_get_dma_addr(buf->page) +
					    buf->page_offset;
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
			}

			if (priv->sph && !buf->sec_page) {
				buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
				if (!buf->sec_page)
					goto err_reinit_rx_buffers;

				buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
			}

			stmmac_set_desc_addr(priv, p, buf->addr);
			if (priv->sph)
				stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
			else
				stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
			if (priv->dma_buf_sz == BUF_SIZE_16KiB)
				stmmac_init_desc3(priv, p);
		}
	}

	return;

err_reinit_rx_buffers:
	do {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = priv->dma_rx_size;
	} while (queue-- > 0);
}

1559 1560
/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1561
 * @dev: net device structure
1562
 * @flags: gfp flag.
1563
 * Description: this function initializes the DMA RX descriptors
1564
 * and allocates the socket buffers. It supports the chained and ring
1565
 * modes.
1566
 */
1567
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1568 1569
{
	struct stmmac_priv *priv = netdev_priv(dev);
1570
	u32 rx_count = priv->plat->rx_queues_to_use;
1571
	int ret = -ENOMEM;
1572
	int queue;
1573
	int i;
1574

1575
	/* RX INITIALIZATION */
1576 1577
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1578

1579 1580
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1581
		int ret;
1582

1583 1584 1585
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1586

1587 1588
		stmmac_clear_rx_descriptors(priv, queue);

1589 1590 1591 1592 1593 1594 1595 1596
		WARN_ON(xdp_rxq_info_reg_mem_model(&rx_q->xdp_rxq,
						   MEM_TYPE_PAGE_POOL,
						   rx_q->page_pool));

		netdev_info(priv->dev,
			    "Register MEM_TYPE_PAGE_POOL RxQ-%d\n",
			    rx_q->queue_index);

1597
		for (i = 0; i < priv->dma_rx_size; i++) {
1598
			struct dma_desc *p;
1599

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;
		}

		rx_q->cur_rx = 0;
1612
		rx_q->dirty_rx = (unsigned int)(i - priv->dma_rx_size);
1613 1614 1615 1616

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1617
				stmmac_mode_init(priv, rx_q->dma_erx,
1618 1619
						 rx_q->dma_rx_phy,
						 priv->dma_rx_size, 1);
1620
			else
1621
				stmmac_mode_init(priv, rx_q->dma_rx,
1622 1623
						 rx_q->dma_rx_phy,
						 priv->dma_rx_size, 0);
1624
		}
1625 1626 1627
	}

	return 0;
1628

1629
err_init_rx_buffers:
1630 1631 1632 1633 1634 1635 1636
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

1637
		i = priv->dma_rx_size;
1638 1639 1640
		queue--;
	}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1654 1655
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1656 1657
	int i;

1658 1659
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1660

1661 1662 1663
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1664

1665 1666 1667
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1668
				stmmac_mode_init(priv, tx_q->dma_etx,
1669 1670
						 tx_q->dma_tx_phy,
						 priv->dma_tx_size, 1);
1671
			else if (!(tx_q->tbs & STMMAC_TBS_AVAIL))
1672
				stmmac_mode_init(priv, tx_q->dma_tx,
1673 1674
						 tx_q->dma_tx_phy,
						 priv->dma_tx_size, 0);
1675
		}
1676

1677
		for (i = 0; i < priv->dma_tx_size; i++) {
1678 1679 1680
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
1681 1682
			else if (tx_q->tbs & STMMAC_TBS_AVAIL)
				p = &((tx_q->dma_entx + i)->basic);
1683 1684 1685
			else
				p = tx_q->dma_tx + i;

1686
			stmmac_clear_desc(priv, p);
1687 1688 1689 1690 1691 1692

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1693
		}
1694

1695 1696
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1697
		tx_q->mss = 0;
1698

1699 1700
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1701

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1724
	stmmac_clear_descriptors(priv);
1725

1726 1727
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1728 1729

	return ret;
1730 1731
}

1732 1733 1734
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1735
 * @queue: RX queue index
1736
 */
1737
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1738 1739 1740
{
	int i;

1741
	for (i = 0; i < priv->dma_rx_size; i++)
1742
		stmmac_free_rx_buffer(priv, queue, i);
1743 1744
}

1745 1746 1747
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1748
 * @queue: TX queue index
1749
 */
1750
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1751 1752 1753
{
	int i;

1754
	for (i = 0; i < priv->dma_tx_size; i++)
1755
		stmmac_free_tx_buffer(priv, queue, i);
1756 1757
}

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
/**
 * stmmac_free_tx_skbufs - free TX skb buffers
 * @priv: private structure
 */
static void stmmac_free_tx_skbufs(struct stmmac_priv *priv)
{
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queue_cnt; queue++)
		dma_free_tx_skbufs(priv, queue);
}

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
1789 1790
			dma_free_coherent(priv->device, priv->dma_rx_size *
					  sizeof(struct dma_desc),
1791 1792
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
1793
			dma_free_coherent(priv->device, priv->dma_rx_size *
1794 1795 1796
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

1797 1798 1799
		if (xdp_rxq_info_is_reg(&rx_q->xdp_rxq))
			xdp_rxq_info_unreg(&rx_q->xdp_rxq);

1800
		kfree(rx_q->buf_pool);
1801
		if (rx_q->page_pool)
1802
			page_pool_destroy(rx_q->page_pool);
1803 1804 1805
	}
}

1806 1807 1808 1809 1810 1811 1812
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1813
	u32 queue;
1814 1815 1816 1817

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1818 1819
		size_t size;
		void *addr;
1820 1821 1822 1823

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
		if (priv->extend_desc) {
			size = sizeof(struct dma_extended_desc);
			addr = tx_q->dma_etx;
		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
			size = sizeof(struct dma_edesc);
			addr = tx_q->dma_entx;
		} else {
			size = sizeof(struct dma_desc);
			addr = tx_q->dma_tx;
		}

1835
		size *= priv->dma_tx_size;
1836 1837

		dma_free_coherent(priv->device, size, addr, tx_q->dma_tx_phy);
1838 1839 1840 1841 1842 1843

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1844
/**
1845
 * alloc_dma_rx_desc_resources - alloc RX resources.
1846 1847
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1848 1849 1850
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1851
 */
1852
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1853
{
1854
	bool xdp_prog = stmmac_xdp_is_enabled(priv);
1855
	u32 rx_count = priv->plat->rx_queues_to_use;
1856
	int ret = -ENOMEM;
1857
	u32 queue;
1858

1859 1860 1861
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1862
		struct stmmac_channel *ch = &priv->channel[queue];
1863
		struct page_pool_params pp_params = { 0 };
T
Thierry Reding 已提交
1864
		unsigned int num_pages;
1865
		int ret;
1866

1867 1868
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1869

1870
		pp_params.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV;
1871
		pp_params.pool_size = priv->dma_rx_size;
T
Thierry Reding 已提交
1872 1873
		num_pages = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE);
		pp_params.order = ilog2(num_pages);
1874 1875
		pp_params.nid = dev_to_node(priv->device);
		pp_params.dev = priv->device;
1876 1877 1878
		pp_params.dma_dir = xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
		pp_params.offset = stmmac_rx_offset(priv);
		pp_params.max_len = STMMAC_MAX_RX_BUF_SIZE(num_pages);
1879 1880 1881 1882 1883

		rx_q->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rx_q->page_pool)) {
			ret = PTR_ERR(rx_q->page_pool);
			rx_q->page_pool = NULL;
1884
			goto err_dma;
1885
		}
1886

1887 1888
		rx_q->buf_pool = kcalloc(priv->dma_rx_size,
					 sizeof(*rx_q->buf_pool),
1889
					 GFP_KERNEL);
1890
		if (!rx_q->buf_pool)
1891
			goto err_dma;
1892 1893

		if (priv->extend_desc) {
1894
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
1895 1896
							   priv->dma_rx_size *
							   sizeof(struct dma_extended_desc),
1897 1898
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1899 1900 1901 1902
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1903
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
1904 1905
							  priv->dma_rx_size *
							  sizeof(struct dma_desc),
1906 1907
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1908 1909 1910
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1911 1912 1913 1914 1915 1916 1917 1918

		ret = xdp_rxq_info_reg(&rx_q->xdp_rxq, priv->dev,
				       rx_q->queue_index,
				       ch->rx_napi.napi_id);
		if (ret) {
			netdev_err(priv->dev, "Failed to register xdp rxq info\n");
			goto err_dma;
		}
1919 1920 1921 1922 1923
	}

	return 0;

err_dma:
1924 1925
	free_dma_rx_desc_resources(priv);

1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1939
	u32 tx_count = priv->plat->tx_queues_to_use;
1940
	int ret = -ENOMEM;
1941
	u32 queue;
1942

1943 1944 1945
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1946 1947
		size_t size;
		void *addr;
1948

1949 1950
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1951

1952
		tx_q->tx_skbuff_dma = kcalloc(priv->dma_tx_size,
1953 1954
					      sizeof(*tx_q->tx_skbuff_dma),
					      GFP_KERNEL);
1955
		if (!tx_q->tx_skbuff_dma)
1956
			goto err_dma;
1957

1958
		tx_q->tx_skbuff = kcalloc(priv->dma_tx_size,
1959 1960
					  sizeof(struct sk_buff *),
					  GFP_KERNEL);
1961
		if (!tx_q->tx_skbuff)
1962
			goto err_dma;
1963

1964 1965 1966 1967 1968 1969 1970
		if (priv->extend_desc)
			size = sizeof(struct dma_extended_desc);
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			size = sizeof(struct dma_edesc);
		else
			size = sizeof(struct dma_desc);

1971
		size *= priv->dma_tx_size;
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983

		addr = dma_alloc_coherent(priv->device, size,
					  &tx_q->dma_tx_phy, GFP_KERNEL);
		if (!addr)
			goto err_dma;

		if (priv->extend_desc)
			tx_q->dma_etx = addr;
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			tx_q->dma_entx = addr;
		else
			tx_q->dma_tx = addr;
1984 1985 1986 1987
	}

	return 0;

1988
err_dma:
1989
	free_dma_tx_desc_resources(priv);
1990 1991 1992
	return ret;
}

1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
2003
	/* RX Allocation */
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
2022 2023 2024 2025 2026

	/* Release the DMA RX socket buffers later
	 * to ensure all pending XDP_TX buffers are returned.
	 */
	free_dma_rx_desc_resources(priv);
2027 2028
}

J
jpinto 已提交
2029 2030 2031 2032 2033 2034 2035
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
2036 2037 2038
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
2039

2040 2041
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
2042
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
2043
	}
J
jpinto 已提交
2044 2045
}

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
2056
	stmmac_start_rx(priv, priv->ioaddr, chan);
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
2069
	stmmac_start_tx(priv, priv->ioaddr, chan);
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
2082
	stmmac_stop_rx(priv, priv->ioaddr, chan);
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
2095
	stmmac_stop_tx(priv, priv->ioaddr, chan);
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

2136 2137
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
2138
 *  @priv: driver private structure
2139 2140
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
2141 2142 2143
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
2144 2145
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2146
	int rxfifosz = priv->plat->rx_fifo_size;
2147
	int txfifosz = priv->plat->tx_fifo_size;
2148 2149 2150
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
2151
	u8 qmode = 0;
2152

2153 2154
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2155 2156 2157 2158 2159 2160
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2161

2162 2163 2164 2165
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
2166 2167 2168
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
2169 2170 2171 2172
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
2173 2174
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
2175
		priv->xstats.threshold = SF_DMA_MODE;
2176 2177 2178 2179 2180 2181
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
2182 2183
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
2184

2185 2186
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
2187 2188
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
2189
	}
2190

2191 2192
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2193

2194 2195
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
2196
	}
2197 2198 2199
}

/**
2200
 * stmmac_tx_clean - to manage the transmission completion
2201
 * @priv: driver private structure
2202
 * @budget: napi budget limiting this functions packet handling
2203
 * @queue: TX queue index
2204
 * Description: it reclaims the transmit resources after transmission completes.
2205
 */
2206
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
2207
{
2208
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
2209
	unsigned int bytes_compl = 0, pkts_compl = 0;
2210
	unsigned int entry, count = 0;
2211

2212
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
2213

2214 2215
	priv->xstats.tx_clean++;

2216
	entry = tx_q->dirty_tx;
2217
	while ((entry != tx_q->cur_tx) && (count < budget)) {
2218 2219
		struct xdp_frame *xdpf;
		struct sk_buff *skb;
2220
		struct dma_desc *p;
2221
		int status;
2222

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
		if (tx_q->tx_skbuff_dma[entry].buf_type == STMMAC_TXBUF_T_XDP_TX) {
			xdpf = tx_q->xdpf[entry];
			skb = NULL;
		} else if (tx_q->tx_skbuff_dma[entry].buf_type == STMMAC_TXBUF_T_SKB) {
			xdpf = NULL;
			skb = tx_q->tx_skbuff[entry];
		} else {
			xdpf = NULL;
			skb = NULL;
		}

2234
		if (priv->extend_desc)
2235
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
2236 2237
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			p = &tx_q->dma_entx[entry].basic;
2238
		else
2239
			p = tx_q->dma_tx + entry;
2240

2241 2242
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
2243 2244 2245 2246
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

2247 2248
		count++;

2249 2250 2251 2252 2253
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

2254 2255 2256 2257 2258 2259
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
2260 2261
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
2262
			}
2263 2264
			if (skb)
				stmmac_get_tx_hwtstamp(priv, p, skb);
2265 2266
		}

2267 2268
		if (likely(tx_q->tx_skbuff_dma[entry].buf &&
			   tx_q->tx_skbuff_dma[entry].buf_type != STMMAC_TXBUF_T_XDP_TX)) {
2269
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
2270
				dma_unmap_page(priv->device,
2271 2272
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
2273 2274 2275
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
2276 2277
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
2278
						 DMA_TO_DEVICE);
2279 2280 2281
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
2282
		}
A
Alexandre TORGUE 已提交
2283

2284
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
2285

2286 2287
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
		if (xdpf &&
		    tx_q->tx_skbuff_dma[entry].buf_type == STMMAC_TXBUF_T_XDP_TX) {
			xdp_return_frame_rx_napi(xdpf);
			tx_q->xdpf[entry] = NULL;
		}

		if (tx_q->tx_skbuff_dma[entry].buf_type == STMMAC_TXBUF_T_SKB) {
			if (likely(skb)) {
				pkts_compl++;
				bytes_compl += skb->len;
				dev_consume_skb_any(skb);
				tx_q->tx_skbuff[entry] = NULL;
			}
2302 2303
		}

2304
		stmmac_release_tx_desc(priv, p, priv->mode);
2305

2306
		entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
2307
	}
2308
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
2309

2310 2311 2312 2313 2314
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
2315
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH(priv)) {
B
Beniamino Galvani 已提交
2316

2317 2318
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
2319
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
2320
	}
2321

2322 2323
	if (priv->eee_enabled && !priv->tx_path_in_lpi_mode &&
	    priv->eee_sw_timer_en) {
2324
		stmmac_enable_eee_mode(priv);
2325
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
2326
	}
2327

2328 2329
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
2330 2331
		hrtimer_start(&tx_q->txtimer,
			      STMMAC_COAL_TIMER(priv->tx_coal_timer[queue]),
2332
			      HRTIMER_MODE_REL);
2333

2334 2335 2336
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
2337 2338 2339
}

/**
2340
 * stmmac_tx_err - to manage the tx error
2341
 * @priv: driver private structure
2342
 * @chan: channel index
2343
 * Description: it cleans the descriptors and restarts the transmission
2344
 * in case of transmission errors.
2345
 */
2346
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
2347
{
2348 2349
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

2350
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
2351

2352
	stmmac_stop_tx_dma(priv, chan);
2353
	dma_free_tx_skbufs(priv, chan);
2354
	stmmac_clear_tx_descriptors(priv, chan);
2355 2356
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
2357
	tx_q->mss = 0;
2358
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2359 2360
	stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
			    tx_q->dma_tx_phy, chan);
2361
	stmmac_start_tx_dma(priv, chan);
2362 2363

	priv->dev->stats.tx_errors++;
2364
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2365 2366
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2380 2381
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2382 2383
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2384
	int rxfifosz = priv->plat->rx_fifo_size;
2385
	int txfifosz = priv->plat->tx_fifo_size;
2386 2387 2388

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2389 2390 2391 2392 2393 2394
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2395

2396 2397
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2398 2399
}

2400 2401
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2402
	int ret;
2403

2404 2405 2406
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2407
		stmmac_global_err(priv);
2408 2409 2410 2411
		return true;
	}

	return false;
2412 2413
}

2414
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan, u32 dir)
2415 2416
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2417
						 &priv->xstats, chan, dir);
2418
	struct stmmac_channel *ch = &priv->channel[chan];
2419
	unsigned long flags;
2420

2421
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
2422
		if (napi_schedule_prep(&ch->rx_napi)) {
2423 2424 2425
			spin_lock_irqsave(&ch->lock, flags);
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
			spin_unlock_irqrestore(&ch->lock, flags);
2426
			__napi_schedule(&ch->rx_napi);
2427
		}
2428 2429
	}

2430 2431 2432 2433 2434
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
		if (napi_schedule_prep(&ch->tx_napi)) {
			spin_lock_irqsave(&ch->lock, flags);
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
			spin_unlock_irqrestore(&ch->lock, flags);
2435
			__napi_schedule(&ch->tx_napi);
2436 2437
		}
	}
2438 2439 2440 2441

	return status;
}

2442
/**
2443
 * stmmac_dma_interrupt - DMA ISR
2444 2445
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2446 2447
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2448
 */
2449 2450
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2451
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2452 2453 2454
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2455
	u32 chan;
K
Kees Cook 已提交
2456 2457 2458 2459 2460
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2461 2462

	for (chan = 0; chan < channels_to_check; chan++)
2463 2464
		status[chan] = stmmac_napi_check(priv, chan,
						 DMA_DIR_RXTX);
2465

2466 2467
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2484
		} else if (unlikely(status[chan] == tx_hard_error)) {
2485
			stmmac_tx_err(priv, chan);
2486
		}
2487
	}
2488 2489
}

2490 2491 2492 2493 2494
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2495 2496 2497
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2498
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2499

2500
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2501 2502

	if (priv->dma_cap.rmon) {
2503
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2504 2505
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2506
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2507 2508
}

2509
/**
2510
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2511
 * @priv: driver private structure
2512 2513 2514 2515 2516
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2517 2518 2519
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2520
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2521 2522
}

2523
/**
2524
 * stmmac_check_ether_addr - check if the MAC addr is valid
2525 2526 2527 2528 2529
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2530 2531 2532
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2533
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2534
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2535
			eth_hw_addr_random(priv->dev);
2536 2537
		dev_info(priv->device, "device MAC address %pM\n",
			 priv->dev->dev_addr);
2538 2539 2540
	}
}

2541
/**
2542
 * stmmac_init_dma_engine - DMA init.
2543 2544 2545 2546 2547 2548
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2549 2550
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2551 2552
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2553
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2554
	struct stmmac_rx_queue *rx_q;
2555
	struct stmmac_tx_queue *tx_q;
2556
	u32 chan = 0;
2557
	int atds = 0;
2558
	int ret = 0;
2559

2560 2561
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2562
		return -EINVAL;
2563 2564
	}

2565 2566 2567
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2568
	ret = stmmac_reset(priv, priv->ioaddr);
2569 2570 2571 2572 2573
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2574 2575 2576 2577 2578 2579
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2580 2581 2582 2583
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2584 2585 2586
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2587

2588 2589
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2590

2591
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2592 2593
				     (priv->dma_rx_size *
				      sizeof(struct dma_desc));
2594 2595 2596
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2597

2598 2599 2600
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2601

2602 2603
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2604

2605
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2606 2607 2608
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2609

2610
	return ret;
2611 2612
}

2613 2614 2615 2616
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

2617 2618
	hrtimer_start(&tx_q->txtimer,
		      STMMAC_COAL_TIMER(priv->tx_coal_timer[queue]),
2619
		      HRTIMER_MODE_REL);
2620 2621
}

2622
/**
2623
 * stmmac_tx_timer - mitigation sw timer for tx.
2624
 * @t: data pointer
2625 2626 2627
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2628
static enum hrtimer_restart stmmac_tx_timer(struct hrtimer *t)
2629
{
2630
	struct stmmac_tx_queue *tx_q = container_of(t, struct stmmac_tx_queue, txtimer);
2631 2632 2633 2634
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2635

2636 2637 2638 2639 2640 2641
	if (likely(napi_schedule_prep(&ch->tx_napi))) {
		unsigned long flags;

		spin_lock_irqsave(&ch->lock, flags);
		stmmac_disable_dma_irq(priv, priv->ioaddr, ch->index, 0, 1);
		spin_unlock_irqrestore(&ch->lock, flags);
2642
		__napi_schedule(&ch->tx_napi);
2643
	}
2644 2645

	return HRTIMER_NORESTART;
2646 2647 2648
}

/**
2649
 * stmmac_init_coalesce - init mitigation options.
2650
 * @priv: driver private structure
2651
 * Description:
2652
 * This inits the coalesce parameters: i.e. timer rate,
2653 2654 2655
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
2656
static void stmmac_init_coalesce(struct stmmac_priv *priv)
2657
{
2658
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2659
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
2660 2661 2662 2663 2664
	u32 chan;

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

2665 2666 2667
		priv->tx_coal_frames[chan] = STMMAC_TX_FRAMES;
		priv->tx_coal_timer[chan] = STMMAC_COAL_TX_TIMER;

2668 2669
		hrtimer_init(&tx_q->txtimer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
		tx_q->txtimer.function = stmmac_tx_timer;
2670
	}
2671 2672 2673

	for (chan = 0; chan < rx_channel_count; chan++)
		priv->rx_coal_frames[chan] = STMMAC_RX_FRAMES;
2674 2675
}

2676 2677 2678 2679 2680 2681 2682
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2683 2684
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
2685
				       (priv->dma_tx_size - 1), chan);
2686 2687

	/* set RX ring length */
2688 2689
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
2690
				       (priv->dma_rx_size - 1), chan);
2691 2692
}

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2706
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2707 2708 2709
	}
}

2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2721 2722
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2723 2724 2725 2726
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2727
		stmmac_config_cbs(priv, priv->hw,
2728 2729 2730 2731 2732 2733 2734 2735
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2749
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2750 2751 2752
	}
}

2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2769
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2789
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2790 2791 2792
	}
}

2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2810
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2811 2812 2813
	}
}

2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
static void stmmac_mac_config_rss(struct stmmac_priv *priv)
{
	if (!priv->dma_cap.rssen || !priv->plat->rss_en) {
		priv->rss.enable = false;
		return;
	}

	if (priv->dev->features & NETIF_F_RXHASH)
		priv->rss.enable = true;
	else
		priv->rss.enable = false;

	stmmac_rss_configure(priv, priv->hw, &priv->rss,
			     priv->plat->rx_queues_to_use);
}

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2840
	if (tx_queues_count > 1)
2841 2842
		stmmac_set_tx_queue_weight(priv);

2843
	/* Configure MTL RX algorithms */
2844 2845 2846
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2847 2848

	/* Configure MTL TX algorithms */
2849 2850 2851
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2852

2853
	/* Configure CBS in AVB TX queues */
2854
	if (tx_queues_count > 1)
2855 2856
		stmmac_configure_cbs(priv);

2857
	/* Map RX MTL to DMA channels */
2858
	stmmac_rx_queue_dma_chan_map(priv);
2859

2860
	/* Enable MAC RX Queues */
2861
	stmmac_mac_enable_rx_queues(priv);
2862

2863
	/* Set RX priorities */
2864
	if (rx_queues_count > 1)
2865 2866 2867
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2868
	if (tx_queues_count > 1)
2869
		stmmac_mac_config_tx_queues_prio(priv);
2870 2871

	/* Set RX routing */
2872
	if (rx_queues_count > 1)
2873
		stmmac_mac_config_rx_queues_routing(priv);
2874 2875 2876 2877

	/* Receive Side Scaling */
	if (rx_queues_count > 1)
		stmmac_mac_config_rss(priv);
2878 2879
}

2880 2881
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2882
	if (priv->dma_cap.asp) {
2883
		netdev_info(priv->dev, "Enabling Safety Features\n");
2884
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2885 2886 2887 2888 2889
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
static int stmmac_fpe_start_wq(struct stmmac_priv *priv)
{
	char *name;

	clear_bit(__FPE_TASK_SCHED, &priv->fpe_task_state);

	name = priv->wq_name;
	sprintf(name, "%s-fpe", priv->dev->name);

	priv->fpe_wq = create_singlethread_workqueue(name);
	if (!priv->fpe_wq) {
		netdev_err(priv->dev, "%s: Failed to create workqueue\n", name);

		return -ENOMEM;
	}
	netdev_info(priv->dev, "FPE workqueue start");

	return 0;
}

2910
/**
2911
 * stmmac_hw_setup - setup mac in a usable state.
2912
 *  @dev : pointer to the device structure.
2913
 *  @init_ptp: initialize PTP if set
2914
 *  Description:
2915 2916 2917 2918
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2919 2920 2921 2922
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2923
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2924 2925
{
	struct stmmac_priv *priv = netdev_priv(dev);
2926
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2927
	u32 tx_cnt = priv->plat->tx_queues_to_use;
2928
	bool sph_en;
2929
	u32 chan;
2930 2931 2932 2933 2934
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2935 2936
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2937 2938 2939 2940
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2941
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2942

2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2956
	/* Initialize the MAC Core */
2957
	stmmac_core_init(priv, priv->hw, dev);
2958

2959
	/* Initialize MTL*/
2960
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2961

2962
	/* Initialize Safety Features */
2963
	stmmac_safety_feat_configuration(priv);
2964

2965
	ret = stmmac_rx_ipc(priv, priv->hw);
2966
	if (!ret) {
2967
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2968
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2969
		priv->hw->rx_csum = 0;
2970 2971
	}

2972
	/* Enable the MAC Rx/Tx */
2973
	stmmac_mac_set(priv, priv->ioaddr, true);
2974

2975 2976 2977
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2978 2979
	stmmac_mmc_setup(priv);

2980
	if (init_ptp) {
2981 2982 2983 2984
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2985
		ret = stmmac_init_ptp(priv);
2986 2987 2988 2989
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2990
	}
2991

2992 2993 2994 2995 2996
	priv->eee_tw_timer = STMMAC_DEFAULT_TWT_LS;

	/* Convert the timer from msec to usec */
	if (!priv->tx_lpi_timer)
		priv->tx_lpi_timer = eee_timer * 1000;
2997

2998
	if (priv->use_riwt) {
2999 3000 3001 3002 3003
		u32 queue;

		for (queue = 0; queue < rx_cnt; queue++) {
			if (!priv->rx_riwt[queue])
				priv->rx_riwt[queue] = DEF_DMA_RIWT;
3004

3005 3006 3007
			stmmac_rx_watchdog(priv, priv->ioaddr,
					   priv->rx_riwt[queue], queue);
		}
3008 3009
	}

3010
	if (priv->hw->pcs)
3011
		stmmac_pcs_ctrl_ane(priv, priv->ioaddr, 1, priv->hw->ps, 0);
3012

3013 3014 3015
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
3016
	/* Enable TSO */
3017 3018
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
3019
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
3020
	}
A
Alexandre TORGUE 已提交
3021

3022
	/* Enable Split Header */
3023 3024 3025 3026
	sph_en = (priv->hw->rx_csum > 0) && priv->sph;
	for (chan = 0; chan < rx_cnt; chan++)
		stmmac_enable_sph(priv, priv->ioaddr, sph_en, chan);

3027

3028 3029 3030 3031
	/* VLAN Tag Insertion */
	if (priv->dma_cap.vlins)
		stmmac_enable_vlan(priv, priv->hw, STMMAC_VLAN_INSERT);

3032 3033 3034 3035 3036 3037 3038 3039
	/* TBS */
	for (chan = 0; chan < tx_cnt; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
		int enable = tx_q->tbs & STMMAC_TBS_AVAIL;

		stmmac_enable_tbs(priv, priv->ioaddr, enable, chan);
	}

3040 3041 3042 3043
	/* Configure real RX and TX queues */
	netif_set_real_num_rx_queues(dev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(dev, priv->plat->tx_queues_to_use);

3044 3045 3046
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

3047 3048 3049 3050 3051 3052 3053
	if (priv->dma_cap.fpesel) {
		stmmac_fpe_start_wq(priv);

		if (priv->plat->fpe_cfg->enable)
			stmmac_fpe_handshake(priv, true);
	}

3054 3055 3056
	return 0;
}

3057 3058 3059 3060 3061 3062 3063
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
static void stmmac_free_irq(struct net_device *dev,
			    enum request_irq_err irq_err, int irq_idx)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int j;

	switch (irq_err) {
	case REQ_IRQ_ERR_ALL:
		irq_idx = priv->plat->tx_queues_to_use;
		fallthrough;
	case REQ_IRQ_ERR_TX:
		for (j = irq_idx - 1; j >= 0; j--) {
3076 3077
			if (priv->tx_irq[j] > 0) {
				irq_set_affinity_hint(priv->tx_irq[j], NULL);
3078
				free_irq(priv->tx_irq[j], &priv->tx_queue[j]);
3079
			}
3080 3081 3082 3083 3084
		}
		irq_idx = priv->plat->rx_queues_to_use;
		fallthrough;
	case REQ_IRQ_ERR_RX:
		for (j = irq_idx - 1; j >= 0; j--) {
3085 3086
			if (priv->rx_irq[j] > 0) {
				irq_set_affinity_hint(priv->rx_irq[j], NULL);
3087
				free_irq(priv->rx_irq[j], &priv->rx_queue[j]);
3088
			}
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
		}

		if (priv->sfty_ue_irq > 0 && priv->sfty_ue_irq != dev->irq)
			free_irq(priv->sfty_ue_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_SFTY_UE:
		if (priv->sfty_ce_irq > 0 && priv->sfty_ce_irq != dev->irq)
			free_irq(priv->sfty_ce_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_SFTY_CE:
		if (priv->lpi_irq > 0 && priv->lpi_irq != dev->irq)
			free_irq(priv->lpi_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_LPI:
		if (priv->wol_irq > 0 && priv->wol_irq != dev->irq)
			free_irq(priv->wol_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_WOL:
		free_irq(dev->irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_MAC:
	case REQ_IRQ_ERR_NO:
		/* If MAC IRQ request error, no more IRQ to free */
		break;
	}
}

static int stmmac_request_irq_multi_msi(struct net_device *dev)
{
	enum request_irq_err irq_err = REQ_IRQ_ERR_NO;
	struct stmmac_priv *priv = netdev_priv(dev);
3120
	cpumask_t cpu_mask;
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
	int irq_idx = 0;
	char *int_name;
	int ret;
	int i;

	/* For common interrupt */
	int_name = priv->int_name_mac;
	sprintf(int_name, "%s:%s", dev->name, "mac");
	ret = request_irq(dev->irq, stmmac_mac_interrupt,
			  0, int_name, dev);
	if (unlikely(ret < 0)) {
		netdev_err(priv->dev,
			   "%s: alloc mac MSI %d (error: %d)\n",
			   __func__, dev->irq, ret);
		irq_err = REQ_IRQ_ERR_MAC;
		goto irq_error;
	}

	/* Request the Wake IRQ in case of another line
	 * is used for WoL
	 */
	if (priv->wol_irq > 0 && priv->wol_irq != dev->irq) {
		int_name = priv->int_name_wol;
		sprintf(int_name, "%s:%s", dev->name, "wol");
		ret = request_irq(priv->wol_irq,
				  stmmac_mac_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc wol MSI %d (error: %d)\n",
				   __func__, priv->wol_irq, ret);
			irq_err = REQ_IRQ_ERR_WOL;
			goto irq_error;
		}
	}

	/* Request the LPI IRQ in case of another line
	 * is used for LPI
	 */
	if (priv->lpi_irq > 0 && priv->lpi_irq != dev->irq) {
		int_name = priv->int_name_lpi;
		sprintf(int_name, "%s:%s", dev->name, "lpi");
		ret = request_irq(priv->lpi_irq,
				  stmmac_mac_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc lpi MSI %d (error: %d)\n",
				   __func__, priv->lpi_irq, ret);
			irq_err = REQ_IRQ_ERR_LPI;
			goto irq_error;
		}
	}

	/* Request the Safety Feature Correctible Error line in
	 * case of another line is used
	 */
	if (priv->sfty_ce_irq > 0 && priv->sfty_ce_irq != dev->irq) {
		int_name = priv->int_name_sfty_ce;
		sprintf(int_name, "%s:%s", dev->name, "safety-ce");
		ret = request_irq(priv->sfty_ce_irq,
				  stmmac_safety_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc sfty ce MSI %d (error: %d)\n",
				   __func__, priv->sfty_ce_irq, ret);
			irq_err = REQ_IRQ_ERR_SFTY_CE;
			goto irq_error;
		}
	}

	/* Request the Safety Feature Uncorrectible Error line in
	 * case of another line is used
	 */
	if (priv->sfty_ue_irq > 0 && priv->sfty_ue_irq != dev->irq) {
		int_name = priv->int_name_sfty_ue;
		sprintf(int_name, "%s:%s", dev->name, "safety-ue");
		ret = request_irq(priv->sfty_ue_irq,
				  stmmac_safety_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc sfty ue MSI %d (error: %d)\n",
				   __func__, priv->sfty_ue_irq, ret);
			irq_err = REQ_IRQ_ERR_SFTY_UE;
			goto irq_error;
		}
	}

	/* Request Rx MSI irq */
	for (i = 0; i < priv->plat->rx_queues_to_use; i++) {
		if (priv->rx_irq[i] == 0)
			continue;

		int_name = priv->int_name_rx_irq[i];
		sprintf(int_name, "%s:%s-%d", dev->name, "rx", i);
		ret = request_irq(priv->rx_irq[i],
				  stmmac_msi_intr_rx,
				  0, int_name, &priv->rx_queue[i]);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc rx-%d  MSI %d (error: %d)\n",
				   __func__, i, priv->rx_irq[i], ret);
			irq_err = REQ_IRQ_ERR_RX;
			irq_idx = i;
			goto irq_error;
		}
3229 3230 3231
		cpumask_clear(&cpu_mask);
		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
		irq_set_affinity_hint(priv->rx_irq[i], &cpu_mask);
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251
	}

	/* Request Tx MSI irq */
	for (i = 0; i < priv->plat->tx_queues_to_use; i++) {
		if (priv->tx_irq[i] == 0)
			continue;

		int_name = priv->int_name_tx_irq[i];
		sprintf(int_name, "%s:%s-%d", dev->name, "tx", i);
		ret = request_irq(priv->tx_irq[i],
				  stmmac_msi_intr_tx,
				  0, int_name, &priv->tx_queue[i]);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc tx-%d  MSI %d (error: %d)\n",
				   __func__, i, priv->tx_irq[i], ret);
			irq_err = REQ_IRQ_ERR_TX;
			irq_idx = i;
			goto irq_error;
		}
3252 3253 3254
		cpumask_clear(&cpu_mask);
		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
		irq_set_affinity_hint(priv->tx_irq[i], &cpu_mask);
3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
	}

	return 0;

irq_error:
	stmmac_free_irq(dev, irq_err, irq_idx);
	return ret;
}

static int stmmac_request_irq_single(struct net_device *dev)
{
	enum request_irq_err irq_err = REQ_IRQ_ERR_NO;
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = request_irq(dev->irq, stmmac_interrupt,
			  IRQF_SHARED, dev->name, dev);
	if (unlikely(ret < 0)) {
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
		irq_err = REQ_IRQ_ERR_MAC;
		return ret;
	}

	/* Request the Wake IRQ in case of another line
	 * is used for WoL
	 */
	if (priv->wol_irq > 0 && priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
			irq_err = REQ_IRQ_ERR_WOL;
			return ret;
		}
	}

	/* Request the IRQ lines */
	if (priv->lpi_irq > 0 && priv->lpi_irq != dev->irq) {
		ret = request_irq(priv->lpi_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
			irq_err = REQ_IRQ_ERR_LPI;
			goto irq_error;
		}
	}

	return 0;

irq_error:
	stmmac_free_irq(dev, irq_err, 0);
	return ret;
}

static int stmmac_request_irq(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* Request the IRQ lines */
	if (priv->plat->multi_msi_en)
		ret = stmmac_request_irq_multi_msi(dev);
	else
		ret = stmmac_request_irq_single(dev);

	return ret;
}

3329 3330 3331 3332 3333 3334 3335 3336 3337
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
3338
int stmmac_open(struct net_device *dev)
3339 3340
{
	struct stmmac_priv *priv = netdev_priv(dev);
3341
	int bfsize = 0;
3342
	u32 chan;
3343 3344
	int ret;

3345 3346 3347 3348 3349 3350
	ret = pm_runtime_get_sync(priv->device);
	if (ret < 0) {
		pm_runtime_put_noidle(priv->device);
		return ret;
	}

3351
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
3352
	    priv->hw->pcs != STMMAC_PCS_RTBI &&
3353
	    priv->hw->xpcs_args.an_mode != DW_AN_C73) {
3354 3355
		ret = stmmac_init_phy(dev);
		if (ret) {
3356 3357 3358
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
3359
			goto init_phy_error;
3360
		}
3361
	}
3362

3363 3364 3365 3366
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;

	if (bfsize < BUF_SIZE_16KiB)
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);

	priv->dma_buf_sz = bfsize;
	buf_sz = bfsize;

3377
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
3378

3379 3380 3381 3382 3383
	if (!priv->dma_tx_size)
		priv->dma_tx_size = DMA_DEFAULT_TX_SIZE;
	if (!priv->dma_rx_size)
		priv->dma_rx_size = DMA_DEFAULT_RX_SIZE;

3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
	/* Earlier check for TBS */
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
		int tbs_en = priv->plat->tx_queues_cfg[chan].tbs_en;

		tx_q->tbs |= tbs_en ? STMMAC_TBS_AVAIL : 0;
		if (stmmac_enable_tbs(priv, priv->ioaddr, tbs_en, chan))
			tx_q->tbs &= ~STMMAC_TBS_AVAIL;
	}

3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

3408
	ret = stmmac_hw_setup(dev, true);
3409
	if (ret < 0) {
3410
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
3411
		goto init_error;
3412 3413
	}

3414
	stmmac_init_coalesce(priv);
3415

3416
	phylink_start(priv->phylink);
3417 3418
	/* We may have called phylink_speed_down before */
	phylink_speed_up(priv->phylink);
3419

3420 3421
	ret = stmmac_request_irq(dev);
	if (ret)
3422
		goto irq_error;
3423

3424
	stmmac_enable_all_queues(priv);
3425
	netif_tx_start_all_queues(priv->dev);
3426

3427
	return 0;
3428

3429
irq_error:
3430
	phylink_stop(priv->phylink);
3431

3432
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
3433
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
3434

3435
	stmmac_hw_teardown(dev);
3436 3437
init_error:
	free_dma_desc_resources(priv);
3438
dma_desc_error:
3439
	phylink_disconnect_phy(priv->phylink);
3440 3441
init_phy_error:
	pm_runtime_put(priv->device);
3442
	return ret;
3443 3444
}

3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
static void stmmac_fpe_stop_wq(struct stmmac_priv *priv)
{
	set_bit(__FPE_REMOVING, &priv->fpe_task_state);

	if (priv->fpe_wq)
		destroy_workqueue(priv->fpe_wq);

	netdev_info(priv->dev, "FPE workqueue stop");
}

3455 3456 3457 3458 3459 3460
/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
3461
int stmmac_release(struct net_device *dev)
3462 3463
{
	struct stmmac_priv *priv = netdev_priv(dev);
3464
	u32 chan;
3465

3466 3467
	if (device_may_wakeup(priv->device))
		phylink_speed_down(priv->phylink, false);
3468
	/* Stop and disconnect the PHY */
3469 3470
	phylink_stop(priv->phylink);
	phylink_disconnect_phy(priv->phylink);
3471

3472
	stmmac_disable_all_queues(priv);
3473

3474
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
3475
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
3476

3477
	/* Free the IRQ lines */
3478
	stmmac_free_irq(dev, REQ_IRQ_ERR_ALL, 0);
3479

3480 3481 3482 3483 3484
	if (priv->eee_enabled) {
		priv->tx_path_in_lpi_mode = false;
		del_timer_sync(&priv->eee_ctrl_timer);
	}

3485
	/* Stop TX/RX DMA and clear the descriptors */
3486
	stmmac_stop_all_dma(priv);
3487 3488 3489 3490

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

3491
	/* Disable the MAC Rx/Tx */
3492
	stmmac_mac_set(priv, priv->ioaddr, false);
3493 3494 3495

	netif_carrier_off(dev);

3496 3497
	stmmac_release_ptp(priv);

3498 3499
	pm_runtime_put(priv->device);

3500 3501 3502
	if (priv->dma_cap.fpesel)
		stmmac_fpe_stop_wq(priv);

3503 3504 3505
	return 0;
}

3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
static bool stmmac_vlan_insert(struct stmmac_priv *priv, struct sk_buff *skb,
			       struct stmmac_tx_queue *tx_q)
{
	u16 tag = 0x0, inner_tag = 0x0;
	u32 inner_type = 0x0;
	struct dma_desc *p;

	if (!priv->dma_cap.vlins)
		return false;
	if (!skb_vlan_tag_present(skb))
		return false;
	if (skb->vlan_proto == htons(ETH_P_8021AD)) {
		inner_tag = skb_vlan_tag_get(skb);
		inner_type = STMMAC_VLAN_INSERT;
	}

	tag = skb_vlan_tag_get(skb);

3524 3525 3526 3527 3528
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		p = &tx_q->dma_entx[tx_q->cur_tx].basic;
	else
		p = &tx_q->dma_tx[tx_q->cur_tx];

3529 3530 3531 3532
	if (stmmac_set_desc_vlan_tag(priv, p, tag, inner_tag, inner_type))
		return false;

	stmmac_set_tx_owner(priv, p);
3533
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
3534 3535 3536
	return true;
}

A
Alexandre TORGUE 已提交
3537 3538 3539 3540 3541
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
3542
 *  @last_segment: condition for the last descriptor
3543
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
3544 3545 3546 3547
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
3548
static void stmmac_tso_allocator(struct stmmac_priv *priv, dma_addr_t des,
3549
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
3550
{
3551
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
3552
	struct dma_desc *desc;
3553
	u32 buff_size;
3554
	int tmp_len;
A
Alexandre TORGUE 已提交
3555 3556 3557 3558

	tmp_len = total_len;

	while (tmp_len > 0) {
3559 3560
		dma_addr_t curr_addr;

3561 3562
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
						priv->dma_tx_size);
3563
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
3564 3565 3566 3567 3568

		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			desc = &tx_q->dma_tx[tx_q->cur_tx];
A
Alexandre TORGUE 已提交
3569

3570 3571 3572 3573 3574 3575
		curr_addr = des + (total_len - tmp_len);
		if (priv->dma_cap.addr64 <= 32)
			desc->des0 = cpu_to_le32(curr_addr);
		else
			stmmac_set_desc_addr(priv, desc, curr_addr);

A
Alexandre TORGUE 已提交
3576 3577 3578
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

3579 3580 3581 3582
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
3583 3584 3585 3586 3587

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
static void stmmac_flush_tx_descriptors(struct stmmac_priv *priv, int queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
	int desc_size;

	if (likely(priv->extend_desc))
		desc_size = sizeof(struct dma_extended_desc);
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc_size = sizeof(struct dma_edesc);
	else
		desc_size = sizeof(struct dma_desc);

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
}

A
Alexandre TORGUE 已提交
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
3639
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
3640 3641
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
3642
	u32 queue = skb_get_queue_mapping(skb);
J
Jose Abreu 已提交
3643
	unsigned int first_entry, tx_packets;
3644
	int tmp_pay_len = 0, first_tx;
3645
	struct stmmac_tx_queue *tx_q;
J
Jose Abreu 已提交
3646
	bool has_vlan, set_ic;
3647
	u8 proto_hdr_len, hdr;
3648
	u32 pay_len, mss;
3649
	dma_addr_t des;
A
Alexandre TORGUE 已提交
3650 3651
	int i;

3652
	tx_q = &priv->tx_queue[queue];
J
Jose Abreu 已提交
3653
	first_tx = tx_q->cur_tx;
3654

A
Alexandre TORGUE 已提交
3655
	/* Compute header lengths */
3656 3657 3658 3659 3660 3661 3662
	if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
		proto_hdr_len = skb_transport_offset(skb) + sizeof(struct udphdr);
		hdr = sizeof(struct udphdr);
	} else {
		proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
		hdr = tcp_hdrlen(skb);
	}
A
Alexandre TORGUE 已提交
3663 3664

	/* Desc availability based on threshold should be enough safe */
3665
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
3666
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
3667 3668 3669
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
3670
			/* This is a hard error, log it. */
3671 3672 3673
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
3674 3675 3676 3677 3678 3679 3680 3681 3682
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
3683
	if (mss != tx_q->mss) {
3684 3685 3686 3687 3688
		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			mss_desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			mss_desc = &tx_q->dma_tx[tx_q->cur_tx];

3689
		stmmac_set_mss(priv, mss_desc, mss);
3690
		tx_q->mss = mss;
3691 3692
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
						priv->dma_tx_size);
3693
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
3694 3695 3696
	}

	if (netif_msg_tx_queued(priv)) {
3697 3698
		pr_info("%s: hdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, hdr, proto_hdr_len, pay_len, mss);
A
Alexandre TORGUE 已提交
3699 3700 3701 3702
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

3703 3704 3705
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3706
	first_entry = tx_q->cur_tx;
3707
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
3708

3709 3710 3711 3712
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc = &tx_q->dma_entx[first_entry].basic;
	else
		desc = &tx_q->dma_tx[first_entry];
A
Alexandre TORGUE 已提交
3713 3714
	first = desc;

3715 3716 3717
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

A
Alexandre TORGUE 已提交
3718 3719 3720 3721 3722 3723
	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

3724 3725
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
3726 3727
	tx_q->tx_skbuff_dma[first_entry].map_as_page = false;
	tx_q->tx_skbuff_dma[first_entry].buf_type = STMMAC_TXBUF_T_SKB;
A
Alexandre TORGUE 已提交
3728

3729 3730
	if (priv->dma_cap.addr64 <= 32) {
		first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3731

3732 3733 3734
		/* Fill start of payload in buff2 of first descriptor */
		if (pay_len)
			first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
3735

3736 3737 3738 3739 3740
		/* If needed take extra descriptors to fill the remaining payload */
		tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
	} else {
		stmmac_set_desc_addr(priv, first, des);
		tmp_pay_len = pay_len;
3741
		des += proto_hdr_len;
3742
		pay_len = 0;
3743
	}
A
Alexandre TORGUE 已提交
3744

3745
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
3746 3747 3748 3749 3750 3751 3752 3753

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
3754 3755
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
3756 3757

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
3758
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
3759

3760 3761 3762
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
3763
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf_type = STMMAC_TXBUF_T_SKB;
A
Alexandre TORGUE 已提交
3764 3765
	}

3766
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
3767

3768 3769
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;
3770
	tx_q->tx_skbuff_dma[tx_q->cur_tx].buf_type = STMMAC_TXBUF_T_SKB;
3771

3772
	/* Manage tx mitigation */
J
Jose Abreu 已提交
3773 3774 3775 3776 3777
	tx_packets = (tx_q->cur_tx + 1) - first_tx;
	tx_q->tx_count_frames += tx_packets;

	if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
		set_ic = true;
3778
	else if (!priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3779
		set_ic = false;
3780
	else if (tx_packets > priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3781
		set_ic = true;
3782 3783
	else if ((tx_q->tx_count_frames %
		  priv->tx_coal_frames[queue]) < tx_packets)
J
Jose Abreu 已提交
3784 3785 3786 3787 3788
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
3789 3790 3791 3792 3793
		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			desc = &tx_q->dma_tx[tx_q->cur_tx];

3794 3795 3796 3797 3798
		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3799 3800 3801 3802 3803
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
3804
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
A
Alexandre TORGUE 已提交
3805

3806
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3807 3808
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3809
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
3810 3811 3812 3813 3814 3815
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

3816 3817 3818
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3819
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
3820 3821 3822 3823 3824

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3825
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
3826 3827 3828
	}

	/* Complete the first descriptor before granting the DMA */
3829
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
3830 3831
			proto_hdr_len,
			pay_len,
3832
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
3833
			hdr / 4, (skb->len - proto_hdr_len));
A
Alexandre TORGUE 已提交
3834 3835

	/* If context desc is used to change MSS */
3836 3837 3838 3839 3840 3841 3842
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
3843
		stmmac_set_tx_owner(priv, mss_desc);
3844
	}
A
Alexandre TORGUE 已提交
3845 3846 3847

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3848 3849
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3850 3851 3852 3853
		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3854
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3855

3856
	stmmac_flush_tx_descriptors(priv, queue);
3857
	stmmac_tx_timer_arm(priv, queue);
A
Alexandre TORGUE 已提交
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3868
/**
3869
 *  stmmac_xmit - Tx entry point of the driver
3870 3871
 *  @skb : the socket buffer
 *  @dev : device pointer
3872 3873 3874
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3875 3876 3877
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
J
Jose Abreu 已提交
3878
	unsigned int first_entry, tx_packets, enh_desc;
3879
	struct stmmac_priv *priv = netdev_priv(dev);
3880
	unsigned int nopaged_len = skb_headlen(skb);
3881
	int i, csum_insertion = 0, is_jumbo = 0;
3882
	u32 queue = skb_get_queue_mapping(skb);
3883
	int nfrags = skb_shinfo(skb)->nr_frags;
3884
	int gso = skb_shinfo(skb)->gso_type;
3885
	struct dma_edesc *tbs_desc = NULL;
3886
	struct dma_desc *desc, *first;
3887
	struct stmmac_tx_queue *tx_q;
J
Jose Abreu 已提交
3888
	bool has_vlan, set_ic;
3889
	int entry, first_tx;
3890
	dma_addr_t des;
A
Alexandre TORGUE 已提交
3891

3892
	tx_q = &priv->tx_queue[queue];
J
Jose Abreu 已提交
3893
	first_tx = tx_q->cur_tx;
3894

3895
	if (priv->tx_path_in_lpi_mode && priv->eee_sw_timer_en)
3896 3897
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3898 3899
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3900 3901 3902
		if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
			return stmmac_tso_xmit(skb, dev);
		if (priv->plat->has_gmac4 && (gso & SKB_GSO_UDP_L4))
A
Alexandre TORGUE 已提交
3903 3904
			return stmmac_tso_xmit(skb, dev);
	}
3905

3906
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3907 3908 3909
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3910
			/* This is a hard error, log it. */
3911 3912 3913
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3914 3915 3916 3917
		}
		return NETDEV_TX_BUSY;
	}

3918 3919 3920
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3921
	entry = tx_q->cur_tx;
3922
	first_entry = entry;
3923
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3924

3925
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3926

3927
	if (likely(priv->extend_desc))
3928
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3929 3930
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc = &tx_q->dma_entx[entry].basic;
3931
	else
3932
		desc = tx_q->dma_tx + entry;
3933

3934 3935
	first = desc;

3936 3937 3938
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

3939
	enh_desc = priv->plat->enh_desc;
3940
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3941
	if (enh_desc)
3942
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3943

3944
	if (unlikely(is_jumbo)) {
3945
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3946
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3947
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3948
	}
3949 3950

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3951 3952
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3953
		bool last_segment = (i == (nfrags - 1));
3954

3955
		entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
3956
		WARN_ON(tx_q->tx_skbuff[entry]);
3957

3958
		if (likely(priv->extend_desc))
3959
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3960 3961
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[entry].basic;
3962
		else
3963
			desc = tx_q->dma_tx + entry;
3964

A
Alexandre TORGUE 已提交
3965 3966 3967
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3968 3969
			goto dma_map_err; /* should reuse desc w/o issues */

3970
		tx_q->tx_skbuff_dma[entry].buf = des;
3971 3972

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3973

3974 3975 3976
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3977
		tx_q->tx_skbuff_dma[entry].buf_type = STMMAC_TXBUF_T_SKB;
3978 3979

		/* Prepare the descriptor and set the own bit too */
3980 3981
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3982 3983
	}

3984 3985
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3986
	tx_q->tx_skbuff_dma[entry].buf_type = STMMAC_TXBUF_T_SKB;
3987

3988 3989 3990 3991 3992
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
J
Jose Abreu 已提交
3993 3994 3995 3996 3997
	tx_packets = (entry + 1) - first_tx;
	tx_q->tx_count_frames += tx_packets;

	if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
		set_ic = true;
3998
	else if (!priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3999
		set_ic = false;
4000
	else if (tx_packets > priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
4001
		set_ic = true;
4002 4003
	else if ((tx_q->tx_count_frames %
		  priv->tx_coal_frames[queue]) < tx_packets)
J
Jose Abreu 已提交
4004 4005 4006 4007 4008
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
4009 4010
		if (likely(priv->extend_desc))
			desc = &tx_q->dma_etx[entry].basic;
4011 4012
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[entry].basic;
4013 4014 4015 4016 4017 4018 4019 4020
		else
			desc = &tx_q->dma_tx[entry];

		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

4021 4022 4023 4024 4025
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
4026
	entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
4027
	tx_q->cur_tx = entry;
4028 4029

	if (netif_msg_pktdata(priv)) {
4030 4031
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
4032
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
4033
			   entry, first, nfrags);
4034

4035
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
4036 4037
		print_pkt(skb->data, skb->len);
	}
4038

4039
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
4040 4041
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
4042
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
4043 4044 4045 4046
	}

	dev->stats.tx_bytes += skb->len;

4047 4048 4049
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

4050
	skb_tx_timestamp(skb);
4051

4052 4053 4054 4055 4056 4057 4058
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
4059 4060 4061
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
4062 4063
			goto dma_map_err;

4064
		tx_q->tx_skbuff_dma[first_entry].buf = des;
4065 4066
		tx_q->tx_skbuff_dma[first_entry].buf_type = STMMAC_TXBUF_T_SKB;
		tx_q->tx_skbuff_dma[first_entry].map_as_page = false;
4067 4068

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
4069

4070 4071
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
4072 4073 4074 4075 4076

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
4077
			stmmac_enable_tx_timestamp(priv, first);
4078 4079 4080
		}

		/* Prepare the first descriptor setting the OWN bit too */
4081
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
4082
				csum_insertion, priv->mode, 0, last_segment,
4083
				skb->len);
4084 4085
	}

4086 4087 4088 4089 4090 4091 4092 4093 4094
	if (tx_q->tbs & STMMAC_TBS_EN) {
		struct timespec64 ts = ns_to_timespec64(skb->tstamp);

		tbs_desc = &tx_q->dma_entx[first_entry];
		stmmac_set_desc_tbs(priv, tbs_desc, ts.tv_sec, ts.tv_nsec);
	}

	stmmac_set_tx_owner(priv, first);

4095
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
4096

4097
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
4098

4099
	stmmac_flush_tx_descriptors(priv, queue);
4100
	stmmac_tx_timer_arm(priv, queue);
4101

G
Giuseppe CAVALLARO 已提交
4102
	return NETDEV_TX_OK;
4103

G
Giuseppe CAVALLARO 已提交
4104
dma_map_err:
4105
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
4106 4107
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
4108 4109 4110
	return NETDEV_TX_OK;
}

4111 4112
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
4113 4114
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
4115 4116
	u16 vlanid;

4117 4118 4119 4120 4121 4122 4123
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
4124
		/* pop the vlan tag */
4125 4126
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
4127
		skb_pull(skb, VLAN_HLEN);
4128
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
4129 4130 4131
	}
}

4132
/**
4133
 * stmmac_rx_refill - refill used skb preallocated buffers
4134
 * @priv: driver private structure
4135
 * @queue: RX queue index
4136 4137 4138
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
4139
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
4140
{
4141
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4142
	int dirty = stmmac_rx_dirty(priv, queue);
4143 4144
	unsigned int entry = rx_q->dirty_rx;

4145
	while (dirty-- > 0) {
4146
		struct stmmac_rx_buffer *buf = &rx_q->buf_pool[entry];
4147
		struct dma_desc *p;
4148
		bool use_rx_wd;
4149 4150

		if (priv->extend_desc)
4151
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
4152
		else
4153
			p = rx_q->dma_rx + entry;
4154

4155 4156 4157
		if (!buf->page) {
			buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->page)
G
Giuseppe CAVALLARO 已提交
4158
				break;
4159
		}
4160

4161 4162 4163 4164 4165 4166 4167 4168
		if (priv->sph && !buf->sec_page) {
			buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->sec_page)
				break;

			buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
		}

4169
		buf->addr = page_pool_get_dma_addr(buf->page) + buf->page_offset;
4170

4171
		stmmac_set_desc_addr(priv, p, buf->addr);
4172 4173 4174 4175
		if (priv->sph)
			stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
		else
			stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
4176
		stmmac_refill_desc3(priv, rx_q, p);
A
Alexandre TORGUE 已提交
4177

4178
		rx_q->rx_count_frames++;
4179 4180
		rx_q->rx_count_frames += priv->rx_coal_frames[queue];
		if (rx_q->rx_count_frames > priv->rx_coal_frames[queue])
J
Jose Abreu 已提交
4181
			rx_q->rx_count_frames = 0;
4182

4183
		use_rx_wd = !priv->rx_coal_frames[queue];
4184 4185 4186
		use_rx_wd |= rx_q->rx_count_frames > 0;
		if (!priv->use_riwt)
			use_rx_wd = false;
4187

P
Pavel Machek 已提交
4188
		dma_wmb();
4189
		stmmac_set_rx_owner(priv, p, use_rx_wd);
4190

4191
		entry = STMMAC_GET_ENTRY(entry, priv->dma_rx_size);
4192
	}
4193
	rx_q->dirty_rx = entry;
4194 4195
	rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (rx_q->dirty_rx * sizeof(struct dma_desc));
4196
	stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
4197 4198
}

J
Jose Abreu 已提交
4199 4200 4201 4202 4203
static unsigned int stmmac_rx_buf1_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	unsigned int plen = 0, hlen = 0;
4204
	int coe = priv->hw->rx_csum;
J
Jose Abreu 已提交
4205 4206 4207 4208 4209 4210

	/* Not first descriptor, buffer is always zero */
	if (priv->sph && len)
		return 0;

	/* First descriptor, get split header length */
4211
	stmmac_get_rx_header_len(priv, p, &hlen);
J
Jose Abreu 已提交
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
	if (priv->sph && hlen) {
		priv->xstats.rx_split_hdr_pkt_n++;
		return hlen;
	}

	/* First descriptor, not last descriptor and not split header */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* First descriptor and last descriptor and not split header */
	return min_t(unsigned int, priv->dma_buf_sz, plen);
}

static unsigned int stmmac_rx_buf2_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	int coe = priv->hw->rx_csum;
	unsigned int plen = 0;

	/* Not split header, buffer is not available */
	if (!priv->sph)
		return 0;

	/* Not last descriptor */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* Last descriptor */
	return plen - len;
}

4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
static int stmmac_xdp_xmit_xdpf(struct stmmac_priv *priv, int queue,
				struct xdp_frame *xdpf)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
	struct page *page = virt_to_page(xdpf->data);
	unsigned int entry = tx_q->cur_tx;
	struct dma_desc *tx_desc;
	dma_addr_t dma_addr;
	bool set_ic;

	if (stmmac_tx_avail(priv, queue) < STMMAC_TX_THRESH(priv))
		return STMMAC_XDP_CONSUMED;

	if (likely(priv->extend_desc))
		tx_desc = (struct dma_desc *)(tx_q->dma_etx + entry);
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		tx_desc = &tx_q->dma_entx[entry].basic;
	else
		tx_desc = tx_q->dma_tx + entry;

	dma_addr = page_pool_get_dma_addr(page) + sizeof(*xdpf) +
		   xdpf->headroom;
	dma_sync_single_for_device(priv->device, dma_addr,
				   xdpf->len, DMA_BIDIRECTIONAL);

	tx_q->tx_skbuff_dma[entry].buf_type = STMMAC_TXBUF_T_XDP_TX;

	tx_q->tx_skbuff_dma[entry].buf = dma_addr;
	tx_q->tx_skbuff_dma[entry].map_as_page = false;
	tx_q->tx_skbuff_dma[entry].len = xdpf->len;
	tx_q->tx_skbuff_dma[entry].last_segment = true;
	tx_q->tx_skbuff_dma[entry].is_jumbo = false;

	tx_q->xdpf[entry] = xdpf;

	stmmac_set_desc_addr(priv, tx_desc, dma_addr);

	stmmac_prepare_tx_desc(priv, tx_desc, 1, xdpf->len,
			       true, priv->mode, true, true,
			       xdpf->len);

	tx_q->tx_count_frames++;

	if (tx_q->tx_count_frames % priv->tx_coal_frames[queue] == 0)
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, tx_desc);
		priv->xstats.tx_set_ic_bit++;
	}

	stmmac_enable_dma_transmission(priv, priv->ioaddr);

	entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
	tx_q->cur_tx = entry;

	return STMMAC_XDP_TX;
}

static int stmmac_xdp_get_tx_queue(struct stmmac_priv *priv,
				   int cpu)
{
	int index = cpu;

	if (unlikely(index < 0))
		index = 0;

	while (index >= priv->plat->tx_queues_to_use)
		index -= priv->plat->tx_queues_to_use;

	return index;
}

static int stmmac_xdp_xmit_back(struct stmmac_priv *priv,
				struct xdp_buff *xdp)
{
	struct xdp_frame *xdpf = xdp_convert_buff_to_frame(xdp);
	int cpu = smp_processor_id();
	struct netdev_queue *nq;
	int queue;
	int res;

	if (unlikely(!xdpf))
		return STMMAC_XDP_CONSUMED;

	queue = stmmac_xdp_get_tx_queue(priv, cpu);
	nq = netdev_get_tx_queue(priv->dev, queue);

	__netif_tx_lock(nq, cpu);
	/* Avoids TX time-out as we are sharing with slow path */
	nq->trans_start = jiffies;

	res = stmmac_xdp_xmit_xdpf(priv, queue, xdpf);
	if (res == STMMAC_XDP_TX)
		stmmac_flush_tx_descriptors(priv, queue);

	__netif_tx_unlock(nq);

	return res;
}

4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
static struct sk_buff *stmmac_xdp_run_prog(struct stmmac_priv *priv,
					   struct xdp_buff *xdp)
{
	struct bpf_prog *prog;
	int res;
	u32 act;

	rcu_read_lock();

	prog = READ_ONCE(priv->xdp_prog);
	if (!prog) {
		res = STMMAC_XDP_PASS;
		goto unlock;
	}

	act = bpf_prog_run_xdp(prog, xdp);
	switch (act) {
	case XDP_PASS:
		res = STMMAC_XDP_PASS;
		break;
4372 4373 4374
	case XDP_TX:
		res = stmmac_xdp_xmit_back(priv, xdp);
		break;
4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
	default:
		bpf_warn_invalid_xdp_action(act);
		fallthrough;
	case XDP_ABORTED:
		trace_xdp_exception(priv->dev, prog, act);
		fallthrough;
	case XDP_DROP:
		res = STMMAC_XDP_CONSUMED;
		break;
	}

unlock:
	rcu_read_unlock();
	return ERR_PTR(-res);
}

4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402
static void stmmac_finalize_xdp_rx(struct stmmac_priv *priv,
				   int xdp_status)
{
	int cpu = smp_processor_id();
	int queue;

	queue = stmmac_xdp_get_tx_queue(priv, cpu);

	if (xdp_status & STMMAC_XDP_TX)
		stmmac_tx_timer_arm(priv, queue);
}

4403
/**
4404
 * stmmac_rx - manage the receive process
4405
 * @priv: driver private structure
4406 4407
 * @limit: napi bugget
 * @queue: RX queue index.
4408 4409 4410
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
4411
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
4412
{
4413
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4414
	struct stmmac_channel *ch = &priv->channel[queue];
4415 4416
	unsigned int count = 0, error = 0, len = 0;
	int status = 0, coe = priv->hw->rx_csum;
4417
	unsigned int next_entry = rx_q->cur_rx;
4418
	enum dma_data_direction dma_dir;
4419
	unsigned int desc_size;
4420
	struct sk_buff *skb = NULL;
4421
	struct xdp_buff xdp;
4422
	int xdp_status = 0;
4423 4424 4425 4426
	int buf_sz;

	dma_dir = page_pool_get_dma_dir(rx_q->page_pool);
	buf_sz = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE) * PAGE_SIZE;
4427

4428
	if (netif_msg_rx_status(priv)) {
4429 4430
		void *rx_head;

4431
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
4432
		if (priv->extend_desc) {
4433
			rx_head = (void *)rx_q->dma_erx;
4434 4435
			desc_size = sizeof(struct dma_extended_desc);
		} else {
4436
			rx_head = (void *)rx_q->dma_rx;
4437 4438
			desc_size = sizeof(struct dma_desc);
		}
4439

4440 4441
		stmmac_display_ring(priv, rx_head, priv->dma_rx_size, true,
				    rx_q->dma_rx_phy, desc_size);
4442
	}
4443
	while (count < limit) {
J
Jose Abreu 已提交
4444
		unsigned int buf1_len = 0, buf2_len = 0;
4445
		enum pkt_hash_types hash_type;
4446 4447
		struct stmmac_rx_buffer *buf;
		struct dma_desc *np, *p;
4448 4449
		int entry;
		u32 hash;
4450

4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
		if (!count && rx_q->state_saved) {
			skb = rx_q->state.skb;
			error = rx_q->state.error;
			len = rx_q->state.len;
		} else {
			rx_q->state_saved = false;
			skb = NULL;
			error = 0;
			len = 0;
		}

		if (count >= limit)
			break;

read_again:
J
Jose Abreu 已提交
4466 4467
		buf1_len = 0;
		buf2_len = 0;
4468
		entry = next_entry;
4469
		buf = &rx_q->buf_pool[entry];
4470

4471
		if (priv->extend_desc)
4472
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
4473
		else
4474
			p = rx_q->dma_rx + entry;
4475

4476
		/* read the status of the incoming frame */
4477 4478
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
4479 4480
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
4481 4482
			break;

4483 4484
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx,
						priv->dma_rx_size);
4485
		next_entry = rx_q->cur_rx;
4486

4487
		if (priv->extend_desc)
4488
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
4489
		else
4490
			np = rx_q->dma_rx + next_entry;
4491 4492

		prefetch(np);
4493

4494 4495 4496
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
4497
		if (unlikely(status == discard_frame)) {
4498 4499
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
4500
			error = 1;
4501 4502
			if (!priv->hwts_rx_en)
				priv->dev->stats.rx_errors++;
4503 4504 4505 4506 4507
		}

		if (unlikely(error && (status & rx_not_ls)))
			goto read_again;
		if (unlikely(error)) {
4508
			dev_kfree_skb(skb);
J
Jose Abreu 已提交
4509
			skb = NULL;
4510
			count++;
4511 4512 4513 4514 4515
			continue;
		}

		/* Buffer is good. Go on. */

J
Jose Abreu 已提交
4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531
		prefetch(page_address(buf->page));
		if (buf->sec_page)
			prefetch(page_address(buf->sec_page));

		buf1_len = stmmac_rx_buf1_len(priv, p, status, len);
		len += buf1_len;
		buf2_len = stmmac_rx_buf2_len(priv, p, status, len);
		len += buf2_len;

		/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
		 * Type frames (LLC/LLC-SNAP)
		 *
		 * llc_snap is never checked in GMAC >= 4, so this ACS
		 * feature is always disabled and packets need to be
		 * stripped manually.
		 */
4532 4533 4534
		if (likely(!(status & rx_not_ls)) &&
		    (likely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
		     unlikely(status != llc_snap))) {
J
Jose Abreu 已提交
4535 4536 4537 4538 4539 4540
			if (buf2_len)
				buf2_len -= ETH_FCS_LEN;
			else
				buf1_len -= ETH_FCS_LEN;

			len -= ETH_FCS_LEN;
4541
		}
4542

4543
		if (!skb) {
4544 4545
			unsigned int pre_len, sync_len;

4546 4547 4548 4549 4550 4551 4552 4553
			dma_sync_single_for_cpu(priv->device, buf->addr,
						buf1_len, dma_dir);

			xdp.data = page_address(buf->page) + buf->page_offset;
			xdp.data_end = xdp.data + buf1_len;
			xdp.data_hard_start = page_address(buf->page);
			xdp_set_data_meta_invalid(&xdp);
			xdp.frame_sz = buf_sz;
4554
			xdp.rxq = &rx_q->xdp_rxq;
4555

4556 4557
			pre_len = xdp.data_end - xdp.data_hard_start -
				  buf->page_offset;
4558
			skb = stmmac_xdp_run_prog(priv, &xdp);
4559 4560 4561 4562 4563 4564
			/* Due xdp_adjust_tail: DMA sync for_device
			 * cover max len CPU touch
			 */
			sync_len = xdp.data_end - xdp.data_hard_start -
				   buf->page_offset;
			sync_len = max(sync_len, pre_len);
4565 4566 4567 4568 4569 4570

			/* For Not XDP_PASS verdict */
			if (IS_ERR(skb)) {
				unsigned int xdp_res = -PTR_ERR(skb);

				if (xdp_res & STMMAC_XDP_CONSUMED) {
4571 4572 4573
					page_pool_put_page(rx_q->page_pool,
							   virt_to_head_page(xdp.data),
							   sync_len, true);
4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
					buf->page = NULL;
					priv->dev->stats.rx_dropped++;

					/* Clear skb as it was set as
					 * status by XDP program.
					 */
					skb = NULL;

					if (unlikely((status & rx_not_ls)))
						goto read_again;

					count++;
					continue;
4587 4588 4589 4590 4591 4592
				} else if (xdp_res & STMMAC_XDP_TX) {
					xdp_status |= xdp_res;
					buf->page = NULL;
					skb = NULL;
					count++;
					continue;
4593 4594 4595 4596 4597 4598 4599 4600
				}
			}
		}

		if (!skb) {
			/* XDP program may expand or reduce tail */
			buf1_len = xdp.data_end - xdp.data;

J
Jose Abreu 已提交
4601
			skb = napi_alloc_skb(&ch->rx_napi, buf1_len);
4602
			if (!skb) {
4603
				priv->dev->stats.rx_dropped++;
4604
				count++;
J
Jose Abreu 已提交
4605
				goto drain_data;
4606 4607
			}

4608 4609
			/* XDP program may adjust header */
			skb_copy_to_linear_data(skb, xdp.data, buf1_len);
J
Jose Abreu 已提交
4610
			skb_put(skb, buf1_len);
4611

4612 4613 4614
			/* Data payload copied into SKB, page ready for recycle */
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
J
Jose Abreu 已提交
4615
		} else if (buf1_len) {
4616
			dma_sync_single_for_cpu(priv->device, buf->addr,
4617
						buf1_len, dma_dir);
4618
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
4619
					buf->page, buf->page_offset, buf1_len,
4620
					priv->dma_buf_sz);
4621

4622 4623 4624 4625
			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->page);
			buf->page = NULL;
		}
4626

J
Jose Abreu 已提交
4627
		if (buf2_len) {
4628
			dma_sync_single_for_cpu(priv->device, buf->sec_addr,
4629
						buf2_len, dma_dir);
4630
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
4631
					buf->sec_page, 0, buf2_len,
4632 4633 4634 4635 4636 4637 4638
					priv->dma_buf_sz);

			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->sec_page);
			buf->sec_page = NULL;
		}

J
Jose Abreu 已提交
4639
drain_data:
4640 4641
		if (likely(status & rx_not_ls))
			goto read_again;
J
Jose Abreu 已提交
4642 4643
		if (!skb)
			continue;
4644

4645
		/* Got entire packet into SKB. Finish it. */
4646

4647 4648 4649
		stmmac_get_rx_hwtstamp(priv, p, np, skb);
		stmmac_rx_vlan(priv->dev, skb);
		skb->protocol = eth_type_trans(skb, priv->dev);
4650

4651 4652 4653 4654
		if (unlikely(!coe))
			skb_checksum_none_assert(skb);
		else
			skb->ip_summed = CHECKSUM_UNNECESSARY;
4655

4656 4657 4658 4659 4660
		if (!stmmac_get_rx_hash(priv, p, &hash, &hash_type))
			skb_set_hash(skb, hash, hash_type);

		skb_record_rx_queue(skb, queue);
		napi_gro_receive(&ch->rx_napi, skb);
J
Jose Abreu 已提交
4661
		skb = NULL;
4662 4663 4664

		priv->dev->stats.rx_packets++;
		priv->dev->stats.rx_bytes += len;
4665
		count++;
4666 4667
	}

J
Jose Abreu 已提交
4668
	if (status & rx_not_ls || skb) {
4669 4670 4671 4672
		rx_q->state_saved = true;
		rx_q->state.skb = skb;
		rx_q->state.error = error;
		rx_q->state.len = len;
4673 4674
	}

4675 4676
	stmmac_finalize_xdp_rx(priv, xdp_status);

4677
	stmmac_rx_refill(priv, queue);
4678 4679 4680 4681 4682 4683

	priv->xstats.rx_pkt_n += count;

	return count;
}

4684
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
4685
{
4686
	struct stmmac_channel *ch =
4687
		container_of(napi, struct stmmac_channel, rx_napi);
4688 4689
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
4690
	int work_done;
4691

4692
	priv->xstats.napi_poll++;
4693

4694
	work_done = stmmac_rx(priv, budget, chan);
4695 4696 4697 4698 4699 4700 4701 4702
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		unsigned long flags;

		spin_lock_irqsave(&ch->lock, flags);
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
		spin_unlock_irqrestore(&ch->lock, flags);
	}

4703 4704
	return work_done;
}
4705

4706 4707 4708 4709 4710 4711 4712
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
	int work_done;
4713

4714 4715
	priv->xstats.napi_poll++;

4716
	work_done = stmmac_tx_clean(priv, priv->dma_tx_size, chan);
4717
	work_done = min(work_done, budget);
4718

4719 4720
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		unsigned long flags;
4721

4722 4723 4724
		spin_lock_irqsave(&ch->lock, flags);
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
		spin_unlock_irqrestore(&ch->lock, flags);
4725
	}
4726

4727 4728 4729 4730 4731 4732
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
4733
 *  @txqueue: the index of the hanging transmit queue
4734
 *  Description: this function is called when a packet transmission fails to
4735
 *   complete within a reasonable time. The driver will mark the error in the
4736 4737 4738
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
4739
static void stmmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
4740 4741 4742
{
	struct stmmac_priv *priv = netdev_priv(dev);

4743
	stmmac_global_err(priv);
4744 4745 4746
}

/**
4747
 *  stmmac_set_rx_mode - entry point for multicast addressing
4748 4749 4750 4751 4752 4753 4754
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
4755
static void stmmac_set_rx_mode(struct net_device *dev)
4756 4757 4758
{
	struct stmmac_priv *priv = netdev_priv(dev);

4759
	stmmac_set_filter(priv, priv->hw, dev);
4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
4775
	struct stmmac_priv *priv = netdev_priv(dev);
4776
	int txfifosz = priv->plat->tx_fifo_size;
4777
	const int mtu = new_mtu;
4778 4779 4780 4781 4782

	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	txfifosz /= priv->plat->tx_queues_to_use;
4783

4784
	if (netif_running(dev)) {
4785
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
4786 4787 4788
		return -EBUSY;
	}

4789 4790 4791 4792 4793
	if (stmmac_xdp_is_enabled(priv) && new_mtu > ETH_DATA_LEN) {
		netdev_dbg(priv->dev, "Jumbo frames not supported for XDP\n");
		return -EINVAL;
	}

4794 4795 4796 4797 4798 4799
	new_mtu = STMMAC_ALIGN(new_mtu);

	/* If condition true, FIFO is too small or MTU too large */
	if ((txfifosz < new_mtu) || (new_mtu > BUF_SIZE_16KiB))
		return -EINVAL;

4800
	dev->mtu = mtu;
A
Alexandre TORGUE 已提交
4801

4802 4803 4804 4805 4806
	netdev_update_features(dev);

	return 0;
}

4807
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
4808
					     netdev_features_t features)
4809 4810 4811
{
	struct stmmac_priv *priv = netdev_priv(dev);

4812
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
4813
		features &= ~NETIF_F_RXCSUM;
4814

4815
	if (!priv->plat->tx_coe)
4816
		features &= ~NETIF_F_CSUM_MASK;
4817

4818 4819 4820
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
4821
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
4822
	 */
4823
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
4824
		features &= ~NETIF_F_CSUM_MASK;
4825

A
Alexandre TORGUE 已提交
4826 4827 4828 4829 4830 4831 4832 4833
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

4834
	return features;
4835 4836
}

4837 4838 4839 4840
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);
4841 4842
	bool sph_en;
	u32 chan;
4843 4844 4845 4846 4847 4848 4849 4850 4851

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
4852
	stmmac_rx_ipc(priv, priv->hw);
4853

4854
	sph_en = (priv->hw->rx_csum > 0) && priv->sph;
4855

4856 4857 4858
	for (chan = 0; chan < priv->plat->rx_queues_to_use; chan++)
		stmmac_enable_sph(priv, priv->ioaddr, sph_en, chan);

4859 4860 4861
	return 0;
}

4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903
static void stmmac_fpe_event_status(struct stmmac_priv *priv, int status)
{
	struct stmmac_fpe_cfg *fpe_cfg = priv->plat->fpe_cfg;
	enum stmmac_fpe_state *lo_state = &fpe_cfg->lo_fpe_state;
	enum stmmac_fpe_state *lp_state = &fpe_cfg->lp_fpe_state;
	bool *hs_enable = &fpe_cfg->hs_enable;

	if (status == FPE_EVENT_UNKNOWN || !*hs_enable)
		return;

	/* If LP has sent verify mPacket, LP is FPE capable */
	if ((status & FPE_EVENT_RVER) == FPE_EVENT_RVER) {
		if (*lp_state < FPE_STATE_CAPABLE)
			*lp_state = FPE_STATE_CAPABLE;

		/* If user has requested FPE enable, quickly response */
		if (*hs_enable)
			stmmac_fpe_send_mpacket(priv, priv->ioaddr,
						MPACKET_RESPONSE);
	}

	/* If Local has sent verify mPacket, Local is FPE capable */
	if ((status & FPE_EVENT_TVER) == FPE_EVENT_TVER) {
		if (*lo_state < FPE_STATE_CAPABLE)
			*lo_state = FPE_STATE_CAPABLE;
	}

	/* If LP has sent response mPacket, LP is entering FPE ON */
	if ((status & FPE_EVENT_RRSP) == FPE_EVENT_RRSP)
		*lp_state = FPE_STATE_ENTERING_ON;

	/* If Local has sent response mPacket, Local is entering FPE ON */
	if ((status & FPE_EVENT_TRSP) == FPE_EVENT_TRSP)
		*lo_state = FPE_STATE_ENTERING_ON;

	if (!test_bit(__FPE_REMOVING, &priv->fpe_task_state) &&
	    !test_and_set_bit(__FPE_TASK_SCHED, &priv->fpe_task_state) &&
	    priv->fpe_wq) {
		queue_work(priv->fpe_wq, &priv->fpe_task);
	}
}

4904
static void stmmac_common_interrupt(struct stmmac_priv *priv)
4905
{
4906 4907 4908 4909
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
4910
	bool xmac;
4911

4912
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
4913
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
4914

4915 4916 4917
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

4918
	if (priv->dma_cap.estsel)
4919 4920
		stmmac_est_irq_status(priv, priv->ioaddr, priv->dev,
				      &priv->xstats, tx_cnt);
4921

4922 4923 4924 4925 4926 4927 4928
	if (priv->dma_cap.fpesel) {
		int status = stmmac_fpe_irq_status(priv, priv->ioaddr,
						   priv->dev);

		stmmac_fpe_event_status(priv, status);
	}

4929
	/* To handle GMAC own interrupts */
4930
	if ((priv->plat->has_gmac) || xmac) {
4931
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
4932
		int mtl_status;
4933

4934 4935
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
4936
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
4937
				priv->tx_path_in_lpi_mode = true;
4938
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
4939
				priv->tx_path_in_lpi_mode = false;
4940 4941
		}

4942 4943
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4944

4945 4946 4947 4948
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
4949

4950 4951 4952 4953
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
4954
		}
4955 4956

		/* PCS link status */
4957
		if (priv->hw->pcs) {
4958
			if (priv->xstats.pcs_link)
4959
				netif_carrier_on(priv->dev);
4960
			else
4961
				netif_carrier_off(priv->dev);
4962
		}
4963
	}
4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991
}

/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
 */
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;

	/* To handle Common interrupts */
	stmmac_common_interrupt(priv);
4992

4993
	/* To handle DMA interrupts */
4994
	stmmac_dma_interrupt(priv);
4995 4996 4997 4998

	return IRQ_HANDLED;
}

4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104
static irqreturn_t stmmac_mac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	if (unlikely(!dev)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	/* To handle Common interrupts */
	stmmac_common_interrupt(priv);

	return IRQ_HANDLED;
}

static irqreturn_t stmmac_safety_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	if (unlikely(!dev)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	/* Check if a fatal error happened */
	stmmac_safety_feat_interrupt(priv);

	return IRQ_HANDLED;
}

static irqreturn_t stmmac_msi_intr_tx(int irq, void *data)
{
	struct stmmac_tx_queue *tx_q = (struct stmmac_tx_queue *)data;
	int chan = tx_q->queue_index;
	struct stmmac_priv *priv;
	int status;

	priv = container_of(tx_q, struct stmmac_priv, tx_queue[chan]);

	if (unlikely(!data)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	status = stmmac_napi_check(priv, chan, DMA_DIR_TX);

	if (unlikely(status & tx_hard_error_bump_tc)) {
		/* Try to bump up the dma threshold on this failure */
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    tc <= 256) {
			tc += 64;
			if (priv->plat->force_thresh_dma_mode)
				stmmac_set_dma_operation_mode(priv,
							      tc,
							      tc,
							      chan);
			else
				stmmac_set_dma_operation_mode(priv,
							      tc,
							      SF_DMA_MODE,
							      chan);
			priv->xstats.threshold = tc;
		}
	} else if (unlikely(status == tx_hard_error)) {
		stmmac_tx_err(priv, chan);
	}

	return IRQ_HANDLED;
}

static irqreturn_t stmmac_msi_intr_rx(int irq, void *data)
{
	struct stmmac_rx_queue *rx_q = (struct stmmac_rx_queue *)data;
	int chan = rx_q->queue_index;
	struct stmmac_priv *priv;

	priv = container_of(rx_q, struct stmmac_priv, rx_queue[chan]);

	if (unlikely(!data)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	stmmac_napi_check(priv, chan, DMA_DIR_RX);

	return IRQ_HANDLED;
}

5105 5106
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
5107 5108
 * to allow network I/O with interrupts disabled.
 */
5109 5110
static void stmmac_poll_controller(struct net_device *dev)
{
5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
	struct stmmac_priv *priv = netdev_priv(dev);
	int i;

	/* If adapter is down, do nothing */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	if (priv->plat->multi_msi_en) {
		for (i = 0; i < priv->plat->rx_queues_to_use; i++)
			stmmac_msi_intr_rx(0, &priv->rx_queue[i]);

		for (i = 0; i < priv->plat->tx_queues_to_use; i++)
			stmmac_msi_intr_tx(0, &priv->tx_queue[i]);
	} else {
		disable_irq(dev->irq);
		stmmac_interrupt(dev->irq, dev);
		enable_irq(dev->irq);
	}
5129 5130 5131 5132 5133 5134 5135 5136 5137 5138
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
5139
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
5140 5141 5142
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
5143
	struct stmmac_priv *priv = netdev_priv (dev);
5144
	int ret = -EOPNOTSUPP;
5145 5146 5147 5148

	if (!netif_running(dev))
		return -EINVAL;

5149 5150 5151 5152
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
5153
		ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
5154 5155
		break;
	case SIOCSHWTSTAMP:
5156 5157 5158 5159
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
5160 5161 5162 5163
		break;
	default:
		break;
	}
5164

5165 5166 5167
	return ret;
}

5168 5169 5170 5171 5172 5173
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

5174 5175 5176
	if (!tc_cls_can_offload_and_chain0(priv->dev, type_data))
		return ret;

5177 5178 5179 5180
	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
5181 5182 5183 5184
		ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	case TC_SETUP_CLSFLOWER:
		ret = stmmac_tc_setup_cls(priv, priv, type_data);
5185 5186 5187 5188 5189 5190 5191 5192 5193
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

5194 5195
static LIST_HEAD(stmmac_block_cb_list);

5196 5197 5198 5199 5200 5201 5202
static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
5203 5204
		return flow_block_cb_setup_simple(type_data,
						  &stmmac_block_cb_list,
5205 5206
						  stmmac_setup_tc_block_cb,
						  priv, priv, true);
5207 5208
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
5209 5210
	case TC_SETUP_QDISC_TAPRIO:
		return stmmac_tc_setup_taprio(priv, priv, type_data);
5211 5212
	case TC_SETUP_QDISC_ETF:
		return stmmac_tc_setup_etf(priv, priv, type_data);
5213 5214 5215 5216 5217
	default:
		return -EOPNOTSUPP;
	}
}

5218 5219 5220
static u16 stmmac_select_queue(struct net_device *dev, struct sk_buff *skb,
			       struct net_device *sb_dev)
{
5221 5222 5223
	int gso = skb_shinfo(skb)->gso_type;

	if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6 | SKB_GSO_UDP_L4)) {
5224
		/*
5225
		 * There is no way to determine the number of TSO/USO
5226
		 * capable Queues. Let's use always the Queue 0
5227
		 * because if TSO/USO is supported then at least this
5228 5229 5230 5231 5232 5233 5234 5235
		 * one will be capable.
		 */
		return 0;
	}

	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
}

5236 5237 5238 5239 5240 5241 5242 5243 5244
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

5245
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
5246 5247 5248 5249

	return ret;
}

5250
#ifdef CONFIG_DEBUG_FS
5251 5252
static struct dentry *stmmac_fs_dir;

5253
static void sysfs_display_ring(void *head, int size, int extend_desc,
5254
			       struct seq_file *seq, dma_addr_t dma_phy_addr)
5255 5256
{
	int i;
G
Giuseppe CAVALLARO 已提交
5257 5258
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
5259
	dma_addr_t dma_addr;
5260

5261 5262
	for (i = 0; i < size; i++) {
		if (extend_desc) {
5263 5264 5265
			dma_addr = dma_phy_addr + i * sizeof(*ep);
			seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
				   i, &dma_addr,
5266 5267 5268 5269
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
5270 5271
			ep++;
		} else {
5272 5273 5274
			dma_addr = dma_phy_addr + i * sizeof(*p);
			seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
				   i, &dma_addr,
5275 5276
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
5277 5278
			p++;
		}
5279 5280
		seq_printf(seq, "\n");
	}
5281
}
5282

5283
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
5284 5285 5286
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
5287
	u32 rx_count = priv->plat->rx_queues_to_use;
5288
	u32 tx_count = priv->plat->tx_queues_to_use;
5289 5290
	u32 queue;

5291 5292 5293
	if ((dev->flags & IFF_UP) == 0)
		return 0;

5294 5295 5296 5297 5298 5299 5300 5301
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
5302
					   priv->dma_rx_size, 1, seq, rx_q->dma_rx_phy);
5303 5304 5305
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
5306
					   priv->dma_rx_size, 0, seq, rx_q->dma_rx_phy);
5307 5308
		}
	}
5309

5310 5311 5312 5313 5314 5315 5316 5317
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
5318
					   priv->dma_tx_size, 1, seq, tx_q->dma_tx_phy);
5319
		} else if (!(tx_q->tbs & STMMAC_TBS_AVAIL)) {
5320 5321
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
5322
					   priv->dma_tx_size, 0, seq, tx_q->dma_tx_phy);
5323
		}
5324 5325 5326 5327
	}

	return 0;
}
5328
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
5329

5330
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
5331 5332 5333 5334
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

5335
	if (!priv->hw_cap_support) {
5336 5337 5338 5339 5340 5341 5342 5343
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

5344
	seq_printf(seq, "\t10/100 Mbps: %s\n",
5345
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
5346
	seq_printf(seq, "\t1000 Mbps: %s\n",
5347
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
5348
	seq_printf(seq, "\tHalf duplex: %s\n",
5349 5350 5351 5352 5353
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
5354
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
5366
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
5367
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
5368
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
5369 5370 5371 5372
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
5373 5374 5375 5376 5377 5378 5379 5380 5381
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
5382 5383 5384 5385 5386 5387
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
5388 5389 5390 5391
	seq_printf(seq, "\tNumber of Additional RX queues: %d\n",
		   priv->dma_cap.number_rx_queues);
	seq_printf(seq, "\tNumber of Additional TX queues: %d\n",
		   priv->dma_cap.number_tx_queues);
5392 5393
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");
5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419
	seq_printf(seq, "\tTX Fifo Size: %d\n", priv->dma_cap.tx_fifo_size);
	seq_printf(seq, "\tRX Fifo Size: %d\n", priv->dma_cap.rx_fifo_size);
	seq_printf(seq, "\tHash Table Size: %d\n", priv->dma_cap.hash_tb_sz);
	seq_printf(seq, "\tTSO: %s\n", priv->dma_cap.tsoen ? "Y" : "N");
	seq_printf(seq, "\tNumber of PPS Outputs: %d\n",
		   priv->dma_cap.pps_out_num);
	seq_printf(seq, "\tSafety Features: %s\n",
		   priv->dma_cap.asp ? "Y" : "N");
	seq_printf(seq, "\tFlexible RX Parser: %s\n",
		   priv->dma_cap.frpsel ? "Y" : "N");
	seq_printf(seq, "\tEnhanced Addressing: %d\n",
		   priv->dma_cap.addr64);
	seq_printf(seq, "\tReceive Side Scaling: %s\n",
		   priv->dma_cap.rssen ? "Y" : "N");
	seq_printf(seq, "\tVLAN Hash Filtering: %s\n",
		   priv->dma_cap.vlhash ? "Y" : "N");
	seq_printf(seq, "\tSplit Header: %s\n",
		   priv->dma_cap.sphen ? "Y" : "N");
	seq_printf(seq, "\tVLAN TX Insertion: %s\n",
		   priv->dma_cap.vlins ? "Y" : "N");
	seq_printf(seq, "\tDouble VLAN: %s\n",
		   priv->dma_cap.dvlan ? "Y" : "N");
	seq_printf(seq, "\tNumber of L3/L4 Filters: %d\n",
		   priv->dma_cap.l3l4fnum);
	seq_printf(seq, "\tARP Offloading: %s\n",
		   priv->dma_cap.arpoffsel ? "Y" : "N");
5420 5421 5422 5423 5424 5425
	seq_printf(seq, "\tEnhancements to Scheduled Traffic (EST): %s\n",
		   priv->dma_cap.estsel ? "Y" : "N");
	seq_printf(seq, "\tFrame Preemption (FPE): %s\n",
		   priv->dma_cap.fpesel ? "Y" : "N");
	seq_printf(seq, "\tTime-Based Scheduling (TBS): %s\n",
		   priv->dma_cap.tbssel ? "Y" : "N");
5426 5427
	return 0;
}
5428
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
5429

5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457
/* Use network device events to rename debugfs file entries.
 */
static int stmmac_device_event(struct notifier_block *unused,
			       unsigned long event, void *ptr)
{
	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
	struct stmmac_priv *priv = netdev_priv(dev);

	if (dev->netdev_ops != &stmmac_netdev_ops)
		goto done;

	switch (event) {
	case NETDEV_CHANGENAME:
		if (priv->dbgfs_dir)
			priv->dbgfs_dir = debugfs_rename(stmmac_fs_dir,
							 priv->dbgfs_dir,
							 stmmac_fs_dir,
							 dev->name);
		break;
	}
done:
	return NOTIFY_DONE;
}

static struct notifier_block stmmac_notifier = {
	.notifier_call = stmmac_device_event,
};

5458
static void stmmac_init_fs(struct net_device *dev)
5459
{
5460 5461
	struct stmmac_priv *priv = netdev_priv(dev);

5462 5463
	rtnl_lock();

5464 5465
	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
5466 5467

	/* Entry to report DMA RX/TX rings */
5468 5469
	debugfs_create_file("descriptors_status", 0444, priv->dbgfs_dir, dev,
			    &stmmac_rings_status_fops);
5470

5471
	/* Entry to report the DMA HW features */
5472 5473
	debugfs_create_file("dma_cap", 0444, priv->dbgfs_dir, dev,
			    &stmmac_dma_cap_fops);
5474

5475
	rtnl_unlock();
5476 5477
}

5478
static void stmmac_exit_fs(struct net_device *dev)
5479
{
5480 5481 5482
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
5483
}
5484
#endif /* CONFIG_DEBUG_FS */
5485

5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512
static u32 stmmac_vid_crc32_le(__le16 vid_le)
{
	unsigned char *data = (unsigned char *)&vid_le;
	unsigned char data_byte = 0;
	u32 crc = ~0x0;
	u32 temp = 0;
	int i, bits;

	bits = get_bitmask_order(VLAN_VID_MASK);
	for (i = 0; i < bits; i++) {
		if ((i % 8) == 0)
			data_byte = data[i / 8];

		temp = ((crc & 1) ^ data_byte) & 1;
		crc >>= 1;
		data_byte >>= 1;

		if (temp)
			crc ^= 0xedb88320;
	}

	return crc;
}

static int stmmac_vlan_update(struct stmmac_priv *priv, bool is_double)
{
	u32 crc, hash = 0;
J
Jose Abreu 已提交
5513
	__le16 pmatch = 0;
5514 5515
	int count = 0;
	u16 vid = 0;
5516 5517 5518 5519 5520

	for_each_set_bit(vid, priv->active_vlans, VLAN_N_VID) {
		__le16 vid_le = cpu_to_le16(vid);
		crc = bitrev32(~stmmac_vid_crc32_le(vid_le)) >> 28;
		hash |= (1 << crc);
5521 5522 5523 5524 5525 5526 5527
		count++;
	}

	if (!priv->dma_cap.vlhash) {
		if (count > 2) /* VID = 0 always passes filter */
			return -EOPNOTSUPP;

J
Jose Abreu 已提交
5528
		pmatch = cpu_to_le16(vid);
5529
		hash = 0;
5530 5531
	}

J
Jose Abreu 已提交
5532
	return stmmac_update_vlan_hash(priv, priv->hw, hash, pmatch, is_double);
5533 5534 5535 5536 5537 5538 5539 5540
}

static int stmmac_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
	int ret;

5541 5542 5543 5544 5545 5546
	ret = pm_runtime_get_sync(priv->device);
	if (ret < 0) {
		pm_runtime_put_noidle(priv->device);
		return ret;
	}

5547 5548 5549 5550 5551 5552 5553 5554 5555 5556
	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	set_bit(vid, priv->active_vlans);
	ret = stmmac_vlan_update(priv, is_double);
	if (ret) {
		clear_bit(vid, priv->active_vlans);
		return ret;
	}

5557 5558 5559 5560 5561
	if (priv->hw->num_vlan) {
		ret = stmmac_add_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
		if (ret)
			return ret;
	}
5562

5563
	return 0;
5564 5565 5566 5567 5568 5569
}

static int stmmac_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
5570
	int ret;
5571 5572 5573 5574 5575

	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	clear_bit(vid, priv->active_vlans);
5576 5577 5578 5579

	if (priv->hw->num_vlan) {
		ret = stmmac_del_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
		if (ret)
5580
			goto del_vlan_error;
5581
	}
5582

5583 5584 5585 5586 5587 5588
	ret = stmmac_vlan_update(priv, is_double);

del_vlan_error:
	pm_runtime_put(priv->device);

	return ret;
5589 5590
}

5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602
static int stmmac_bpf(struct net_device *dev, struct netdev_bpf *bpf)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	switch (bpf->command) {
	case XDP_SETUP_PROG:
		return stmmac_xdp_set_prog(priv, bpf->prog, bpf->extack);
	default:
		return -EOPNOTSUPP;
	}
}

5603 5604 5605 5606 5607
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
5608
	.ndo_fix_features = stmmac_fix_features,
5609
	.ndo_set_features = stmmac_set_features,
5610
	.ndo_set_rx_mode = stmmac_set_rx_mode,
5611 5612
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
5613
	.ndo_setup_tc = stmmac_setup_tc,
5614
	.ndo_select_queue = stmmac_select_queue,
5615 5616 5617
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
5618
	.ndo_set_mac_address = stmmac_set_mac_address,
5619 5620
	.ndo_vlan_rx_add_vid = stmmac_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid = stmmac_vlan_rx_kill_vid,
5621
	.ndo_bpf = stmmac_bpf,
5622 5623
};

5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
5640
	dev_open(priv->dev, NULL);
5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

5655 5656
/**
 *  stmmac_hw_init - Init the MAC device
5657
 *  @priv: driver private structure
5658 5659 5660 5661
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
5662 5663 5664
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
5665
	int ret;
5666

5667 5668 5669
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
5670
	priv->chain_mode = chain_mode;
5671

5672 5673 5674 5675
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
5676

5677 5678 5679
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
5680
		dev_info(priv->device, "DMA HW capability register supported\n");
5681 5682 5683 5684 5685 5686 5687 5688

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
5689
		priv->hw->pmt = priv->plat->pmt;
5690 5691 5692 5693 5694 5695
		if (priv->dma_cap.hash_tb_sz) {
			priv->hw->multicast_filter_bins =
					(BIT(priv->dma_cap.hash_tb_sz) << 5);
			priv->hw->mcast_bits_log2 =
					ilog2(priv->hw->multicast_filter_bins);
		}
5696

5697 5698 5699 5700 5701 5702
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
5703 5704
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
5705 5706 5707 5708 5709 5710

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

5711 5712 5713
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
5714

5715 5716
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
5717
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
5718
		if (priv->synopsys_id < DWMAC_CORE_4_00)
5719
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
5720
	}
5721
	if (priv->plat->tx_coe)
5722
		dev_info(priv->device, "TX Checksum insertion supported\n");
5723 5724

	if (priv->plat->pmt) {
5725
		dev_info(priv->device, "Wake-Up On Lan supported\n");
5726 5727 5728
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
5729
	if (priv->dma_cap.tsoen)
5730
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
5731

5732 5733 5734
	priv->hw->vlan_fail_q_en = priv->plat->vlan_fail_q_en;
	priv->hw->vlan_fail_q = priv->plat->vlan_fail_q;

5735 5736 5737 5738 5739 5740 5741
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

5754
	return 0;
5755 5756
}

5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768
static void stmmac_napi_add(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 queue, maxq;

	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);

	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;
5769
		spin_lock_init(&ch->lock);
5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820

		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(dev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_tx_napi_add(dev, &ch->tx_napi,
					  stmmac_napi_poll_tx,
					  NAPI_POLL_WEIGHT);
		}
	}
}

static void stmmac_napi_del(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 queue, maxq;

	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);

	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
	}
}

int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = 0;

	if (netif_running(dev))
		stmmac_release(dev);

	stmmac_napi_del(dev);

	priv->plat->rx_queues_to_use = rx_cnt;
	priv->plat->tx_queues_to_use = tx_cnt;

	stmmac_napi_add(dev);

	if (netif_running(dev))
		ret = stmmac_open(dev);

	return ret;
}

5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837
int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = 0;

	if (netif_running(dev))
		stmmac_release(dev);

	priv->dma_rx_size = rx_size;
	priv->dma_tx_size = tx_size;

	if (netif_running(dev))
		ret = stmmac_open(dev);

	return ret;
}

5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899
#define SEND_VERIFY_MPAKCET_FMT "Send Verify mPacket lo_state=%d lp_state=%d\n"
static void stmmac_fpe_lp_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
						fpe_task);
	struct stmmac_fpe_cfg *fpe_cfg = priv->plat->fpe_cfg;
	enum stmmac_fpe_state *lo_state = &fpe_cfg->lo_fpe_state;
	enum stmmac_fpe_state *lp_state = &fpe_cfg->lp_fpe_state;
	bool *hs_enable = &fpe_cfg->hs_enable;
	bool *enable = &fpe_cfg->enable;
	int retries = 20;

	while (retries-- > 0) {
		/* Bail out immediately if FPE handshake is OFF */
		if (*lo_state == FPE_STATE_OFF || !*hs_enable)
			break;

		if (*lo_state == FPE_STATE_ENTERING_ON &&
		    *lp_state == FPE_STATE_ENTERING_ON) {
			stmmac_fpe_configure(priv, priv->ioaddr,
					     priv->plat->tx_queues_to_use,
					     priv->plat->rx_queues_to_use,
					     *enable);

			netdev_info(priv->dev, "configured FPE\n");

			*lo_state = FPE_STATE_ON;
			*lp_state = FPE_STATE_ON;
			netdev_info(priv->dev, "!!! BOTH FPE stations ON\n");
			break;
		}

		if ((*lo_state == FPE_STATE_CAPABLE ||
		     *lo_state == FPE_STATE_ENTERING_ON) &&
		     *lp_state != FPE_STATE_ON) {
			netdev_info(priv->dev, SEND_VERIFY_MPAKCET_FMT,
				    *lo_state, *lp_state);
			stmmac_fpe_send_mpacket(priv, priv->ioaddr,
						MPACKET_VERIFY);
		}
		/* Sleep then retry */
		msleep(500);
	}

	clear_bit(__FPE_TASK_SCHED, &priv->fpe_task_state);
}

void stmmac_fpe_handshake(struct stmmac_priv *priv, bool enable)
{
	if (priv->plat->fpe_cfg->hs_enable != enable) {
		if (enable) {
			stmmac_fpe_send_mpacket(priv, priv->ioaddr,
						MPACKET_VERIFY);
		} else {
			priv->plat->fpe_cfg->lo_fpe_state = FPE_STATE_OFF;
			priv->plat->fpe_cfg->lp_fpe_state = FPE_STATE_OFF;
		}

		priv->plat->fpe_cfg->hs_enable = enable;
	}
}

5900
/**
5901 5902
 * stmmac_dvr_probe
 * @device: device pointer
5903
 * @plat_dat: platform data pointer
5904
 * @res: stmmac resource pointer
5905 5906
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
5907
 * Return:
5908
 * returns 0 on success, otherwise errno.
5909
 */
5910 5911 5912
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
5913
{
5914 5915
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
5916
	u32 rxq;
5917
	int i, ret = 0;
5918

5919 5920
	ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
				       MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
5921
	if (!ndev)
5922
		return -ENOMEM;
5923 5924 5925 5926 5927 5928

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
5929

5930
	stmmac_set_ethtool_ops(ndev);
5931 5932
	priv->pause = pause;
	priv->plat = plat_dat;
5933 5934
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;
5935
	priv->plat->dma_cfg->multi_msi_en = priv->plat->multi_msi_en;
5936 5937 5938 5939

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;
5940 5941 5942 5943 5944 5945
	priv->sfty_ce_irq = res->sfty_ce_irq;
	priv->sfty_ue_irq = res->sfty_ue_irq;
	for (i = 0; i < MTL_MAX_RX_QUEUES; i++)
		priv->rx_irq[i] = res->rx_irq[i];
	for (i = 0; i < MTL_MAX_TX_QUEUES; i++)
		priv->tx_irq[i] = res->tx_irq[i];
5946

5947
	if (!IS_ERR_OR_NULL(res->mac))
5948
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
5949

5950
	dev_set_drvdata(device, priv->dev);
5951

5952 5953
	/* Verify driver arguments */
	stmmac_verify_args();
5954

5955 5956 5957 5958
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
5959
		return -ENOMEM;
5960 5961 5962 5963
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

5964 5965 5966
	/* Initialize Link Partner FPE workqueue */
	INIT_WORK(&priv->fpe_task, stmmac_fpe_lp_task);

5967
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
5968 5969
	 * this needs to have multiple instances
	 */
5970 5971 5972
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

5973 5974
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
5975
		reset_control_deassert(priv->plat->stmmac_rst);
5976 5977 5978 5979 5980 5981
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
5982

5983
	/* Init MAC and get the capabilities */
5984 5985
	ret = stmmac_hw_init(priv);
	if (ret)
5986
		goto error_hw_init;
5987

5988 5989
	stmmac_check_ether_addr(priv);

5990
	ndev->netdev_ops = &stmmac_netdev_ops;
5991

5992 5993
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
5994

5995 5996 5997 5998 5999
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
6000
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
6001
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
6002 6003
		if (priv->plat->has_gmac4)
			ndev->hw_features |= NETIF_F_GSO_UDP_L4;
A
Alexandre TORGUE 已提交
6004
		priv->tso = true;
6005
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
6006
	}
6007

6008 6009
	if (priv->dma_cap.sphen) {
		ndev->hw_features |= NETIF_F_GRO;
6010 6011
		priv->sph_cap = true;
		priv->sph = priv->sph_cap;
6012 6013 6014
		dev_info(priv->device, "SPH feature enabled\n");
	}

6015 6016 6017 6018 6019 6020 6021 6022
	/* The current IP register MAC_HW_Feature1[ADDR64] only define
	 * 32/40/64 bit width, but some SOC support others like i.MX8MP
	 * support 34 bits but it map to 40 bits width in MAC_HW_Feature1[ADDR64].
	 * So overwrite dma_cap.addr64 according to HW real design.
	 */
	if (priv->plat->addr64)
		priv->dma_cap.addr64 = priv->plat->addr64;

6023 6024 6025 6026 6027 6028
	if (priv->dma_cap.addr64) {
		ret = dma_set_mask_and_coherent(device,
				DMA_BIT_MASK(priv->dma_cap.addr64));
		if (!ret) {
			dev_info(priv->device, "Using %d bits DMA width\n",
				 priv->dma_cap.addr64);
6029 6030 6031 6032 6033 6034 6035

			/*
			 * If more than 32 bits can be addressed, make sure to
			 * enable enhanced addressing mode.
			 */
			if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT))
				priv->plat->dma_cfg->eame = true;
6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046
		} else {
			ret = dma_set_mask_and_coherent(device, DMA_BIT_MASK(32));
			if (ret) {
				dev_err(priv->device, "Failed to set DMA Mask\n");
				goto error_hw_init;
			}

			priv->dma_cap.addr64 = 32;
		}
	}

6047 6048
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
6049 6050
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
6051
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
6052 6053 6054 6055
	if (priv->dma_cap.vlhash) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
		ndev->features |= NETIF_F_HW_VLAN_STAG_FILTER;
	}
6056 6057 6058 6059 6060
	if (priv->dma_cap.vlins) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_TX;
		if (priv->dma_cap.dvlan)
			ndev->features |= NETIF_F_HW_VLAN_STAG_TX;
	}
6061 6062 6063
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

6064 6065 6066 6067 6068 6069 6070 6071 6072
	/* Initialize RSS */
	rxq = priv->plat->rx_queues_to_use;
	netdev_rss_key_fill(priv->rss.key, sizeof(priv->rss.key));
	for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
		priv->rss.table[i] = ethtool_rxfh_indir_default(i, rxq);

	if (priv->dma_cap.rssen && priv->plat->rss_en)
		ndev->features |= NETIF_F_RXHASH;

6073 6074
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
6075
	if (priv->plat->has_xgmac)
6076
		ndev->max_mtu = XGMAC_JUMBO_LEN;
6077 6078
	else if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
6079 6080
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
6081 6082 6083 6084 6085
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
6086
		ndev->max_mtu = priv->plat->maxmtu;
6087
	else if (priv->plat->maxmtu < ndev->min_mtu)
6088 6089 6090
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
6091

6092 6093 6094
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

6095
	/* Setup channels NAPI */
6096
	stmmac_napi_add(ndev);
6097

6098
	mutex_init(&priv->lock);
6099

6100 6101 6102 6103 6104 6105
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
6106
	if (priv->plat->clk_csr >= 0)
6107
		priv->clk_csr = priv->plat->clk_csr;
6108 6109
	else
		stmmac_clk_csr_set(priv);
6110

6111 6112
	stmmac_check_pcs_mode(priv);

6113 6114 6115 6116
	pm_runtime_get_noresume(device);
	pm_runtime_set_active(device);
	pm_runtime_enable(device);

6117
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
6118
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
6119 6120 6121
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
6122 6123 6124
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
6125 6126
			goto error_mdio_register;
		}
6127 6128
	}

6129 6130 6131 6132 6133 6134
	ret = stmmac_phy_setup(priv);
	if (ret) {
		netdev_err(ndev, "failed to setup phy (%d)\n", ret);
		goto error_phy_setup;
	}

6135
	ret = register_netdev(ndev);
6136
	if (ret) {
6137 6138
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
6139 6140
		goto error_netdev_register;
	}
6141

6142 6143 6144 6145 6146
	if (priv->plat->serdes_powerup) {
		ret = priv->plat->serdes_powerup(ndev,
						 priv->plat->bsp_priv);

		if (ret < 0)
6147
			goto error_serdes_powerup;
6148 6149
	}

6150
#ifdef CONFIG_DEBUG_FS
6151
	stmmac_init_fs(ndev);
6152 6153
#endif

6154 6155 6156 6157 6158
	/* Let pm_runtime_put() disable the clocks.
	 * If CONFIG_PM is not enabled, the clocks will stay powered.
	 */
	pm_runtime_put(device);

6159
	return ret;
6160

6161 6162
error_serdes_powerup:
	unregister_netdev(ndev);
6163
error_netdev_register:
6164 6165
	phylink_destroy(priv->phylink);
error_phy_setup:
6166
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
6167 6168
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
6169
error_mdio_register:
6170
	stmmac_napi_del(ndev);
6171
error_hw_init:
6172
	destroy_workqueue(priv->wq);
6173
	stmmac_bus_clks_config(priv, false);
6174

6175
	return ret;
6176
}
6177
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
6178 6179 6180

/**
 * stmmac_dvr_remove
6181
 * @dev: device pointer
6182
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
6183
 * changes the link status, releases the DMA descriptor rings.
6184
 */
6185
int stmmac_dvr_remove(struct device *dev)
6186
{
6187
	struct net_device *ndev = dev_get_drvdata(dev);
6188
	struct stmmac_priv *priv = netdev_priv(ndev);
6189

6190
	netdev_info(priv->dev, "%s: removing driver", __func__);
6191

6192
	stmmac_stop_all_dma(priv);
6193 6194 6195
	stmmac_mac_set(priv, priv->ioaddr, false);
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
6196

6197 6198 6199
	/* Serdes power down needs to happen after VLAN filter
	 * is deleted that is triggered by unregister_netdev().
	 */
6200 6201 6202
	if (priv->plat->serdes_powerdown)
		priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);

6203 6204 6205
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
6206
	phylink_destroy(priv->phylink);
6207 6208
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
6209 6210
	pm_runtime_put(dev);
	pm_runtime_disable(dev);
6211
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
6212
	    priv->hw->pcs != STMMAC_PCS_RTBI)
6213
		stmmac_mdio_unregister(ndev);
6214
	destroy_workqueue(priv->wq);
6215
	mutex_destroy(&priv->lock);
6216 6217 6218

	return 0;
}
6219
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
6220

6221 6222
/**
 * stmmac_suspend - suspend callback
6223
 * @dev: device pointer
6224 6225 6226 6227
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
6228
int stmmac_suspend(struct device *dev)
6229
{
6230
	struct net_device *ndev = dev_get_drvdata(dev);
6231
	struct stmmac_priv *priv = netdev_priv(ndev);
6232
	u32 chan;
6233
	int ret;
6234

6235
	if (!ndev || !netif_running(ndev))
6236 6237
		return 0;

6238
	phylink_mac_change(priv->phylink, false);
6239

6240
	mutex_lock(&priv->lock);
6241

6242
	netif_device_detach(ndev);
6243

6244
	stmmac_disable_all_queues(priv);
6245

6246
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
6247
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
6248

6249 6250 6251 6252 6253
	if (priv->eee_enabled) {
		priv->tx_path_in_lpi_mode = false;
		del_timer_sync(&priv->eee_ctrl_timer);
	}

6254
	/* Stop TX/RX DMA */
6255
	stmmac_stop_all_dma(priv);
6256

6257 6258 6259
	if (priv->plat->serdes_powerdown)
		priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);

6260
	/* Enable Power down mode by programming the PMT regs */
6261
	if (device_may_wakeup(priv->device) && priv->plat->pmt) {
6262
		stmmac_pmt(priv, priv->hw, priv->wolopts);
6263 6264
		priv->irq_wake = 1;
	} else {
6265
		mutex_unlock(&priv->lock);
6266
		rtnl_lock();
6267 6268
		if (device_may_wakeup(priv->device))
			phylink_speed_down(priv->phylink, false);
6269 6270
		phylink_stop(priv->phylink);
		rtnl_unlock();
6271
		mutex_lock(&priv->lock);
6272

6273
		stmmac_mac_set(priv, priv->ioaddr, false);
6274
		pinctrl_pm_select_sleep_state(priv->device);
6275
		/* Disable clock in case of PWM is off */
6276
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
6277
		ret = pm_runtime_force_suspend(dev);
6278 6279
		if (ret) {
			mutex_unlock(&priv->lock);
6280
			return ret;
6281
		}
6282
	}
6283

6284
	mutex_unlock(&priv->lock);
6285

6286 6287 6288 6289 6290 6291 6292 6293 6294
	if (priv->dma_cap.fpesel) {
		/* Disable FPE */
		stmmac_fpe_configure(priv, priv->ioaddr,
				     priv->plat->tx_queues_to_use,
				     priv->plat->rx_queues_to_use, false);

		stmmac_fpe_handshake(priv, false);
	}

6295
	priv->speed = SPEED_UNKNOWN;
6296 6297
	return 0;
}
6298
EXPORT_SYMBOL_GPL(stmmac_suspend);
6299

6300 6301
/**
 * stmmac_reset_queues_param - reset queue parameters
6302
 * @priv: device pointer
6303 6304 6305 6306
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
6307
	u32 tx_cnt = priv->plat->tx_queues_to_use;
6308 6309 6310 6311 6312 6313 6314 6315 6316
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

6317 6318 6319 6320 6321
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
6322
		tx_q->mss = 0;
6323 6324

		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
6325
	}
6326 6327
}

6328 6329
/**
 * stmmac_resume - resume callback
6330
 * @dev: device pointer
6331 6332 6333
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
6334
int stmmac_resume(struct device *dev)
6335
{
6336
	struct net_device *ndev = dev_get_drvdata(dev);
6337
	struct stmmac_priv *priv = netdev_priv(ndev);
6338
	int ret;
6339

6340
	if (!netif_running(ndev))
6341 6342 6343 6344 6345 6346
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
6347 6348
	 * from another devices (e.g. serial console).
	 */
6349
	if (device_may_wakeup(priv->device) && priv->plat->pmt) {
6350
		mutex_lock(&priv->lock);
6351
		stmmac_pmt(priv, priv->hw, 0);
6352
		mutex_unlock(&priv->lock);
6353
		priv->irq_wake = 0;
6354
	} else {
6355
		pinctrl_pm_select_default_state(priv->device);
6356
		/* enable the clk previously disabled */
6357 6358 6359
		ret = pm_runtime_force_resume(dev);
		if (ret)
			return ret;
6360 6361
		if (priv->plat->clk_ptp_ref)
			clk_prepare_enable(priv->plat->clk_ptp_ref);
6362 6363 6364 6365
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
6366

6367 6368 6369 6370 6371 6372 6373 6374
	if (priv->plat->serdes_powerup) {
		ret = priv->plat->serdes_powerup(ndev,
						 priv->plat->bsp_priv);

		if (ret < 0)
			return ret;
	}

6375 6376 6377 6378 6379 6380 6381 6382
	if (!device_may_wakeup(priv->device) || !priv->plat->pmt) {
		rtnl_lock();
		phylink_start(priv->phylink);
		/* We may have called phylink_speed_down before */
		phylink_speed_up(priv->phylink);
		rtnl_unlock();
	}

6383
	rtnl_lock();
6384
	mutex_lock(&priv->lock);
6385

6386
	stmmac_reset_queues_param(priv);
6387
	stmmac_reinit_rx_buffers(priv);
6388
	stmmac_free_tx_skbufs(priv);
6389 6390
	stmmac_clear_descriptors(priv);

6391
	stmmac_hw_setup(ndev, false);
6392
	stmmac_init_coalesce(priv);
6393
	stmmac_set_rx_mode(ndev);
6394

6395 6396
	stmmac_restore_hw_vlan_rx_fltr(priv, ndev, priv->hw);

6397
	stmmac_enable_all_queues(priv);
6398

6399
	mutex_unlock(&priv->lock);
6400
	rtnl_unlock();
6401

6402
	phylink_mac_change(priv->phylink, true);
6403

6404 6405
	netif_device_attach(ndev);

6406 6407
	return 0;
}
6408
EXPORT_SYMBOL_GPL(stmmac_resume);
6409

6410 6411 6412 6413 6414 6415 6416 6417
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
6418
		if (!strncmp(opt, "debug:", 6)) {
6419
			if (kstrtoint(opt + 6, 0, &debug))
6420 6421
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
6422
			if (kstrtoint(opt + 8, 0, &phyaddr))
6423 6424
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
6425
			if (kstrtoint(opt + 7, 0, &buf_sz))
6426 6427
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
6428
			if (kstrtoint(opt + 3, 0, &tc))
6429 6430
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
6431
			if (kstrtoint(opt + 9, 0, &watchdog))
6432 6433
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
6434
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
6435 6436
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
6437
			if (kstrtoint(opt + 6, 0, &pause))
6438
				goto err;
6439
		} else if (!strncmp(opt, "eee_timer:", 10)) {
6440 6441
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
6442 6443 6444
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
6445
		}
6446 6447
	}
	return 0;
6448 6449 6450 6451

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
6452 6453 6454
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
6455
#endif /* MODULE */
6456

6457 6458 6459 6460
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
6461
	if (!stmmac_fs_dir)
6462
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
6463
	register_netdevice_notifier(&stmmac_notifier);
6464 6465 6466 6467 6468 6469 6470 6471
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
6472
	unregister_netdevice_notifier(&stmmac_notifier);
6473 6474 6475 6476 6477 6478 6479
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

6480 6481 6482
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");