stmmac_main.c 126.1 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47 48
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
49
#include "stmmac.h"
50
#include <linux/reset.h>
51
#include <linux/of_mdio.h>
52
#include "dwmac1000.h"
53 54

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
55
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
56 57

/* Module parameters */
58
#define TX_TIMEO	5000
59 60
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
61
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
62

63
static int debug = -1;
64
module_param(debug, int, S_IRUGO | S_IWUSR);
65
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
66

67
static int phyaddr = -1;
68 69 70
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

71
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
72
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
73 74 75 76 77 78 79 80 81 82 83 84 85 86

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

87 88
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
89 90 91
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

92 93
#define	STMMAC_RX_COPYBREAK	256

94 95 96 97
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99 100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
106 107 108 109 110
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_disable(&rx_q->napi);
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_enable(&rx_q->napi);
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

199 200 201 202 203 204 205 206 207 208 209 210
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
211 212 213 214
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

215
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
216 217

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
218 219 220 221 222 223
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
224 225 226 227 228 229 230 231 232 233 234
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
235
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
236
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
237
	}
238 239 240 241 242 243 244 245 246 247 248

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
249 250
}

251 252
static void print_pkt(unsigned char *buf, int len)
{
253 254
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
255 256
}

257
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
258
{
259
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
260
	u32 avail;
261

262 263
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
264
	else
265
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
266 267 268 269

	return avail;
}

270 271 272 273 274 275
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
276
{
277
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
278
	u32 dirty;
279

280 281
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
282
	else
283
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
284 285

	return dirty;
286 287
}

288
/**
289
 * stmmac_hw_fix_mac_speed - callback for speed selection
290
 * @priv: driver private structure
291
 * Description: on some platforms (e.g. ST), some HW system configuration
292
 * registers have to be set according to the link speed negotiated.
293 294 295
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
296 297
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
298 299

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
300
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
301 302
}

303
/**
304
 * stmmac_enable_eee_mode - check and enter in LPI mode
305
 * @priv: driver private structure
306 307
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
308
 */
309 310
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
311 312 313 314 315 316 317 318 319 320 321
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

322
	/* Check and enter in LPI mode */
323
	if (!priv->tx_path_in_lpi_mode)
324 325
		priv->hw->mac->set_eee_mode(priv->hw,
					    priv->plat->en_tx_lpi_clockgating);
326 327
}

328
/**
329
 * stmmac_disable_eee_mode - disable and exit from LPI mode
330 331 332 333
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
334 335
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
336
	priv->hw->mac->reset_eee_mode(priv->hw);
337 338 339 340 341
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
342
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
343 344
 * @arg : data hook
 * Description:
345
 *  if there is no data transfer and if we are not in LPI state,
346 347
 *  then MAC Transmitter can be moved to LPI state.
 */
348
static void stmmac_eee_ctrl_timer(struct timer_list *t)
349
{
350
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
351 352

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
353
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
354 355 356
}

/**
357
 * stmmac_eee_init - init EEE
358
 * @priv: driver private structure
359
 * Description:
360 361 362
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
363 364 365
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
366
	struct net_device *ndev = priv->dev;
367
	int interface = priv->plat->interface;
368
	unsigned long flags;
369 370
	bool ret = false;

371 372 373 374 375
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
376 377 378
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
379 380 381
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
382 383
		goto out;

384 385
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
386 387
		int tx_lpi_timer = priv->tx_lpi_timer;

388
		/* Check if the PHY supports EEE */
389
		if (phy_init_eee(ndev->phydev, 1)) {
390 391 392 393 394
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
395
			spin_lock_irqsave(&priv->lock, flags);
396
			if (priv->eee_active) {
397
				netdev_dbg(priv->dev, "disable EEE\n");
398
				del_timer_sync(&priv->eee_ctrl_timer);
399
				priv->hw->mac->set_eee_timer(priv->hw, 0,
400 401 402
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
403
			spin_unlock_irqrestore(&priv->lock, flags);
404
			goto out;
405 406
		}
		/* Activate the EEE and start timers */
407
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
408 409
		if (!priv->eee_active) {
			priv->eee_active = 1;
410 411
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
412 413
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
414

415
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
416
						     STMMAC_DEFAULT_LIT_LS,
417
						     tx_lpi_timer);
418 419
		}
		/* Set HW EEE according to the speed */
420
		priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
421 422

		ret = true;
423 424
		spin_unlock_irqrestore(&priv->lock, flags);

425
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
426 427 428 429 430
	}
out:
	return ret;
}

431
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
432
 * @priv: driver private structure
433
 * @p : descriptor pointer
434 435 436 437 438 439
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
440
				   struct dma_desc *p, struct sk_buff *skb)
441 442 443 444 445 446 447
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
448
	/* exit if skb doesn't support hw tstamp */
449
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
450 451 452
		return;

	/* check tx tstamp status */
453
	if (priv->hw->desc->get_tx_timestamp_status(p)) {
454 455
		/* get the valid tstamp */
		ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
456

457 458
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
459

460
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
461 462 463
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
464 465 466 467

	return;
}

468
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
469
 * @priv: driver private structure
470 471
 * @p : descriptor pointer
 * @np : next descriptor pointer
472 473 474 475 476
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
477 478
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
479 480
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
481
	struct dma_desc *desc = p;
482 483 484 485
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
486 487 488
	/* For GMAC4, the valid timestamp is from CTX next desc. */
	if (priv->plat->has_gmac4)
		desc = np;
489

490
	/* Check if timestamp is available */
491
	if (priv->hw->desc->get_rx_timestamp_status(p, np, priv->adv_ts)) {
492
		ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
493
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
494 495 496 497
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
498
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
499
	}
500 501 502 503 504
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
505
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
506 507 508 509 510 511 512 513 514 515 516
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
517
	struct timespec64 now;
518 519 520 521 522 523 524 525 526 527
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
528
	u32 sec_inc;
529 530 531 532 533 534 535 536 537 538

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
539
			   sizeof(struct hwtstamp_config)))
540 541
		return -EFAULT;

542 543
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
544 545 546 547 548

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

549 550
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
551 552 553 554 555
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
556
			/* time stamp no incoming packet at all */
557 558 559 560
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
561
			/* PTP v1, UDP, any kind of event packet */
562 563
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
564 565 566 567
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
568 569 570 571 572 573

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
574
			/* PTP v1, UDP, Sync packet */
575 576 577 578 579 580 581 582 583
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
584
			/* PTP v1, UDP, Delay_req packet */
585 586 587 588 589 590 591 592 593 594
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
595
			/* PTP v2, UDP, any kind of event packet */
596 597 598
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
599 600 601 602
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
603 604 605 606 607 608

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
609
			/* PTP v2, UDP, Sync packet */
610 611 612 613 614 615 616 617 618 619
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
620
			/* PTP v2, UDP, Delay_req packet */
621 622 623 624 625 626 627 628 629 630 631
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
632
			/* PTP v2/802.AS1 any layer, any kind of event packet */
633 634 635
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
636 637 638 639
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
640 641 642 643 644 645 646

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
647
			/* PTP v2/802.AS1, any layer, Sync packet */
648 649 650 651 652 653 654 655 656 657 658
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
659
			/* PTP v2/802.AS1, any layer, Delay_req packet */
660 661 662 663 664 665 666 667 668 669 670
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

671
		case HWTSTAMP_FILTER_NTP_ALL:
672
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
673
			/* time stamp any incoming packet */
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
693
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
694 695

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
696
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
697 698
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
699 700 701
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
702
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
703 704

		/* program Sub Second Increment reg */
705
		sec_inc = priv->hw->ptp->config_sub_second_increment(
706
			priv->ptpaddr, priv->plat->clk_ptp_rate,
707
			priv->plat->has_gmac4);
708
		temp = div_u64(1000000000ULL, sec_inc);
709 710 711 712

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
713
		 * where, freq_div_ratio = 1e9ns/sec_inc
714
		 */
715
		temp = (u64)(temp << 32);
716
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
717
		priv->hw->ptp->config_addend(priv->ptpaddr,
718 719 720
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
721 722 723
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
724
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
725 726 727 728 729 730 731
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

732
/**
733
 * stmmac_init_ptp - init PTP
734
 * @priv: driver private structure
735
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
736
 * This is done by looking at the HW cap. register.
737
 * This function also registers the ptp driver.
738
 */
739
static int stmmac_init_ptp(struct stmmac_priv *priv)
740
{
741 742 743
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

744
	priv->adv_ts = 0;
745 746 747 748 749
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
750 751
		priv->adv_ts = 1;

752 753
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
754

755 756 757
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
758 759 760 761

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
762

763 764 765
	stmmac_ptp_register(priv);

	return 0;
766 767 768 769
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
770 771
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
772
	stmmac_ptp_unregister(priv);
773 774
}

775 776 777 778 779 780 781 782 783 784 785 786 787
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

	priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
				 priv->pause, tx_cnt);
}

788
/**
789
 * stmmac_adjust_link - adjusts the link parameters
790
 * @dev: net device structure
791 792 793 794 795
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
796 797 798 799
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
800
	struct phy_device *phydev = dev->phydev;
801
	unsigned long flags;
802
	bool new_state = false;
803

804
	if (!phydev)
805 806 807
		return;

	spin_lock_irqsave(&priv->lock, flags);
808

809
	if (phydev->link) {
810
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
811 812 813 814

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
815
			new_state = true;
816
			if (!phydev->duplex)
817
				ctrl &= ~priv->hw->link.duplex;
818
			else
819
				ctrl |= priv->hw->link.duplex;
820 821 822 823
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
824
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
825 826

		if (phydev->speed != priv->speed) {
827
			new_state = true;
828
			ctrl &= ~priv->hw->link.speed_mask;
829
			switch (phydev->speed) {
830
			case SPEED_1000:
831
				ctrl |= priv->hw->link.speed1000;
832
				break;
833
			case SPEED_100:
834
				ctrl |= priv->hw->link.speed100;
835
				break;
836
			case SPEED_10:
837
				ctrl |= priv->hw->link.speed10;
838 839
				break;
			default:
840
				netif_warn(priv, link, priv->dev,
841
					   "broken speed: %d\n", phydev->speed);
842
				phydev->speed = SPEED_UNKNOWN;
843 844
				break;
			}
845 846
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
847 848 849
			priv->speed = phydev->speed;
		}

850
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
851 852

		if (!priv->oldlink) {
853
			new_state = true;
854
			priv->oldlink = true;
855 856
		}
	} else if (priv->oldlink) {
857
		new_state = true;
858
		priv->oldlink = false;
859 860
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
861 862 863 864 865
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

866 867
	spin_unlock_irqrestore(&priv->lock, flags);

868 869 870 871 872 873 874 875 876 877
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
878 879
}

880
/**
881
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
882 883 884 885 886
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
887 888 889 890 891
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
892 893 894 895
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
896
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
897
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
898
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
899
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
900
			priv->hw->pcs = STMMAC_PCS_SGMII;
901 902 903 904
		}
	}
}

905 906 907 908 909 910 911 912 913 914 915 916
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
917
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
918
	char bus_id[MII_BUS_ID_SIZE];
919
	int interface = priv->plat->interface;
920
	int max_speed = priv->plat->max_speed;
921
	priv->oldlink = false;
922 923
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
924

925 926 927 928
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
929 930
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
931 932 933

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
934
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
935
			   phy_id_fmt);
936 937 938 939

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
940

941
	if (IS_ERR_OR_NULL(phydev)) {
942
		netdev_err(priv->dev, "Could not attach to PHY\n");
943 944 945
		if (!phydev)
			return -ENODEV;

946 947 948
		return PTR_ERR(phydev);
	}

949
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
950
	if ((interface == PHY_INTERFACE_MODE_MII) ||
951
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
952
		(max_speed < 1000 && max_speed > 0))
953 954
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
955

956 957 958 959 960 961 962
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
963
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
964 965 966
		phy_disconnect(phydev);
		return -ENODEV;
	}
967

968 969 970 971 972 973 974
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

975
	phy_attached_info(phydev);
976 977 978
	return 0;
}

979
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
980
{
981
	u32 rx_cnt = priv->plat->rx_queues_to_use;
982
	void *head_rx;
983
	u32 queue;
984

985 986 987
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
988

989 990 991 992 993 994 995 996 997 998
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
		priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
	}
999 1000 1001 1002
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1003
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1004
	void *head_tx;
1005
	u32 queue;
1006

1007 1008 1009
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1010

1011 1012 1013 1014 1015 1016 1017 1018 1019
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

		priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
	}
1020 1021
}

1022 1023 1024 1025 1026 1027 1028 1029 1030
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1031 1032 1033 1034 1035 1036 1037 1038
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1039
	else if (mtu > DEFAULT_BUFSIZE)
1040 1041
		ret = BUF_SIZE_2KiB;
	else
1042
		ret = DEFAULT_BUFSIZE;
1043 1044 1045 1046

	return ret;
}

1047
/**
1048
 * stmmac_clear_rx_descriptors - clear RX descriptors
1049
 * @priv: driver private structure
1050
 * @queue: RX queue index
1051
 * Description: this function is called to clear the RX descriptors
1052 1053
 * in case of both basic and extended descriptors are used.
 */
1054
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1055
{
1056
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1057
	int i;
1058

1059
	/* Clear the RX descriptors */
1060
	for (i = 0; i < DMA_RX_SIZE; i++)
1061
		if (priv->extend_desc)
1062
			priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
1063
						     priv->use_riwt, priv->mode,
1064
						     (i == DMA_RX_SIZE - 1));
1065
		else
1066
			priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
1067
						     priv->use_riwt, priv->mode,
1068
						     (i == DMA_RX_SIZE - 1));
1069 1070 1071 1072 1073
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1074
 * @queue: TX queue index.
1075 1076 1077
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1078
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1079
{
1080
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1081 1082 1083
	int i;

	/* Clear the TX descriptors */
1084
	for (i = 0; i < DMA_TX_SIZE; i++)
1085
		if (priv->extend_desc)
1086
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1087
						     priv->mode,
1088
						     (i == DMA_TX_SIZE - 1));
1089
		else
1090
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1091
						     priv->mode,
1092
						     (i == DMA_TX_SIZE - 1));
1093 1094
}

1095 1096 1097 1098 1099 1100 1101 1102
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1103
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1104
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1105 1106
	u32 queue;

1107
	/* Clear the RX descriptors */
1108 1109
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1110 1111

	/* Clear the TX descriptors */
1112 1113
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1114 1115
}

1116 1117 1118 1119 1120
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1121 1122
 * @flags: gfp flag
 * @queue: RX queue index
1123 1124 1125
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1126
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1127
				  int i, gfp_t flags, u32 queue)
1128
{
1129
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1130 1131
	struct sk_buff *skb;

1132
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1133
	if (!skb) {
1134 1135
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1136
		return -ENOMEM;
1137
	}
1138 1139
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1140 1141
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1142
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1143
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1144 1145 1146
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1147

A
Alexandre TORGUE 已提交
1148
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
1149
		p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
1150
	else
1151
		p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
1152

G
Giuseppe CAVALLARO 已提交
1153
	if ((priv->hw->mode->init_desc3) &&
1154
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1155
		priv->hw->mode->init_desc3(p);
1156 1157 1158 1159

	return 0;
}

1160 1161 1162
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1163
 * @queue: RX queue index
1164 1165
 * @i: buffer index.
 */
1166
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1167
{
1168 1169 1170 1171
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1172
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1173
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1174
	}
1175
	rx_q->rx_skbuff[i] = NULL;
1176 1177 1178
}

/**
1179 1180
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1181
 * @queue: RX queue index
1182 1183
 * @i: buffer index.
 */
1184
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1185
{
1186 1187 1188 1189
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1190
			dma_unmap_page(priv->device,
1191 1192
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1193 1194 1195
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1196 1197
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1198 1199 1200
					 DMA_TO_DEVICE);
	}

1201 1202 1203 1204 1205
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1206 1207 1208 1209 1210
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1211
 * @dev: net device structure
1212
 * @flags: gfp flag.
1213
 * Description: this function initializes the DMA RX descriptors
1214
 * and allocates the socket buffers. It supports the chained and ring
1215
 * modes.
1216
 */
1217
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1218 1219
{
	struct stmmac_priv *priv = netdev_priv(dev);
1220
	u32 rx_count = priv->plat->rx_queues_to_use;
1221
	unsigned int bfsize = 0;
1222
	int ret = -ENOMEM;
1223
	int queue;
1224
	int i;
1225

G
Giuseppe CAVALLARO 已提交
1226 1227
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1228

1229
	if (bfsize < BUF_SIZE_16KiB)
1230
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1231

1232 1233
	priv->dma_buf_sz = bfsize;

1234
	/* RX INITIALIZATION */
1235 1236
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1237

1238 1239
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1240

1241 1242 1243
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1244

1245 1246
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1247

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(rx_q->dma_erx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 1);
			else
				priv->hw->mode->init(rx_q->dma_rx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 0);
		}
1279 1280
	}

1281 1282
	buf_sz = bfsize;

1283
	return 0;
1284

1285
err_init_rx_buffers:
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1310 1311
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1312 1313
	int i;

1314 1315
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1316

1317 1318 1319
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1320

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(tx_q->dma_etx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 1);
			else
				priv->hw->mode->init(tx_q->dma_tx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 0);
		}
1332

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

			if (priv->synopsys_id >= DWMAC_CORE_4_00) {
				p->des0 = 0;
				p->des1 = 0;
				p->des2 = 0;
				p->des3 = 0;
			} else {
				p->des2 = 0;
			}

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1354
		}
1355

1356 1357
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1358
		tx_q->mss = 0;
1359

1360 1361
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1362

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1385
	stmmac_clear_descriptors(priv);
1386

1387 1388
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1389 1390

	return ret;
1391 1392
}

1393 1394 1395
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1396
 * @queue: RX queue index
1397
 */
1398
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1399 1400 1401
{
	int i;

1402
	for (i = 0; i < DMA_RX_SIZE; i++)
1403
		stmmac_free_rx_buffer(priv, queue, i);
1404 1405
}

1406 1407 1408
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1409
 * @queue: TX queue index
1410
 */
1411
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1412 1413 1414
{
	int i;

1415
	for (i = 0; i < DMA_TX_SIZE; i++)
1416
		stmmac_free_tx_buffer(priv, queue, i);
1417 1418
}

1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1450 1451 1452 1453 1454 1455 1456
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1457
	u32 queue;
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1481
/**
1482
 * alloc_dma_rx_desc_resources - alloc RX resources.
1483 1484
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1485 1486 1487
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1488
 */
1489
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1490
{
1491
	u32 rx_count = priv->plat->rx_queues_to_use;
1492
	int ret = -ENOMEM;
1493
	u32 queue;
1494

1495 1496 1497
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1498

1499 1500
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1501

1502 1503
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1504
						    GFP_KERNEL);
1505
		if (!rx_q->rx_skbuff_dma)
1506
			goto err_dma;
1507

1508 1509 1510 1511
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1512
			goto err_dma;
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533

		if (priv->extend_desc) {
			rx_q->dma_erx = dma_zalloc_coherent(priv->device,
							    DMA_RX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &rx_q->dma_rx_phy,
							    GFP_KERNEL);
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
			rx_q->dma_rx = dma_zalloc_coherent(priv->device,
							   DMA_RX_SIZE *
							   sizeof(struct
							   dma_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1534 1535 1536 1537 1538
	}

	return 0;

err_dma:
1539 1540
	free_dma_rx_desc_resources(priv);

1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1554
	u32 tx_count = priv->plat->tx_queues_to_use;
1555
	int ret = -ENOMEM;
1556
	u32 queue;
1557

1558 1559 1560
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1561

1562 1563
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1564

1565 1566
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1567
						    GFP_KERNEL);
1568
		if (!tx_q->tx_skbuff_dma)
1569
			goto err_dma;
1570 1571 1572 1573 1574

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1575
			goto err_dma;
1576 1577 1578 1579 1580 1581 1582 1583 1584

		if (priv->extend_desc) {
			tx_q->dma_etx = dma_zalloc_coherent(priv->device,
							    DMA_TX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &tx_q->dma_tx_phy,
							    GFP_KERNEL);
			if (!tx_q->dma_etx)
1585
				goto err_dma;
1586 1587 1588 1589 1590 1591 1592 1593
		} else {
			tx_q->dma_tx = dma_zalloc_coherent(priv->device,
							   DMA_TX_SIZE *
							   sizeof(struct
								  dma_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
			if (!tx_q->dma_tx)
1594
				goto err_dma;
1595
		}
1596 1597 1598 1599
	}

	return 0;

1600
err_dma:
1601 1602
	free_dma_tx_desc_resources(priv);

1603 1604 1605
	return ret;
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1616
	/* RX Allocation */
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1640 1641 1642 1643 1644 1645 1646
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1647 1648 1649
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1650

1651 1652 1653 1654
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
		priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
	}
J
jpinto 已提交
1655 1656
}

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
	priv->hw->dma->start_rx(priv->ioaddr, chan);
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
	priv->hw->dma->start_tx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_rx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_tx(priv->ioaddr, chan);
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1747 1748
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1749
 *  @priv: driver private structure
1750 1751
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1752 1753 1754
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1755 1756
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1757
	int rxfifosz = priv->plat->rx_fifo_size;
1758
	int txfifosz = priv->plat->tx_fifo_size;
1759 1760 1761
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1762
	u8 qmode = 0;
1763

1764 1765
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1766 1767 1768 1769 1770 1771
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1772

1773 1774 1775 1776
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1777 1778 1779
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1780 1781 1782 1783
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1784 1785
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1786
		priv->xstats.threshold = SF_DMA_MODE;
1787 1788 1789 1790 1791 1792 1793
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1794 1795 1796
		for (chan = 0; chan < rx_channels_count; chan++) {
			qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;

1797
			priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1798 1799 1800 1801 1802
						   rxfifosz, qmode);
		}

		for (chan = 0; chan < tx_channels_count; chan++) {
			qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1803

1804
			priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
1805 1806
						   txfifosz, qmode);
		}
1807 1808
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1809
					rxfifosz);
1810
	}
1811 1812 1813
}

/**
1814
 * stmmac_tx_clean - to manage the transmission completion
1815
 * @priv: driver private structure
1816
 * @queue: TX queue index
1817
 * Description: it reclaims the transmit resources after transmission completes.
1818
 */
1819
static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
1820
{
1821
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1822
	unsigned int bytes_compl = 0, pkts_compl = 0;
1823
	unsigned int entry;
1824

1825
	netif_tx_lock(priv->dev);
1826

1827 1828
	priv->xstats.tx_clean++;

1829
	entry = tx_q->dirty_tx;
1830 1831
	while (entry != tx_q->cur_tx) {
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1832
		struct dma_desc *p;
1833
		int status;
1834 1835

		if (priv->extend_desc)
1836
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1837
		else
1838
			p = tx_q->dma_tx + entry;
1839

1840
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1841 1842
						      &priv->xstats, p,
						      priv->ioaddr);
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1853 1854
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1855
			}
1856
			stmmac_get_tx_hwtstamp(priv, p, skb);
1857 1858
		}

1859 1860
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1861
				dma_unmap_page(priv->device,
1862 1863
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1864 1865 1866
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1867 1868
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1869
						 DMA_TO_DEVICE);
1870 1871 1872
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1873
		}
A
Alexandre TORGUE 已提交
1874 1875

		if (priv->hw->mode->clean_desc3)
1876
			priv->hw->mode->clean_desc3(tx_q, p);
A
Alexandre TORGUE 已提交
1877

1878 1879
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1880 1881

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1882 1883
			pkts_compl++;
			bytes_compl += skb->len;
1884
			dev_consume_skb_any(skb);
1885
			tx_q->tx_skbuff[entry] = NULL;
1886 1887
		}

1888
		priv->hw->desc->release_tx_desc(p, priv->mode);
1889

1890
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1891
	}
1892
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1893

1894 1895 1896 1897 1898 1899
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1900

1901 1902
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1903
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1904
	}
1905 1906 1907

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1908
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1909
	}
1910
	netif_tx_unlock(priv->dev);
1911 1912
}

1913
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
1914
{
1915
	priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
1916 1917
}

1918
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
1919
{
1920
	priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
1921 1922 1923
}

/**
1924
 * stmmac_tx_err - to manage the tx error
1925
 * @priv: driver private structure
1926
 * @chan: channel index
1927
 * Description: it cleans the descriptors and restarts the transmission
1928
 * in case of transmission errors.
1929
 */
1930
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1931
{
1932
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1933
	int i;
1934

1935
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1936

1937
	stmmac_stop_tx_dma(priv, chan);
1938
	dma_free_tx_skbufs(priv, chan);
1939
	for (i = 0; i < DMA_TX_SIZE; i++)
1940
		if (priv->extend_desc)
1941
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1942
						     priv->mode,
1943
						     (i == DMA_TX_SIZE - 1));
1944
		else
1945
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1946
						     priv->mode,
1947
						     (i == DMA_TX_SIZE - 1));
1948 1949
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1950
	tx_q->mss = 0;
1951
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1952
	stmmac_start_tx_dma(priv, chan);
1953 1954

	priv->dev->stats.tx_errors++;
1955
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1956 1957
}

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
1971 1972
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1973 1974
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1975
	int rxfifosz = priv->plat->rx_fifo_size;
1976
	int txfifosz = priv->plat->tx_fifo_size;
1977 1978 1979

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1980 1981 1982 1983 1984 1985
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1986 1987 1988

	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1989
					   rxfifosz, rxqmode);
1990
		priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
1991
					   txfifosz, txqmode);
1992 1993 1994 1995 1996 1997
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
					rxfifosz);
	}
}

1998
/**
1999
 * stmmac_dma_interrupt - DMA ISR
2000 2001
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2002 2003
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2004
 */
2005 2006
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2007
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2008 2009 2010
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2011
	u32 chan;
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
	bool poll_scheduled = false;
	int status[channels_to_check];

	/* Each DMA channel can be used for rx and tx simultaneously, yet
	 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
	 * stmmac_channel struct.
	 * Because of this, stmmac_poll currently checks (and possibly wakes)
	 * all tx queues rather than just a single tx queue.
	 */
	for (chan = 0; chan < channels_to_check; chan++)
		status[chan] = priv->hw->dma->dma_interrupt(priv->ioaddr,
							    &priv->xstats,
							    chan);
2025

2026 2027 2028
	for (chan = 0; chan < rx_channel_count; chan++) {
		if (likely(status[chan] & handle_rx)) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2029 2030

			if (likely(napi_schedule_prep(&rx_q->napi))) {
2031
				stmmac_disable_dma_irq(priv, chan);
2032
				__napi_schedule(&rx_q->napi);
2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
				poll_scheduled = true;
			}
		}
	}

	/* If we scheduled poll, we already know that tx queues will be checked.
	 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
	 * completed transmission, if so, call stmmac_poll (once).
	 */
	if (!poll_scheduled) {
		for (chan = 0; chan < tx_channel_count; chan++) {
			if (status[chan] & handle_tx) {
				/* It doesn't matter what rx queue we choose
				 * here. We use 0 since it always exists.
				 */
				struct stmmac_rx_queue *rx_q =
					&priv->rx_queue[0];

				if (likely(napi_schedule_prep(&rx_q->napi))) {
					stmmac_disable_dma_irq(priv, chan);
					__napi_schedule(&rx_q->napi);
				}
				break;
2056
			}
2057
		}
2058
	}
2059

2060 2061
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2078
		} else if (unlikely(status[chan] == tx_hard_error)) {
2079
			stmmac_tx_err(priv, chan);
2080
		}
2081
	}
2082 2083
}

2084 2085 2086 2087 2088
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2089 2090 2091
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2092
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2093

2094 2095
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
2096
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
2097 2098
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
2099
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
2100
	}
2101 2102

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2103 2104

	if (priv->dma_cap.rmon) {
2105
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2106 2107
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2108
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2109 2110
}

2111
/**
2112
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
2113 2114
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
2115 2116
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
2117
 */
2118 2119 2120
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
2121
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
2122 2123 2124

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
2125
			dev_info(priv->device, "Enabled extended descriptors\n");
2126 2127
			priv->extend_desc = 1;
		} else
2128
			dev_warn(priv->device, "Extended descriptors not supported\n");
2129

2130 2131
		priv->hw->desc = &enh_desc_ops;
	} else {
2132
		dev_info(priv->device, "Normal descriptors\n");
2133 2134 2135 2136 2137
		priv->hw->desc = &ndesc_ops;
	}
}

/**
2138
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2139
 * @priv: driver private structure
2140 2141 2142 2143 2144
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2145 2146 2147
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2148
	u32 ret = 0;
2149

2150
	if (priv->hw->dma->get_hw_feature) {
2151 2152 2153
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
2154
	}
2155

2156
	return ret;
2157 2158
}

2159
/**
2160
 * stmmac_check_ether_addr - check if the MAC addr is valid
2161 2162 2163 2164 2165
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2166 2167 2168
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2169
		priv->hw->mac->get_umac_addr(priv->hw,
2170
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2171
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2172
			eth_hw_addr_random(priv->dev);
2173 2174
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2175 2176 2177
	}
}

2178
/**
2179
 * stmmac_init_dma_engine - DMA init.
2180 2181 2182 2183 2184 2185
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2186 2187
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2188 2189
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2190
	struct stmmac_rx_queue *rx_q;
2191
	struct stmmac_tx_queue *tx_q;
2192 2193 2194
	u32 dummy_dma_rx_phy = 0;
	u32 dummy_dma_tx_phy = 0;
	u32 chan = 0;
2195
	int atds = 0;
2196
	int ret = 0;
2197

2198 2199
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2200
		return -EINVAL;
2201 2202
	}

2203 2204 2205
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2206 2207 2208 2209 2210 2211
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

A
Alexandre TORGUE 已提交
2212
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2213 2214 2215 2216 2217 2218
		/* DMA Configuration */
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
				    dummy_dma_tx_phy, dummy_dma_rx_phy, atds);

		/* DMA RX Channel Configuration */
		for (chan = 0; chan < rx_channels_count; chan++) {
2219 2220
			rx_q = &priv->rx_queue[chan];

2221 2222
			priv->hw->dma->init_rx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2223
						    rx_q->dma_rx_phy, chan);
2224

2225
			rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2226 2227
				    (DMA_RX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2228
						       rx_q->rx_tail_addr,
2229 2230 2231 2232 2233
						       chan);
		}

		/* DMA TX Channel Configuration */
		for (chan = 0; chan < tx_channels_count; chan++) {
2234 2235
			tx_q = &priv->tx_queue[chan];

2236
			priv->hw->dma->init_chan(priv->ioaddr,
2237 2238
						 priv->plat->dma_cfg,
						 chan);
2239 2240 2241

			priv->hw->dma->init_tx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2242
						    tx_q->dma_tx_phy, chan);
2243

2244
			tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2245 2246
				    (DMA_TX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
2247
						       tx_q->tx_tail_addr,
2248 2249 2250
						       chan);
		}
	} else {
2251
		rx_q = &priv->rx_queue[chan];
2252
		tx_q = &priv->tx_queue[chan];
2253
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2254
				    tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
A
Alexandre TORGUE 已提交
2255 2256 2257
	}

	if (priv->plat->axi && priv->hw->dma->axi)
2258 2259
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

2260
	return ret;
2261 2262
}

2263
/**
2264
 * stmmac_tx_timer - mitigation sw timer for tx.
2265 2266 2267 2268
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2269
static void stmmac_tx_timer(struct timer_list *t)
2270
{
2271
	struct stmmac_priv *priv = from_timer(priv, t, txtimer);
2272 2273
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
2274

2275 2276 2277
	/* let's scan all the tx queues */
	for (queue = 0; queue < tx_queues_count; queue++)
		stmmac_tx_clean(priv, queue);
2278 2279 2280
}

/**
2281
 * stmmac_init_tx_coalesce - init tx mitigation options.
2282
 * @priv: driver private structure
2283 2284 2285 2286 2287 2288 2289 2290 2291
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2292
	timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
2293 2294 2295 2296
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	add_timer(&priv->txtimer);
}

2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
	if (priv->hw->dma->set_tx_ring_len) {
		for (chan = 0; chan < tx_channels_count; chan++)
			priv->hw->dma->set_tx_ring_len(priv->ioaddr,
						       (DMA_TX_SIZE - 1), chan);
	}

	/* set RX ring length */
	if (priv->hw->dma->set_rx_ring_len) {
		for (chan = 0; chan < rx_channels_count; chan++)
			priv->hw->dma->set_rx_ring_len(priv->ioaddr,
						       (DMA_RX_SIZE - 1), chan);
	}
}

2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
		priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
	}
}

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2346 2347
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

		priv->hw->mac->config_cbs(priv->hw,
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
		priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
	}
}

2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
		priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
		priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
	}
}

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2435
		priv->hw->mac->rx_queue_routing(priv->hw, packet, queue);
2436 2437 2438
	}
}

2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2449 2450 2451
	if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
		stmmac_set_tx_queue_weight(priv);

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
	/* Configure MTL RX algorithms */
	if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
		priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
						priv->plat->rx_sched_algorithm);

	/* Configure MTL TX algorithms */
	if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
		priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
						priv->plat->tx_sched_algorithm);

2462 2463 2464 2465
	/* Configure CBS in AVB TX queues */
	if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
		stmmac_configure_cbs(priv);

2466
	/* Map RX MTL to DMA channels */
2467
	if (priv->hw->mac->map_mtl_to_dma)
2468 2469
		stmmac_rx_queue_dma_chan_map(priv);

2470
	/* Enable MAC RX Queues */
2471
	if (priv->hw->mac->rx_queue_enable)
2472
		stmmac_mac_enable_rx_queues(priv);
2473

2474 2475 2476 2477 2478 2479 2480
	/* Set RX priorities */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
	if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
		stmmac_mac_config_tx_queues_prio(priv);
2481 2482 2483 2484

	/* Set RX routing */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
		stmmac_mac_config_rx_queues_routing(priv);
2485 2486
}

2487
/**
2488
 * stmmac_hw_setup - setup mac in a usable state.
2489 2490
 *  @dev : pointer to the device structure.
 *  Description:
2491 2492 2493 2494
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2495 2496 2497 2498
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2499
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2500 2501
{
	struct stmmac_priv *priv = netdev_priv(dev);
2502
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2503 2504
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2505 2506 2507 2508 2509
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2510 2511
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2512 2513 2514 2515
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2516
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
2517

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2531
	/* Initialize the MAC Core */
2532
	priv->hw->mac->core_init(priv->hw, dev);
2533

2534 2535 2536
	/* Initialize MTL*/
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_mtl_configuration(priv);
J
jpinto 已提交
2537

2538 2539
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
2540
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2541
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2542
		priv->hw->rx_csum = 0;
2543 2544
	}

2545
	/* Enable the MAC Rx/Tx */
2546
	priv->hw->mac->set_mac(priv->ioaddr, true);
2547

2548 2549 2550
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2551 2552
	stmmac_mmc_setup(priv);

2553
	if (init_ptp) {
2554 2555 2556 2557
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2558
		ret = stmmac_init_ptp(priv);
2559 2560 2561 2562
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2563
	}
2564

2565
#ifdef CONFIG_DEBUG_FS
2566 2567
	ret = stmmac_init_fs(dev);
	if (ret < 0)
2568 2569
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
2570 2571
#endif
	/* Start the ball rolling... */
2572
	stmmac_start_all_dma(priv);
2573 2574 2575 2576 2577

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
2578
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2579 2580
	}

2581
	if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
2582
		priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
2583

2584 2585 2586
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2587
	/* Enable TSO */
2588 2589 2590 2591
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
			priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
	}
A
Alexandre TORGUE 已提交
2592

2593 2594 2595
	return 0;
}

2596 2597 2598 2599 2600 2601 2602
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2617 2618
	stmmac_check_ether_addr(priv);

2619 2620 2621
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2622 2623
		ret = stmmac_init_phy(dev);
		if (ret) {
2624 2625 2626
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2627
			return ret;
2628
		}
2629
	}
2630

2631 2632 2633 2634
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2635
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2636
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2637

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2652
	ret = stmmac_hw_setup(dev, true);
2653
	if (ret < 0) {
2654
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2655
		goto init_error;
2656 2657
	}

2658 2659
	stmmac_init_tx_coalesce(priv);

2660 2661
	if (dev->phydev)
		phy_start(dev->phydev);
2662

2663 2664
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2665
			  IRQF_SHARED, dev->name, dev);
2666
	if (unlikely(ret < 0)) {
2667 2668 2669
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2670
		goto irq_error;
2671 2672
	}

2673 2674 2675 2676 2677
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2678 2679 2680
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2681
			goto wolirq_error;
2682 2683 2684
		}
	}

2685
	/* Request the IRQ lines */
2686
	if (priv->lpi_irq > 0) {
2687 2688 2689
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2690 2691 2692
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2693
			goto lpiirq_error;
2694 2695 2696
		}
	}

2697 2698
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2699

2700
	return 0;
2701

2702
lpiirq_error:
2703 2704
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2705
wolirq_error:
2706
	free_irq(dev->irq, dev);
2707 2708 2709
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2710

2711
	del_timer_sync(&priv->txtimer);
2712
	stmmac_hw_teardown(dev);
2713 2714
init_error:
	free_dma_desc_resources(priv);
2715
dma_desc_error:
2716 2717
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2718

2719
	return ret;
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2732 2733 2734
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2735
	/* Stop and disconnect the PHY */
2736 2737 2738
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2739 2740
	}

2741
	stmmac_stop_all_queues(priv);
2742

2743
	stmmac_disable_all_queues(priv);
2744

2745 2746
	del_timer_sync(&priv->txtimer);

2747 2748
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2749 2750
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2751
	if (priv->lpi_irq > 0)
2752
		free_irq(priv->lpi_irq, dev);
2753 2754

	/* Stop TX/RX DMA and clear the descriptors */
2755
	stmmac_stop_all_dma(priv);
2756 2757 2758 2759

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2760
	/* Disable the MAC Rx/Tx */
2761
	priv->hw->mac->set_mac(priv->ioaddr, false);
2762 2763 2764

	netif_carrier_off(dev);

2765
#ifdef CONFIG_DEBUG_FS
2766
	stmmac_exit_fs(dev);
2767 2768
#endif

2769 2770
	stmmac_release_ptp(priv);

2771 2772 2773
	return 0;
}

A
Alexandre TORGUE 已提交
2774 2775 2776 2777 2778 2779
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2780
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2781 2782 2783 2784 2785
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2786
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2787
{
2788
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2789
	struct dma_desc *desc;
2790
	u32 buff_size;
2791
	int tmp_len;
A
Alexandre TORGUE 已提交
2792 2793 2794 2795

	tmp_len = total_len;

	while (tmp_len > 0) {
2796
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2797
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2798
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2799

2800
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2801 2802 2803 2804 2805
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

		priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
			0, 1,
2806
			(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
A
Alexandre TORGUE 已提交
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
			0, 0);

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2842
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2843 2844
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2845
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2846
	unsigned int first_entry, des;
2847 2848 2849
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2850 2851 2852
	u8 proto_hdr_len;
	int i;

2853 2854
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2855 2856 2857 2858
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2859
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2860
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2861 2862 2863
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2864
			/* This is a hard error, log it. */
2865 2866 2867
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2868 2869 2870 2871 2872 2873 2874 2875 2876
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2877
	if (mss != tx_q->mss) {
2878
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2879
		priv->hw->desc->set_mss(mss_desc, mss);
2880
		tx_q->mss = mss;
2881
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2882
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2883 2884 2885 2886 2887 2888 2889 2890 2891
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2892
	first_entry = tx_q->cur_tx;
2893
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2894

2895
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2896 2897 2898 2899 2900 2901 2902 2903
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2904 2905
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2906

2907
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2908 2909 2910

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2911
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2912 2913 2914 2915

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2916
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2917 2918 2919 2920 2921 2922 2923 2924

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2925 2926
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2927 2928

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2929
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2930

2931 2932 2933
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2934 2935
	}

2936
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2937

2938 2939 2940 2941 2942 2943 2944 2945
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2946
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2947

2948
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2949 2950
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2951
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
	}

2969
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	/* Complete the first descriptor before granting the DMA */
	priv->hw->desc->prepare_tso_tx_desc(first, 1,
			proto_hdr_len,
			pay_len,
2982
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2983 2984 2985
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2986 2987 2988 2989 2990 2991 2992
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
A
Alexandre TORGUE 已提交
2993
		priv->hw->desc->set_tx_owner(mss_desc);
2994
	}
A
Alexandre TORGUE 已提交
2995 2996 2997 2998 2999

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3000
	wmb();
A
Alexandre TORGUE 已提交
3001 3002 3003

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3004 3005
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3006

3007
		priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
A
Alexandre TORGUE 已提交
3008 3009 3010 3011 3012 3013
					     0);

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3014
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3015

3016 3017
	priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
				       queue);
A
Alexandre TORGUE 已提交
3018 3019 3020 3021 3022 3023 3024 3025 3026 3027

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3028
/**
3029
 *  stmmac_xmit - Tx entry point of the driver
3030 3031
 *  @skb : the socket buffer
 *  @dev : device pointer
3032 3033 3034
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3035 3036 3037 3038
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3039
	unsigned int nopaged_len = skb_headlen(skb);
3040
	int i, csum_insertion = 0, is_jumbo = 0;
3041
	u32 queue = skb_get_queue_mapping(skb);
3042
	int nfrags = skb_shinfo(skb)->nr_frags;
3043 3044
	int entry;
	unsigned int first_entry;
3045
	struct dma_desc *desc, *first;
3046
	struct stmmac_tx_queue *tx_q;
3047
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3048 3049
	unsigned int des;

3050 3051
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
3052 3053
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
N
Niklas Cassel 已提交
3054
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3055 3056
			return stmmac_tso_xmit(skb, dev);
	}
3057

3058
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3059 3060 3061
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3062
			/* This is a hard error, log it. */
3063 3064 3065
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3066 3067 3068 3069
		}
		return NETDEV_TX_BUSY;
	}

3070 3071 3072
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

3073
	entry = tx_q->cur_tx;
3074
	first_entry = entry;
3075
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3076

3077
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3078

3079
	if (likely(priv->extend_desc))
3080
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3081
	else
3082
		desc = tx_q->dma_tx + entry;
3083

3084 3085
	first = desc;

3086
	enh_desc = priv->plat->enh_desc;
3087
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3088 3089 3090
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
3091 3092
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
3093
		entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
3094 3095
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3096
	}
3097 3098

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3099 3100
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3101
		bool last_segment = (i == (nfrags - 1));
3102

3103
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3104
		WARN_ON(tx_q->tx_skbuff[entry]);
3105

3106
		if (likely(priv->extend_desc))
3107
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3108
		else
3109
			desc = tx_q->dma_tx + entry;
3110

A
Alexandre TORGUE 已提交
3111 3112 3113
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3114 3115
			goto dma_map_err; /* should reuse desc w/o issues */

3116
		tx_q->tx_skbuff_dma[entry].buf = des;
3117 3118 3119 3120
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3121

3122 3123 3124
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3125 3126

		/* Prepare the descriptor and set the own bit too */
3127
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
3128 3129
						priv->mode, 1, last_segment,
						skb->len);
3130 3131
	}

3132 3133
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3134

3135 3136 3137 3138 3139 3140
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3141
	tx_q->cur_tx = entry;
3142 3143

	if (netif_msg_pktdata(priv)) {
3144 3145
		void *tx_head;

3146 3147
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3148
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3149
			   entry, first, nfrags);
3150

3151
		if (priv->extend_desc)
3152
			tx_head = (void *)tx_q->dma_etx;
3153
		else
3154
			tx_head = (void *)tx_q->dma_tx;
3155 3156

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
3157

3158
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3159 3160
		print_pkt(skb->data, skb->len);
	}
3161

3162
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3163 3164
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3165
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3166 3167 3168 3169
	}

	dev->stats.tx_bytes += skb->len;

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
3183 3184
	}

3185
	skb_tx_timestamp(skb);
3186

3187 3188 3189 3190 3191 3192 3193
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3194 3195 3196
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3197 3198
			goto dma_map_err;

3199
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3200 3201 3202 3203
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3204

3205 3206
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
3218
						last_segment, skb->len);
3219 3220 3221 3222 3223

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
3224
		wmb();
3225 3226
	}

3227
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3228 3229 3230 3231

	if (priv->synopsys_id < DWMAC_CORE_4_00)
		priv->hw->dma->enable_dma_transmission(priv->ioaddr);
	else
3232 3233
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
					       queue);
3234

G
Giuseppe CAVALLARO 已提交
3235
	return NETDEV_TX_OK;
3236

G
Giuseppe CAVALLARO 已提交
3237
dma_map_err:
3238
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3239 3240
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3241 3242 3243
	return NETDEV_TX_OK;
}

3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


3261
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3262
{
3263
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3264 3265 3266 3267 3268
		return 0;

	return 1;
}

3269
/**
3270
 * stmmac_rx_refill - refill used skb preallocated buffers
3271
 * @priv: driver private structure
3272
 * @queue: RX queue index
3273 3274 3275
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3276
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3277
{
3278 3279 3280 3281
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3282 3283
	int bfsize = priv->dma_buf_sz;

3284
	while (dirty-- > 0) {
3285 3286 3287
		struct dma_desc *p;

		if (priv->extend_desc)
3288
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3289
		else
3290
			p = rx_q->dma_rx + entry;
3291

3292
		if (likely(!rx_q->rx_skbuff[entry])) {
3293 3294
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3295
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3296 3297
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3298
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3299 3300 3301 3302
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3303
				break;
3304
			}
3305

3306 3307
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3308 3309
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3310
			if (dma_mapping_error(priv->device,
3311
					      rx_q->rx_skbuff_dma[entry])) {
3312
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3313 3314 3315
				dev_kfree_skb(skb);
				break;
			}
3316

A
Alexandre TORGUE 已提交
3317
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
3318
				p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3319 3320
				p->des1 = 0;
			} else {
3321
				p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3322 3323
			}
			if (priv->hw->mode->refill_desc3)
3324
				priv->hw->mode->refill_desc3(rx_q, p);
3325

3326 3327
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3328

3329 3330
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3331
		}
P
Pavel Machek 已提交
3332
		dma_wmb();
A
Alexandre TORGUE 已提交
3333 3334 3335 3336 3337 3338

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
		else
			priv->hw->desc->set_rx_owner(p);

P
Pavel Machek 已提交
3339
		dma_wmb();
3340 3341

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3342
	}
3343
	rx_q->dirty_rx = entry;
3344 3345
}

3346
/**
3347
 * stmmac_rx - manage the receive process
3348
 * @priv: driver private structure
3349 3350
 * @limit: napi bugget
 * @queue: RX queue index.
3351 3352 3353
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3354
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3355
{
3356 3357 3358
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3359 3360 3361
	unsigned int next_entry;
	unsigned int count = 0;

3362
	if (netif_msg_rx_status(priv)) {
3363 3364
		void *rx_head;

3365
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3366
		if (priv->extend_desc)
3367
			rx_head = (void *)rx_q->dma_erx;
3368
		else
3369
			rx_head = (void *)rx_q->dma_rx;
3370 3371

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
3372
	}
3373
	while (count < limit) {
3374
		int status;
3375
		struct dma_desc *p;
3376
		struct dma_desc *np;
3377

3378
		if (priv->extend_desc)
3379
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3380
		else
3381
			p = rx_q->dma_rx + entry;
3382

3383 3384 3385 3386 3387
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3388 3389 3390 3391
			break;

		count++;

3392 3393
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3394

3395
		if (priv->extend_desc)
3396
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3397
		else
3398
			np = rx_q->dma_rx + next_entry;
3399 3400

		prefetch(np);
3401

3402 3403 3404
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
3405
							   rx_q->dma_erx +
3406
							   entry);
3407
		if (unlikely(status == discard_frame)) {
3408
			priv->dev->stats.rx_errors++;
3409
			if (priv->hwts_rx_en && !priv->extend_desc) {
3410
				/* DESC2 & DESC3 will be overwritten by device
3411 3412 3413 3414
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3415
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3416
				rx_q->rx_skbuff[entry] = NULL;
3417
				dma_unmap_single(priv->device,
3418
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3419 3420
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3421 3422
			}
		} else {
3423
			struct sk_buff *skb;
3424
			int frame_len;
A
Alexandre TORGUE 已提交
3425 3426 3427
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3428
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
3429
			else
3430
				des = le32_to_cpu(p->des2);
3431

G
Giuseppe CAVALLARO 已提交
3432 3433
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

3434
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3435 3436 3437
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3438
			if (frame_len > priv->dma_buf_sz) {
3439 3440 3441
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3442 3443 3444 3445
				priv->dev->stats.rx_length_errors++;
				break;
			}

3446
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3447 3448
			 * Type frames (LLC/LLC-SNAP)
			 */
3449 3450
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
3451

3452
			if (netif_msg_rx_status(priv)) {
3453 3454
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3455 3456
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3457
			}
3458

A
Alexandre TORGUE 已提交
3459 3460 3461 3462 3463 3464
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
3465
				     stmmac_rx_threshold_count(rx_q)))) {
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3477
							rx_q->rx_skbuff_dma
3478 3479 3480
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3481
							rx_q->
3482 3483 3484 3485 3486
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3487
							   rx_q->rx_skbuff_dma
3488 3489 3490
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3491
				skb = rx_q->rx_skbuff[entry];
3492
				if (unlikely(!skb)) {
3493 3494 3495
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3496 3497 3498 3499
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3500 3501
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3502 3503 3504

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3505
						 rx_q->rx_skbuff_dma[entry],
3506 3507
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3508 3509 3510
			}

			if (netif_msg_pktdata(priv)) {
3511 3512
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3513 3514
				print_pkt(skb->data, frame_len);
			}
3515

3516 3517
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3518 3519
			stmmac_rx_vlan(priv->dev, skb);

3520 3521
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3522
			if (unlikely(!coe))
3523
				skb_checksum_none_assert(skb);
3524
			else
3525
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3526

3527
			napi_gro_receive(&rx_q->napi, skb);
3528 3529 3530 3531 3532 3533 3534

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3535
	stmmac_rx_refill(priv, queue);
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3548
 *  To look at the incoming frames and clear the tx resources.
3549 3550 3551
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
3552 3553 3554
	struct stmmac_rx_queue *rx_q =
		container_of(napi, struct stmmac_rx_queue, napi);
	struct stmmac_priv *priv = rx_q->priv_data;
3555
	u32 tx_count = priv->plat->tx_queues_to_use;
3556
	u32 chan = rx_q->queue_index;
3557
	int work_done = 0;
3558
	u32 queue;
3559

3560
	priv->xstats.napi_poll++;
3561 3562 3563 3564 3565

	/* check all the queues */
	for (queue = 0; queue < tx_count; queue++)
		stmmac_tx_clean(priv, queue);

3566
	work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3567
	if (work_done < budget) {
3568
		napi_complete_done(napi, work_done);
3569
		stmmac_enable_dma_irq(priv, chan);
3570 3571 3572 3573 3574 3575 3576 3577
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3578
 *   complete within a reasonable time. The driver will mark the error in the
3579 3580 3581 3582 3583 3584
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3585 3586
	u32 tx_count = priv->plat->tx_queues_to_use;
	u32 chan;
3587 3588

	/* Clear Tx resources and restart transmitting again */
3589 3590
	for (chan = 0; chan < tx_count; chan++)
		stmmac_tx_err(priv, chan);
3591 3592 3593
}

/**
3594
 *  stmmac_set_rx_mode - entry point for multicast addressing
3595 3596 3597 3598 3599 3600 3601
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3602
static void stmmac_set_rx_mode(struct net_device *dev)
3603 3604 3605
{
	struct stmmac_priv *priv = netdev_priv(dev);

3606
	priv->hw->mac->set_filter(priv->hw, dev);
3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3622 3623
	struct stmmac_priv *priv = netdev_priv(dev);

3624
	if (netif_running(dev)) {
3625
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3626 3627 3628
		return -EBUSY;
	}

3629
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3630

3631 3632 3633 3634 3635
	netdev_update_features(dev);

	return 0;
}

3636
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3637
					     netdev_features_t features)
3638 3639 3640
{
	struct stmmac_priv *priv = netdev_priv(dev);

3641
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3642
		features &= ~NETIF_F_RXCSUM;
3643

3644
	if (!priv->plat->tx_coe)
3645
		features &= ~NETIF_F_CSUM_MASK;
3646

3647 3648 3649
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3650
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3651
	 */
3652
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3653
		features &= ~NETIF_F_CSUM_MASK;
3654

A
Alexandre TORGUE 已提交
3655 3656 3657 3658 3659 3660 3661 3662
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3663
	return features;
3664 3665
}

3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

3684 3685 3686 3687 3688
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3689 3690 3691 3692 3693
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3694
 */
3695 3696 3697 3698
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3699 3700 3701 3702 3703 3704
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;

	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3705

3706 3707 3708
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3709
	if (unlikely(!dev)) {
3710
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3711 3712 3713
		return IRQ_NONE;
	}

3714
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
3715
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
3716
		int status = priv->hw->mac->host_irq_status(priv->hw,
3717
							    &priv->xstats);
3718

3719 3720
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3721
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3722
				priv->tx_path_in_lpi_mode = true;
3723
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3724
				priv->tx_path_in_lpi_mode = false;
3725 3726 3727 3728
		}

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			for (queue = 0; queue < queues_count; queue++) {
3729 3730 3731
				struct stmmac_rx_queue *rx_q =
				&priv->rx_queue[queue];

3732 3733 3734 3735 3736 3737 3738
				status |=
				priv->hw->mac->host_mtl_irq_status(priv->hw,
								   queue);

				if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
				    priv->hw->dma->set_rx_tail_ptr)
					priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
3739
								rx_q->rx_tail_addr,
3740 3741
								queue);
			}
3742
		}
3743 3744

		/* PCS link status */
3745
		if (priv->hw->pcs) {
3746 3747 3748 3749 3750
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3751
	}
3752

3753
	/* To handle DMA interrupts */
3754
	stmmac_dma_interrupt(priv);
3755 3756 3757 3758 3759 3760

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3761 3762
 * to allow network I/O with interrupts disabled.
 */
3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3778
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3779 3780 3781
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3782
	int ret = -EOPNOTSUPP;
3783 3784 3785 3786

	if (!netif_running(dev))
		return -EINVAL;

3787 3788 3789 3790
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3791
		if (!dev->phydev)
3792
			return -EINVAL;
3793
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3794 3795 3796 3797 3798 3799 3800
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3801

3802 3803 3804
	return ret;
}

3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

	priv->hw->mac->set_umac_addr(priv->hw, ndev->dev_addr, 0);

	return ret;
}

3819
#ifdef CONFIG_DEBUG_FS
3820 3821
static struct dentry *stmmac_fs_dir;

3822
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3823
			       struct seq_file *seq)
3824 3825
{
	int i;
G
Giuseppe CAVALLARO 已提交
3826 3827
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3828

3829 3830 3831
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3832
				   i, (unsigned int)virt_to_phys(ep),
3833 3834 3835 3836
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3837 3838 3839
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3840
				   i, (unsigned int)virt_to_phys(p),
3841 3842
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3843 3844
			p++;
		}
3845 3846
		seq_printf(seq, "\n");
	}
3847
}
3848

3849 3850 3851 3852
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3853
	u32 rx_count = priv->plat->rx_queues_to_use;
3854
	u32 tx_count = priv->plat->tx_queues_to_use;
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
	u32 queue;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3872

3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3897 3898
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3899 3900 3901 3902 3903
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3904
	.release = single_release,
3905 3906
};

3907 3908 3909 3910 3911
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3912
	if (!priv->hw_cap_support) {
3913 3914 3915 3916 3917 3918 3919 3920
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3921
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3922
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3923
	seq_printf(seq, "\t1000 Mbps: %s\n",
3924
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3925
	seq_printf(seq, "\tHalf duplex: %s\n",
3926 3927 3928 3929 3930
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3931
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3943
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3944
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3945
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3946 3947 3948 3949
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3950 3951 3952 3953 3954 3955 3956 3957 3958
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
3981
	.release = single_release,
3982 3983
};

3984 3985
static int stmmac_init_fs(struct net_device *dev)
{
3986 3987 3988 3989
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3990

3991
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3992
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3993 3994 3995 3996 3997

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
3998 3999 4000 4001
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4002

4003
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4004
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4005
		debugfs_remove_recursive(priv->dbgfs_dir);
4006 4007 4008 4009

		return -ENOMEM;
	}

4010
	/* Entry to report the DMA HW features */
4011 4012 4013
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
4014

4015
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4016
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4017
		debugfs_remove_recursive(priv->dbgfs_dir);
4018 4019 4020 4021

		return -ENOMEM;
	}

4022 4023 4024
	return 0;
}

4025
static void stmmac_exit_fs(struct net_device *dev)
4026
{
4027 4028 4029
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4030
}
4031
#endif /* CONFIG_DEBUG_FS */
4032

4033 4034 4035 4036 4037
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4038
	.ndo_fix_features = stmmac_fix_features,
4039
	.ndo_set_features = stmmac_set_features,
4040
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4041 4042 4043 4044 4045
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4046
	.ndo_set_mac_address = stmmac_set_mac_address,
4047 4048
};

4049 4050
/**
 *  stmmac_hw_init - Init the MAC device
4051
 *  @priv: driver private structure
4052 4053 4054 4055
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4056 4057 4058 4059 4060 4061
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
4062 4063 4064
	if (priv->plat->setup) {
		mac = priv->plat->setup(priv);
	} else if (priv->plat->has_gmac) {
4065
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
4066 4067
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
4068 4069
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
4070 4071 4072 4073 4074 4075
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
4076
	} else {
4077
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
4078
	}
4079 4080 4081 4082 4083
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

4084 4085 4086 4087
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;

4088
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
4089 4090
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
4091
	} else {
A
Alexandre TORGUE 已提交
4092 4093
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
4094
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
4095 4096 4097
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
4098
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
4099 4100
			priv->mode = STMMAC_RING_MODE;
		}
4101 4102
	}

4103 4104 4105
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4106
		dev_info(priv->device, "DMA HW capability register supported\n");
4107 4108 4109 4110 4111 4112 4113 4114

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4115
		priv->hw->pmt = priv->plat->pmt;
4116

4117 4118 4119 4120 4121 4122
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4123 4124
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4125 4126 4127 4128 4129 4130

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4131 4132 4133
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4134

A
Alexandre TORGUE 已提交
4135 4136 4137 4138 4139
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
4140

4141 4142
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4143
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4144
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4145
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4146
	}
4147
	if (priv->plat->tx_coe)
4148
		dev_info(priv->device, "TX Checksum insertion supported\n");
4149 4150

	if (priv->plat->pmt) {
4151
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4152 4153 4154
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4155
	if (priv->dma_cap.tsoen)
4156
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4157

4158
	return 0;
4159 4160
}

4161
/**
4162 4163
 * stmmac_dvr_probe
 * @device: device pointer
4164
 * @plat_dat: platform data pointer
4165
 * @res: stmmac resource pointer
4166 4167
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4168
 * Return:
4169
 * returns 0 on success, otherwise errno.
4170
 */
4171 4172 4173
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4174
{
4175 4176
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4177 4178
	int ret = 0;
	u32 queue;
4179

4180 4181 4182
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4183
	if (!ndev)
4184
		return -ENOMEM;
4185 4186 4187 4188 4189 4190

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4191

4192
	stmmac_set_ethtool_ops(ndev);
4193 4194
	priv->pause = pause;
	priv->plat = plat_dat;
4195 4196 4197 4198 4199 4200 4201 4202 4203
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4204

4205
	dev_set_drvdata(device, priv->dev);
4206

4207 4208
	/* Verify driver arguments */
	stmmac_verify_args();
4209

4210
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4211 4212
	 * this needs to have multiple instances
	 */
4213 4214 4215
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4216 4217
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4218
		reset_control_deassert(priv->plat->stmmac_rst);
4219 4220 4221 4222 4223 4224
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4225

4226
	/* Init MAC and get the capabilities */
4227 4228
	ret = stmmac_hw_init(priv);
	if (ret)
4229
		goto error_hw_init;
4230

4231
	/* Configure real RX and TX queues */
4232 4233
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4234

4235
	ndev->netdev_ops = &stmmac_netdev_ops;
4236

4237 4238
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4239 4240

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4241
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4242
		priv->tso = true;
4243
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4244
	}
4245 4246
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4247 4248
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4249
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
4250 4251 4252
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4253 4254 4255 4256 4257 4258
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4259 4260 4261 4262 4263
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4264
		ndev->max_mtu = priv->plat->maxmtu;
4265
	else if (priv->plat->maxmtu < ndev->min_mtu)
4266 4267 4268
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4269

4270 4271 4272
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4273 4274 4275 4276 4277 4278 4279
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
4280 4281
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
4282 4283
	}

4284 4285 4286 4287 4288 4289
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
			       (8 * priv->plat->rx_queues_to_use));
	}
4290

4291 4292
	spin_lock_init(&priv->lock);

4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4304 4305
	stmmac_check_pcs_mode(priv);

4306 4307 4308
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4309 4310 4311
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4312 4313 4314
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4315 4316
			goto error_mdio_register;
		}
4317 4318
	}

4319
	ret = register_netdev(ndev);
4320
	if (ret) {
4321 4322
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4323 4324
		goto error_netdev_register;
	}
4325 4326

	return ret;
4327

4328
error_netdev_register:
4329 4330 4331 4332
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4333
error_mdio_register:
4334 4335 4336 4337 4338
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_del(&rx_q->napi);
	}
4339
error_hw_init:
4340
	free_netdev(ndev);
4341

4342
	return ret;
4343
}
4344
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4345 4346 4347

/**
 * stmmac_dvr_remove
4348
 * @dev: device pointer
4349
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4350
 * changes the link status, releases the DMA descriptor rings.
4351
 */
4352
int stmmac_dvr_remove(struct device *dev)
4353
{
4354
	struct net_device *ndev = dev_get_drvdata(dev);
4355
	struct stmmac_priv *priv = netdev_priv(ndev);
4356

4357
	netdev_info(priv->dev, "%s: removing driver", __func__);
4358

4359
	stmmac_stop_all_dma(priv);
4360

4361
	priv->hw->mac->set_mac(priv->ioaddr, false);
4362 4363
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4364 4365 4366 4367
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4368 4369 4370
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4371
		stmmac_mdio_unregister(ndev);
4372 4373 4374 4375
	free_netdev(ndev);

	return 0;
}
4376
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4377

4378 4379
/**
 * stmmac_suspend - suspend callback
4380
 * @dev: device pointer
4381 4382 4383 4384
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4385
int stmmac_suspend(struct device *dev)
4386
{
4387
	struct net_device *ndev = dev_get_drvdata(dev);
4388
	struct stmmac_priv *priv = netdev_priv(ndev);
4389
	unsigned long flags;
4390

4391
	if (!ndev || !netif_running(ndev))
4392 4393
		return 0;

4394 4395
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4396

4397
	spin_lock_irqsave(&priv->lock, flags);
4398

4399
	netif_device_detach(ndev);
4400
	stmmac_stop_all_queues(priv);
4401

4402
	stmmac_disable_all_queues(priv);
4403 4404

	/* Stop TX/RX DMA */
4405
	stmmac_stop_all_dma(priv);
4406

4407
	/* Enable Power down mode by programming the PMT regs */
4408
	if (device_may_wakeup(priv->device)) {
4409
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
4410 4411
		priv->irq_wake = 1;
	} else {
4412
		priv->hw->mac->set_mac(priv->ioaddr, false);
4413
		pinctrl_pm_select_sleep_state(priv->device);
4414
		/* Disable clock in case of PWM is off */
4415 4416
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4417
	}
4418
	spin_unlock_irqrestore(&priv->lock, flags);
4419

4420
	priv->oldlink = false;
4421 4422
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4423 4424
	return 0;
}
4425
EXPORT_SYMBOL_GPL(stmmac_suspend);
4426

4427 4428 4429 4430 4431 4432 4433
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4434
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4435 4436 4437 4438 4439 4440 4441 4442 4443
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4444 4445 4446 4447 4448
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4449
		tx_q->mss = 0;
4450
	}
4451 4452
}

4453 4454
/**
 * stmmac_resume - resume callback
4455
 * @dev: device pointer
4456 4457 4458
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4459
int stmmac_resume(struct device *dev)
4460
{
4461
	struct net_device *ndev = dev_get_drvdata(dev);
4462
	struct stmmac_priv *priv = netdev_priv(ndev);
4463
	unsigned long flags;
4464

4465
	if (!netif_running(ndev))
4466 4467 4468 4469 4470 4471
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4472 4473
	 * from another devices (e.g. serial console).
	 */
4474
	if (device_may_wakeup(priv->device)) {
4475
		spin_lock_irqsave(&priv->lock, flags);
4476
		priv->hw->mac->pmt(priv->hw, 0);
4477
		spin_unlock_irqrestore(&priv->lock, flags);
4478
		priv->irq_wake = 0;
4479
	} else {
4480
		pinctrl_pm_select_default_state(priv->device);
4481
		/* enable the clk previously disabled */
4482 4483
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4484 4485 4486 4487
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4488

4489
	netif_device_attach(ndev);
4490

4491 4492
	spin_lock_irqsave(&priv->lock, flags);

4493 4494
	stmmac_reset_queues_param(priv);

4495 4496
	stmmac_clear_descriptors(priv);

4497
	stmmac_hw_setup(ndev, false);
4498
	stmmac_init_tx_coalesce(priv);
4499
	stmmac_set_rx_mode(ndev);
4500

4501
	stmmac_enable_all_queues(priv);
4502

4503
	stmmac_start_all_queues(priv);
4504

4505
	spin_unlock_irqrestore(&priv->lock, flags);
4506

4507 4508
	if (ndev->phydev)
		phy_start(ndev->phydev);
4509

4510 4511
	return 0;
}
4512
EXPORT_SYMBOL_GPL(stmmac_resume);
4513

4514 4515 4516 4517 4518 4519 4520 4521
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4522
		if (!strncmp(opt, "debug:", 6)) {
4523
			if (kstrtoint(opt + 6, 0, &debug))
4524 4525
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4526
			if (kstrtoint(opt + 8, 0, &phyaddr))
4527 4528
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4529
			if (kstrtoint(opt + 7, 0, &buf_sz))
4530 4531
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4532
			if (kstrtoint(opt + 3, 0, &tc))
4533 4534
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4535
			if (kstrtoint(opt + 9, 0, &watchdog))
4536 4537
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4538
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4539 4540
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4541
			if (kstrtoint(opt + 6, 0, &pause))
4542
				goto err;
4543
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4544 4545
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4546 4547 4548
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4549
		}
4550 4551
	}
	return 0;
4552 4553 4554 4555

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4556 4557 4558
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4559
#endif /* MODULE */
4560

4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4590 4591 4592
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");