stmmac_main.c 127.5 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47
#include <linux/net_tstamp.h>
48
#include <net/pkt_cls.h>
49
#include "stmmac_ptp.h"
50
#include "stmmac.h"
51
#include <linux/reset.h>
52
#include <linux/of_mdio.h>
53
#include "dwmac1000.h"
54
#include "dwxgmac2.h"
55
#include "hwif.h"
56

57
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
58
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
59 60

/* Module parameters */
61
#define TX_TIMEO	5000
62
static int watchdog = TX_TIMEO;
63
module_param(watchdog, int, 0644);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, 0644);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71
module_param(phyaddr, int, 0444);
72 73
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
76 77

static int flow_ctrl = FLOW_OFF;
78
module_param(flow_ctrl, int, 0644);
79 80 81
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
82
module_param(pause, int, 0644);
83 84 85 86
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
87
module_param(tc, int, 0644);
88 89
MODULE_PARM_DESC(tc, "DMA threshold control value");

90 91
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
92
module_param(buf_sz, int, 0644);
93 94
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

95 96
#define	STMMAC_RX_COPYBREAK	256

97 98 99 100
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

101 102
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
103
module_param(eee_timer, int, 0644);
104
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
105
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
106

107 108
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
109 110
 */
static unsigned int chain_mode;
111
module_param(chain_mode, int, 0444);
112 113
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

114 115
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

116
#ifdef CONFIG_DEBUG_FS
117
static int stmmac_init_fs(struct net_device *dev);
118
static void stmmac_exit_fs(struct net_device *dev);
119 120
#endif

121 122
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

123 124
/**
 * stmmac_verify_args - verify the driver parameters.
125 126
 * Description: it checks the driver parameters and set a default in case of
 * errors.
127 128 129 130 131
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
132 133
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
134 135 136 137 138 139
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
140 141
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
142 143
}

144 145 146 147 148 149 150
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
151 152
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
153 154
	u32 queue;

155 156
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
157

158 159 160 161
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
162 163 164 165 166 167 168 169 170 171
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
172 173
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
174 175
	u32 queue;

176 177
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
178

179 180 181 182
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

226 227 228 229 230 231 232 233 234 235 236 237
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
238 239 240 241
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

242
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
243 244

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
245 246 247 248 249 250
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
251 252 253 254 255 256 257 258 259 260 261
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
262
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
263
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
264
	}
265 266 267 268 269 270 271 272 273 274 275

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
291 292
}

293 294
static void print_pkt(unsigned char *buf, int len)
{
295 296
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
297 298
}

299
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
300
{
301
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
302
	u32 avail;
303

304 305
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
306
	else
307
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
308 309 310 311

	return avail;
}

312 313 314 315 316 317
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
318
{
319
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
320
	u32 dirty;
321

322 323
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
324
	else
325
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
326 327

	return dirty;
328 329
}

330
/**
331
 * stmmac_hw_fix_mac_speed - callback for speed selection
332
 * @priv: driver private structure
333
 * Description: on some platforms (e.g. ST), some HW system configuration
334
 * registers have to be set according to the link speed negotiated.
335 336 337
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
338 339
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
340 341

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
342
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
343 344
}

345
/**
346
 * stmmac_enable_eee_mode - check and enter in LPI mode
347
 * @priv: driver private structure
348 349
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
350
 */
351 352
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
353 354 355 356 357 358 359 360 361 362 363
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

364
	/* Check and enter in LPI mode */
365
	if (!priv->tx_path_in_lpi_mode)
366 367
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
368 369
}

370
/**
371
 * stmmac_disable_eee_mode - disable and exit from LPI mode
372 373 374 375
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
376 377
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
378
	stmmac_reset_eee_mode(priv, priv->hw);
379 380 381 382 383
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
384
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
385 386
 * @arg : data hook
 * Description:
387
 *  if there is no data transfer and if we are not in LPI state,
388 389
 *  then MAC Transmitter can be moved to LPI state.
 */
390
static void stmmac_eee_ctrl_timer(struct timer_list *t)
391
{
392
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
393 394

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
395
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
396 397 398
}

/**
399
 * stmmac_eee_init - init EEE
400
 * @priv: driver private structure
401
 * Description:
402 403 404
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
405 406 407
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
408
	struct net_device *ndev = priv->dev;
409
	int interface = priv->plat->interface;
410 411
	bool ret = false;

412 413 414 415 416
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
417 418 419
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
420 421 422
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
423 424
		goto out;

425 426
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
427 428
		int tx_lpi_timer = priv->tx_lpi_timer;

429
		/* Check if the PHY supports EEE */
430
		if (phy_init_eee(ndev->phydev, 1)) {
431 432 433 434 435
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
436
			mutex_lock(&priv->lock);
437
			if (priv->eee_active) {
438
				netdev_dbg(priv->dev, "disable EEE\n");
439
				del_timer_sync(&priv->eee_ctrl_timer);
440 441
				stmmac_set_eee_timer(priv, priv->hw, 0,
						tx_lpi_timer);
442 443
			}
			priv->eee_active = 0;
444
			mutex_unlock(&priv->lock);
445
			goto out;
446 447
		}
		/* Activate the EEE and start timers */
448
		mutex_lock(&priv->lock);
G
Giuseppe CAVALLARO 已提交
449 450
		if (!priv->eee_active) {
			priv->eee_active = 1;
451 452
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
453 454
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
455

456 457
			stmmac_set_eee_timer(priv, priv->hw,
					STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
458 459
		}
		/* Set HW EEE according to the speed */
460
		stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
461 462

		ret = true;
463
		mutex_unlock(&priv->lock);
464

465
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
466 467 468 469 470
	}
out:
	return ret;
}

471
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
472
 * @priv: driver private structure
473
 * @p : descriptor pointer
474 475 476 477 478 479
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
480
				   struct dma_desc *p, struct sk_buff *skb)
481 482 483 484 485 486 487
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
488
	/* exit if skb doesn't support hw tstamp */
489
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
490 491 492
		return;

	/* check tx tstamp status */
493
	if (stmmac_get_tx_timestamp_status(priv, p)) {
494
		/* get the valid tstamp */
495
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
496

497 498
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
499

500
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
501 502 503
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
504 505 506 507

	return;
}

508
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
509
 * @priv: driver private structure
510 511
 * @p : descriptor pointer
 * @np : next descriptor pointer
512 513 514 515 516
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
517 518
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
519 520
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
521
	struct dma_desc *desc = p;
522 523 524 525
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
526
	/* For GMAC4, the valid timestamp is from CTX next desc. */
527
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
528
		desc = np;
529

530
	/* Check if timestamp is available */
531 532
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
533
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
534 535 536 537
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
538
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
539
	}
540 541 542
}

/**
543
 *  stmmac_hwtstamp_set - control hardware timestamping.
544
 *  @dev: device pointer.
545
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
546 547 548 549 550 551 552
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
553
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
554 555 556
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
557
	struct timespec64 now;
558 559 560 561 562 563 564 565 566 567
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
568
	u32 sec_inc;
569 570 571
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
572 573 574 575 576 577 578 579 580 581

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
582
			   sizeof(config)))
583 584
		return -EFAULT;

585 586
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
587 588 589 590 591

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

592 593
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
594 595 596 597 598
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
599
			/* time stamp no incoming packet at all */
600 601 602 603
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
604
			/* PTP v1, UDP, any kind of event packet */
605
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
606 607 608 609 610 611 612
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
613 614 615 616 617
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
618
			/* PTP v1, UDP, Sync packet */
619 620 621 622 623 624 625 626 627
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
628
			/* PTP v1, UDP, Delay_req packet */
629 630 631 632 633 634 635 636 637 638
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
639
			/* PTP v2, UDP, any kind of event packet */
640 641 642
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
643
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
644 645 646 647 648 649

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
650
			/* PTP v2, UDP, Sync packet */
651 652 653 654 655 656 657 658 659 660
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
661
			/* PTP v2, UDP, Delay_req packet */
662 663 664 665 666 667 668 669 670 671 672
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
673
			/* PTP v2/802.AS1 any layer, any kind of event packet */
674 675
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
676
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
677 678 679 680 681 682
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
683
			/* PTP v2/802.AS1, any layer, Sync packet */
684 685 686 687 688 689 690 691 692 693 694
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
695
			/* PTP v2/802.AS1, any layer, Delay_req packet */
696 697 698 699 700 701 702 703 704 705 706
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

707
		case HWTSTAMP_FILTER_NTP_ALL:
708
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
709
			/* time stamp any incoming packet */
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
729
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
730 731

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
732
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
733 734
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
735 736 737
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
738
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
739 740

		/* program Sub Second Increment reg */
741 742
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
743
				xmac, &sec_inc);
744
		temp = div_u64(1000000000ULL, sec_inc);
745

746 747 748 749
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

750 751 752
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
753
		 * where, freq_div_ratio = 1e9ns/sec_inc
754
		 */
755
		temp = (u64)(temp << 32);
756
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
757
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
758 759

		/* initialize system time */
A
Arnd Bergmann 已提交
760 761 762
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
763 764
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
765 766
	}

767 768
	memcpy(&priv->tstamp_config, &config, sizeof(config));

769
	return copy_to_user(ifr->ifr_data, &config,
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
    as requested.
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
792 793
}

794
/**
795
 * stmmac_init_ptp - init PTP
796
 * @priv: driver private structure
797
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
798
 * This is done by looking at the HW cap. register.
799
 * This function also registers the ptp driver.
800
 */
801
static int stmmac_init_ptp(struct stmmac_priv *priv)
802
{
803 804
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

805 806 807
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

808
	priv->adv_ts = 0;
809 810
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
811 812 813
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
814 815
		priv->adv_ts = 1;

816 817
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
818

819 820 821
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
822 823 824

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
825

826 827 828
	stmmac_ptp_register(priv);

	return 0;
829 830 831 832
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
833 834
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
835
	stmmac_ptp_unregister(priv);
836 837
}

838 839 840 841 842 843 844 845 846
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

847 848
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
849 850
}

851
/**
852
 * stmmac_adjust_link - adjusts the link parameters
853
 * @dev: net device structure
854 855 856 857 858
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
859 860 861 862
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
863
	struct phy_device *phydev = dev->phydev;
864
	bool new_state = false;
865

866
	if (!phydev)
867 868
		return;

869
	mutex_lock(&priv->lock);
870

871
	if (phydev->link) {
872
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
873 874 875 876

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
877
			new_state = true;
878
			if (!phydev->duplex)
879
				ctrl &= ~priv->hw->link.duplex;
880
			else
881
				ctrl |= priv->hw->link.duplex;
882 883 884 885
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
886
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
887 888

		if (phydev->speed != priv->speed) {
889
			new_state = true;
890
			ctrl &= ~priv->hw->link.speed_mask;
891
			switch (phydev->speed) {
892
			case SPEED_1000:
893
				ctrl |= priv->hw->link.speed1000;
894
				break;
895
			case SPEED_100:
896
				ctrl |= priv->hw->link.speed100;
897
				break;
898
			case SPEED_10:
899
				ctrl |= priv->hw->link.speed10;
900 901
				break;
			default:
902
				netif_warn(priv, link, priv->dev,
903
					   "broken speed: %d\n", phydev->speed);
904
				phydev->speed = SPEED_UNKNOWN;
905 906
				break;
			}
907 908
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
909 910 911
			priv->speed = phydev->speed;
		}

912
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
913 914

		if (!priv->oldlink) {
915
			new_state = true;
916
			priv->oldlink = true;
917 918
		}
	} else if (priv->oldlink) {
919
		new_state = true;
920
		priv->oldlink = false;
921 922
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
923 924 925 926 927
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

928
	mutex_unlock(&priv->lock);
929

930 931 932 933 934 935 936 937 938 939
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
940 941
}

942
/**
943
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
944 945 946 947 948
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
949 950 951 952 953
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
954 955 956 957
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
958
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
959
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
960
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
961
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
962
			priv->hw->pcs = STMMAC_PCS_SGMII;
963 964 965 966
		}
	}
}

967 968 969 970 971 972 973 974 975 976 977
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
978
	u32 tx_cnt = priv->plat->tx_queues_to_use;
979
	struct phy_device *phydev;
980
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
981
	char bus_id[MII_BUS_ID_SIZE];
982
	int interface = priv->plat->interface;
983
	int max_speed = priv->plat->max_speed;
984
	priv->oldlink = false;
985 986
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
987

988 989 990 991
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
992 993
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
994 995 996

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
997
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
998
			   phy_id_fmt);
999 1000 1001 1002

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
1003

1004
	if (IS_ERR_OR_NULL(phydev)) {
1005
		netdev_err(priv->dev, "Could not attach to PHY\n");
1006 1007 1008
		if (!phydev)
			return -ENODEV;

1009 1010 1011
		return PTR_ERR(phydev);
	}

1012
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
1013
	if ((interface == PHY_INTERFACE_MODE_MII) ||
1014
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
1015
		(max_speed < 1000 && max_speed > 0))
1016
		phy_set_max_speed(phydev, SPEED_100);
1017

1018 1019 1020 1021
	/*
	 * Half-duplex mode not supported with multiqueue
	 * half-duplex can only works with single queue
	 */
1022 1023 1024 1025 1026 1027 1028 1029
	if (tx_cnt > 1) {
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_10baseT_Half_BIT);
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_100baseT_Half_BIT);
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
	}
1030

1031 1032 1033 1034 1035 1036 1037
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
1038
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
1039 1040 1041
		phy_disconnect(phydev);
		return -ENODEV;
	}
1042

1043 1044 1045 1046 1047 1048 1049
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

1050
	phy_attached_info(phydev);
1051 1052 1053
	return 0;
}

1054
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1055
{
1056
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1057
	void *head_rx;
1058
	u32 queue;
1059

1060 1061 1062
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1063

1064 1065 1066 1067 1068 1069 1070 1071
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1072
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1073
	}
1074 1075 1076 1077
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1078
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1079
	void *head_tx;
1080
	u32 queue;
1081

1082 1083 1084
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1085

1086 1087 1088 1089 1090 1091 1092
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1093
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1094
	}
1095 1096
}

1097 1098 1099 1100 1101 1102 1103 1104 1105
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1106 1107 1108 1109 1110 1111 1112 1113
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1114
	else if (mtu > DEFAULT_BUFSIZE)
1115 1116
		ret = BUF_SIZE_2KiB;
	else
1117
		ret = DEFAULT_BUFSIZE;
1118 1119 1120 1121

	return ret;
}

1122
/**
1123
 * stmmac_clear_rx_descriptors - clear RX descriptors
1124
 * @priv: driver private structure
1125
 * @queue: RX queue index
1126
 * Description: this function is called to clear the RX descriptors
1127 1128
 * in case of both basic and extended descriptors are used.
 */
1129
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1130
{
1131
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1132
	int i;
1133

1134
	/* Clear the RX descriptors */
1135
	for (i = 0; i < DMA_RX_SIZE; i++)
1136
		if (priv->extend_desc)
1137 1138 1139
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1140
		else
1141 1142 1143
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1144 1145 1146 1147 1148
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1149
 * @queue: TX queue index.
1150 1151 1152
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1153
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1154
{
1155
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1156 1157 1158
	int i;

	/* Clear the TX descriptors */
1159
	for (i = 0; i < DMA_TX_SIZE; i++)
1160
		if (priv->extend_desc)
1161 1162
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1163
		else
1164 1165
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1166 1167
}

1168 1169 1170 1171 1172 1173 1174 1175
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1176
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1177
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1178 1179
	u32 queue;

1180
	/* Clear the RX descriptors */
1181 1182
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1183 1184

	/* Clear the TX descriptors */
1185 1186
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1187 1188
}

1189 1190 1191 1192 1193
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1194 1195
 * @flags: gfp flag
 * @queue: RX queue index
1196 1197 1198
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1199
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1200
				  int i, gfp_t flags, u32 queue)
1201
{
1202
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1203 1204
	struct sk_buff *skb;

1205
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1206
	if (!skb) {
1207 1208
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1209
		return -ENOMEM;
1210
	}
1211 1212
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1213 1214
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1215
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1216
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1217 1218 1219
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1220

1221
	stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
1222

1223 1224
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1225 1226 1227 1228

	return 0;
}

1229 1230 1231
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1232
 * @queue: RX queue index
1233 1234
 * @i: buffer index.
 */
1235
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1236
{
1237 1238 1239 1240
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1241
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1242
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1243
	}
1244
	rx_q->rx_skbuff[i] = NULL;
1245 1246 1247
}

/**
1248 1249
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1250
 * @queue: RX queue index
1251 1252
 * @i: buffer index.
 */
1253
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1254
{
1255 1256 1257 1258
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1259
			dma_unmap_page(priv->device,
1260 1261
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1262 1263 1264
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1265 1266
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1267 1268 1269
					 DMA_TO_DEVICE);
	}

1270 1271 1272 1273 1274
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1275 1276 1277 1278 1279
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1280
 * @dev: net device structure
1281
 * @flags: gfp flag.
1282
 * Description: this function initializes the DMA RX descriptors
1283
 * and allocates the socket buffers. It supports the chained and ring
1284
 * modes.
1285
 */
1286
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1287 1288
{
	struct stmmac_priv *priv = netdev_priv(dev);
1289
	u32 rx_count = priv->plat->rx_queues_to_use;
1290
	int ret = -ENOMEM;
1291
	int bfsize = 0;
1292
	int queue;
1293
	int i;
1294

1295 1296 1297
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1298

1299
	if (bfsize < BUF_SIZE_16KiB)
1300
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1301

1302 1303
	priv->dma_buf_sz = bfsize;

1304
	/* RX INITIALIZATION */
1305 1306
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1307

1308 1309
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1310

1311 1312 1313
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1314

1315 1316
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1317

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1341 1342
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1343
			else
1344 1345
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1346
		}
1347 1348
	}

1349 1350
	buf_sz = bfsize;

1351
	return 0;
1352

1353
err_init_rx_buffers:
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1378 1379
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1380 1381
	int i;

1382 1383
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1384

1385 1386 1387
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1388

1389 1390 1391
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1392 1393
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1394
			else
1395 1396
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1397
		}
1398

1399 1400 1401 1402 1403 1404 1405
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1406
			stmmac_clear_desc(priv, p);
1407 1408 1409 1410 1411 1412

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1413
		}
1414

1415 1416
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1417
		tx_q->mss = 0;
1418

1419 1420
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1421

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1444
	stmmac_clear_descriptors(priv);
1445

1446 1447
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1448 1449

	return ret;
1450 1451
}

1452 1453 1454
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1455
 * @queue: RX queue index
1456
 */
1457
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1458 1459 1460
{
	int i;

1461
	for (i = 0; i < DMA_RX_SIZE; i++)
1462
		stmmac_free_rx_buffer(priv, queue, i);
1463 1464
}

1465 1466 1467
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1468
 * @queue: TX queue index
1469
 */
1470
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1471 1472 1473
{
	int i;

1474
	for (i = 0; i < DMA_TX_SIZE; i++)
1475
		stmmac_free_tx_buffer(priv, queue, i);
1476 1477
}

1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1509 1510 1511 1512 1513 1514 1515
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1516
	u32 queue;
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1540
/**
1541
 * alloc_dma_rx_desc_resources - alloc RX resources.
1542 1543
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1544 1545 1546
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1547
 */
1548
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1549
{
1550
	u32 rx_count = priv->plat->rx_queues_to_use;
1551
	int ret = -ENOMEM;
1552
	u32 queue;
1553

1554 1555 1556
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1557

1558 1559
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1560

1561 1562
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1563
						    GFP_KERNEL);
1564
		if (!rx_q->rx_skbuff_dma)
1565
			goto err_dma;
1566

1567 1568 1569 1570
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1571
			goto err_dma;
1572 1573

		if (priv->extend_desc) {
1574 1575 1576 1577
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
							   DMA_RX_SIZE * sizeof(struct dma_extended_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1578 1579 1580 1581
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1582 1583 1584 1585
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
							  DMA_RX_SIZE * sizeof(struct dma_desc),
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1586 1587 1588
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1589 1590 1591 1592 1593
	}

	return 0;

err_dma:
1594 1595
	free_dma_rx_desc_resources(priv);

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1609
	u32 tx_count = priv->plat->tx_queues_to_use;
1610
	int ret = -ENOMEM;
1611
	u32 queue;
1612

1613 1614 1615
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1616

1617 1618
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1619

1620 1621
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1622
						    GFP_KERNEL);
1623
		if (!tx_q->tx_skbuff_dma)
1624
			goto err_dma;
1625 1626 1627 1628 1629

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1630
			goto err_dma;
1631 1632

		if (priv->extend_desc) {
1633 1634 1635 1636
			tx_q->dma_etx = dma_alloc_coherent(priv->device,
							   DMA_TX_SIZE * sizeof(struct dma_extended_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
1637
			if (!tx_q->dma_etx)
1638
				goto err_dma;
1639
		} else {
1640 1641 1642 1643
			tx_q->dma_tx = dma_alloc_coherent(priv->device,
							  DMA_TX_SIZE * sizeof(struct dma_desc),
							  &tx_q->dma_tx_phy,
							  GFP_KERNEL);
1644
			if (!tx_q->dma_tx)
1645
				goto err_dma;
1646
		}
1647 1648 1649 1650
	}

	return 0;

1651
err_dma:
1652 1653
	free_dma_tx_desc_resources(priv);

1654 1655 1656
	return ret;
}

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1667
	/* RX Allocation */
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1691 1692 1693 1694 1695 1696 1697
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1698 1699 1700
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1701

1702 1703
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1704
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1705
	}
J
jpinto 已提交
1706 1707
}

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1718
	stmmac_start_rx(priv, priv->ioaddr, chan);
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1731
	stmmac_start_tx(priv, priv->ioaddr, chan);
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1744
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1757
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1798 1799
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1800
 *  @priv: driver private structure
1801 1802
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1803 1804 1805
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1806 1807
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1808
	int rxfifosz = priv->plat->rx_fifo_size;
1809
	int txfifosz = priv->plat->tx_fifo_size;
1810 1811 1812
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1813
	u8 qmode = 0;
1814

1815 1816
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1817 1818 1819 1820 1821 1822
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1823

1824 1825 1826 1827
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1828 1829 1830
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1831 1832 1833 1834
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1835 1836
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1837
		priv->xstats.threshold = SF_DMA_MODE;
1838 1839 1840 1841 1842 1843
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1844 1845
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1846

1847 1848
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1849 1850
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1851
	}
1852

1853 1854
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1855

1856 1857
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1858
	}
1859 1860 1861
}

/**
1862
 * stmmac_tx_clean - to manage the transmission completion
1863
 * @priv: driver private structure
1864
 * @queue: TX queue index
1865
 * Description: it reclaims the transmit resources after transmission completes.
1866
 */
1867
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
1868
{
1869
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1870
	unsigned int bytes_compl = 0, pkts_compl = 0;
1871
	unsigned int entry, count = 0;
1872

1873
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
1874

1875 1876
	priv->xstats.tx_clean++;

1877
	entry = tx_q->dirty_tx;
1878
	while ((entry != tx_q->cur_tx) && (count < budget)) {
1879
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1880
		struct dma_desc *p;
1881
		int status;
1882 1883

		if (priv->extend_desc)
1884
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1885
		else
1886
			p = tx_q->dma_tx + entry;
1887

1888 1889
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1890 1891 1892 1893
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1894 1895
		count++;

1896 1897 1898 1899 1900
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1901 1902 1903 1904 1905 1906
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1907 1908
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1909
			}
1910
			stmmac_get_tx_hwtstamp(priv, p, skb);
1911 1912
		}

1913 1914
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1915
				dma_unmap_page(priv->device,
1916 1917
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1918 1919 1920
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1921 1922
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1923
						 DMA_TO_DEVICE);
1924 1925 1926
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1927
		}
A
Alexandre TORGUE 已提交
1928

1929
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1930

1931 1932
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1933 1934

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1935 1936
			pkts_compl++;
			bytes_compl += skb->len;
1937
			dev_consume_skb_any(skb);
1938
			tx_q->tx_skbuff[entry] = NULL;
1939 1940
		}

1941
		stmmac_release_tx_desc(priv, p, priv->mode);
1942

1943
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1944
	}
1945
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1946

1947 1948 1949 1950 1951 1952
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1953

1954 1955
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1956
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1957
	}
1958 1959 1960

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1961
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1962
	}
1963

1964 1965 1966 1967
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));

1968 1969 1970
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
1971 1972 1973
}

/**
1974
 * stmmac_tx_err - to manage the tx error
1975
 * @priv: driver private structure
1976
 * @chan: channel index
1977
 * Description: it cleans the descriptors and restarts the transmission
1978
 * in case of transmission errors.
1979
 */
1980
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1981
{
1982
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1983
	int i;
1984

1985
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1986

1987
	stmmac_stop_tx_dma(priv, chan);
1988
	dma_free_tx_skbufs(priv, chan);
1989
	for (i = 0; i < DMA_TX_SIZE; i++)
1990
		if (priv->extend_desc)
1991 1992
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1993
		else
1994 1995
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1996 1997
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1998
	tx_q->mss = 0;
1999
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2000
	stmmac_start_tx_dma(priv, chan);
2001 2002

	priv->dev->stats.tx_errors++;
2003
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2004 2005
}

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2019 2020
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2021 2022
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2023
	int rxfifosz = priv->plat->rx_fifo_size;
2024
	int txfifosz = priv->plat->tx_fifo_size;
2025 2026 2027

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2028 2029 2030 2031 2032 2033
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2034

2035 2036
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2037 2038
}

2039 2040
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2041
	int ret;
2042

2043 2044 2045
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2046
		stmmac_global_err(priv);
2047 2048 2049 2050
		return true;
	}

	return false;
2051 2052
}

2053 2054 2055 2056 2057 2058
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];

2059 2060 2061
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
		napi_schedule_irqoff(&ch->rx_napi);
2062 2063
	}

2064
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
2065
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
2066
		napi_schedule_irqoff(&ch->tx_napi);
2067 2068 2069 2070 2071
	}

	return status;
}

2072
/**
2073
 * stmmac_dma_interrupt - DMA ISR
2074 2075
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2076 2077
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2078
 */
2079 2080
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2081
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2082 2083 2084
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2085
	u32 chan;
K
Kees Cook 已提交
2086 2087 2088 2089 2090
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2091 2092

	for (chan = 0; chan < channels_to_check; chan++)
2093
		status[chan] = stmmac_napi_check(priv, chan);
2094

2095 2096
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2113
		} else if (unlikely(status[chan] == tx_hard_error)) {
2114
			stmmac_tx_err(priv, chan);
2115
		}
2116
	}
2117 2118
}

2119 2120 2121 2122 2123
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2124 2125 2126
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2127
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2128

2129
	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2130 2131

	if (priv->dma_cap.rmon) {
2132
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2133 2134
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2135
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2136 2137
}

2138
/**
2139
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2140
 * @priv: driver private structure
2141 2142 2143 2144 2145
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2146 2147 2148
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2149
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2150 2151
}

2152
/**
2153
 * stmmac_check_ether_addr - check if the MAC addr is valid
2154 2155 2156 2157 2158
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2159 2160 2161
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2162
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2163
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2164
			eth_hw_addr_random(priv->dev);
2165 2166
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2167 2168 2169
	}
}

2170
/**
2171
 * stmmac_init_dma_engine - DMA init.
2172 2173 2174 2175 2176 2177
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2178 2179
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2180 2181
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2182
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2183
	struct stmmac_rx_queue *rx_q;
2184
	struct stmmac_tx_queue *tx_q;
2185
	u32 chan = 0;
2186
	int atds = 0;
2187
	int ret = 0;
2188

2189 2190
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2191
		return -EINVAL;
2192 2193
	}

2194 2195 2196
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2197
	ret = stmmac_reset(priv, priv->ioaddr);
2198 2199 2200 2201 2202
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2203 2204 2205 2206 2207 2208
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2209 2210 2211
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2212

2213 2214
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2215

2216 2217 2218 2219 2220
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2221

2222 2223 2224
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2225

2226 2227
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2228

2229
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2230 2231 2232
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2233

2234 2235 2236
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
2237

2238
	return ret;
2239 2240
}

2241 2242 2243 2244 2245 2246 2247
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
}

2248
/**
2249
 * stmmac_tx_timer - mitigation sw timer for tx.
2250 2251 2252 2253
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2254
static void stmmac_tx_timer(struct timer_list *t)
2255
{
2256 2257 2258 2259 2260
	struct stmmac_tx_queue *tx_q = from_timer(tx_q, t, txtimer);
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2261

2262 2263 2264 2265 2266 2267 2268 2269
	/*
	 * If NAPI is already running we can miss some events. Let's rearm
	 * the timer and try again.
	 */
	if (likely(napi_schedule_prep(&ch->tx_napi)))
		__napi_schedule(&ch->tx_napi);
	else
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));
2270 2271 2272
}

/**
2273
 * stmmac_init_tx_coalesce - init tx mitigation options.
2274
 * @priv: driver private structure
2275 2276 2277 2278 2279 2280 2281
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
2282 2283 2284
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2285 2286
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2287 2288 2289 2290 2291 2292

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

		timer_setup(&tx_q->txtimer, stmmac_tx_timer, 0);
	}
2293 2294
}

2295 2296 2297 2298 2299 2300 2301
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2302 2303 2304
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2305 2306

	/* set RX ring length */
2307 2308 2309
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2310 2311
}

2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2325
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2326 2327 2328
	}
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2340 2341
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2342 2343 2344 2345
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2346
		stmmac_config_cbs(priv, priv->hw,
2347 2348 2349 2350 2351 2352 2353 2354
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2368
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2369 2370 2371
	}
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2388
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2408
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2409 2410 2411
	}
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2429
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2430 2431 2432
	}
}

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2443
	if (tx_queues_count > 1)
2444 2445
		stmmac_set_tx_queue_weight(priv);

2446
	/* Configure MTL RX algorithms */
2447 2448 2449
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2450 2451

	/* Configure MTL TX algorithms */
2452 2453 2454
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2455

2456
	/* Configure CBS in AVB TX queues */
2457
	if (tx_queues_count > 1)
2458 2459
		stmmac_configure_cbs(priv);

2460
	/* Map RX MTL to DMA channels */
2461
	stmmac_rx_queue_dma_chan_map(priv);
2462

2463
	/* Enable MAC RX Queues */
2464
	stmmac_mac_enable_rx_queues(priv);
2465

2466
	/* Set RX priorities */
2467
	if (rx_queues_count > 1)
2468 2469 2470
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2471
	if (tx_queues_count > 1)
2472
		stmmac_mac_config_tx_queues_prio(priv);
2473 2474

	/* Set RX routing */
2475
	if (rx_queues_count > 1)
2476
		stmmac_mac_config_rx_queues_routing(priv);
2477 2478
}

2479 2480
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2481
	if (priv->dma_cap.asp) {
2482
		netdev_info(priv->dev, "Enabling Safety Features\n");
2483
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2484 2485 2486 2487 2488
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2489
/**
2490
 * stmmac_hw_setup - setup mac in a usable state.
2491 2492
 *  @dev : pointer to the device structure.
 *  Description:
2493 2494 2495 2496
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2497 2498 2499 2500
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2501
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2502 2503
{
	struct stmmac_priv *priv = netdev_priv(dev);
2504
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2505 2506
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2507 2508 2509 2510 2511
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2512 2513
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2514 2515 2516 2517
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2518
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2519

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2533
	/* Initialize the MAC Core */
2534
	stmmac_core_init(priv, priv->hw, dev);
2535

2536
	/* Initialize MTL*/
2537
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2538

2539
	/* Initialize Safety Features */
2540
	stmmac_safety_feat_configuration(priv);
2541

2542
	ret = stmmac_rx_ipc(priv, priv->hw);
2543
	if (!ret) {
2544
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2545
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2546
		priv->hw->rx_csum = 0;
2547 2548
	}

2549
	/* Enable the MAC Rx/Tx */
2550
	stmmac_mac_set(priv, priv->ioaddr, true);
2551

2552 2553 2554
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2555 2556
	stmmac_mmc_setup(priv);

2557
	if (init_ptp) {
2558 2559 2560 2561
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2562
		ret = stmmac_init_ptp(priv);
2563 2564 2565 2566
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2567
	}
2568 2569 2570

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2571 2572 2573 2574
	if (priv->use_riwt) {
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
		if (!ret)
			priv->rx_riwt = MAX_DMA_RIWT;
2575 2576
	}

2577 2578
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2579

2580 2581 2582
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2583
	/* Enable TSO */
2584 2585
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2586
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2587
	}
A
Alexandre TORGUE 已提交
2588

2589 2590 2591
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2592 2593 2594
	return 0;
}

2595 2596 2597 2598 2599 2600 2601
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2614
	u32 chan;
2615 2616
	int ret;

2617 2618
	stmmac_check_ether_addr(priv);

2619 2620 2621
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2622 2623
		ret = stmmac_init_phy(dev);
		if (ret) {
2624 2625 2626
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2627
			return ret;
2628
		}
2629
	}
2630

2631 2632 2633 2634
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2635
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2636
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2637

2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2652
	ret = stmmac_hw_setup(dev, true);
2653
	if (ret < 0) {
2654
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2655
		goto init_error;
2656 2657
	}

2658 2659
	stmmac_init_tx_coalesce(priv);

2660 2661
	if (dev->phydev)
		phy_start(dev->phydev);
2662

2663 2664
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2665
			  IRQF_SHARED, dev->name, dev);
2666
	if (unlikely(ret < 0)) {
2667 2668 2669
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2670
		goto irq_error;
2671 2672
	}

2673 2674 2675 2676 2677
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2678 2679 2680
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2681
			goto wolirq_error;
2682 2683 2684
		}
	}

2685
	/* Request the IRQ lines */
2686
	if (priv->lpi_irq > 0) {
2687 2688 2689
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2690 2691 2692
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2693
			goto lpiirq_error;
2694 2695 2696
		}
	}

2697 2698
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2699

2700
	return 0;
2701

2702
lpiirq_error:
2703 2704
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2705
wolirq_error:
2706
	free_irq(dev->irq, dev);
2707 2708 2709
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2710

2711 2712 2713
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);

2714
	stmmac_hw_teardown(dev);
2715 2716
init_error:
	free_dma_desc_resources(priv);
2717
dma_desc_error:
2718 2719
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2720

2721
	return ret;
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2733
	u32 chan;
2734

2735 2736 2737
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2738
	/* Stop and disconnect the PHY */
2739 2740 2741
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2742 2743
	}

2744
	stmmac_stop_all_queues(priv);
2745

2746
	stmmac_disable_all_queues(priv);
2747

2748 2749
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);
2750

2751 2752
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2753 2754
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2755
	if (priv->lpi_irq > 0)
2756
		free_irq(priv->lpi_irq, dev);
2757 2758

	/* Stop TX/RX DMA and clear the descriptors */
2759
	stmmac_stop_all_dma(priv);
2760 2761 2762 2763

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2764
	/* Disable the MAC Rx/Tx */
2765
	stmmac_mac_set(priv, priv->ioaddr, false);
2766 2767 2768

	netif_carrier_off(dev);

2769 2770
	stmmac_release_ptp(priv);

2771 2772 2773
	return 0;
}

A
Alexandre TORGUE 已提交
2774 2775 2776 2777 2778 2779
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2780
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2781 2782 2783 2784 2785
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2786
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2787
{
2788
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2789
	struct dma_desc *desc;
2790
	u32 buff_size;
2791
	int tmp_len;
A
Alexandre TORGUE 已提交
2792 2793 2794 2795

	tmp_len = total_len;

	while (tmp_len > 0) {
2796
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2797
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2798
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2799

2800
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2801 2802 2803
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2804 2805 2806 2807
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2842
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2843 2844
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2845
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2846
	unsigned int first_entry, des;
2847 2848 2849
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2850 2851 2852
	u8 proto_hdr_len;
	int i;

2853 2854
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2855 2856 2857 2858
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2859
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2860
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2861 2862 2863
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2864
			/* This is a hard error, log it. */
2865 2866 2867
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2868 2869 2870 2871 2872 2873 2874 2875 2876
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2877
	if (mss != tx_q->mss) {
2878
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2879
		stmmac_set_mss(priv, mss_desc, mss);
2880
		tx_q->mss = mss;
2881
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2882
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2883 2884 2885 2886 2887 2888 2889 2890 2891
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2892
	first_entry = tx_q->cur_tx;
2893
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2894

2895
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2896 2897 2898 2899 2900 2901 2902 2903
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2904 2905
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2906

2907
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2908 2909 2910

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2911
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2912 2913 2914 2915

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2916
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2917 2918 2919 2920 2921 2922 2923 2924

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2925 2926
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2927 2928

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2929
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2930

2931 2932 2933
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2934 2935
	}

2936
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2937

2938 2939 2940 2941 2942 2943 2944 2945
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2946
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2947

2948
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2949 2950
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2951
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2952 2953 2954 2955 2956 2957 2958
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
2959 2960
	tx_q->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames <= tx_q->tx_count_frames) {
2961
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2962
		priv->xstats.tx_set_ic_bit++;
2963 2964 2965
		tx_q->tx_count_frames = 0;
	} else {
		stmmac_tx_timer_arm(priv, queue);
A
Alexandre TORGUE 已提交
2966 2967
	}

2968
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2969 2970 2971 2972 2973

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2974
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2975 2976 2977
	}

	/* Complete the first descriptor before granting the DMA */
2978
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2979 2980
			proto_hdr_len,
			pay_len,
2981
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2982 2983 2984
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2985 2986 2987 2988 2989 2990 2991
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
2992
		stmmac_set_tx_owner(priv, mss_desc);
2993
	}
A
Alexandre TORGUE 已提交
2994 2995 2996 2997 2998

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
2999
	wmb();
A
Alexandre TORGUE 已提交
3000 3001 3002

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3003 3004
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3005

3006
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
3007 3008 3009 3010 3011

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3012
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3013

3014
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3015
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3026
/**
3027
 *  stmmac_xmit - Tx entry point of the driver
3028 3029
 *  @skb : the socket buffer
 *  @dev : device pointer
3030 3031 3032
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3033 3034 3035 3036
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3037
	unsigned int nopaged_len = skb_headlen(skb);
3038
	int i, csum_insertion = 0, is_jumbo = 0;
3039
	u32 queue = skb_get_queue_mapping(skb);
3040
	int nfrags = skb_shinfo(skb)->nr_frags;
3041 3042
	int entry;
	unsigned int first_entry;
3043
	struct dma_desc *desc, *first;
3044
	struct stmmac_tx_queue *tx_q;
3045
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3046 3047
	unsigned int des;

3048 3049
	tx_q = &priv->tx_queue[queue];

3050 3051 3052
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3053 3054
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3055 3056 3057 3058 3059 3060 3061 3062 3063
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
			/*
			 * There is no way to determine the number of TSO
			 * capable Queues. Let's use always the Queue 0
			 * because if TSO is supported then at least this
			 * one will be capable.
			 */
			skb_set_queue_mapping(skb, 0);

A
Alexandre TORGUE 已提交
3064
			return stmmac_tso_xmit(skb, dev);
3065
		}
A
Alexandre TORGUE 已提交
3066
	}
3067

3068
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3069 3070 3071
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3072
			/* This is a hard error, log it. */
3073 3074 3075
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3076 3077 3078 3079
		}
		return NETDEV_TX_BUSY;
	}

3080
	entry = tx_q->cur_tx;
3081
	first_entry = entry;
3082
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3083

3084
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3085

3086
	if (likely(priv->extend_desc))
3087
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3088
	else
3089
		desc = tx_q->dma_tx + entry;
3090

3091 3092
	first = desc;

3093
	enh_desc = priv->plat->enh_desc;
3094
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3095
	if (enh_desc)
3096
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3097

3098
	if (unlikely(is_jumbo)) {
3099
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3100
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3101
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3102
	}
3103 3104

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3105 3106
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3107
		bool last_segment = (i == (nfrags - 1));
3108

3109
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3110
		WARN_ON(tx_q->tx_skbuff[entry]);
3111

3112
		if (likely(priv->extend_desc))
3113
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3114
		else
3115
			desc = tx_q->dma_tx + entry;
3116

A
Alexandre TORGUE 已提交
3117 3118 3119
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3120 3121
			goto dma_map_err; /* should reuse desc w/o issues */

3122
		tx_q->tx_skbuff_dma[entry].buf = des;
3123 3124

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3125

3126 3127 3128
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3129 3130

		/* Prepare the descriptor and set the own bit too */
3131 3132
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3133 3134
	}

3135 3136
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3137

3138 3139 3140 3141 3142 3143
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3144
	tx_q->cur_tx = entry;
3145 3146

	if (netif_msg_pktdata(priv)) {
3147 3148
		void *tx_head;

3149 3150
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3151
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3152
			   entry, first, nfrags);
3153

3154
		if (priv->extend_desc)
3155
			tx_head = (void *)tx_q->dma_etx;
3156
		else
3157
			tx_head = (void *)tx_q->dma_tx;
3158

3159
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3160

3161
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3162 3163
		print_pkt(skb->data, skb->len);
	}
3164

3165
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3166 3167
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3168
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3169 3170 3171 3172
	}

	dev->stats.tx_bytes += skb->len;

3173 3174 3175 3176 3177
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
3178 3179
	tx_q->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames <= tx_q->tx_count_frames) {
3180
		stmmac_set_tx_ic(priv, desc);
3181
		priv->xstats.tx_set_ic_bit++;
3182 3183 3184
		tx_q->tx_count_frames = 0;
	} else {
		stmmac_tx_timer_arm(priv, queue);
3185 3186
	}

3187
	skb_tx_timestamp(skb);
3188

3189 3190 3191 3192 3193 3194 3195
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3196 3197 3198
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3199 3200
			goto dma_map_err;

3201
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3202 3203

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3204

3205 3206
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3207 3208 3209 3210 3211

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3212
			stmmac_enable_tx_timestamp(priv, first);
3213 3214 3215
		}

		/* Prepare the first descriptor setting the OWN bit too */
3216 3217 3218
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3219 3220 3221 3222 3223

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
3224
		wmb();
3225 3226
	}

3227
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3228

3229
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3230

3231
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3232
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3233

G
Giuseppe CAVALLARO 已提交
3234
	return NETDEV_TX_OK;
3235

G
Giuseppe CAVALLARO 已提交
3236
dma_map_err:
3237
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3238 3239
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3240 3241 3242
	return NETDEV_TX_OK;
}

3243 3244
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3245 3246
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3247 3248
	u16 vlanid;

3249 3250 3251 3252 3253 3254 3255
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3256
		/* pop the vlan tag */
3257 3258
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3259
		skb_pull(skb, VLAN_HLEN);
3260
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3261 3262 3263 3264
	}
}


3265
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3266
{
3267
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3268 3269 3270 3271 3272
		return 0;

	return 1;
}

3273
/**
3274
 * stmmac_rx_refill - refill used skb preallocated buffers
3275
 * @priv: driver private structure
3276
 * @queue: RX queue index
3277 3278 3279
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3280
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3281
{
3282 3283 3284 3285
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3286 3287
	int bfsize = priv->dma_buf_sz;

3288
	while (dirty-- > 0) {
3289 3290 3291
		struct dma_desc *p;

		if (priv->extend_desc)
3292
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3293
		else
3294
			p = rx_q->dma_rx + entry;
3295

3296
		if (likely(!rx_q->rx_skbuff[entry])) {
3297 3298
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3299
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3300 3301
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3302
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3303 3304 3305 3306
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3307
				break;
3308
			}
3309

3310 3311
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3312 3313
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3314
			if (dma_mapping_error(priv->device,
3315
					      rx_q->rx_skbuff_dma[entry])) {
3316
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3317 3318 3319
				dev_kfree_skb(skb);
				break;
			}
3320

3321
			stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
3322
			stmmac_refill_desc3(priv, rx_q, p);
3323

3324 3325
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3326

3327 3328
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3329
		}
P
Pavel Machek 已提交
3330
		dma_wmb();
A
Alexandre TORGUE 已提交
3331

3332
		stmmac_set_rx_owner(priv, p, priv->use_riwt);
A
Alexandre TORGUE 已提交
3333

P
Pavel Machek 已提交
3334
		dma_wmb();
3335 3336

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3337
	}
3338
	rx_q->dirty_rx = entry;
3339 3340
}

3341
/**
3342
 * stmmac_rx - manage the receive process
3343
 * @priv: driver private structure
3344 3345
 * @limit: napi bugget
 * @queue: RX queue index.
3346 3347 3348
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3349
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3350
{
3351
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3352
	struct stmmac_channel *ch = &priv->channel[queue];
3353 3354
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3355 3356
	unsigned int next_entry;
	unsigned int count = 0;
3357 3358 3359
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3360

3361
	if (netif_msg_rx_status(priv)) {
3362 3363
		void *rx_head;

3364
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3365
		if (priv->extend_desc)
3366
			rx_head = (void *)rx_q->dma_erx;
3367
		else
3368
			rx_head = (void *)rx_q->dma_rx;
3369

3370
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3371
	}
3372
	while (count < limit) {
3373
		int status;
3374
		struct dma_desc *p;
3375
		struct dma_desc *np;
3376

3377
		if (priv->extend_desc)
3378
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3379
		else
3380
			p = rx_q->dma_rx + entry;
3381

3382
		/* read the status of the incoming frame */
3383 3384
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3385 3386
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3387 3388 3389 3390
			break;

		count++;

3391 3392
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3393

3394
		if (priv->extend_desc)
3395
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3396
		else
3397
			np = rx_q->dma_rx + next_entry;
3398 3399

		prefetch(np);
3400

3401 3402 3403
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3404
		if (unlikely(status == discard_frame)) {
3405
			priv->dev->stats.rx_errors++;
3406
			if (priv->hwts_rx_en && !priv->extend_desc) {
3407
				/* DESC2 & DESC3 will be overwritten by device
3408 3409 3410 3411
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3412
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3413
				rx_q->rx_skbuff[entry] = NULL;
3414
				dma_unmap_single(priv->device,
3415
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3416 3417
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3418 3419
			}
		} else {
3420
			struct sk_buff *skb;
3421
			int frame_len;
A
Alexandre TORGUE 已提交
3422 3423
			unsigned int des;

3424
			stmmac_get_desc_addr(priv, p, &des);
3425
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3426

3427
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3428 3429 3430
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3431
			if (frame_len > priv->dma_buf_sz) {
3432 3433 3434
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3435 3436 3437 3438
				priv->dev->stats.rx_length_errors++;
				break;
			}

3439
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3440
			 * Type frames (LLC/LLC-SNAP)
3441 3442 3443 3444
			 *
			 * llc_snap is never checked in GMAC >= 4, so this ACS
			 * feature is always disabled and packets need to be
			 * stripped manually.
G
Giuseppe CAVALLARO 已提交
3445
			 */
3446 3447
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
			    unlikely(status != llc_snap))
3448
				frame_len -= ETH_FCS_LEN;
3449

3450
			if (netif_msg_rx_status(priv)) {
3451 3452
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3453 3454
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3455
			}
3456

A
Alexandre TORGUE 已提交
3457 3458 3459 3460
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
3461
			if (unlikely(!xmac &&
A
Alexandre TORGUE 已提交
3462
				     ((frame_len < priv->rx_copybreak) ||
3463
				     stmmac_rx_threshold_count(rx_q)))) {
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3475
							rx_q->rx_skbuff_dma
3476 3477 3478
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3479
							rx_q->
3480 3481 3482 3483 3484
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3485
							   rx_q->rx_skbuff_dma
3486 3487 3488
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3489
				skb = rx_q->rx_skbuff[entry];
3490
				if (unlikely(!skb)) {
3491 3492 3493
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3494 3495 3496 3497
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3498 3499
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3500 3501 3502

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3503
						 rx_q->rx_skbuff_dma[entry],
3504 3505
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3506 3507 3508
			}

			if (netif_msg_pktdata(priv)) {
3509 3510
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3511 3512
				print_pkt(skb->data, frame_len);
			}
3513

3514 3515
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3516 3517
			stmmac_rx_vlan(priv->dev, skb);

3518 3519
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3520
			if (unlikely(!coe))
3521
				skb_checksum_none_assert(skb);
3522
			else
3523
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3524

3525
			napi_gro_receive(&ch->rx_napi, skb);
3526 3527 3528 3529 3530 3531 3532

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3533
	stmmac_rx_refill(priv, queue);
3534 3535 3536 3537 3538 3539

	priv->xstats.rx_pkt_n += count;

	return count;
}

3540
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
3541
{
3542
	struct stmmac_channel *ch =
3543
		container_of(napi, struct stmmac_channel, rx_napi);
3544 3545
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
3546
	int work_done;
3547

3548
	priv->xstats.napi_poll++;
3549

3550 3551 3552 3553 3554
	work_done = stmmac_rx(priv, budget, chan);
	if (work_done < budget && napi_complete_done(napi, work_done))
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
	return work_done;
}
3555

3556 3557 3558 3559 3560 3561 3562 3563
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	struct stmmac_tx_queue *tx_q;
	u32 chan = ch->index;
	int work_done;
3564

3565 3566 3567 3568
	priv->xstats.napi_poll++;

	work_done = stmmac_tx_clean(priv, DMA_TX_SIZE, chan);
	work_done = min(work_done, budget);
3569

3570
	if (work_done < budget && napi_complete_done(napi, work_done))
3571
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3572 3573 3574 3575 3576 3577 3578

	/* Force transmission restart */
	tx_q = &priv->tx_queue[chan];
	if (tx_q->cur_tx != tx_q->dirty_tx) {
		stmmac_enable_dma_transmission(priv, priv->ioaddr);
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
				       chan);
3579
	}
3580

3581 3582 3583 3584 3585 3586 3587
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3588
 *   complete within a reasonable time. The driver will mark the error in the
3589 3590 3591 3592 3593 3594 3595
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3596
	stmmac_global_err(priv);
3597 3598 3599
}

/**
3600
 *  stmmac_set_rx_mode - entry point for multicast addressing
3601 3602 3603 3604 3605 3606 3607
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3608
static void stmmac_set_rx_mode(struct net_device *dev)
3609 3610 3611
{
	struct stmmac_priv *priv = netdev_priv(dev);

3612
	stmmac_set_filter(priv, priv->hw, dev);
3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3628 3629
	struct stmmac_priv *priv = netdev_priv(dev);

3630
	if (netif_running(dev)) {
3631
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3632 3633 3634
		return -EBUSY;
	}

3635
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3636

3637 3638 3639 3640 3641
	netdev_update_features(dev);

	return 0;
}

3642
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3643
					     netdev_features_t features)
3644 3645 3646
{
	struct stmmac_priv *priv = netdev_priv(dev);

3647
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3648
		features &= ~NETIF_F_RXCSUM;
3649

3650
	if (!priv->plat->tx_coe)
3651
		features &= ~NETIF_F_CSUM_MASK;
3652

3653 3654 3655
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3656
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3657
	 */
3658
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3659
		features &= ~NETIF_F_CSUM_MASK;
3660

A
Alexandre TORGUE 已提交
3661 3662 3663 3664 3665 3666 3667 3668
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3669
	return features;
3670 3671
}

3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3685
	stmmac_rx_ipc(priv, priv->hw);
3686 3687 3688 3689

	return 0;
}

3690 3691 3692 3693 3694
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3695 3696 3697 3698 3699
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3700
 */
3701 3702 3703 3704
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3705 3706 3707 3708
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3709
	bool xmac;
3710

3711
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3712
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3713

3714 3715 3716
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3717
	if (unlikely(!dev)) {
3718
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3719 3720 3721
		return IRQ_NONE;
	}

3722 3723 3724
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3725 3726 3727
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3728

3729
	/* To handle GMAC own interrupts */
3730
	if ((priv->plat->has_gmac) || xmac) {
3731
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3732
		int mtl_status;
3733

3734 3735
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3736
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3737
				priv->tx_path_in_lpi_mode = true;
3738
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3739
				priv->tx_path_in_lpi_mode = false;
3740 3741
		}

3742 3743
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3744

3745 3746 3747 3748
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3749

3750 3751 3752 3753
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3754
		}
3755 3756

		/* PCS link status */
3757
		if (priv->hw->pcs) {
3758 3759 3760 3761 3762
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3763
	}
3764

3765
	/* To handle DMA interrupts */
3766
	stmmac_dma_interrupt(priv);
3767 3768 3769 3770 3771 3772

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3773 3774
 * to allow network I/O with interrupts disabled.
 */
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3790
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3791 3792 3793
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3794
	int ret = -EOPNOTSUPP;
3795 3796 3797 3798

	if (!netif_running(dev))
		return -EINVAL;

3799 3800 3801 3802
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3803
		if (!dev->phydev)
3804
			return -EINVAL;
3805
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3806 3807
		break;
	case SIOCSHWTSTAMP:
3808 3809 3810 3811
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
3812 3813 3814 3815
		break;
	default:
		break;
	}
3816

3817 3818 3819
	return ret;
}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
		if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
			ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

static int stmmac_setup_tc_block(struct stmmac_priv *priv,
				 struct tc_block_offload *f)
{
	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3850
				priv, priv, f->extack);
3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
		return stmmac_setup_tc_block(priv, type_data);
3867 3868
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
3869 3870 3871 3872 3873
	default:
		return -EOPNOTSUPP;
	}
}

3874 3875 3876 3877 3878 3879 3880 3881 3882
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3883
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3884 3885 3886 3887

	return ret;
}

3888
#ifdef CONFIG_DEBUG_FS
3889 3890
static struct dentry *stmmac_fs_dir;

3891
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3892
			       struct seq_file *seq)
3893 3894
{
	int i;
G
Giuseppe CAVALLARO 已提交
3895 3896
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3897

3898 3899 3900
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3901
				   i, (unsigned int)virt_to_phys(ep),
3902 3903 3904 3905
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3906 3907 3908
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3909
				   i, (unsigned int)virt_to_phys(p),
3910 3911
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3912 3913
			p++;
		}
3914 3915
		seq_printf(seq, "\n");
	}
3916
}
3917

3918
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
3919 3920 3921
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3922
	u32 rx_count = priv->plat->rx_queues_to_use;
3923
	u32 tx_count = priv->plat->tx_queues_to_use;
3924 3925
	u32 queue;

3926 3927 3928
	if ((dev->flags & IFF_UP) == 0)
		return 0;

3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3944

3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3959 3960 3961 3962
	}

	return 0;
}
3963
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
3964

3965
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
3966 3967 3968 3969
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3970
	if (!priv->hw_cap_support) {
3971 3972 3973 3974 3975 3976 3977 3978
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3979
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3980
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3981
	seq_printf(seq, "\t1000 Mbps: %s\n",
3982
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3983
	seq_printf(seq, "\tHalf duplex: %s\n",
3984 3985 3986 3987 3988
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3989
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
4001
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
4002
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
4003
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
4004 4005 4006 4007
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
4008 4009 4010 4011 4012 4013 4014 4015 4016
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}
4028
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
4029

4030 4031
static int stmmac_init_fs(struct net_device *dev)
{
4032 4033 4034 4035
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4036

4037
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4038
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4039 4040 4041 4042 4043

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4044
	priv->dbgfs_rings_status =
4045
		debugfs_create_file("descriptors_status", 0444,
4046 4047
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4048

4049
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4050
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4051
		debugfs_remove_recursive(priv->dbgfs_dir);
4052 4053 4054 4055

		return -ENOMEM;
	}

4056
	/* Entry to report the DMA HW features */
4057 4058 4059
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4060

4061
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4062
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4063
		debugfs_remove_recursive(priv->dbgfs_dir);
4064 4065 4066 4067

		return -ENOMEM;
	}

4068 4069 4070
	return 0;
}

4071
static void stmmac_exit_fs(struct net_device *dev)
4072
{
4073 4074 4075
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4076
}
4077
#endif /* CONFIG_DEBUG_FS */
4078

4079 4080 4081 4082 4083
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4084
	.ndo_fix_features = stmmac_fix_features,
4085
	.ndo_set_features = stmmac_set_features,
4086
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4087 4088
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4089
	.ndo_setup_tc = stmmac_setup_tc,
4090 4091 4092
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4093
	.ndo_set_mac_address = stmmac_set_mac_address,
4094 4095
};

4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4112
	dev_open(priv->dev, NULL);
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4127 4128
/**
 *  stmmac_hw_init - Init the MAC device
4129
 *  @priv: driver private structure
4130 4131 4132 4133
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4134 4135 4136
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4137
	int ret;
4138

4139 4140 4141
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4142
	priv->chain_mode = chain_mode;
4143

4144 4145 4146 4147
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4148

4149 4150 4151
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4152
		dev_info(priv->device, "DMA HW capability register supported\n");
4153 4154 4155 4156 4157 4158 4159 4160

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4161
		priv->hw->pmt = priv->plat->pmt;
4162

4163 4164 4165 4166 4167 4168
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4169 4170
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4171 4172 4173 4174 4175 4176

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4177 4178 4179
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4180

4181 4182
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4183
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4184
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4185
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4186
	}
4187
	if (priv->plat->tx_coe)
4188
		dev_info(priv->device, "TX Checksum insertion supported\n");
4189 4190

	if (priv->plat->pmt) {
4191
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4192 4193 4194
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4195
	if (priv->dma_cap.tsoen)
4196
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4197

4198 4199 4200 4201 4202 4203 4204
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4217
	return 0;
4218 4219
}

4220
/**
4221 4222
 * stmmac_dvr_probe
 * @device: device pointer
4223
 * @plat_dat: platform data pointer
4224
 * @res: stmmac resource pointer
4225 4226
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4227
 * Return:
4228
 * returns 0 on success, otherwise errno.
4229
 */
4230 4231 4232
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4233
{
4234 4235
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4236
	u32 queue, maxq;
4237
	int ret = 0;
4238

4239 4240 4241
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4242
	if (!ndev)
4243
		return -ENOMEM;
4244 4245 4246 4247 4248 4249

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4250

4251
	stmmac_set_ethtool_ops(ndev);
4252 4253
	priv->pause = pause;
	priv->plat = plat_dat;
4254 4255 4256 4257 4258 4259 4260 4261 4262
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4263

4264
	dev_set_drvdata(device, priv->dev);
4265

4266 4267
	/* Verify driver arguments */
	stmmac_verify_args();
4268

4269 4270 4271 4272
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4273
		ret = -ENOMEM;
4274 4275 4276 4277 4278
		goto error_wq;
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4279
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4280 4281
	 * this needs to have multiple instances
	 */
4282 4283 4284
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4285 4286
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4287
		reset_control_deassert(priv->plat->stmmac_rst);
4288 4289 4290 4291 4292 4293
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4294

4295
	/* Init MAC and get the capabilities */
4296 4297
	ret = stmmac_hw_init(priv);
	if (ret)
4298
		goto error_hw_init;
4299

4300
	/* Configure real RX and TX queues */
4301 4302
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4303

4304
	ndev->netdev_ops = &stmmac_netdev_ops;
4305

4306 4307
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4308

4309 4310 4311 4312 4313
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4314
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4315
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4316
		priv->tso = true;
4317
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4318
	}
4319 4320
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4321 4322
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4323
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4324 4325 4326
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4327 4328 4329 4330
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4331 4332
	else if (priv->plat->has_xgmac)
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4333 4334
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4335 4336 4337 4338 4339
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4340
		ndev->max_mtu = priv->plat->maxmtu;
4341
	else if (priv->plat->maxmtu < ndev->min_mtu)
4342 4343 4344
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4345

4346 4347 4348
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4349 4350
	/* Setup channels NAPI */
	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4351

4352 4353 4354 4355 4356 4357
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;

4358 4359 4360 4361 4362 4363 4364 4365
		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(ndev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_napi_add(ndev, &ch->tx_napi, stmmac_napi_poll_tx,
				       NAPI_POLL_WEIGHT);
		}
4366
	}
4367

4368
	mutex_init(&priv->lock);
4369

4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4381 4382
	stmmac_check_pcs_mode(priv);

4383 4384 4385
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4386 4387 4388
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4389 4390 4391
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4392 4393
			goto error_mdio_register;
		}
4394 4395
	}

4396
	ret = register_netdev(ndev);
4397
	if (ret) {
4398 4399
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4400 4401
		goto error_netdev_register;
	}
4402

4403 4404 4405 4406 4407 4408 4409
#ifdef CONFIG_DEBUG_FS
	ret = stmmac_init_fs(ndev);
	if (ret < 0)
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
#endif

4410
	return ret;
4411

4412
error_netdev_register:
4413 4414 4415 4416
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4417
error_mdio_register:
4418 4419
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
4420

4421 4422 4423 4424
		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
4425
	}
4426
error_hw_init:
4427 4428
	destroy_workqueue(priv->wq);
error_wq:
4429
	free_netdev(ndev);
4430

4431
	return ret;
4432
}
4433
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4434 4435 4436

/**
 * stmmac_dvr_remove
4437
 * @dev: device pointer
4438
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4439
 * changes the link status, releases the DMA descriptor rings.
4440
 */
4441
int stmmac_dvr_remove(struct device *dev)
4442
{
4443
	struct net_device *ndev = dev_get_drvdata(dev);
4444
	struct stmmac_priv *priv = netdev_priv(ndev);
4445

4446
	netdev_info(priv->dev, "%s: removing driver", __func__);
4447

4448 4449 4450
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
4451
	stmmac_stop_all_dma(priv);
4452

4453
	stmmac_mac_set(priv, priv->ioaddr, false);
4454 4455
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4456 4457 4458 4459
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4460 4461 4462
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4463
		stmmac_mdio_unregister(ndev);
4464
	destroy_workqueue(priv->wq);
4465
	mutex_destroy(&priv->lock);
4466 4467 4468 4469
	free_netdev(ndev);

	return 0;
}
4470
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4471

4472 4473
/**
 * stmmac_suspend - suspend callback
4474
 * @dev: device pointer
4475 4476 4477 4478
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4479
int stmmac_suspend(struct device *dev)
4480
{
4481
	struct net_device *ndev = dev_get_drvdata(dev);
4482
	struct stmmac_priv *priv = netdev_priv(ndev);
4483

4484
	if (!ndev || !netif_running(ndev))
4485 4486
		return 0;

4487 4488
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4489

4490
	mutex_lock(&priv->lock);
4491

4492
	netif_device_detach(ndev);
4493
	stmmac_stop_all_queues(priv);
4494

4495
	stmmac_disable_all_queues(priv);
4496 4497

	/* Stop TX/RX DMA */
4498
	stmmac_stop_all_dma(priv);
4499

4500
	/* Enable Power down mode by programming the PMT regs */
4501
	if (device_may_wakeup(priv->device)) {
4502
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4503 4504
		priv->irq_wake = 1;
	} else {
4505
		stmmac_mac_set(priv, priv->ioaddr, false);
4506
		pinctrl_pm_select_sleep_state(priv->device);
4507
		/* Disable clock in case of PWM is off */
4508 4509
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4510
	}
4511
	mutex_unlock(&priv->lock);
4512

4513
	priv->oldlink = false;
4514 4515
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4516 4517
	return 0;
}
4518
EXPORT_SYMBOL_GPL(stmmac_suspend);
4519

4520 4521 4522 4523 4524 4525 4526
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4527
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4528 4529 4530 4531 4532 4533 4534 4535 4536
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4537 4538 4539 4540 4541
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4542
		tx_q->mss = 0;
4543
	}
4544 4545
}

4546 4547
/**
 * stmmac_resume - resume callback
4548
 * @dev: device pointer
4549 4550 4551
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4552
int stmmac_resume(struct device *dev)
4553
{
4554
	struct net_device *ndev = dev_get_drvdata(dev);
4555
	struct stmmac_priv *priv = netdev_priv(ndev);
4556

4557
	if (!netif_running(ndev))
4558 4559 4560 4561 4562 4563
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4564 4565
	 * from another devices (e.g. serial console).
	 */
4566
	if (device_may_wakeup(priv->device)) {
4567
		mutex_lock(&priv->lock);
4568
		stmmac_pmt(priv, priv->hw, 0);
4569
		mutex_unlock(&priv->lock);
4570
		priv->irq_wake = 0;
4571
	} else {
4572
		pinctrl_pm_select_default_state(priv->device);
4573
		/* enable the clk previously disabled */
4574 4575
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4576 4577 4578 4579
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4580

4581
	netif_device_attach(ndev);
4582

4583
	mutex_lock(&priv->lock);
4584

4585 4586
	stmmac_reset_queues_param(priv);

4587 4588
	stmmac_clear_descriptors(priv);

4589
	stmmac_hw_setup(ndev, false);
4590
	stmmac_init_tx_coalesce(priv);
4591
	stmmac_set_rx_mode(ndev);
4592

4593
	stmmac_enable_all_queues(priv);
4594

4595
	stmmac_start_all_queues(priv);
4596

4597
	mutex_unlock(&priv->lock);
4598

4599 4600
	if (ndev->phydev)
		phy_start(ndev->phydev);
4601

4602 4603
	return 0;
}
4604
EXPORT_SYMBOL_GPL(stmmac_resume);
4605

4606 4607 4608 4609 4610 4611 4612 4613
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4614
		if (!strncmp(opt, "debug:", 6)) {
4615
			if (kstrtoint(opt + 6, 0, &debug))
4616 4617
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4618
			if (kstrtoint(opt + 8, 0, &phyaddr))
4619 4620
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4621
			if (kstrtoint(opt + 7, 0, &buf_sz))
4622 4623
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4624
			if (kstrtoint(opt + 3, 0, &tc))
4625 4626
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4627
			if (kstrtoint(opt + 9, 0, &watchdog))
4628 4629
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4630
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4631 4632
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4633
			if (kstrtoint(opt + 6, 0, &pause))
4634
				goto err;
4635
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4636 4637
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4638 4639 4640
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4641
		}
4642 4643
	}
	return 0;
4644 4645 4646 4647

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4648 4649 4650
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4651
#endif /* MODULE */
4652

4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4682 4683 4684
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");