stmmac_main.c 124.1 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47 48
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
49
#include "stmmac.h"
50
#include <linux/reset.h>
51
#include <linux/of_mdio.h>
52
#include "dwmac1000.h"
53 54

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
55
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
56 57

/* Module parameters */
58
#define TX_TIMEO	5000
59 60
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
61
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
62

63
static int debug = -1;
64
module_param(debug, int, S_IRUGO | S_IWUSR);
65
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
66

67
static int phyaddr = -1;
68 69 70
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

71
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
72
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
73 74 75 76 77 78 79 80 81 82 83 84 85 86

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

87 88
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
89 90 91
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

92 93
#define	STMMAC_RX_COPYBREAK	256

94 95 96 97
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99 100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
106 107 108 109 110
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_disable(&rx_q->napi);
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_enable(&rx_q->napi);
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

199 200 201 202 203 204 205 206 207 208 209 210
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
211 212 213 214
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

215
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
216 217

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
218 219 220 221 222 223
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
224 225 226 227 228 229 230 231 232 233 234
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
235
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
236
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
237
	}
238 239 240 241 242 243 244 245 246 247 248

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
249 250
}

251 252
static void print_pkt(unsigned char *buf, int len)
{
253 254
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
255 256
}

257
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
258
{
259
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
260
	u32 avail;
261

262 263
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
264
	else
265
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
266 267 268 269

	return avail;
}

270 271 272 273 274 275
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
276
{
277
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
278
	u32 dirty;
279

280 281
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
282
	else
283
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
284 285

	return dirty;
286 287
}

288
/**
289
 * stmmac_hw_fix_mac_speed - callback for speed selection
290
 * @priv: driver private structure
291
 * Description: on some platforms (e.g. ST), some HW system configuration
292
 * registers have to be set according to the link speed negotiated.
293 294 295
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
296 297
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
298 299

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
300
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
301 302
}

303
/**
304
 * stmmac_enable_eee_mode - check and enter in LPI mode
305
 * @priv: driver private structure
306 307
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
308
 */
309 310
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
311 312 313 314 315 316 317 318 319 320 321
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

322
	/* Check and enter in LPI mode */
323
	if (!priv->tx_path_in_lpi_mode)
324 325
		priv->hw->mac->set_eee_mode(priv->hw,
					    priv->plat->en_tx_lpi_clockgating);
326 327
}

328
/**
329
 * stmmac_disable_eee_mode - disable and exit from LPI mode
330 331 332 333
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
334 335
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
336
	priv->hw->mac->reset_eee_mode(priv->hw);
337 338 339 340 341
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
342
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
343 344
 * @arg : data hook
 * Description:
345
 *  if there is no data transfer and if we are not in LPI state,
346 347 348 349 350 351 352
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
353
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
354 355 356
}

/**
357
 * stmmac_eee_init - init EEE
358
 * @priv: driver private structure
359
 * Description:
360 361 362
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
363 364 365
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
366
	struct net_device *ndev = priv->dev;
367
	unsigned long flags;
368 369
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
370 371 372
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
373 374 375
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
376 377
		goto out;

378 379
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
380 381
		int tx_lpi_timer = priv->tx_lpi_timer;

382
		/* Check if the PHY supports EEE */
383
		if (phy_init_eee(ndev->phydev, 1)) {
384 385 386 387 388
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
389
			spin_lock_irqsave(&priv->lock, flags);
390
			if (priv->eee_active) {
391
				netdev_dbg(priv->dev, "disable EEE\n");
392
				del_timer_sync(&priv->eee_ctrl_timer);
393
				priv->hw->mac->set_eee_timer(priv->hw, 0,
394 395 396
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
397
			spin_unlock_irqrestore(&priv->lock, flags);
398
			goto out;
399 400
		}
		/* Activate the EEE and start timers */
401
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
402 403
		if (!priv->eee_active) {
			priv->eee_active = 1;
404 405 406 407 408
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
409

410
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
411
						     STMMAC_DEFAULT_LIT_LS,
412
						     tx_lpi_timer);
413 414
		}
		/* Set HW EEE according to the speed */
415
		priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
416 417

		ret = true;
418 419
		spin_unlock_irqrestore(&priv->lock, flags);

420
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
421 422 423 424 425
	}
out:
	return ret;
}

426
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
427
 * @priv: driver private structure
428
 * @p : descriptor pointer
429 430 431 432 433 434
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
435
				   struct dma_desc *p, struct sk_buff *skb)
436 437 438 439 440 441 442
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
443
	/* exit if skb doesn't support hw tstamp */
444
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
445 446 447
		return;

	/* check tx tstamp status */
448
	if (priv->hw->desc->get_tx_timestamp_status(p)) {
449 450
		/* get the valid tstamp */
		ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
451

452 453
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
454

455
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
456 457 458
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
459 460 461 462

	return;
}

463
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
464
 * @priv: driver private structure
465 466
 * @p : descriptor pointer
 * @np : next descriptor pointer
467 468 469 470 471
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
472 473
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
474 475
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
476
	struct dma_desc *desc = p;
477 478 479 480
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
481 482 483
	/* For GMAC4, the valid timestamp is from CTX next desc. */
	if (priv->plat->has_gmac4)
		desc = np;
484

485
	/* Check if timestamp is available */
486 487
	if (priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts)) {
		ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
488
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
489 490 491 492
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
493
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
494
	}
495 496 497 498 499
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
500
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
501 502 503 504 505 506 507 508 509 510 511
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
512
	struct timespec64 now;
513 514 515 516 517 518 519 520 521 522
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
523
	u32 sec_inc;
524 525 526 527 528 529 530 531 532 533

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
534
			   sizeof(struct hwtstamp_config)))
535 536
		return -EFAULT;

537 538
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
539 540 541 542 543

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

544 545
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
546 547 548 549 550
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
551
			/* time stamp no incoming packet at all */
552 553 554 555
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
556
			/* PTP v1, UDP, any kind of event packet */
557 558
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
559 560 561 562
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
563 564 565 566 567 568

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
569
			/* PTP v1, UDP, Sync packet */
570 571 572 573 574 575 576 577 578
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
579
			/* PTP v1, UDP, Delay_req packet */
580 581 582 583 584 585 586 587 588 589
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
590
			/* PTP v2, UDP, any kind of event packet */
591 592 593
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
594 595 596 597
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
598 599 600 601 602 603

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
604
			/* PTP v2, UDP, Sync packet */
605 606 607 608 609 610 611 612 613 614
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
615
			/* PTP v2, UDP, Delay_req packet */
616 617 618 619 620 621 622 623 624 625 626
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
627
			/* PTP v2/802.AS1 any layer, any kind of event packet */
628 629 630
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
631 632 633 634
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
635 636 637 638 639 640 641

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
642
			/* PTP v2/802.AS1, any layer, Sync packet */
643 644 645 646 647 648 649 650 651 652 653
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
654
			/* PTP v2/802.AS1, any layer, Delay_req packet */
655 656 657 658 659 660 661 662 663 664 665
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

666
		case HWTSTAMP_FILTER_NTP_ALL:
667
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
668
			/* time stamp any incoming packet */
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
688
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
689 690

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
691
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
692 693
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
694 695 696
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
697
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
698 699

		/* program Sub Second Increment reg */
700
		sec_inc = priv->hw->ptp->config_sub_second_increment(
701
			priv->ptpaddr, priv->plat->clk_ptp_rate,
702
			priv->plat->has_gmac4);
703
		temp = div_u64(1000000000ULL, sec_inc);
704 705 706 707

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
708
		 * where, freq_div_ratio = 1e9ns/sec_inc
709
		 */
710
		temp = (u64)(temp << 32);
711
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
712
		priv->hw->ptp->config_addend(priv->ptpaddr,
713 714 715
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
716 717 718
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
719
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
720 721 722 723 724 725 726
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

727
/**
728
 * stmmac_init_ptp - init PTP
729
 * @priv: driver private structure
730
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
731
 * This is done by looking at the HW cap. register.
732
 * This function also registers the ptp driver.
733
 */
734
static int stmmac_init_ptp(struct stmmac_priv *priv)
735
{
736 737 738
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

739
	priv->adv_ts = 0;
740 741 742 743 744
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
745 746
		priv->adv_ts = 1;

747 748
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
749

750 751 752
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
753 754 755 756

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
757

758 759 760
	stmmac_ptp_register(priv);

	return 0;
761 762 763 764
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
765 766
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
767
	stmmac_ptp_unregister(priv);
768 769
}

770 771 772 773 774 775 776 777 778 779 780 781 782
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

	priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
				 priv->pause, tx_cnt);
}

783
/**
784
 * stmmac_adjust_link - adjusts the link parameters
785
 * @dev: net device structure
786 787 788 789 790
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
791 792 793 794
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
795
	struct phy_device *phydev = dev->phydev;
796
	unsigned long flags;
797
	bool new_state = false;
798

799
	if (!phydev)
800 801 802
		return;

	spin_lock_irqsave(&priv->lock, flags);
803

804
	if (phydev->link) {
805
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
806 807 808 809

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
810
			new_state = true;
811
			if (!phydev->duplex)
812
				ctrl &= ~priv->hw->link.duplex;
813
			else
814
				ctrl |= priv->hw->link.duplex;
815 816 817 818
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
819
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
820 821

		if (phydev->speed != priv->speed) {
822
			new_state = true;
823
			ctrl &= ~priv->hw->link.speed_mask;
824
			switch (phydev->speed) {
825
			case SPEED_1000:
826
				ctrl |= priv->hw->link.speed1000;
827
				break;
828
			case SPEED_100:
829
				ctrl |= priv->hw->link.speed100;
830
				break;
831
			case SPEED_10:
832
				ctrl |= priv->hw->link.speed10;
833 834
				break;
			default:
835
				netif_warn(priv, link, priv->dev,
836
					   "broken speed: %d\n", phydev->speed);
837
				phydev->speed = SPEED_UNKNOWN;
838 839
				break;
			}
840 841
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
842 843 844
			priv->speed = phydev->speed;
		}

845
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
846 847

		if (!priv->oldlink) {
848
			new_state = true;
849
			priv->oldlink = true;
850 851
		}
	} else if (priv->oldlink) {
852
		new_state = true;
853
		priv->oldlink = false;
854 855
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
856 857 858 859 860
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

861 862
	spin_unlock_irqrestore(&priv->lock, flags);

863 864 865 866 867 868 869 870 871 872
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
873 874
}

875
/**
876
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
877 878 879 880 881
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
882 883 884 885 886
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
887 888 889 890
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
891
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
892
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
893
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
894
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
895
			priv->hw->pcs = STMMAC_PCS_SGMII;
896 897 898 899
		}
	}
}

900 901 902 903 904 905 906 907 908 909 910 911
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
912
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
913
	char bus_id[MII_BUS_ID_SIZE];
914
	int interface = priv->plat->interface;
915
	int max_speed = priv->plat->max_speed;
916
	priv->oldlink = false;
917 918
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
919

920 921 922 923
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
924 925
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
926 927 928

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
929
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
930
			   phy_id_fmt);
931 932 933 934

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
935

936
	if (IS_ERR_OR_NULL(phydev)) {
937
		netdev_err(priv->dev, "Could not attach to PHY\n");
938 939 940
		if (!phydev)
			return -ENODEV;

941 942 943
		return PTR_ERR(phydev);
	}

944
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
945
	if ((interface == PHY_INTERFACE_MODE_MII) ||
946
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
947
		(max_speed < 1000 && max_speed > 0))
948 949
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
950

951 952 953 954 955 956 957
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
958
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
959 960 961
		phy_disconnect(phydev);
		return -ENODEV;
	}
962

963 964 965 966 967 968 969
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

970
	phy_attached_info(phydev);
971 972 973
	return 0;
}

974
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
975
{
976
	u32 rx_cnt = priv->plat->rx_queues_to_use;
977
	void *head_rx;
978
	u32 queue;
979

980 981 982
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
983

984 985 986 987 988 989 990 991 992 993
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
		priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
	}
994 995 996 997
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
998
	u32 tx_cnt = priv->plat->tx_queues_to_use;
999
	void *head_tx;
1000
	u32 queue;
1001

1002 1003 1004
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1005

1006 1007 1008 1009 1010 1011 1012 1013 1014
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

		priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
	}
1015 1016
}

1017 1018 1019 1020 1021 1022 1023 1024 1025
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1026 1027 1028 1029 1030 1031 1032 1033
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1034
	else if (mtu > DEFAULT_BUFSIZE)
1035 1036
		ret = BUF_SIZE_2KiB;
	else
1037
		ret = DEFAULT_BUFSIZE;
1038 1039 1040 1041

	return ret;
}

1042
/**
1043
 * stmmac_clear_rx_descriptors - clear RX descriptors
1044
 * @priv: driver private structure
1045
 * @queue: RX queue index
1046
 * Description: this function is called to clear the RX descriptors
1047 1048
 * in case of both basic and extended descriptors are used.
 */
1049
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1050
{
1051
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1052
	int i;
1053

1054
	/* Clear the RX descriptors */
1055
	for (i = 0; i < DMA_RX_SIZE; i++)
1056
		if (priv->extend_desc)
1057
			priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
1058
						     priv->use_riwt, priv->mode,
1059
						     (i == DMA_RX_SIZE - 1));
1060
		else
1061
			priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
1062
						     priv->use_riwt, priv->mode,
1063
						     (i == DMA_RX_SIZE - 1));
1064 1065 1066 1067 1068
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1069
 * @queue: TX queue index.
1070 1071 1072
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1073
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1074
{
1075
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1076 1077 1078
	int i;

	/* Clear the TX descriptors */
1079
	for (i = 0; i < DMA_TX_SIZE; i++)
1080
		if (priv->extend_desc)
1081
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1082
						     priv->mode,
1083
						     (i == DMA_TX_SIZE - 1));
1084
		else
1085
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1086
						     priv->mode,
1087
						     (i == DMA_TX_SIZE - 1));
1088 1089
}

1090 1091 1092 1093 1094 1095 1096 1097
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1098
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1099
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1100 1101
	u32 queue;

1102
	/* Clear the RX descriptors */
1103 1104
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1105 1106

	/* Clear the TX descriptors */
1107 1108
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1109 1110
}

1111 1112 1113 1114 1115
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1116 1117
 * @flags: gfp flag
 * @queue: RX queue index
1118 1119 1120
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1121
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1122
				  int i, gfp_t flags, u32 queue)
1123
{
1124
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1125 1126
	struct sk_buff *skb;

1127
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1128
	if (!skb) {
1129 1130
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1131
		return -ENOMEM;
1132
	}
1133 1134
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1135 1136
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1137
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1138
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1139 1140 1141
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1142

A
Alexandre TORGUE 已提交
1143
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
1144
		p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
1145
	else
1146
		p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
1147

G
Giuseppe CAVALLARO 已提交
1148
	if ((priv->hw->mode->init_desc3) &&
1149
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1150
		priv->hw->mode->init_desc3(p);
1151 1152 1153 1154

	return 0;
}

1155 1156 1157
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1158
 * @queue: RX queue index
1159 1160
 * @i: buffer index.
 */
1161
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1162
{
1163 1164 1165 1166
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1167
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1168
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1169
	}
1170
	rx_q->rx_skbuff[i] = NULL;
1171 1172 1173
}

/**
1174 1175
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1176
 * @queue: RX queue index
1177 1178
 * @i: buffer index.
 */
1179
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1180
{
1181 1182 1183 1184
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1185
			dma_unmap_page(priv->device,
1186 1187
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1188 1189 1190
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1191 1192
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1193 1194 1195
					 DMA_TO_DEVICE);
	}

1196 1197 1198 1199 1200
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1201 1202 1203 1204 1205
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1206
 * @dev: net device structure
1207
 * @flags: gfp flag.
1208
 * Description: this function initializes the DMA RX descriptors
1209
 * and allocates the socket buffers. It supports the chained and ring
1210
 * modes.
1211
 */
1212
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1213 1214
{
	struct stmmac_priv *priv = netdev_priv(dev);
1215
	u32 rx_count = priv->plat->rx_queues_to_use;
1216
	unsigned int bfsize = 0;
1217
	int ret = -ENOMEM;
1218
	int queue;
1219
	int i;
1220

G
Giuseppe CAVALLARO 已提交
1221 1222
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1223

1224
	if (bfsize < BUF_SIZE_16KiB)
1225
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1226

1227 1228
	priv->dma_buf_sz = bfsize;

1229
	/* RX INITIALIZATION */
1230 1231
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1232

1233 1234
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1235

1236 1237 1238
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1239

1240 1241
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1242

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(rx_q->dma_erx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 1);
			else
				priv->hw->mode->init(rx_q->dma_rx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 0);
		}
1274 1275
	}

1276 1277
	buf_sz = bfsize;

1278
	return 0;
1279

1280
err_init_rx_buffers:
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1305 1306
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1307 1308
	int i;

1309 1310
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1311

1312 1313 1314
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1315

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(tx_q->dma_etx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 1);
			else
				priv->hw->mode->init(tx_q->dma_tx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 0);
		}
1327

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

			if (priv->synopsys_id >= DWMAC_CORE_4_00) {
				p->des0 = 0;
				p->des1 = 0;
				p->des2 = 0;
				p->des3 = 0;
			} else {
				p->des2 = 0;
			}

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1349
		}
1350

1351 1352
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1353

1354 1355
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1356

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1379
	stmmac_clear_descriptors(priv);
1380

1381 1382
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1383 1384

	return ret;
1385 1386
}

1387 1388 1389
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1390
 * @queue: RX queue index
1391
 */
1392
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1393 1394 1395
{
	int i;

1396
	for (i = 0; i < DMA_RX_SIZE; i++)
1397
		stmmac_free_rx_buffer(priv, queue, i);
1398 1399
}

1400 1401 1402
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1403
 * @queue: TX queue index
1404
 */
1405
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1406 1407 1408
{
	int i;

1409
	for (i = 0; i < DMA_TX_SIZE; i++)
1410
		stmmac_free_tx_buffer(priv, queue, i);
1411 1412
}

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1444 1445 1446 1447 1448 1449 1450
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1451
	u32 queue;
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1475
/**
1476
 * alloc_dma_rx_desc_resources - alloc RX resources.
1477 1478
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1479 1480 1481
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1482
 */
1483
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1484
{
1485
	u32 rx_count = priv->plat->rx_queues_to_use;
1486
	int ret = -ENOMEM;
1487
	u32 queue;
1488

1489 1490 1491
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1492

1493 1494
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1495

1496 1497
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1498
						    GFP_KERNEL);
1499
		if (!rx_q->rx_skbuff_dma)
1500
			goto err_dma;
1501

1502 1503 1504 1505
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1506
			goto err_dma;
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527

		if (priv->extend_desc) {
			rx_q->dma_erx = dma_zalloc_coherent(priv->device,
							    DMA_RX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &rx_q->dma_rx_phy,
							    GFP_KERNEL);
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
			rx_q->dma_rx = dma_zalloc_coherent(priv->device,
							   DMA_RX_SIZE *
							   sizeof(struct
							   dma_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1528 1529 1530 1531 1532
	}

	return 0;

err_dma:
1533 1534
	free_dma_rx_desc_resources(priv);

1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1548
	u32 tx_count = priv->plat->tx_queues_to_use;
1549
	int ret = -ENOMEM;
1550
	u32 queue;
1551

1552 1553 1554
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1555

1556 1557
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1558

1559 1560
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1561
						    GFP_KERNEL);
1562
		if (!tx_q->tx_skbuff_dma)
1563
			goto err_dma;
1564 1565 1566 1567 1568

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1569
			goto err_dma;
1570 1571 1572 1573 1574 1575 1576 1577 1578

		if (priv->extend_desc) {
			tx_q->dma_etx = dma_zalloc_coherent(priv->device,
							    DMA_TX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &tx_q->dma_tx_phy,
							    GFP_KERNEL);
			if (!tx_q->dma_etx)
1579
				goto err_dma;
1580 1581 1582 1583 1584 1585 1586 1587
		} else {
			tx_q->dma_tx = dma_zalloc_coherent(priv->device,
							   DMA_TX_SIZE *
							   sizeof(struct
								  dma_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
			if (!tx_q->dma_tx)
1588
				goto err_dma;
1589
		}
1590 1591 1592 1593
	}

	return 0;

1594
err_dma:
1595 1596
	free_dma_tx_desc_resources(priv);

1597 1598 1599
	return ret;
}

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1610
	/* RX Allocation */
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1634 1635 1636 1637 1638 1639 1640
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1641 1642 1643
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1644

1645 1646 1647 1648
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
		priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
	}
J
jpinto 已提交
1649 1650
}

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
	priv->hw->dma->start_rx(priv->ioaddr, chan);
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
	priv->hw->dma->start_tx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_rx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_tx(priv->ioaddr, chan);
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1741 1742
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1743
 *  @priv: driver private structure
1744 1745
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1746 1747 1748
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1749 1750
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1751
	int rxfifosz = priv->plat->rx_fifo_size;
1752
	int txfifosz = priv->plat->tx_fifo_size;
1753 1754 1755
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1756
	u8 qmode = 0;
1757

1758 1759
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1760 1761 1762 1763 1764 1765
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1766

1767 1768 1769 1770
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1771 1772 1773
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1774 1775 1776 1777
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1778 1779
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1780
		priv->xstats.threshold = SF_DMA_MODE;
1781 1782 1783 1784 1785 1786 1787
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1788 1789 1790
		for (chan = 0; chan < rx_channels_count; chan++) {
			qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;

1791
			priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1792 1793 1794 1795 1796
						   rxfifosz, qmode);
		}

		for (chan = 0; chan < tx_channels_count; chan++) {
			qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1797

1798
			priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
1799 1800
						   txfifosz, qmode);
		}
1801 1802
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1803
					rxfifosz);
1804
	}
1805 1806 1807
}

/**
1808
 * stmmac_tx_clean - to manage the transmission completion
1809
 * @priv: driver private structure
1810
 * @queue: TX queue index
1811
 * Description: it reclaims the transmit resources after transmission completes.
1812
 */
1813
static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
1814
{
1815
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1816
	unsigned int bytes_compl = 0, pkts_compl = 0;
1817
	unsigned int entry;
1818

1819
	netif_tx_lock(priv->dev);
1820

1821 1822
	priv->xstats.tx_clean++;

1823
	entry = tx_q->dirty_tx;
1824 1825
	while (entry != tx_q->cur_tx) {
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1826
		struct dma_desc *p;
1827
		int status;
1828 1829

		if (priv->extend_desc)
1830
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1831
		else
1832
			p = tx_q->dma_tx + entry;
1833

1834
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1835 1836
						      &priv->xstats, p,
						      priv->ioaddr);
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1847 1848
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1849
			}
1850
			stmmac_get_tx_hwtstamp(priv, p, skb);
1851 1852
		}

1853 1854
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1855
				dma_unmap_page(priv->device,
1856 1857
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1858 1859 1860
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1861 1862
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1863
						 DMA_TO_DEVICE);
1864 1865 1866
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1867
		}
A
Alexandre TORGUE 已提交
1868 1869

		if (priv->hw->mode->clean_desc3)
1870
			priv->hw->mode->clean_desc3(tx_q, p);
A
Alexandre TORGUE 已提交
1871

1872 1873
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1874 1875

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1876 1877
			pkts_compl++;
			bytes_compl += skb->len;
1878
			dev_consume_skb_any(skb);
1879
			tx_q->tx_skbuff[entry] = NULL;
1880 1881
		}

1882
		priv->hw->desc->release_tx_desc(p, priv->mode);
1883

1884
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1885
	}
1886
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1887

1888 1889 1890 1891 1892 1893
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1894

1895 1896
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1897
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1898
	}
1899 1900 1901

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1902
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1903
	}
1904
	netif_tx_unlock(priv->dev);
1905 1906
}

1907
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
1908
{
1909
	priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
1910 1911
}

1912
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
1913
{
1914
	priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
1915 1916 1917
}

/**
1918
 * stmmac_tx_err - to manage the tx error
1919
 * @priv: driver private structure
1920
 * @chan: channel index
1921
 * Description: it cleans the descriptors and restarts the transmission
1922
 * in case of transmission errors.
1923
 */
1924
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1925
{
1926
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1927
	int i;
1928

1929
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1930

1931
	stmmac_stop_tx_dma(priv, chan);
1932
	dma_free_tx_skbufs(priv, chan);
1933
	for (i = 0; i < DMA_TX_SIZE; i++)
1934
		if (priv->extend_desc)
1935
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1936
						     priv->mode,
1937
						     (i == DMA_TX_SIZE - 1));
1938
		else
1939
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1940
						     priv->mode,
1941
						     (i == DMA_TX_SIZE - 1));
1942 1943
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1944
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1945
	stmmac_start_tx_dma(priv, chan);
1946 1947

	priv->dev->stats.tx_errors++;
1948
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1949 1950
}

1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
1964 1965
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1966 1967
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1968
	int rxfifosz = priv->plat->rx_fifo_size;
1969
	int txfifosz = priv->plat->tx_fifo_size;
1970 1971 1972

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1973 1974 1975 1976 1977 1978
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1979 1980 1981

	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1982
					   rxfifosz, rxqmode);
1983
		priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
1984
					   txfifosz, txqmode);
1985 1986 1987 1988 1989 1990
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
					rxfifosz);
	}
}

1991
/**
1992
 * stmmac_dma_interrupt - DMA ISR
1993 1994
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1995 1996
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1997
 */
1998 1999
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2000
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2001
	int status;
2002 2003 2004
	u32 chan;

	for (chan = 0; chan < tx_channel_count; chan++) {
2005 2006
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];

2007 2008 2009
		status = priv->hw->dma->dma_interrupt(priv->ioaddr,
						      &priv->xstats, chan);
		if (likely((status & handle_rx)) || (status & handle_tx)) {
2010
			if (likely(napi_schedule_prep(&rx_q->napi))) {
2011
				stmmac_disable_dma_irq(priv, chan);
2012
				__napi_schedule(&rx_q->napi);
2013
			}
2014
		}
2015

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
		if (unlikely(status & tx_hard_error_bump_tc)) {
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
		} else if (unlikely(status == tx_hard_error)) {
			stmmac_tx_err(priv, chan);
2035
		}
2036
	}
2037 2038
}

2039 2040 2041 2042 2043
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2044 2045 2046
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2047
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2048

2049 2050
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
2051
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
2052 2053
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
2054
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
2055
	}
2056 2057

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2058 2059

	if (priv->dma_cap.rmon) {
2060
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2061 2062
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2063
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2064 2065
}

2066
/**
2067
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
2068 2069
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
2070 2071
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
2072
 */
2073 2074 2075
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
2076
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
2077 2078 2079

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
2080
			dev_info(priv->device, "Enabled extended descriptors\n");
2081 2082
			priv->extend_desc = 1;
		} else
2083
			dev_warn(priv->device, "Extended descriptors not supported\n");
2084

2085 2086
		priv->hw->desc = &enh_desc_ops;
	} else {
2087
		dev_info(priv->device, "Normal descriptors\n");
2088 2089 2090 2091 2092
		priv->hw->desc = &ndesc_ops;
	}
}

/**
2093
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2094
 * @priv: driver private structure
2095 2096 2097 2098 2099
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2100 2101 2102
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2103
	u32 ret = 0;
2104

2105
	if (priv->hw->dma->get_hw_feature) {
2106 2107 2108
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
2109
	}
2110

2111
	return ret;
2112 2113
}

2114
/**
2115
 * stmmac_check_ether_addr - check if the MAC addr is valid
2116 2117 2118 2119 2120
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2121 2122 2123
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2124
		priv->hw->mac->get_umac_addr(priv->hw,
2125
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2126
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2127
			eth_hw_addr_random(priv->dev);
2128 2129
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2130 2131 2132
	}
}

2133
/**
2134
 * stmmac_init_dma_engine - DMA init.
2135 2136 2137 2138 2139 2140
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2141 2142
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2143 2144
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2145
	struct stmmac_rx_queue *rx_q;
2146
	struct stmmac_tx_queue *tx_q;
2147 2148 2149
	u32 dummy_dma_rx_phy = 0;
	u32 dummy_dma_tx_phy = 0;
	u32 chan = 0;
2150
	int atds = 0;
2151
	int ret = 0;
2152

2153 2154
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2155
		return -EINVAL;
2156 2157
	}

2158 2159 2160
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2161 2162 2163 2164 2165 2166
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

A
Alexandre TORGUE 已提交
2167
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2168 2169 2170 2171 2172 2173
		/* DMA Configuration */
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
				    dummy_dma_tx_phy, dummy_dma_rx_phy, atds);

		/* DMA RX Channel Configuration */
		for (chan = 0; chan < rx_channels_count; chan++) {
2174 2175
			rx_q = &priv->rx_queue[chan];

2176 2177
			priv->hw->dma->init_rx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2178
						    rx_q->dma_rx_phy, chan);
2179

2180
			rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2181 2182
				    (DMA_RX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2183
						       rx_q->rx_tail_addr,
2184 2185 2186 2187 2188
						       chan);
		}

		/* DMA TX Channel Configuration */
		for (chan = 0; chan < tx_channels_count; chan++) {
2189 2190
			tx_q = &priv->tx_queue[chan];

2191
			priv->hw->dma->init_chan(priv->ioaddr,
2192 2193
						 priv->plat->dma_cfg,
						 chan);
2194 2195 2196

			priv->hw->dma->init_tx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2197
						    tx_q->dma_tx_phy, chan);
2198

2199
			tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2200 2201
				    (DMA_TX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
2202
						       tx_q->tx_tail_addr,
2203 2204 2205
						       chan);
		}
	} else {
2206
		rx_q = &priv->rx_queue[chan];
2207
		tx_q = &priv->tx_queue[chan];
2208
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2209
				    tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
A
Alexandre TORGUE 已提交
2210 2211 2212
	}

	if (priv->plat->axi && priv->hw->dma->axi)
2213 2214
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

2215
	return ret;
2216 2217
}

2218
/**
2219
 * stmmac_tx_timer - mitigation sw timer for tx.
2220 2221 2222 2223 2224 2225 2226
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;
2227 2228
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
2229

2230 2231 2232
	/* let's scan all the tx queues */
	for (queue = 0; queue < tx_queues_count; queue++)
		stmmac_tx_clean(priv, queue);
2233 2234 2235
}

/**
2236
 * stmmac_init_tx_coalesce - init tx mitigation options.
2237
 * @priv: driver private structure
2238 2239 2240 2241 2242 2243 2244 2245 2246
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2247
	setup_timer(&priv->txtimer, stmmac_tx_timer, (unsigned long)priv);
2248 2249 2250 2251
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	add_timer(&priv->txtimer);
}

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
	if (priv->hw->dma->set_tx_ring_len) {
		for (chan = 0; chan < tx_channels_count; chan++)
			priv->hw->dma->set_tx_ring_len(priv->ioaddr,
						       (DMA_TX_SIZE - 1), chan);
	}

	/* set RX ring length */
	if (priv->hw->dma->set_rx_ring_len) {
		for (chan = 0; chan < rx_channels_count; chan++)
			priv->hw->dma->set_rx_ring_len(priv->ioaddr,
						       (DMA_RX_SIZE - 1), chan);
	}
}

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
		priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
	}
}

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2301 2302
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

		priv->hw->mac->config_cbs(priv->hw,
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
		priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
	}
}

2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
		priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
		priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
	}
}

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
		priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
	}
}

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2404 2405 2406
	if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
		stmmac_set_tx_queue_weight(priv);

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	/* Configure MTL RX algorithms */
	if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
		priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
						priv->plat->rx_sched_algorithm);

	/* Configure MTL TX algorithms */
	if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
		priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
						priv->plat->tx_sched_algorithm);

2417 2418 2419 2420
	/* Configure CBS in AVB TX queues */
	if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
		stmmac_configure_cbs(priv);

2421
	/* Map RX MTL to DMA channels */
2422
	if (priv->hw->mac->map_mtl_to_dma)
2423 2424
		stmmac_rx_queue_dma_chan_map(priv);

2425
	/* Enable MAC RX Queues */
2426
	if (priv->hw->mac->rx_queue_enable)
2427
		stmmac_mac_enable_rx_queues(priv);
2428

2429 2430 2431 2432 2433 2434 2435
	/* Set RX priorities */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
	if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
		stmmac_mac_config_tx_queues_prio(priv);
2436 2437 2438 2439

	/* Set RX routing */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
		stmmac_mac_config_rx_queues_routing(priv);
2440 2441
}

2442
/**
2443
 * stmmac_hw_setup - setup mac in a usable state.
2444 2445
 *  @dev : pointer to the device structure.
 *  Description:
2446 2447 2448 2449
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2450 2451 2452 2453
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2454
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2455 2456
{
	struct stmmac_priv *priv = netdev_priv(dev);
2457
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2458 2459
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2460 2461 2462 2463 2464
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2465 2466
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2467 2468 2469 2470
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2471
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
2472

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2486
	/* Initialize the MAC Core */
2487
	priv->hw->mac->core_init(priv->hw, dev->mtu);
2488

2489 2490 2491
	/* Initialize MTL*/
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_mtl_configuration(priv);
J
jpinto 已提交
2492

2493 2494
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
2495
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2496
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2497
		priv->hw->rx_csum = 0;
2498 2499
	}

2500
	/* Enable the MAC Rx/Tx */
2501
	priv->hw->mac->set_mac(priv->ioaddr, true);
2502

2503 2504 2505
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2506 2507
	stmmac_mmc_setup(priv);

2508
	if (init_ptp) {
2509 2510 2511 2512
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2513
		ret = stmmac_init_ptp(priv);
2514 2515 2516 2517
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2518
	}
2519

2520
#ifdef CONFIG_DEBUG_FS
2521 2522
	ret = stmmac_init_fs(dev);
	if (ret < 0)
2523 2524
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
2525 2526
#endif
	/* Start the ball rolling... */
2527
	stmmac_start_all_dma(priv);
2528 2529 2530 2531 2532

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
2533
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2534 2535
	}

2536
	if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
2537
		priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
2538

2539 2540 2541
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2542
	/* Enable TSO */
2543 2544 2545 2546
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
			priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
	}
A
Alexandre TORGUE 已提交
2547

2548 2549 2550
	return 0;
}

2551 2552 2553 2554 2555 2556 2557
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2572 2573
	stmmac_check_ether_addr(priv);

2574 2575 2576
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2577 2578
		ret = stmmac_init_phy(dev);
		if (ret) {
2579 2580 2581
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2582
			return ret;
2583
		}
2584
	}
2585

2586 2587 2588 2589
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2590
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2591
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2592

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2607
	ret = stmmac_hw_setup(dev, true);
2608
	if (ret < 0) {
2609
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2610
		goto init_error;
2611 2612
	}

2613 2614
	stmmac_init_tx_coalesce(priv);

2615 2616
	if (dev->phydev)
		phy_start(dev->phydev);
2617

2618 2619
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2620
			  IRQF_SHARED, dev->name, dev);
2621
	if (unlikely(ret < 0)) {
2622 2623 2624
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2625
		goto irq_error;
2626 2627
	}

2628 2629 2630 2631 2632
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2633 2634 2635
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2636
			goto wolirq_error;
2637 2638 2639
		}
	}

2640
	/* Request the IRQ lines */
2641
	if (priv->lpi_irq > 0) {
2642 2643 2644
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2645 2646 2647
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2648
			goto lpiirq_error;
2649 2650 2651
		}
	}

2652 2653
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2654

2655
	return 0;
2656

2657
lpiirq_error:
2658 2659
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2660
wolirq_error:
2661
	free_irq(dev->irq, dev);
2662 2663 2664
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2665

2666
	del_timer_sync(&priv->txtimer);
2667
	stmmac_hw_teardown(dev);
2668 2669
init_error:
	free_dma_desc_resources(priv);
2670
dma_desc_error:
2671 2672
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2673

2674
	return ret;
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2687 2688 2689
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2690
	/* Stop and disconnect the PHY */
2691 2692 2693
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2694 2695
	}

2696
	stmmac_stop_all_queues(priv);
2697

2698
	stmmac_disable_all_queues(priv);
2699

2700 2701
	del_timer_sync(&priv->txtimer);

2702 2703
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2704 2705
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2706
	if (priv->lpi_irq > 0)
2707
		free_irq(priv->lpi_irq, dev);
2708 2709

	/* Stop TX/RX DMA and clear the descriptors */
2710
	stmmac_stop_all_dma(priv);
2711 2712 2713 2714

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2715
	/* Disable the MAC Rx/Tx */
2716
	priv->hw->mac->set_mac(priv->ioaddr, false);
2717 2718 2719

	netif_carrier_off(dev);

2720
#ifdef CONFIG_DEBUG_FS
2721
	stmmac_exit_fs(dev);
2722 2723
#endif

2724 2725
	stmmac_release_ptp(priv);

2726 2727 2728
	return 0;
}

A
Alexandre TORGUE 已提交
2729 2730 2731 2732 2733 2734
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2735
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2736 2737 2738 2739 2740
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2741
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2742
{
2743
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2744
	struct dma_desc *desc;
2745
	u32 buff_size;
2746
	int tmp_len;
A
Alexandre TORGUE 已提交
2747 2748 2749 2750

	tmp_len = total_len;

	while (tmp_len > 0) {
2751 2752
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2753

2754
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2755 2756 2757 2758 2759
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

		priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
			0, 1,
2760
			(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
A
Alexandre TORGUE 已提交
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
			0, 0);

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2796
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2797 2798
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2799
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2800
	unsigned int first_entry, des;
2801 2802 2803
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2804 2805 2806
	u8 proto_hdr_len;
	int i;

2807 2808
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2809 2810 2811 2812
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2813
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2814
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2815 2816 2817
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2818
			/* This is a hard error, log it. */
2819 2820 2821
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
	if (mss != priv->mss) {
2832
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2833 2834
		priv->hw->desc->set_mss(mss_desc, mss);
		priv->mss = mss;
2835
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2836 2837 2838 2839 2840 2841 2842 2843 2844
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2845
	first_entry = tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2846

2847
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2848 2849 2850 2851 2852 2853 2854 2855
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2856 2857
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2858

2859
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2860 2861 2862

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2863
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2864 2865 2866 2867

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2868
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2869 2870 2871 2872 2873 2874 2875 2876

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2877 2878
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2879 2880

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2881
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2882

2883 2884 2885 2886
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2887 2888
	}

2889
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2890

2891 2892 2893 2894 2895 2896 2897 2898
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2899
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2900

2901
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2902 2903
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2904
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
	}

2922
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	/* Complete the first descriptor before granting the DMA */
	priv->hw->desc->prepare_tso_tx_desc(first, 1,
			proto_hdr_len,
			pay_len,
2935
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
	if (mss_desc)
		priv->hw->desc->set_tx_owner(mss_desc);

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
P
Pavel Machek 已提交
2946
	dma_wmb();
A
Alexandre TORGUE 已提交
2947 2948 2949

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2950 2951
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
2952

2953
		priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
A
Alexandre TORGUE 已提交
2954 2955 2956 2957 2958 2959
					     0);

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

2960
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
2961

2962 2963
	priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
				       queue);
A
Alexandre TORGUE 已提交
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

2974
/**
2975
 *  stmmac_xmit - Tx entry point of the driver
2976 2977
 *  @skb : the socket buffer
 *  @dev : device pointer
2978 2979 2980
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
2981 2982 2983 2984
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2985
	unsigned int nopaged_len = skb_headlen(skb);
2986
	int i, csum_insertion = 0, is_jumbo = 0;
2987
	u32 queue = skb_get_queue_mapping(skb);
2988
	int nfrags = skb_shinfo(skb)->nr_frags;
2989 2990
	int entry;
	unsigned int first_entry;
2991
	struct dma_desc *desc, *first;
2992
	struct stmmac_tx_queue *tx_q;
2993
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
2994 2995
	unsigned int des;

2996 2997
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2998 2999
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
N
Niklas Cassel 已提交
3000
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3001 3002
			return stmmac_tso_xmit(skb, dev);
	}
3003

3004
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3005 3006 3007
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3008
			/* This is a hard error, log it. */
3009 3010 3011
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3012 3013 3014 3015
		}
		return NETDEV_TX_BUSY;
	}

3016 3017 3018
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

3019
	entry = tx_q->cur_tx;
3020
	first_entry = entry;
3021

3022
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3023

3024
	if (likely(priv->extend_desc))
3025
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3026
	else
3027
		desc = tx_q->dma_tx + entry;
3028

3029 3030
	first = desc;

3031
	enh_desc = priv->plat->enh_desc;
3032
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3033 3034 3035
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
3036 3037
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
3038
		entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
3039 3040
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3041
	}
3042 3043

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3044 3045
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3046
		bool last_segment = (i == (nfrags - 1));
3047

3048 3049
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

3050
		if (likely(priv->extend_desc))
3051
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3052
		else
3053
			desc = tx_q->dma_tx + entry;
3054

A
Alexandre TORGUE 已提交
3055 3056 3057
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3058 3059
			goto dma_map_err; /* should reuse desc w/o issues */

3060
		tx_q->tx_skbuff[entry] = NULL;
A
Alexandre TORGUE 已提交
3061

3062
		tx_q->tx_skbuff_dma[entry].buf = des;
3063 3064 3065 3066
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3067

3068 3069 3070
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3071 3072

		/* Prepare the descriptor and set the own bit too */
3073
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
3074 3075
						priv->mode, 1, last_segment,
						skb->len);
3076 3077
	}

3078 3079
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3080

3081 3082 3083 3084 3085 3086
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3087
	tx_q->cur_tx = entry;
3088 3089

	if (netif_msg_pktdata(priv)) {
3090 3091
		void *tx_head;

3092 3093
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3094
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3095
			   entry, first, nfrags);
3096

3097
		if (priv->extend_desc)
3098
			tx_head = (void *)tx_q->dma_etx;
3099
		else
3100
			tx_head = (void *)tx_q->dma_tx;
3101 3102

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
3103

3104
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3105 3106
		print_pkt(skb->data, skb->len);
	}
3107

3108
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3109 3110
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3111
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3112 3113 3114 3115
	}

	dev->stats.tx_bytes += skb->len;

3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
3129 3130
	}

3131
	skb_tx_timestamp(skb);
3132

3133 3134 3135 3136 3137 3138 3139
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3140 3141 3142
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3143 3144
			goto dma_map_err;

3145
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3146 3147 3148 3149
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3150

3151 3152
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
3164
						last_segment, skb->len);
3165 3166 3167 3168 3169

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
P
Pavel Machek 已提交
3170
		dma_wmb();
3171 3172
	}

3173
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3174 3175 3176 3177

	if (priv->synopsys_id < DWMAC_CORE_4_00)
		priv->hw->dma->enable_dma_transmission(priv->ioaddr);
	else
3178 3179
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
					       queue);
3180

G
Giuseppe CAVALLARO 已提交
3181
	return NETDEV_TX_OK;
3182

G
Giuseppe CAVALLARO 已提交
3183
dma_map_err:
3184
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3185 3186
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3187 3188 3189
	return NETDEV_TX_OK;
}

3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


3207
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3208
{
3209
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3210 3211 3212 3213 3214
		return 0;

	return 1;
}

3215
/**
3216
 * stmmac_rx_refill - refill used skb preallocated buffers
3217
 * @priv: driver private structure
3218
 * @queue: RX queue index
3219 3220 3221
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3222
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3223
{
3224 3225 3226 3227
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3228 3229
	int bfsize = priv->dma_buf_sz;

3230
	while (dirty-- > 0) {
3231 3232 3233
		struct dma_desc *p;

		if (priv->extend_desc)
3234
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3235
		else
3236
			p = rx_q->dma_rx + entry;
3237

3238
		if (likely(!rx_q->rx_skbuff[entry])) {
3239 3240
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3241
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3242 3243
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3244
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3245 3246 3247 3248
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3249
				break;
3250
			}
3251

3252 3253
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3254 3255
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3256
			if (dma_mapping_error(priv->device,
3257
					      rx_q->rx_skbuff_dma[entry])) {
3258
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3259 3260 3261
				dev_kfree_skb(skb);
				break;
			}
3262

A
Alexandre TORGUE 已提交
3263
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
3264
				p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3265 3266
				p->des1 = 0;
			} else {
3267
				p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3268 3269
			}
			if (priv->hw->mode->refill_desc3)
3270
				priv->hw->mode->refill_desc3(rx_q, p);
3271

3272 3273
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3274

3275 3276
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3277
		}
P
Pavel Machek 已提交
3278
		dma_wmb();
A
Alexandre TORGUE 已提交
3279 3280 3281 3282 3283 3284

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
		else
			priv->hw->desc->set_rx_owner(p);

P
Pavel Machek 已提交
3285
		dma_wmb();
3286 3287

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3288
	}
3289
	rx_q->dirty_rx = entry;
3290 3291
}

3292
/**
3293
 * stmmac_rx - manage the receive process
3294
 * @priv: driver private structure
3295 3296
 * @limit: napi bugget
 * @queue: RX queue index.
3297 3298 3299
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3300
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3301
{
3302 3303 3304
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3305 3306 3307
	unsigned int next_entry;
	unsigned int count = 0;

3308
	if (netif_msg_rx_status(priv)) {
3309 3310
		void *rx_head;

3311
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3312
		if (priv->extend_desc)
3313
			rx_head = (void *)rx_q->dma_erx;
3314
		else
3315
			rx_head = (void *)rx_q->dma_rx;
3316 3317

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
3318
	}
3319
	while (count < limit) {
3320
		int status;
3321
		struct dma_desc *p;
3322
		struct dma_desc *np;
3323

3324
		if (priv->extend_desc)
3325
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3326
		else
3327
			p = rx_q->dma_rx + entry;
3328

3329 3330 3331 3332 3333
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3334 3335 3336 3337
			break;

		count++;

3338 3339
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3340

3341
		if (priv->extend_desc)
3342
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3343
		else
3344
			np = rx_q->dma_rx + next_entry;
3345 3346

		prefetch(np);
3347

3348 3349 3350
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
3351
							   rx_q->dma_erx +
3352
							   entry);
3353
		if (unlikely(status == discard_frame)) {
3354
			priv->dev->stats.rx_errors++;
3355
			if (priv->hwts_rx_en && !priv->extend_desc) {
3356
				/* DESC2 & DESC3 will be overwritten by device
3357 3358 3359 3360
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3361
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3362
				rx_q->rx_skbuff[entry] = NULL;
3363
				dma_unmap_single(priv->device,
3364
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3365 3366
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3367 3368
			}
		} else {
3369
			struct sk_buff *skb;
3370
			int frame_len;
A
Alexandre TORGUE 已提交
3371 3372 3373
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3374
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
3375
			else
3376
				des = le32_to_cpu(p->des2);
3377

G
Giuseppe CAVALLARO 已提交
3378 3379
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

3380
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3381 3382 3383
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3384
			if (frame_len > priv->dma_buf_sz) {
3385 3386 3387
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3388 3389 3390 3391
				priv->dev->stats.rx_length_errors++;
				break;
			}

3392
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3393 3394
			 * Type frames (LLC/LLC-SNAP)
			 */
3395 3396
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
3397

3398
			if (netif_msg_rx_status(priv)) {
3399 3400
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3401
				if (frame_len > ETH_FRAME_LEN)
3402 3403
					netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
						   frame_len, status);
3404
			}
3405

A
Alexandre TORGUE 已提交
3406 3407 3408 3409 3410 3411
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
3412
				     stmmac_rx_threshold_count(rx_q)))) {
3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3424
							rx_q->rx_skbuff_dma
3425 3426 3427
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3428
							rx_q->
3429 3430 3431 3432 3433
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3434
							   rx_q->rx_skbuff_dma
3435 3436 3437
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3438
				skb = rx_q->rx_skbuff[entry];
3439
				if (unlikely(!skb)) {
3440 3441 3442
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3443 3444 3445 3446
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3447 3448
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3449 3450 3451

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3452
						 rx_q->rx_skbuff_dma[entry],
3453 3454
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3455 3456 3457
			}

			if (netif_msg_pktdata(priv)) {
3458 3459
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3460 3461
				print_pkt(skb->data, frame_len);
			}
3462

3463 3464
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3465 3466
			stmmac_rx_vlan(priv->dev, skb);

3467 3468
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3469
			if (unlikely(!coe))
3470
				skb_checksum_none_assert(skb);
3471
			else
3472
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3473

3474
			napi_gro_receive(&rx_q->napi, skb);
3475 3476 3477 3478 3479 3480 3481

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3482
	stmmac_rx_refill(priv, queue);
3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3495
 *  To look at the incoming frames and clear the tx resources.
3496 3497 3498
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
3499 3500 3501
	struct stmmac_rx_queue *rx_q =
		container_of(napi, struct stmmac_rx_queue, napi);
	struct stmmac_priv *priv = rx_q->priv_data;
3502
	u32 tx_count = priv->plat->tx_queues_to_use;
3503
	u32 chan = rx_q->queue_index;
3504
	int work_done = 0;
3505
	u32 queue;
3506

3507
	priv->xstats.napi_poll++;
3508 3509 3510 3511 3512

	/* check all the queues */
	for (queue = 0; queue < tx_count; queue++)
		stmmac_tx_clean(priv, queue);

3513
	work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3514
	if (work_done < budget) {
3515
		napi_complete_done(napi, work_done);
3516
		stmmac_enable_dma_irq(priv, chan);
3517 3518 3519 3520 3521 3522 3523 3524
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3525
 *   complete within a reasonable time. The driver will mark the error in the
3526 3527 3528 3529 3530 3531
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3532 3533
	u32 tx_count = priv->plat->tx_queues_to_use;
	u32 chan;
3534 3535

	/* Clear Tx resources and restart transmitting again */
3536 3537
	for (chan = 0; chan < tx_count; chan++)
		stmmac_tx_err(priv, chan);
3538 3539 3540
}

/**
3541
 *  stmmac_set_rx_mode - entry point for multicast addressing
3542 3543 3544 3545 3546 3547 3548
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3549
static void stmmac_set_rx_mode(struct net_device *dev)
3550 3551 3552
{
	struct stmmac_priv *priv = netdev_priv(dev);

3553
	priv->hw->mac->set_filter(priv->hw, dev);
3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3569 3570
	struct stmmac_priv *priv = netdev_priv(dev);

3571
	if (netif_running(dev)) {
3572
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3573 3574 3575
		return -EBUSY;
	}

3576
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3577

3578 3579 3580 3581 3582
	netdev_update_features(dev);

	return 0;
}

3583
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3584
					     netdev_features_t features)
3585 3586 3587
{
	struct stmmac_priv *priv = netdev_priv(dev);

3588
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3589
		features &= ~NETIF_F_RXCSUM;
3590

3591
	if (!priv->plat->tx_coe)
3592
		features &= ~NETIF_F_CSUM_MASK;
3593

3594 3595 3596
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3597
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3598
	 */
3599
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3600
		features &= ~NETIF_F_CSUM_MASK;
3601

A
Alexandre TORGUE 已提交
3602 3603 3604 3605 3606 3607 3608 3609
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3610
	return features;
3611 3612
}

3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

3631 3632 3633 3634 3635
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3636 3637 3638 3639 3640
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3641
 */
3642 3643 3644 3645
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3646 3647 3648 3649 3650 3651
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;

	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3652

3653 3654 3655
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3656
	if (unlikely(!dev)) {
3657
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3658 3659 3660
		return IRQ_NONE;
	}

3661
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
3662
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
3663
		int status = priv->hw->mac->host_irq_status(priv->hw,
3664
							    &priv->xstats);
3665

3666 3667
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3668
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3669
				priv->tx_path_in_lpi_mode = true;
3670
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3671
				priv->tx_path_in_lpi_mode = false;
3672 3673 3674 3675
		}

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			for (queue = 0; queue < queues_count; queue++) {
3676 3677 3678
				struct stmmac_rx_queue *rx_q =
				&priv->rx_queue[queue];

3679 3680 3681 3682 3683 3684 3685
				status |=
				priv->hw->mac->host_mtl_irq_status(priv->hw,
								   queue);

				if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
				    priv->hw->dma->set_rx_tail_ptr)
					priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
3686
								rx_q->rx_tail_addr,
3687 3688
								queue);
			}
3689
		}
3690 3691

		/* PCS link status */
3692
		if (priv->hw->pcs) {
3693 3694 3695 3696 3697
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3698
	}
3699

3700
	/* To handle DMA interrupts */
3701
	stmmac_dma_interrupt(priv);
3702 3703 3704 3705 3706 3707

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3708 3709
 * to allow network I/O with interrupts disabled.
 */
3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3725
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3726 3727 3728
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3729
	int ret = -EOPNOTSUPP;
3730 3731 3732 3733

	if (!netif_running(dev))
		return -EINVAL;

3734 3735 3736 3737
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3738
		if (!dev->phydev)
3739
			return -EINVAL;
3740
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3741 3742 3743 3744 3745 3746 3747
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3748

3749 3750 3751
	return ret;
}

3752
#ifdef CONFIG_DEBUG_FS
3753 3754
static struct dentry *stmmac_fs_dir;

3755
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3756
			       struct seq_file *seq)
3757 3758
{
	int i;
G
Giuseppe CAVALLARO 已提交
3759 3760
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3761

3762 3763 3764
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3765
				   i, (unsigned int)virt_to_phys(ep),
3766 3767 3768 3769
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3770 3771 3772
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3773
				   i, (unsigned int)virt_to_phys(p),
3774 3775
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3776 3777
			p++;
		}
3778 3779
		seq_printf(seq, "\n");
	}
3780
}
3781

3782 3783 3784 3785
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3786
	u32 rx_count = priv->plat->rx_queues_to_use;
3787
	u32 tx_count = priv->plat->tx_queues_to_use;
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804
	u32 queue;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3805

3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3830 3831
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3832 3833 3834 3835 3836
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3837
	.release = single_release,
3838 3839
};

3840 3841 3842 3843 3844
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3845
	if (!priv->hw_cap_support) {
3846 3847 3848 3849 3850 3851 3852 3853
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3854
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3855
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3856
	seq_printf(seq, "\t1000 Mbps: %s\n",
3857
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3858
	seq_printf(seq, "\tHalf duplex: %s\n",
3859 3860 3861 3862 3863
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3864
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3876
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3877
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3878
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3879 3880 3881 3882
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3883 3884 3885 3886 3887 3888 3889 3890 3891
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
3914
	.release = single_release,
3915 3916
};

3917 3918
static int stmmac_init_fs(struct net_device *dev)
{
3919 3920 3921 3922
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3923

3924
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3925
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3926 3927 3928 3929 3930

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
3931 3932 3933 3934
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
3935

3936
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
3937
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
3938
		debugfs_remove_recursive(priv->dbgfs_dir);
3939 3940 3941 3942

		return -ENOMEM;
	}

3943
	/* Entry to report the DMA HW features */
3944 3945 3946
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
3947

3948
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
3949
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
3950
		debugfs_remove_recursive(priv->dbgfs_dir);
3951 3952 3953 3954

		return -ENOMEM;
	}

3955 3956 3957
	return 0;
}

3958
static void stmmac_exit_fs(struct net_device *dev)
3959
{
3960 3961 3962
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
3963
}
3964
#endif /* CONFIG_DEBUG_FS */
3965

3966 3967 3968 3969 3970
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
3971
	.ndo_fix_features = stmmac_fix_features,
3972
	.ndo_set_features = stmmac_set_features,
3973
	.ndo_set_rx_mode = stmmac_set_rx_mode,
3974 3975 3976 3977 3978 3979 3980 3981
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

3982 3983
/**
 *  stmmac_hw_init - Init the MAC device
3984
 *  @priv: driver private structure
3985 3986 3987 3988
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
3989 3990 3991 3992 3993 3994
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
3995 3996 3997
	if (priv->plat->setup) {
		mac = priv->plat->setup(priv);
	} else if (priv->plat->has_gmac) {
3998
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
3999 4000
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
4001 4002
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
4003 4004 4005 4006 4007 4008
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
4009
	} else {
4010
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
4011
	}
4012 4013 4014 4015 4016
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

4017 4018 4019 4020
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;

4021
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
4022 4023
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
4024
	} else {
A
Alexandre TORGUE 已提交
4025 4026
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
4027
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
4028 4029 4030
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
4031
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
4032 4033
			priv->mode = STMMAC_RING_MODE;
		}
4034 4035
	}

4036 4037 4038
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4039
		dev_info(priv->device, "DMA HW capability register supported\n");
4040 4041 4042 4043 4044 4045 4046 4047

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4048
		priv->hw->pmt = priv->plat->pmt;
4049

4050 4051 4052 4053 4054 4055
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4056 4057
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4058 4059 4060 4061 4062 4063

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4064 4065 4066
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4067

A
Alexandre TORGUE 已提交
4068 4069 4070 4071 4072
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
4073

4074 4075
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4076
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4077
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4078
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4079
	}
4080
	if (priv->plat->tx_coe)
4081
		dev_info(priv->device, "TX Checksum insertion supported\n");
4082 4083

	if (priv->plat->pmt) {
4084
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4085 4086 4087
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4088
	if (priv->dma_cap.tsoen)
4089
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4090

4091
	return 0;
4092 4093
}

4094
/**
4095 4096
 * stmmac_dvr_probe
 * @device: device pointer
4097
 * @plat_dat: platform data pointer
4098
 * @res: stmmac resource pointer
4099 4100
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4101
 * Return:
4102
 * returns 0 on success, otherwise errno.
4103
 */
4104 4105 4106
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4107
{
4108 4109
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4110 4111
	int ret = 0;
	u32 queue;
4112

4113 4114 4115
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4116
	if (!ndev)
4117
		return -ENOMEM;
4118 4119 4120 4121 4122 4123

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4124

4125
	stmmac_set_ethtool_ops(ndev);
4126 4127
	priv->pause = pause;
	priv->plat = plat_dat;
4128 4129 4130 4131 4132 4133 4134 4135 4136
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4137

4138
	dev_set_drvdata(device, priv->dev);
4139

4140 4141
	/* Verify driver arguments */
	stmmac_verify_args();
4142

4143
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4144 4145
	 * this needs to have multiple instances
	 */
4146 4147 4148
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4149 4150
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4151
		reset_control_deassert(priv->plat->stmmac_rst);
4152 4153 4154 4155 4156 4157
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4158

4159
	/* Init MAC and get the capabilities */
4160 4161
	ret = stmmac_hw_init(priv);
	if (ret)
4162
		goto error_hw_init;
4163

4164
	/* Configure real RX and TX queues */
4165 4166
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4167

4168
	ndev->netdev_ops = &stmmac_netdev_ops;
4169

4170 4171
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4172 4173

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4174
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4175
		priv->tso = true;
4176
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4177
	}
4178 4179
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4180 4181
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4182
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
4183 4184 4185
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4186 4187 4188 4189 4190 4191
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4192 4193 4194 4195 4196
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4197
		ndev->max_mtu = priv->plat->maxmtu;
4198
	else if (priv->plat->maxmtu < ndev->min_mtu)
4199 4200 4201
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4202

4203 4204 4205
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4206 4207 4208 4209 4210 4211 4212
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
4213 4214
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
4215 4216
	}

4217 4218 4219 4220 4221 4222
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
			       (8 * priv->plat->rx_queues_to_use));
	}
4223

4224 4225
	spin_lock_init(&priv->lock);

4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4237 4238
	stmmac_check_pcs_mode(priv);

4239 4240 4241
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4242 4243 4244
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4245 4246 4247
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4248 4249
			goto error_mdio_register;
		}
4250 4251
	}

4252
	ret = register_netdev(ndev);
4253
	if (ret) {
4254 4255
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4256 4257
		goto error_netdev_register;
	}
4258 4259

	return ret;
4260

4261
error_netdev_register:
4262 4263 4264 4265
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4266
error_mdio_register:
4267 4268 4269 4270 4271
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_del(&rx_q->napi);
	}
4272
error_hw_init:
4273
	free_netdev(ndev);
4274

4275
	return ret;
4276
}
4277
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4278 4279 4280

/**
 * stmmac_dvr_remove
4281
 * @dev: device pointer
4282
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4283
 * changes the link status, releases the DMA descriptor rings.
4284
 */
4285
int stmmac_dvr_remove(struct device *dev)
4286
{
4287
	struct net_device *ndev = dev_get_drvdata(dev);
4288
	struct stmmac_priv *priv = netdev_priv(ndev);
4289

4290
	netdev_info(priv->dev, "%s: removing driver", __func__);
4291

4292
	stmmac_stop_all_dma(priv);
4293

4294
	priv->hw->mac->set_mac(priv->ioaddr, false);
4295 4296
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4297 4298 4299 4300
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4301 4302 4303
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4304
		stmmac_mdio_unregister(ndev);
4305 4306 4307 4308
	free_netdev(ndev);

	return 0;
}
4309
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4310

4311 4312
/**
 * stmmac_suspend - suspend callback
4313
 * @dev: device pointer
4314 4315 4316 4317
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4318
int stmmac_suspend(struct device *dev)
4319
{
4320
	struct net_device *ndev = dev_get_drvdata(dev);
4321
	struct stmmac_priv *priv = netdev_priv(ndev);
4322
	unsigned long flags;
4323

4324
	if (!ndev || !netif_running(ndev))
4325 4326
		return 0;

4327 4328
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4329

4330
	spin_lock_irqsave(&priv->lock, flags);
4331

4332
	netif_device_detach(ndev);
4333
	stmmac_stop_all_queues(priv);
4334

4335
	stmmac_disable_all_queues(priv);
4336 4337

	/* Stop TX/RX DMA */
4338
	stmmac_stop_all_dma(priv);
4339

4340
	/* Enable Power down mode by programming the PMT regs */
4341
	if (device_may_wakeup(priv->device)) {
4342
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
4343 4344
		priv->irq_wake = 1;
	} else {
4345
		priv->hw->mac->set_mac(priv->ioaddr, false);
4346
		pinctrl_pm_select_sleep_state(priv->device);
4347
		/* Disable clock in case of PWM is off */
4348 4349
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4350
	}
4351
	spin_unlock_irqrestore(&priv->lock, flags);
4352

4353
	priv->oldlink = false;
4354 4355
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4356 4357
	return 0;
}
4358
EXPORT_SYMBOL_GPL(stmmac_suspend);
4359

4360 4361 4362 4363 4364 4365 4366
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4367
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4368 4369 4370 4371 4372 4373 4374 4375 4376
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4377 4378 4379 4380 4381 4382
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
	}
4383 4384
}

4385 4386
/**
 * stmmac_resume - resume callback
4387
 * @dev: device pointer
4388 4389 4390
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4391
int stmmac_resume(struct device *dev)
4392
{
4393
	struct net_device *ndev = dev_get_drvdata(dev);
4394
	struct stmmac_priv *priv = netdev_priv(ndev);
4395
	unsigned long flags;
4396

4397
	if (!netif_running(ndev))
4398 4399 4400 4401 4402 4403
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4404 4405
	 * from another devices (e.g. serial console).
	 */
4406
	if (device_may_wakeup(priv->device)) {
4407
		spin_lock_irqsave(&priv->lock, flags);
4408
		priv->hw->mac->pmt(priv->hw, 0);
4409
		spin_unlock_irqrestore(&priv->lock, flags);
4410
		priv->irq_wake = 0;
4411
	} else {
4412
		pinctrl_pm_select_default_state(priv->device);
4413
		/* enable the clk previously disabled */
4414 4415
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4416 4417 4418 4419
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4420

4421
	netif_device_attach(ndev);
4422

4423 4424
	spin_lock_irqsave(&priv->lock, flags);

4425 4426
	stmmac_reset_queues_param(priv);

A
Alexandre TORGUE 已提交
4427 4428 4429 4430 4431
	/* reset private mss value to force mss context settings at
	 * next tso xmit (only used for gmac4).
	 */
	priv->mss = 0;

4432 4433
	stmmac_clear_descriptors(priv);

4434
	stmmac_hw_setup(ndev, false);
4435
	stmmac_init_tx_coalesce(priv);
4436
	stmmac_set_rx_mode(ndev);
4437

4438
	stmmac_enable_all_queues(priv);
4439

4440
	stmmac_start_all_queues(priv);
4441

4442
	spin_unlock_irqrestore(&priv->lock, flags);
4443

4444 4445
	if (ndev->phydev)
		phy_start(ndev->phydev);
4446

4447 4448
	return 0;
}
4449
EXPORT_SYMBOL_GPL(stmmac_resume);
4450

4451 4452 4453 4454 4455 4456 4457 4458
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4459
		if (!strncmp(opt, "debug:", 6)) {
4460
			if (kstrtoint(opt + 6, 0, &debug))
4461 4462
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4463
			if (kstrtoint(opt + 8, 0, &phyaddr))
4464 4465
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4466
			if (kstrtoint(opt + 7, 0, &buf_sz))
4467 4468
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4469
			if (kstrtoint(opt + 3, 0, &tc))
4470 4471
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4472
			if (kstrtoint(opt + 9, 0, &watchdog))
4473 4474
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4475
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4476 4477
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4478
			if (kstrtoint(opt + 6, 0, &pause))
4479
				goto err;
4480
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4481 4482
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4483 4484 4485
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4486
		}
4487 4488
	}
	return 0;
4489 4490 4491 4492

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4493 4494 4495
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4496
#endif /* MODULE */
4497

4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4527 4528 4529
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");