stmmac_main.c 147.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

6
	Copyright(C) 2007-2011 STMicroelectronics Ltd
7 8 9 10 11 12 13 14 15 16


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

17
#include <linux/clk.h>
18 19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
27
#include <linux/if.h>
28 29
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
30
#include <linux/slab.h>
31
#include <linux/prefetch.h>
32
#include <linux/pinctrl/consumer.h>
33
#ifdef CONFIG_DEBUG_FS
34 35
#include <linux/debugfs.h>
#include <linux/seq_file.h>
36
#endif /* CONFIG_DEBUG_FS */
37
#include <linux/net_tstamp.h>
38
#include <linux/phylink.h>
39
#include <linux/udp.h>
40
#include <net/pkt_cls.h>
41
#include "stmmac_ptp.h"
42
#include "stmmac.h"
43
#include <linux/reset.h>
44
#include <linux/of_mdio.h>
45
#include "dwmac1000.h"
46
#include "dwxgmac2.h"
47
#include "hwif.h"
48

49
#define	STMMAC_ALIGN(x)		ALIGN(ALIGN(x, SMP_CACHE_BYTES), 16)
A
Alexandre TORGUE 已提交
50
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
51 52

/* Module parameters */
53
#define TX_TIMEO	5000
54
static int watchdog = TX_TIMEO;
55
module_param(watchdog, int, 0644);
56
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
57

58
static int debug = -1;
59
module_param(debug, int, 0644);
60
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
61

62
static int phyaddr = -1;
63
module_param(phyaddr, int, 0444);
64 65
MODULE_PARM_DESC(phyaddr, "Physical device address");

66 67
#define STMMAC_TX_THRESH(x)	((x)->dma_tx_size / 4)
#define STMMAC_RX_THRESH(x)	((x)->dma_rx_size / 4)
68

69
static int flow_ctrl = FLOW_AUTO;
70
module_param(flow_ctrl, int, 0644);
71 72 73
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
74
module_param(pause, int, 0644);
75 76 77 78
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
79
module_param(tc, int, 0644);
80 81
MODULE_PARM_DESC(tc, "DMA threshold control value");

82 83
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
84
module_param(buf_sz, int, 0644);
85 86
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

87 88
#define	STMMAC_RX_COPYBREAK	256

89 90 91 92
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

93 94
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
95
module_param(eee_timer, int, 0644);
96
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
97
#define STMMAC_LPI_T(x) (jiffies + usecs_to_jiffies(x))
98

99 100
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
101 102
 */
static unsigned int chain_mode;
103
module_param(chain_mode, int, 0444);
104 105
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

106 107
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

108
#ifdef CONFIG_DEBUG_FS
109
static const struct net_device_ops stmmac_netdev_ops;
110
static void stmmac_init_fs(struct net_device *dev);
111
static void stmmac_exit_fs(struct net_device *dev);
112 113
#endif

114
#define STMMAC_COAL_TIMER(x) (ns_to_ktime((x) * NSEC_PER_USEC))
115

116 117
/**
 * stmmac_verify_args - verify the driver parameters.
118 119
 * Description: it checks the driver parameters and set a default in case of
 * errors.
120 121 122 123 124
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
125 126
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
127 128 129 130 131 132
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
133 134
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
135 136
}

137 138 139 140 141 142 143
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
144 145
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
146 147
	u32 queue;

148 149
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
150

151 152 153 154
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
155 156 157 158 159 160 161 162 163 164
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
165 166
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
167 168
	u32 queue;

169 170
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
171

172 173 174 175
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
176 177 178
	}
}

179 180 181 182 183 184 185 186 187 188 189 190 191 192
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

193 194 195 196 197 198 199 200 201 202 203 204
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
205 206 207 208
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

209
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
210 211

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
212 213 214 215 216 217
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
218 219 220 221 222 223 224 225 226 227 228
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
229
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
230
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
231
	}
232 233 234 235 236 237 238 239 240 241 242

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
258 259
}

260 261
static void print_pkt(unsigned char *buf, int len)
{
262 263
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
264 265
}

266
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
267
{
268
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
269
	u32 avail;
270

271 272
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
273
	else
274
		avail = priv->dma_tx_size - tx_q->cur_tx + tx_q->dirty_tx - 1;
275 276 277 278

	return avail;
}

279 280 281 282 283 284
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
285
{
286
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
287
	u32 dirty;
288

289 290
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
291
	else
292
		dirty = priv->dma_rx_size - rx_q->dirty_rx + rx_q->cur_rx;
293 294

	return dirty;
295 296
}

297 298 299 300 301 302 303 304 305 306
static void stmmac_lpi_entry_timer_config(struct stmmac_priv *priv, bool en)
{
	int tx_lpi_timer;

	/* Clear/set the SW EEE timer flag based on LPI ET enablement */
	priv->eee_sw_timer_en = en ? 0 : 1;
	tx_lpi_timer  = en ? priv->tx_lpi_timer : 0;
	stmmac_set_eee_lpi_timer(priv, priv->hw, tx_lpi_timer);
}

307
/**
308
 * stmmac_enable_eee_mode - check and enter in LPI mode
309
 * @priv: driver private structure
310 311
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
312
 */
313 314
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
315 316 317 318 319 320 321 322 323 324 325
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

326
	/* Check and enter in LPI mode */
327
	if (!priv->tx_path_in_lpi_mode)
328 329
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
330 331
}

332
/**
333
 * stmmac_disable_eee_mode - disable and exit from LPI mode
334 335 336 337
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
338 339
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
340 341 342 343 344
	if (!priv->eee_sw_timer_en) {
		stmmac_lpi_entry_timer_config(priv, 0);
		return;
	}

345
	stmmac_reset_eee_mode(priv, priv->hw);
346 347 348 349 350
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
351
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
352
 * @t:  timer_list struct containing private info
353
 * Description:
354
 *  if there is no data transfer and if we are not in LPI state,
355 356
 *  then MAC Transmitter can be moved to LPI state.
 */
357
static void stmmac_eee_ctrl_timer(struct timer_list *t)
358
{
359
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
360 361

	stmmac_enable_eee_mode(priv);
362
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
363 364 365
}

/**
366
 * stmmac_eee_init - init EEE
367
 * @priv: driver private structure
368
 * Description:
369 370 371
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
372 373 374
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
375
	int eee_tw_timer = priv->eee_tw_timer;
376

G
Giuseppe CAVALLARO 已提交
377 378 379
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
380 381
	if (priv->hw->pcs == STMMAC_PCS_TBI ||
	    priv->hw->pcs == STMMAC_PCS_RTBI)
382
		return false;
383

384 385 386 387 388
	/* Check if MAC core supports the EEE feature. */
	if (!priv->dma_cap.eee)
		return false;

	mutex_lock(&priv->lock);
389

390
	/* Check if it needs to be deactivated */
391 392 393
	if (!priv->eee_active) {
		if (priv->eee_enabled) {
			netdev_dbg(priv->dev, "disable EEE\n");
394
			stmmac_lpi_entry_timer_config(priv, 0);
395
			del_timer_sync(&priv->eee_ctrl_timer);
396
			stmmac_set_eee_timer(priv, priv->hw, 0, eee_tw_timer);
397
		}
398
		mutex_unlock(&priv->lock);
399
		return false;
400
	}
401 402 403 404

	if (priv->eee_active && !priv->eee_enabled) {
		timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
		stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
405
				     eee_tw_timer);
406 407
	}

408 409 410 411 412 413 414 415 416
	if (priv->plat->has_gmac4 && priv->tx_lpi_timer <= STMMAC_ET_MAX) {
		del_timer_sync(&priv->eee_ctrl_timer);
		priv->tx_path_in_lpi_mode = false;
		stmmac_lpi_entry_timer_config(priv, 1);
	} else {
		stmmac_lpi_entry_timer_config(priv, 0);
		mod_timer(&priv->eee_ctrl_timer,
			  STMMAC_LPI_T(priv->tx_lpi_timer));
	}
417

418 419 420
	mutex_unlock(&priv->lock);
	netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
	return true;
421 422
}

423
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
424
 * @priv: driver private structure
425
 * @p : descriptor pointer
426 427 428 429 430 431
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
432
				   struct dma_desc *p, struct sk_buff *skb)
433 434
{
	struct skb_shared_hwtstamps shhwtstamp;
435
	bool found = false;
436
	u64 ns = 0;
437 438 439 440

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
441
	/* exit if skb doesn't support hw tstamp */
442
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
443 444 445
		return;

	/* check tx tstamp status */
446 447
	if (stmmac_get_tx_timestamp_status(priv, p)) {
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
448 449 450 451
		found = true;
	} else if (!stmmac_get_mac_tx_timestamp(priv, priv->hw, &ns)) {
		found = true;
	}
452

453
	if (found) {
454 455
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
456

457
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
458 459 460
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
461 462
}

463
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
464
 * @priv: driver private structure
465 466
 * @p : descriptor pointer
 * @np : next descriptor pointer
467 468 469 470 471
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
472 473
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
474 475
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
476
	struct dma_desc *desc = p;
477
	u64 ns = 0;
478 479 480

	if (!priv->hwts_rx_en)
		return;
481
	/* For GMAC4, the valid timestamp is from CTX next desc. */
482
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
483
		desc = np;
484

485
	/* Check if timestamp is available */
486 487
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
488
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
489 490 491 492
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
493
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
494
	}
495 496 497
}

/**
498
 *  stmmac_hwtstamp_set - control hardware timestamping.
499
 *  @dev: device pointer.
500
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
501 502 503 504 505 506 507
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
508
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
509 510 511
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
512
	struct timespec64 now;
513 514 515 516 517 518 519 520 521
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
522
	u32 sec_inc = 0;
523
	u32 value = 0;
524 525 526
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
527 528 529 530 531 532 533 534 535 536

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
537
			   sizeof(config)))
538 539
		return -EFAULT;

540 541
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
542 543 544 545 546

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

547 548
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
549 550 551 552 553
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
554
			/* time stamp no incoming packet at all */
555 556 557 558
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
559
			/* PTP v1, UDP, any kind of event packet */
560
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
561 562 563 564 565 566 567
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
568 569 570 571 572
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
573
			/* PTP v1, UDP, Sync packet */
574 575 576 577 578 579 580 581 582
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
583
			/* PTP v1, UDP, Delay_req packet */
584 585 586 587 588 589 590 591 592 593
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
594
			/* PTP v2, UDP, any kind of event packet */
595 596 597
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
598
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
599 600 601 602 603 604

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
605
			/* PTP v2, UDP, Sync packet */
606 607 608 609 610 611 612 613 614 615
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
616
			/* PTP v2, UDP, Delay_req packet */
617 618 619 620 621 622 623 624 625 626 627
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
628
			/* PTP v2/802.AS1 any layer, any kind of event packet */
629 630
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
631
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
632 633
			if (priv->synopsys_id != DWMAC_CORE_5_10)
				ts_event_en = PTP_TCR_TSEVNTENA;
634 635 636 637 638 639
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
640
			/* PTP v2/802.AS1, any layer, Sync packet */
641 642 643 644 645 646 647 648 649 650 651
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
652
			/* PTP v2/802.AS1, any layer, Delay_req packet */
653 654 655 656 657 658 659 660 661 662 663
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

664
		case HWTSTAMP_FILTER_NTP_ALL:
665
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
666
			/* time stamp any incoming packet */
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
686
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
687 688

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
689
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
690 691
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
692 693 694
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
695
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
696 697

		/* program Sub Second Increment reg */
698 699
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
700
				xmac, &sec_inc);
701
		temp = div_u64(1000000000ULL, sec_inc);
702

703 704 705 706
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

707 708 709
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
710
		 * where, freq_div_ratio = 1e9ns/sec_inc
711
		 */
712
		temp = (u64)(temp << 32);
713
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
714
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
715 716

		/* initialize system time */
A
Arnd Bergmann 已提交
717 718 719
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
720 721
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
722 723
	}

724 725
	memcpy(&priv->tstamp_config, &config, sizeof(config));

726
	return copy_to_user(ifr->ifr_data, &config,
727 728 729 730 731 732 733 734 735 736
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
737
 *  as requested.
738 739 740 741 742 743 744 745 746 747 748
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
749 750
}

751
/**
752
 * stmmac_init_ptp - init PTP
753
 * @priv: driver private structure
754
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
755
 * This is done by looking at the HW cap. register.
756
 * This function also registers the ptp driver.
757
 */
758
static int stmmac_init_ptp(struct stmmac_priv *priv)
759
{
760 761
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

762 763 764
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

765
	priv->adv_ts = 0;
766 767
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
768 769 770
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
771 772
		priv->adv_ts = 1;

773 774
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
775

776 777 778
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
779 780 781

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
782

783 784 785
	stmmac_ptp_register(priv);

	return 0;
786 787 788 789
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
790
	clk_disable_unprepare(priv->plat->clk_ptp_ref);
791
	stmmac_ptp_unregister(priv);
792 793
}

794 795 796
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
797
 *  @duplex: duplex passed to the next function
798 799 800 801 802 803
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

804 805
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
806 807
}

808 809 810 811 812
static void stmmac_validate(struct phylink_config *config,
			    unsigned long *supported,
			    struct phylink_link_state *state)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
813
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
814 815 816 817
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	int tx_cnt = priv->plat->tx_queues_to_use;
	int max_speed = priv->plat->max_speed;

818 819 820 821
	phylink_set(mac_supported, 10baseT_Half);
	phylink_set(mac_supported, 10baseT_Full);
	phylink_set(mac_supported, 100baseT_Half);
	phylink_set(mac_supported, 100baseT_Full);
822 823 824
	phylink_set(mac_supported, 1000baseT_Half);
	phylink_set(mac_supported, 1000baseT_Full);
	phylink_set(mac_supported, 1000baseKX_Full);
825 826 827 828 829 830

	phylink_set(mac_supported, Autoneg);
	phylink_set(mac_supported, Pause);
	phylink_set(mac_supported, Asym_Pause);
	phylink_set_port_modes(mac_supported);

831 832 833 834
	/* Cut down 1G if asked to */
	if ((max_speed > 0) && (max_speed < 1000)) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
835
	} else if (priv->plat->has_xgmac) {
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		if (!max_speed || (max_speed >= 2500)) {
			phylink_set(mac_supported, 2500baseT_Full);
			phylink_set(mac_supported, 2500baseX_Full);
		}
		if (!max_speed || (max_speed >= 5000)) {
			phylink_set(mac_supported, 5000baseT_Full);
		}
		if (!max_speed || (max_speed >= 10000)) {
			phylink_set(mac_supported, 10000baseSR_Full);
			phylink_set(mac_supported, 10000baseLR_Full);
			phylink_set(mac_supported, 10000baseER_Full);
			phylink_set(mac_supported, 10000baseLRM_Full);
			phylink_set(mac_supported, 10000baseT_Full);
			phylink_set(mac_supported, 10000baseKX4_Full);
			phylink_set(mac_supported, 10000baseKR_Full);
		}
J
Jose Abreu 已提交
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
		if (!max_speed || (max_speed >= 25000)) {
			phylink_set(mac_supported, 25000baseCR_Full);
			phylink_set(mac_supported, 25000baseKR_Full);
			phylink_set(mac_supported, 25000baseSR_Full);
		}
		if (!max_speed || (max_speed >= 40000)) {
			phylink_set(mac_supported, 40000baseKR4_Full);
			phylink_set(mac_supported, 40000baseCR4_Full);
			phylink_set(mac_supported, 40000baseSR4_Full);
			phylink_set(mac_supported, 40000baseLR4_Full);
		}
		if (!max_speed || (max_speed >= 50000)) {
			phylink_set(mac_supported, 50000baseCR2_Full);
			phylink_set(mac_supported, 50000baseKR2_Full);
			phylink_set(mac_supported, 50000baseSR2_Full);
			phylink_set(mac_supported, 50000baseKR_Full);
			phylink_set(mac_supported, 50000baseSR_Full);
			phylink_set(mac_supported, 50000baseCR_Full);
			phylink_set(mac_supported, 50000baseLR_ER_FR_Full);
			phylink_set(mac_supported, 50000baseDR_Full);
		}
		if (!max_speed || (max_speed >= 100000)) {
			phylink_set(mac_supported, 100000baseKR4_Full);
			phylink_set(mac_supported, 100000baseSR4_Full);
			phylink_set(mac_supported, 100000baseCR4_Full);
			phylink_set(mac_supported, 100000baseLR4_ER4_Full);
			phylink_set(mac_supported, 100000baseKR2_Full);
			phylink_set(mac_supported, 100000baseSR2_Full);
			phylink_set(mac_supported, 100000baseCR2_Full);
			phylink_set(mac_supported, 100000baseLR2_ER2_FR2_Full);
			phylink_set(mac_supported, 100000baseDR2_Full);
		}
884 885 886 887 888 889 890 891 892
	}

	/* Half-Duplex can only work with single queue */
	if (tx_cnt > 1) {
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 1000baseT_Half);
	}

893 894 895 896 897
	linkmode_and(supported, supported, mac_supported);
	linkmode_andnot(supported, supported, mask);

	linkmode_and(state->advertising, state->advertising, mac_supported);
	linkmode_andnot(state->advertising, state->advertising, mask);
898 899 900

	/* If PCS is supported, check which modes it supports. */
	stmmac_xpcs_validate(priv, &priv->hw->xpcs_args, supported, state);
901 902
}

903 904
static void stmmac_mac_pcs_get_state(struct phylink_config *config,
				     struct phylink_link_state *state)
905
{
906 907
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

908
	state->link = 0;
909
	stmmac_xpcs_get_state(priv, &priv->hw->xpcs_args, state);
910 911
}

912 913
static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
			      const struct phylink_link_state *state)
914
{
915 916 917
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

	stmmac_xpcs_config(priv, &priv->hw->xpcs_args, state);
918 919 920 921 922 923 924 925 926 927 928 929 930 931
}

static void stmmac_mac_an_restart(struct phylink_config *config)
{
	/* Not Supported */
}

static void stmmac_mac_link_down(struct phylink_config *config,
				 unsigned int mode, phy_interface_t interface)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

	stmmac_mac_set(priv, priv->ioaddr, false);
	priv->eee_active = false;
932
	priv->tx_lpi_enabled = false;
933 934 935 936 937 938 939 940 941
	stmmac_eee_init(priv);
	stmmac_set_eee_pls(priv, priv->hw, false);
}

static void stmmac_mac_link_up(struct phylink_config *config,
			       struct phy_device *phy,
			       unsigned int mode, phy_interface_t interface,
			       int speed, int duplex,
			       bool tx_pause, bool rx_pause)
942
{
943
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
944 945
	u32 ctrl;

946 947
	stmmac_xpcs_link_up(priv, &priv->hw->xpcs_args, speed, interface);

948
	ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
949
	ctrl &= ~priv->hw->link.speed_mask;
950

951 952
	if (interface == PHY_INTERFACE_MODE_USXGMII) {
		switch (speed) {
953 954 955 956 957 958 959 960 961 962 963 964
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_5000:
			ctrl |= priv->hw->link.xgmii.speed5000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.xgmii.speed2500;
			break;
		default:
			return;
		}
J
Jose Abreu 已提交
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
	} else if (interface == PHY_INTERFACE_MODE_XLGMII) {
		switch (speed) {
		case SPEED_100000:
			ctrl |= priv->hw->link.xlgmii.speed100000;
			break;
		case SPEED_50000:
			ctrl |= priv->hw->link.xlgmii.speed50000;
			break;
		case SPEED_40000:
			ctrl |= priv->hw->link.xlgmii.speed40000;
			break;
		case SPEED_25000:
			ctrl |= priv->hw->link.xlgmii.speed25000;
			break;
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		default:
			return;
		}
991
	} else {
992
		switch (speed) {
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		case SPEED_100:
			ctrl |= priv->hw->link.speed100;
			break;
		case SPEED_10:
			ctrl |= priv->hw->link.speed10;
			break;
		default:
			return;
		}
1008 1009
	}

1010
	priv->speed = speed;
1011

1012
	if (priv->plat->fix_mac_speed)
1013
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, speed);
1014

1015
	if (!duplex)
1016 1017 1018
		ctrl &= ~priv->hw->link.duplex;
	else
		ctrl |= priv->hw->link.duplex;
1019 1020

	/* Flow Control operation */
1021 1022
	if (tx_pause && rx_pause)
		stmmac_mac_flow_ctrl(priv, duplex);
1023 1024 1025 1026

	writel(ctrl, priv->ioaddr + MAC_CTRL_REG);

	stmmac_mac_set(priv, priv->ioaddr, true);
1027
	if (phy && priv->dma_cap.eee) {
1028 1029
		priv->eee_active = phy_init_eee(phy, 1) >= 0;
		priv->eee_enabled = stmmac_eee_init(priv);
1030
		priv->tx_lpi_enabled = priv->eee_enabled;
1031 1032
		stmmac_set_eee_pls(priv, priv->hw, true);
	}
1033 1034
}

1035
static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
1036
	.validate = stmmac_validate,
1037
	.mac_pcs_get_state = stmmac_mac_pcs_get_state,
1038
	.mac_config = stmmac_mac_config,
1039
	.mac_an_restart = stmmac_mac_an_restart,
1040 1041
	.mac_link_down = stmmac_mac_link_down,
	.mac_link_up = stmmac_mac_link_up,
1042 1043
};

1044
/**
1045
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
1046 1047 1048 1049 1050
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
1051 1052 1053 1054 1055
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
1056 1057 1058 1059
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
1060
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
1061
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
1062
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
1063
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
1064
			priv->hw->pcs = STMMAC_PCS_SGMII;
1065 1066 1067 1068
		}
	}
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
1079
	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
1080
	struct stmmac_priv *priv = netdev_priv(dev);
1081 1082
	struct device_node *node;
	int ret;
1083

1084
	node = priv->plat->phylink_node;
1085

1086
	if (node)
1087
		ret = phylink_of_phy_connect(priv->phylink, node, 0);
1088 1089 1090 1091 1092

	/* Some DT bindings do not set-up the PHY handle. Let's try to
	 * manually parse it
	 */
	if (!node || ret) {
1093 1094
		int addr = priv->plat->phy_addr;
		struct phy_device *phydev;
1095

1096 1097 1098
		phydev = mdiobus_get_phy(priv->mii, addr);
		if (!phydev) {
			netdev_err(priv->dev, "no phy at addr %d\n", addr);
1099
			return -ENODEV;
1100
		}
1101

1102
		ret = phylink_connect_phy(priv->phylink, phydev);
1103 1104
	}

1105 1106 1107
	phylink_ethtool_get_wol(priv->phylink, &wol);
	device_set_wakeup_capable(priv->device, !!wol.supported);

1108 1109
	return ret;
}
1110

1111 1112
static int stmmac_phy_setup(struct stmmac_priv *priv)
{
1113
	struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1114
	int mode = priv->plat->phy_interface;
1115
	struct phylink *phylink;
1116

1117 1118
	priv->phylink_config.dev = &priv->dev->dev;
	priv->phylink_config.type = PHYLINK_NETDEV;
1119
	priv->phylink_config.pcs_poll = true;
1120

1121 1122 1123
	if (!fwnode)
		fwnode = dev_fwnode(priv->device);

1124
	phylink = phylink_create(&priv->phylink_config, fwnode,
1125 1126 1127
				 mode, &stmmac_phylink_mac_ops);
	if (IS_ERR(phylink))
		return PTR_ERR(phylink);
1128

1129
	priv->phylink = phylink;
1130 1131 1132
	return 0;
}

1133
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1134
{
1135
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1136
	unsigned int desc_size;
1137
	void *head_rx;
1138
	u32 queue;
1139

1140 1141 1142
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1143

1144 1145
		pr_info("\tRX Queue %u rings\n", queue);

1146
		if (priv->extend_desc) {
1147
			head_rx = (void *)rx_q->dma_erx;
1148 1149
			desc_size = sizeof(struct dma_extended_desc);
		} else {
1150
			head_rx = (void *)rx_q->dma_rx;
1151 1152
			desc_size = sizeof(struct dma_desc);
		}
1153 1154

		/* Display RX ring */
1155 1156
		stmmac_display_ring(priv, head_rx, priv->dma_rx_size, true,
				    rx_q->dma_rx_phy, desc_size);
1157
	}
1158 1159 1160 1161
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1162
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1163
	unsigned int desc_size;
1164
	void *head_tx;
1165
	u32 queue;
1166

1167 1168 1169
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1170

1171 1172
		pr_info("\tTX Queue %d rings\n", queue);

1173
		if (priv->extend_desc) {
1174
			head_tx = (void *)tx_q->dma_etx;
1175 1176
			desc_size = sizeof(struct dma_extended_desc);
		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
1177
			head_tx = (void *)tx_q->dma_entx;
1178 1179
			desc_size = sizeof(struct dma_edesc);
		} else {
1180
			head_tx = (void *)tx_q->dma_tx;
1181 1182
			desc_size = sizeof(struct dma_desc);
		}
1183

1184 1185
		stmmac_display_ring(priv, head_tx, priv->dma_tx_size, false,
				    tx_q->dma_tx_phy, desc_size);
1186
	}
1187 1188
}

1189 1190 1191 1192 1193 1194 1195 1196 1197
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1198 1199 1200 1201
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

J
Jose Abreu 已提交
1202 1203 1204
	if (mtu >= BUF_SIZE_8KiB)
		ret = BUF_SIZE_16KiB;
	else if (mtu >= BUF_SIZE_4KiB)
1205 1206 1207
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1208
	else if (mtu > DEFAULT_BUFSIZE)
1209 1210
		ret = BUF_SIZE_2KiB;
	else
1211
		ret = DEFAULT_BUFSIZE;
1212 1213 1214 1215

	return ret;
}

1216
/**
1217
 * stmmac_clear_rx_descriptors - clear RX descriptors
1218
 * @priv: driver private structure
1219
 * @queue: RX queue index
1220
 * Description: this function is called to clear the RX descriptors
1221 1222
 * in case of both basic and extended descriptors are used.
 */
1223
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1224
{
1225
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1226
	int i;
1227

1228
	/* Clear the RX descriptors */
1229
	for (i = 0; i < priv->dma_rx_size; i++)
1230
		if (priv->extend_desc)
1231 1232
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1233
					(i == priv->dma_rx_size - 1),
1234
					priv->dma_buf_sz);
1235
		else
1236 1237
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1238
					(i == priv->dma_rx_size - 1),
1239
					priv->dma_buf_sz);
1240 1241 1242 1243 1244
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1245
 * @queue: TX queue index.
1246 1247 1248
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1249
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1250
{
1251
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1252 1253 1254
	int i;

	/* Clear the TX descriptors */
1255 1256
	for (i = 0; i < priv->dma_tx_size; i++) {
		int last = (i == (priv->dma_tx_size - 1));
1257 1258
		struct dma_desc *p;

1259
		if (priv->extend_desc)
1260 1261 1262
			p = &tx_q->dma_etx[i].basic;
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			p = &tx_q->dma_entx[i].basic;
1263
		else
1264 1265 1266 1267
			p = &tx_q->dma_tx[i];

		stmmac_init_tx_desc(priv, p, priv->mode, last);
	}
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1278
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1279
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1280 1281
	u32 queue;

1282
	/* Clear the RX descriptors */
1283 1284
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1285 1286

	/* Clear the TX descriptors */
1287 1288
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1289 1290
}

1291 1292 1293 1294 1295
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1296 1297
 * @flags: gfp flag
 * @queue: RX queue index
1298 1299 1300
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1301
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1302
				  int i, gfp_t flags, u32 queue)
1303
{
1304
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1305
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1306

1307 1308
	buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
	if (!buf->page)
1309
		return -ENOMEM;
1310

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	if (priv->sph) {
		buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
		if (!buf->sec_page)
			return -ENOMEM;

		buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr);
	} else {
		buf->sec_page = NULL;
	}

1322 1323
	buf->addr = page_pool_get_dma_addr(buf->page);
	stmmac_set_desc_addr(priv, p, buf->addr);
1324 1325
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1326 1327 1328 1329

	return 0;
}

1330 1331 1332
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1333
 * @queue: RX queue index
1334 1335
 * @i: buffer index.
 */
1336
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1337
{
1338
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1339
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1340

1341
	if (buf->page)
1342
		page_pool_put_full_page(rx_q->page_pool, buf->page, false);
1343
	buf->page = NULL;
1344 1345

	if (buf->sec_page)
1346
		page_pool_put_full_page(rx_q->page_pool, buf->sec_page, false);
1347
	buf->sec_page = NULL;
1348 1349 1350
}

/**
1351 1352
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1353
 * @queue: RX queue index
1354 1355
 * @i: buffer index.
 */
1356
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1357
{
1358 1359 1360 1361
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1362
			dma_unmap_page(priv->device,
1363 1364
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1365 1366 1367
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1368 1369
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1370 1371 1372
					 DMA_TO_DEVICE);
	}

1373 1374 1375 1376 1377
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1378 1379 1380 1381 1382
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1383
 * @dev: net device structure
1384
 * @flags: gfp flag.
1385
 * Description: this function initializes the DMA RX descriptors
1386
 * and allocates the socket buffers. It supports the chained and ring
1387
 * modes.
1388
 */
1389
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1390 1391
{
	struct stmmac_priv *priv = netdev_priv(dev);
1392
	u32 rx_count = priv->plat->rx_queues_to_use;
1393
	int ret = -ENOMEM;
1394
	int queue;
1395
	int i;
1396

1397
	/* RX INITIALIZATION */
1398 1399
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1400

1401 1402
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1403

1404 1405 1406
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1407

1408 1409
		stmmac_clear_rx_descriptors(priv, queue);

1410
		for (i = 0; i < priv->dma_rx_size; i++) {
1411
			struct dma_desc *p;
1412

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;
		}

		rx_q->cur_rx = 0;
1425
		rx_q->dirty_rx = (unsigned int)(i - priv->dma_rx_size);
1426 1427 1428 1429

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1430
				stmmac_mode_init(priv, rx_q->dma_erx,
1431 1432
						 rx_q->dma_rx_phy,
						 priv->dma_rx_size, 1);
1433
			else
1434
				stmmac_mode_init(priv, rx_q->dma_rx,
1435 1436
						 rx_q->dma_rx_phy,
						 priv->dma_rx_size, 0);
1437
		}
1438 1439 1440
	}

	return 0;
1441

1442
err_init_rx_buffers:
1443 1444 1445 1446 1447 1448 1449
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

1450
		i = priv->dma_rx_size;
1451 1452 1453
		queue--;
	}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1467 1468
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1469 1470
	int i;

1471 1472
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1473

1474 1475 1476
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1477

1478 1479 1480
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1481
				stmmac_mode_init(priv, tx_q->dma_etx,
1482 1483
						 tx_q->dma_tx_phy,
						 priv->dma_tx_size, 1);
1484
			else if (!(tx_q->tbs & STMMAC_TBS_AVAIL))
1485
				stmmac_mode_init(priv, tx_q->dma_tx,
1486 1487
						 tx_q->dma_tx_phy,
						 priv->dma_tx_size, 0);
1488
		}
1489

1490
		for (i = 0; i < priv->dma_tx_size; i++) {
1491 1492 1493
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
1494 1495
			else if (tx_q->tbs & STMMAC_TBS_AVAIL)
				p = &((tx_q->dma_entx + i)->basic);
1496 1497 1498
			else
				p = tx_q->dma_tx + i;

1499
			stmmac_clear_desc(priv, p);
1500 1501 1502 1503 1504 1505

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1506
		}
1507

1508 1509
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1510
		tx_q->mss = 0;
1511

1512 1513
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1514

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1537
	stmmac_clear_descriptors(priv);
1538

1539 1540
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1541 1542

	return ret;
1543 1544
}

1545 1546 1547
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1548
 * @queue: RX queue index
1549
 */
1550
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1551 1552 1553
{
	int i;

1554
	for (i = 0; i < priv->dma_rx_size; i++)
1555
		stmmac_free_rx_buffer(priv, queue, i);
1556 1557
}

1558 1559 1560
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1561
 * @queue: TX queue index
1562
 */
1563
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1564 1565 1566
{
	int i;

1567
	for (i = 0; i < priv->dma_tx_size; i++)
1568
		stmmac_free_tx_buffer(priv, queue, i);
1569 1570
}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
/**
 * stmmac_free_tx_skbufs - free TX skb buffers
 * @priv: private structure
 */
static void stmmac_free_tx_skbufs(struct stmmac_priv *priv)
{
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queue_cnt; queue++)
		dma_free_tx_skbufs(priv, queue);
}

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
1602 1603
			dma_free_coherent(priv->device, priv->dma_rx_size *
					  sizeof(struct dma_desc),
1604 1605
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
1606
			dma_free_coherent(priv->device, priv->dma_rx_size *
1607 1608 1609
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

1610
		kfree(rx_q->buf_pool);
1611
		if (rx_q->page_pool)
1612
			page_pool_destroy(rx_q->page_pool);
1613 1614 1615
	}
}

1616 1617 1618 1619 1620 1621 1622
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1623
	u32 queue;
1624 1625 1626 1627

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1628 1629
		size_t size;
		void *addr;
1630 1631 1632 1633

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
		if (priv->extend_desc) {
			size = sizeof(struct dma_extended_desc);
			addr = tx_q->dma_etx;
		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
			size = sizeof(struct dma_edesc);
			addr = tx_q->dma_entx;
		} else {
			size = sizeof(struct dma_desc);
			addr = tx_q->dma_tx;
		}

1645
		size *= priv->dma_tx_size;
1646 1647

		dma_free_coherent(priv->device, size, addr, tx_q->dma_tx_phy);
1648 1649 1650 1651 1652 1653

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1654
/**
1655
 * alloc_dma_rx_desc_resources - alloc RX resources.
1656 1657
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1658 1659 1660
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1661
 */
1662
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1663
{
1664
	u32 rx_count = priv->plat->rx_queues_to_use;
1665
	int ret = -ENOMEM;
1666
	u32 queue;
1667

1668 1669 1670
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1671
		struct page_pool_params pp_params = { 0 };
T
Thierry Reding 已提交
1672
		unsigned int num_pages;
1673

1674 1675
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1676

1677
		pp_params.flags = PP_FLAG_DMA_MAP;
1678
		pp_params.pool_size = priv->dma_rx_size;
T
Thierry Reding 已提交
1679 1680
		num_pages = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE);
		pp_params.order = ilog2(num_pages);
1681 1682 1683 1684 1685 1686 1687 1688
		pp_params.nid = dev_to_node(priv->device);
		pp_params.dev = priv->device;
		pp_params.dma_dir = DMA_FROM_DEVICE;

		rx_q->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rx_q->page_pool)) {
			ret = PTR_ERR(rx_q->page_pool);
			rx_q->page_pool = NULL;
1689
			goto err_dma;
1690
		}
1691

1692 1693
		rx_q->buf_pool = kcalloc(priv->dma_rx_size,
					 sizeof(*rx_q->buf_pool),
1694
					 GFP_KERNEL);
1695
		if (!rx_q->buf_pool)
1696
			goto err_dma;
1697 1698

		if (priv->extend_desc) {
1699
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
1700 1701
							   priv->dma_rx_size *
							   sizeof(struct dma_extended_desc),
1702 1703
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1704 1705 1706 1707
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1708
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
1709 1710
							  priv->dma_rx_size *
							  sizeof(struct dma_desc),
1711 1712
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1713 1714 1715
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1716 1717 1718 1719 1720
	}

	return 0;

err_dma:
1721 1722
	free_dma_rx_desc_resources(priv);

1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1736
	u32 tx_count = priv->plat->tx_queues_to_use;
1737
	int ret = -ENOMEM;
1738
	u32 queue;
1739

1740 1741 1742
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1743 1744
		size_t size;
		void *addr;
1745

1746 1747
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1748

1749
		tx_q->tx_skbuff_dma = kcalloc(priv->dma_tx_size,
1750 1751
					      sizeof(*tx_q->tx_skbuff_dma),
					      GFP_KERNEL);
1752
		if (!tx_q->tx_skbuff_dma)
1753
			goto err_dma;
1754

1755
		tx_q->tx_skbuff = kcalloc(priv->dma_tx_size,
1756 1757
					  sizeof(struct sk_buff *),
					  GFP_KERNEL);
1758
		if (!tx_q->tx_skbuff)
1759
			goto err_dma;
1760

1761 1762 1763 1764 1765 1766 1767
		if (priv->extend_desc)
			size = sizeof(struct dma_extended_desc);
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			size = sizeof(struct dma_edesc);
		else
			size = sizeof(struct dma_desc);

1768
		size *= priv->dma_tx_size;
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780

		addr = dma_alloc_coherent(priv->device, size,
					  &tx_q->dma_tx_phy, GFP_KERNEL);
		if (!addr)
			goto err_dma;

		if (priv->extend_desc)
			tx_q->dma_etx = addr;
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			tx_q->dma_entx = addr;
		else
			tx_q->dma_tx = addr;
1781 1782 1783 1784
	}

	return 0;

1785
err_dma:
1786
	free_dma_tx_desc_resources(priv);
1787 1788 1789
	return ret;
}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1800
	/* RX Allocation */
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1824 1825 1826 1827 1828 1829 1830
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1831 1832 1833
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1834

1835 1836
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1837
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1838
	}
J
jpinto 已提交
1839 1840
}

1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1851
	stmmac_start_rx(priv, priv->ioaddr, chan);
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1864
	stmmac_start_tx(priv, priv->ioaddr, chan);
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1877
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1890
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1931 1932
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1933
 *  @priv: driver private structure
1934 1935
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1936 1937 1938
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1939 1940
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1941
	int rxfifosz = priv->plat->rx_fifo_size;
1942
	int txfifosz = priv->plat->tx_fifo_size;
1943 1944 1945
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1946
	u8 qmode = 0;
1947

1948 1949
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1950 1951 1952 1953 1954 1955
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1956

1957 1958 1959 1960
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1961 1962 1963
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1964 1965 1966 1967
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1968 1969
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1970
		priv->xstats.threshold = SF_DMA_MODE;
1971 1972 1973 1974 1975 1976
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1977 1978
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1979

1980 1981
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1982 1983
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1984
	}
1985

1986 1987
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1988

1989 1990
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1991
	}
1992 1993 1994
}

/**
1995
 * stmmac_tx_clean - to manage the transmission completion
1996
 * @priv: driver private structure
1997
 * @budget: napi budget limiting this functions packet handling
1998
 * @queue: TX queue index
1999
 * Description: it reclaims the transmit resources after transmission completes.
2000
 */
2001
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
2002
{
2003
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
2004
	unsigned int bytes_compl = 0, pkts_compl = 0;
2005
	unsigned int entry, count = 0;
2006

2007
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
2008

2009 2010
	priv->xstats.tx_clean++;

2011
	entry = tx_q->dirty_tx;
2012
	while ((entry != tx_q->cur_tx) && (count < budget)) {
2013
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
2014
		struct dma_desc *p;
2015
		int status;
2016 2017

		if (priv->extend_desc)
2018
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
2019 2020
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			p = &tx_q->dma_entx[entry].basic;
2021
		else
2022
			p = tx_q->dma_tx + entry;
2023

2024 2025
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
2026 2027 2028 2029
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

2030 2031
		count++;

2032 2033 2034 2035 2036
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

2037 2038 2039 2040 2041 2042
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
2043 2044
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
2045
			}
2046
			stmmac_get_tx_hwtstamp(priv, p, skb);
2047 2048
		}

2049 2050
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
2051
				dma_unmap_page(priv->device,
2052 2053
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
2054 2055 2056
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
2057 2058
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
2059
						 DMA_TO_DEVICE);
2060 2061 2062
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
2063
		}
A
Alexandre TORGUE 已提交
2064

2065
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
2066

2067 2068
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
2069 2070

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
2071 2072
			pkts_compl++;
			bytes_compl += skb->len;
2073
			dev_consume_skb_any(skb);
2074
			tx_q->tx_skbuff[entry] = NULL;
2075 2076
		}

2077
		stmmac_release_tx_desc(priv, p, priv->mode);
2078

2079
		entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
2080
	}
2081
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
2082

2083 2084 2085 2086 2087
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
2088
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH(priv)) {
B
Beniamino Galvani 已提交
2089

2090 2091
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
2092
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
2093
	}
2094

2095 2096
	if (priv->eee_enabled && !priv->tx_path_in_lpi_mode &&
	    priv->eee_sw_timer_en) {
2097
		stmmac_enable_eee_mode(priv);
2098
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
2099
	}
2100

2101 2102
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
2103 2104
		hrtimer_start(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer),
			      HRTIMER_MODE_REL);
2105

2106 2107 2108
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
2109 2110 2111
}

/**
2112
 * stmmac_tx_err - to manage the tx error
2113
 * @priv: driver private structure
2114
 * @chan: channel index
2115
 * Description: it cleans the descriptors and restarts the transmission
2116
 * in case of transmission errors.
2117
 */
2118
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
2119
{
2120 2121
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

2122
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
2123

2124
	stmmac_stop_tx_dma(priv, chan);
2125
	dma_free_tx_skbufs(priv, chan);
2126
	stmmac_clear_tx_descriptors(priv, chan);
2127 2128
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
2129
	tx_q->mss = 0;
2130
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2131 2132
	stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
			    tx_q->dma_tx_phy, chan);
2133
	stmmac_start_tx_dma(priv, chan);
2134 2135

	priv->dev->stats.tx_errors++;
2136
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2137 2138
}

2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2152 2153
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2154 2155
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2156
	int rxfifosz = priv->plat->rx_fifo_size;
2157
	int txfifosz = priv->plat->tx_fifo_size;
2158 2159 2160

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2161 2162 2163 2164 2165 2166
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2167

2168 2169
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2170 2171
}

2172 2173
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2174
	int ret;
2175

2176 2177 2178
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2179
		stmmac_global_err(priv);
2180 2181 2182 2183
		return true;
	}

	return false;
2184 2185
}

2186 2187 2188 2189 2190
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];
2191
	unsigned long flags;
2192

2193
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
2194
		if (napi_schedule_prep(&ch->rx_napi)) {
2195 2196 2197
			spin_lock_irqsave(&ch->lock, flags);
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
			spin_unlock_irqrestore(&ch->lock, flags);
2198
			__napi_schedule(&ch->rx_napi);
2199
		}
2200 2201
	}

2202 2203 2204 2205 2206
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
		if (napi_schedule_prep(&ch->tx_napi)) {
			spin_lock_irqsave(&ch->lock, flags);
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
			spin_unlock_irqrestore(&ch->lock, flags);
2207
			__napi_schedule(&ch->tx_napi);
2208 2209
		}
	}
2210 2211 2212 2213

	return status;
}

2214
/**
2215
 * stmmac_dma_interrupt - DMA ISR
2216 2217
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2218 2219
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2220
 */
2221 2222
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2223
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2224 2225 2226
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2227
	u32 chan;
K
Kees Cook 已提交
2228 2229 2230 2231 2232
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2233 2234

	for (chan = 0; chan < channels_to_check; chan++)
2235
		status[chan] = stmmac_napi_check(priv, chan);
2236

2237 2238
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2255
		} else if (unlikely(status[chan] == tx_hard_error)) {
2256
			stmmac_tx_err(priv, chan);
2257
		}
2258
	}
2259 2260
}

2261 2262 2263 2264 2265
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2266 2267 2268
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2269
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2270

2271
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2272 2273

	if (priv->dma_cap.rmon) {
2274
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2275 2276
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2277
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2278 2279
}

2280
/**
2281
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2282
 * @priv: driver private structure
2283 2284 2285 2286 2287
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2288 2289 2290
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2291
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2292 2293
}

2294
/**
2295
 * stmmac_check_ether_addr - check if the MAC addr is valid
2296 2297 2298 2299 2300
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2301 2302 2303
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2304
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2305
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2306
			eth_hw_addr_random(priv->dev);
2307 2308
		dev_info(priv->device, "device MAC address %pM\n",
			 priv->dev->dev_addr);
2309 2310 2311
	}
}

2312
/**
2313
 * stmmac_init_dma_engine - DMA init.
2314 2315 2316 2317 2318 2319
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2320 2321
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2322 2323
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2324
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2325
	struct stmmac_rx_queue *rx_q;
2326
	struct stmmac_tx_queue *tx_q;
2327
	u32 chan = 0;
2328
	int atds = 0;
2329
	int ret = 0;
2330

2331 2332
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2333
		return -EINVAL;
2334 2335
	}

2336 2337 2338
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2339
	ret = stmmac_reset(priv, priv->ioaddr);
2340 2341 2342 2343 2344
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2345 2346 2347 2348 2349 2350
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2351 2352 2353 2354
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2355 2356 2357
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2358

2359 2360
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2361

2362
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2363 2364
				     (priv->dma_rx_size *
				      sizeof(struct dma_desc));
2365 2366 2367
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2368

2369 2370 2371
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2372

2373 2374
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2375

2376
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2377 2378 2379
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2380

2381
	return ret;
2382 2383
}

2384 2385 2386 2387
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

2388 2389
	hrtimer_start(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer),
		      HRTIMER_MODE_REL);
2390 2391
}

2392
/**
2393
 * stmmac_tx_timer - mitigation sw timer for tx.
2394
 * @t: data pointer
2395 2396 2397
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2398
static enum hrtimer_restart stmmac_tx_timer(struct hrtimer *t)
2399
{
2400
	struct stmmac_tx_queue *tx_q = container_of(t, struct stmmac_tx_queue, txtimer);
2401 2402 2403 2404
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2405

2406 2407 2408 2409 2410 2411
	if (likely(napi_schedule_prep(&ch->tx_napi))) {
		unsigned long flags;

		spin_lock_irqsave(&ch->lock, flags);
		stmmac_disable_dma_irq(priv, priv->ioaddr, ch->index, 0, 1);
		spin_unlock_irqrestore(&ch->lock, flags);
2412
		__napi_schedule(&ch->tx_napi);
2413
	}
2414 2415

	return HRTIMER_NORESTART;
2416 2417 2418
}

/**
2419
 * stmmac_init_coalesce - init mitigation options.
2420
 * @priv: driver private structure
2421
 * Description:
2422
 * This inits the coalesce parameters: i.e. timer rate,
2423 2424 2425
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
2426
static void stmmac_init_coalesce(struct stmmac_priv *priv)
2427
{
2428 2429 2430
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2431 2432
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2433
	priv->rx_coal_frames = STMMAC_RX_FRAMES;
2434 2435 2436 2437

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

2438 2439
		hrtimer_init(&tx_q->txtimer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
		tx_q->txtimer.function = stmmac_tx_timer;
2440
	}
2441 2442
}

2443 2444 2445 2446 2447 2448 2449
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2450 2451
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
2452
				       (priv->dma_tx_size - 1), chan);
2453 2454

	/* set RX ring length */
2455 2456
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
2457
				       (priv->dma_rx_size - 1), chan);
2458 2459
}

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2473
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2474 2475 2476
	}
}

2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2488 2489
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2490 2491 2492 2493
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2494
		stmmac_config_cbs(priv, priv->hw,
2495 2496 2497 2498 2499 2500 2501 2502
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2516
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2517 2518 2519
	}
}

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2536
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2556
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2557 2558 2559
	}
}

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2577
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2578 2579 2580
	}
}

2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
static void stmmac_mac_config_rss(struct stmmac_priv *priv)
{
	if (!priv->dma_cap.rssen || !priv->plat->rss_en) {
		priv->rss.enable = false;
		return;
	}

	if (priv->dev->features & NETIF_F_RXHASH)
		priv->rss.enable = true;
	else
		priv->rss.enable = false;

	stmmac_rss_configure(priv, priv->hw, &priv->rss,
			     priv->plat->rx_queues_to_use);
}

2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2607
	if (tx_queues_count > 1)
2608 2609
		stmmac_set_tx_queue_weight(priv);

2610
	/* Configure MTL RX algorithms */
2611 2612 2613
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2614 2615

	/* Configure MTL TX algorithms */
2616 2617 2618
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2619

2620
	/* Configure CBS in AVB TX queues */
2621
	if (tx_queues_count > 1)
2622 2623
		stmmac_configure_cbs(priv);

2624
	/* Map RX MTL to DMA channels */
2625
	stmmac_rx_queue_dma_chan_map(priv);
2626

2627
	/* Enable MAC RX Queues */
2628
	stmmac_mac_enable_rx_queues(priv);
2629

2630
	/* Set RX priorities */
2631
	if (rx_queues_count > 1)
2632 2633 2634
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2635
	if (tx_queues_count > 1)
2636
		stmmac_mac_config_tx_queues_prio(priv);
2637 2638

	/* Set RX routing */
2639
	if (rx_queues_count > 1)
2640
		stmmac_mac_config_rx_queues_routing(priv);
2641 2642 2643 2644

	/* Receive Side Scaling */
	if (rx_queues_count > 1)
		stmmac_mac_config_rss(priv);
2645 2646
}

2647 2648
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2649
	if (priv->dma_cap.asp) {
2650
		netdev_info(priv->dev, "Enabling Safety Features\n");
2651
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2652 2653 2654 2655 2656
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2657
/**
2658
 * stmmac_hw_setup - setup mac in a usable state.
2659
 *  @dev : pointer to the device structure.
2660
 *  @init_ptp: initialize PTP if set
2661
 *  Description:
2662 2663 2664 2665
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2666 2667 2668 2669
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2670
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2671 2672
{
	struct stmmac_priv *priv = netdev_priv(dev);
2673
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2674 2675
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2676 2677 2678 2679 2680
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2681 2682
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2683 2684 2685 2686
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2687
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2688

2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2702
	/* Initialize the MAC Core */
2703
	stmmac_core_init(priv, priv->hw, dev);
2704

2705
	/* Initialize MTL*/
2706
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2707

2708
	/* Initialize Safety Features */
2709
	stmmac_safety_feat_configuration(priv);
2710

2711
	ret = stmmac_rx_ipc(priv, priv->hw);
2712
	if (!ret) {
2713
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2714
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2715
		priv->hw->rx_csum = 0;
2716 2717
	}

2718
	/* Enable the MAC Rx/Tx */
2719
	stmmac_mac_set(priv, priv->ioaddr, true);
2720

2721 2722 2723
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2724 2725
	stmmac_mmc_setup(priv);

2726
	if (init_ptp) {
2727 2728 2729 2730
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2731
		ret = stmmac_init_ptp(priv);
2732 2733 2734 2735
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2736
	}
2737

2738 2739 2740 2741 2742
	priv->eee_tw_timer = STMMAC_DEFAULT_TWT_LS;

	/* Convert the timer from msec to usec */
	if (!priv->tx_lpi_timer)
		priv->tx_lpi_timer = eee_timer * 1000;
2743

2744
	if (priv->use_riwt) {
2745 2746 2747 2748
		if (!priv->rx_riwt)
			priv->rx_riwt = DEF_DMA_RIWT;

		ret = stmmac_rx_watchdog(priv, priv->ioaddr, priv->rx_riwt, rx_cnt);
2749 2750
	}

2751
	if (priv->hw->pcs)
2752
		stmmac_pcs_ctrl_ane(priv, priv->ioaddr, 1, priv->hw->ps, 0);
2753

2754 2755 2756
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2757
	/* Enable TSO */
2758 2759
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2760
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2761
	}
A
Alexandre TORGUE 已提交
2762

2763 2764 2765 2766 2767 2768
	/* Enable Split Header */
	if (priv->sph && priv->hw->rx_csum) {
		for (chan = 0; chan < rx_cnt; chan++)
			stmmac_enable_sph(priv, priv->ioaddr, 1, chan);
	}

2769 2770 2771 2772
	/* VLAN Tag Insertion */
	if (priv->dma_cap.vlins)
		stmmac_enable_vlan(priv, priv->hw, STMMAC_VLAN_INSERT);

2773 2774 2775 2776 2777 2778 2779 2780
	/* TBS */
	for (chan = 0; chan < tx_cnt; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
		int enable = tx_q->tbs & STMMAC_TBS_AVAIL;

		stmmac_enable_tbs(priv, priv->ioaddr, enable, chan);
	}

2781 2782 2783 2784
	/* Configure real RX and TX queues */
	netif_set_real_num_rx_queues(dev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(dev, priv->plat->tx_queues_to_use);

2785 2786 2787
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2788 2789 2790
	return 0;
}

2791 2792 2793 2794 2795 2796 2797
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2810
	int bfsize = 0;
2811
	u32 chan;
2812 2813
	int ret;

2814
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
2815 2816
	    priv->hw->pcs != STMMAC_PCS_RTBI &&
	    priv->hw->xpcs == NULL) {
2817 2818
		ret = stmmac_init_phy(dev);
		if (ret) {
2819 2820 2821
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2822
			return ret;
2823
		}
2824
	}
2825

2826 2827 2828 2829
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;

	if (bfsize < BUF_SIZE_16KiB)
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);

	priv->dma_buf_sz = bfsize;
	buf_sz = bfsize;

2840
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2841

2842 2843 2844 2845 2846
	if (!priv->dma_tx_size)
		priv->dma_tx_size = DMA_DEFAULT_TX_SIZE;
	if (!priv->dma_rx_size)
		priv->dma_rx_size = DMA_DEFAULT_RX_SIZE;

2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
	/* Earlier check for TBS */
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
		int tbs_en = priv->plat->tx_queues_cfg[chan].tbs_en;

		tx_q->tbs |= tbs_en ? STMMAC_TBS_AVAIL : 0;
		if (stmmac_enable_tbs(priv, priv->ioaddr, tbs_en, chan))
			tx_q->tbs &= ~STMMAC_TBS_AVAIL;
	}

2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2871
	ret = stmmac_hw_setup(dev, true);
2872
	if (ret < 0) {
2873
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2874
		goto init_error;
2875 2876
	}

2877
	stmmac_init_coalesce(priv);
2878

2879
	phylink_start(priv->phylink);
2880 2881
	/* We may have called phylink_speed_down before */
	phylink_speed_up(priv->phylink);
2882

2883 2884
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2885
			  IRQF_SHARED, dev->name, dev);
2886
	if (unlikely(ret < 0)) {
2887 2888 2889
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2890
		goto irq_error;
2891 2892
	}

2893 2894 2895 2896 2897
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2898 2899 2900
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2901
			goto wolirq_error;
2902 2903 2904
		}
	}

2905
	/* Request the IRQ lines */
2906
	if (priv->lpi_irq > 0) {
2907 2908 2909
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2910 2911 2912
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2913
			goto lpiirq_error;
2914 2915 2916
		}
	}

2917
	stmmac_enable_all_queues(priv);
2918
	netif_tx_start_all_queues(priv->dev);
2919

2920
	return 0;
2921

2922
lpiirq_error:
2923 2924
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2925
wolirq_error:
2926
	free_irq(dev->irq, dev);
2927
irq_error:
2928
	phylink_stop(priv->phylink);
2929

2930
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
2931
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
2932

2933
	stmmac_hw_teardown(dev);
2934 2935
init_error:
	free_dma_desc_resources(priv);
2936
dma_desc_error:
2937
	phylink_disconnect_phy(priv->phylink);
2938
	return ret;
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2950
	u32 chan;
2951

2952 2953
	if (device_may_wakeup(priv->device))
		phylink_speed_down(priv->phylink, false);
2954
	/* Stop and disconnect the PHY */
2955 2956
	phylink_stop(priv->phylink);
	phylink_disconnect_phy(priv->phylink);
2957

2958
	stmmac_disable_all_queues(priv);
2959

2960
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
2961
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
2962

2963 2964
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2965 2966
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2967
	if (priv->lpi_irq > 0)
2968
		free_irq(priv->lpi_irq, dev);
2969

2970 2971 2972 2973 2974
	if (priv->eee_enabled) {
		priv->tx_path_in_lpi_mode = false;
		del_timer_sync(&priv->eee_ctrl_timer);
	}

2975
	/* Stop TX/RX DMA and clear the descriptors */
2976
	stmmac_stop_all_dma(priv);
2977 2978 2979 2980

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2981
	/* Disable the MAC Rx/Tx */
2982
	stmmac_mac_set(priv, priv->ioaddr, false);
2983 2984 2985

	netif_carrier_off(dev);

2986 2987
	stmmac_release_ptp(priv);

2988 2989 2990
	return 0;
}

2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
static bool stmmac_vlan_insert(struct stmmac_priv *priv, struct sk_buff *skb,
			       struct stmmac_tx_queue *tx_q)
{
	u16 tag = 0x0, inner_tag = 0x0;
	u32 inner_type = 0x0;
	struct dma_desc *p;

	if (!priv->dma_cap.vlins)
		return false;
	if (!skb_vlan_tag_present(skb))
		return false;
	if (skb->vlan_proto == htons(ETH_P_8021AD)) {
		inner_tag = skb_vlan_tag_get(skb);
		inner_type = STMMAC_VLAN_INSERT;
	}

	tag = skb_vlan_tag_get(skb);

3009 3010 3011 3012 3013
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		p = &tx_q->dma_entx[tx_q->cur_tx].basic;
	else
		p = &tx_q->dma_tx[tx_q->cur_tx];

3014 3015 3016 3017
	if (stmmac_set_desc_vlan_tag(priv, p, tag, inner_tag, inner_type))
		return false;

	stmmac_set_tx_owner(priv, p);
3018
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
3019 3020 3021
	return true;
}

A
Alexandre TORGUE 已提交
3022 3023 3024 3025 3026
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
3027
 *  @last_segment: condition for the last descriptor
3028
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
3029 3030 3031 3032
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
3033
static void stmmac_tso_allocator(struct stmmac_priv *priv, dma_addr_t des,
3034
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
3035
{
3036
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
3037
	struct dma_desc *desc;
3038
	u32 buff_size;
3039
	int tmp_len;
A
Alexandre TORGUE 已提交
3040 3041 3042 3043

	tmp_len = total_len;

	while (tmp_len > 0) {
3044 3045
		dma_addr_t curr_addr;

3046 3047
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
						priv->dma_tx_size);
3048
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
3049 3050 3051 3052 3053

		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			desc = &tx_q->dma_tx[tx_q->cur_tx];
A
Alexandre TORGUE 已提交
3054

3055 3056 3057 3058 3059 3060
		curr_addr = des + (total_len - tmp_len);
		if (priv->dma_cap.addr64 <= 32)
			desc->des0 = cpu_to_le32(curr_addr);
		else
			stmmac_set_desc_addr(priv, desc, curr_addr);

A
Alexandre TORGUE 已提交
3061 3062 3063
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

3064 3065 3066 3067
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
3102
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
3103
	struct stmmac_priv *priv = netdev_priv(dev);
3104
	int desc_size, tmp_pay_len = 0, first_tx;
A
Alexandre TORGUE 已提交
3105
	int nfrags = skb_shinfo(skb)->nr_frags;
3106
	u32 queue = skb_get_queue_mapping(skb);
J
Jose Abreu 已提交
3107
	unsigned int first_entry, tx_packets;
3108
	struct stmmac_tx_queue *tx_q;
J
Jose Abreu 已提交
3109
	bool has_vlan, set_ic;
3110
	u8 proto_hdr_len, hdr;
3111
	u32 pay_len, mss;
3112
	dma_addr_t des;
A
Alexandre TORGUE 已提交
3113 3114
	int i;

3115
	tx_q = &priv->tx_queue[queue];
J
Jose Abreu 已提交
3116
	first_tx = tx_q->cur_tx;
3117

A
Alexandre TORGUE 已提交
3118
	/* Compute header lengths */
3119 3120 3121 3122 3123 3124 3125
	if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
		proto_hdr_len = skb_transport_offset(skb) + sizeof(struct udphdr);
		hdr = sizeof(struct udphdr);
	} else {
		proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
		hdr = tcp_hdrlen(skb);
	}
A
Alexandre TORGUE 已提交
3126 3127

	/* Desc availability based on threshold should be enough safe */
3128
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
3129
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
3130 3131 3132
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
3133
			/* This is a hard error, log it. */
3134 3135 3136
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
3137 3138 3139 3140 3141 3142 3143 3144 3145
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
3146
	if (mss != tx_q->mss) {
3147 3148 3149 3150 3151
		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			mss_desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			mss_desc = &tx_q->dma_tx[tx_q->cur_tx];

3152
		stmmac_set_mss(priv, mss_desc, mss);
3153
		tx_q->mss = mss;
3154 3155
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
						priv->dma_tx_size);
3156
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
3157 3158 3159
	}

	if (netif_msg_tx_queued(priv)) {
3160 3161
		pr_info("%s: hdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, hdr, proto_hdr_len, pay_len, mss);
A
Alexandre TORGUE 已提交
3162 3163 3164 3165
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

3166 3167 3168
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3169
	first_entry = tx_q->cur_tx;
3170
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
3171

3172 3173 3174 3175
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc = &tx_q->dma_entx[first_entry].basic;
	else
		desc = &tx_q->dma_tx[first_entry];
A
Alexandre TORGUE 已提交
3176 3177
	first = desc;

3178 3179 3180
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

A
Alexandre TORGUE 已提交
3181 3182 3183 3184 3185 3186
	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

3187 3188
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
3189

3190 3191
	if (priv->dma_cap.addr64 <= 32) {
		first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3192

3193 3194 3195
		/* Fill start of payload in buff2 of first descriptor */
		if (pay_len)
			first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
3196

3197 3198 3199 3200 3201
		/* If needed take extra descriptors to fill the remaining payload */
		tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
	} else {
		stmmac_set_desc_addr(priv, first, des);
		tmp_pay_len = pay_len;
3202
		des += proto_hdr_len;
3203
		pay_len = 0;
3204
	}
A
Alexandre TORGUE 已提交
3205

3206
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
3207 3208 3209 3210 3211 3212 3213 3214

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
3215 3216
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
3217 3218

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
3219
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
3220

3221 3222 3223
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
3224 3225
	}

3226
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
3227

3228 3229 3230
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

3231
	/* Manage tx mitigation */
J
Jose Abreu 已提交
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
	tx_packets = (tx_q->cur_tx + 1) - first_tx;
	tx_q->tx_count_frames += tx_packets;

	if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
		set_ic = true;
	else if (!priv->tx_coal_frames)
		set_ic = false;
	else if (tx_packets > priv->tx_coal_frames)
		set_ic = true;
	else if ((tx_q->tx_count_frames % priv->tx_coal_frames) < tx_packets)
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
3247 3248 3249 3250 3251
		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			desc = &tx_q->dma_tx[tx_q->cur_tx];

3252 3253 3254 3255 3256
		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3257 3258 3259 3260 3261
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
3262
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
A
Alexandre TORGUE 已提交
3263

3264
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3265 3266
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3267
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
3268 3269 3270 3271 3272 3273
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

3274 3275 3276
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3277
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
3278 3279 3280 3281 3282

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3283
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
3284 3285 3286
	}

	/* Complete the first descriptor before granting the DMA */
3287
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
3288 3289
			proto_hdr_len,
			pay_len,
3290
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
3291
			hdr / 4, (skb->len - proto_hdr_len));
A
Alexandre TORGUE 已提交
3292 3293

	/* If context desc is used to change MSS */
3294 3295 3296 3297 3298 3299 3300
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
3301
		stmmac_set_tx_owner(priv, mss_desc);
3302
	}
A
Alexandre TORGUE 已提交
3303 3304 3305 3306 3307

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3308
	wmb();
A
Alexandre TORGUE 已提交
3309 3310 3311

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3312 3313
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3314 3315 3316 3317
		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3318
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3319

3320 3321 3322 3323 3324 3325
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc_size = sizeof(struct dma_edesc);
	else
		desc_size = sizeof(struct dma_desc);

	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
3326
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3327
	stmmac_tx_timer_arm(priv, queue);
A
Alexandre TORGUE 已提交
3328 3329 3330 3331 3332 3333 3334 3335 3336 3337

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3338
/**
3339
 *  stmmac_xmit - Tx entry point of the driver
3340 3341
 *  @skb : the socket buffer
 *  @dev : device pointer
3342 3343 3344
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3345 3346 3347
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
J
Jose Abreu 已提交
3348
	unsigned int first_entry, tx_packets, enh_desc;
3349
	struct stmmac_priv *priv = netdev_priv(dev);
3350
	unsigned int nopaged_len = skb_headlen(skb);
3351
	int i, csum_insertion = 0, is_jumbo = 0;
3352
	u32 queue = skb_get_queue_mapping(skb);
3353
	int nfrags = skb_shinfo(skb)->nr_frags;
3354
	int gso = skb_shinfo(skb)->gso_type;
3355 3356
	struct dma_edesc *tbs_desc = NULL;
	int entry, desc_size, first_tx;
3357
	struct dma_desc *desc, *first;
3358
	struct stmmac_tx_queue *tx_q;
J
Jose Abreu 已提交
3359
	bool has_vlan, set_ic;
3360
	dma_addr_t des;
A
Alexandre TORGUE 已提交
3361

3362
	tx_q = &priv->tx_queue[queue];
J
Jose Abreu 已提交
3363
	first_tx = tx_q->cur_tx;
3364

3365
	if (priv->tx_path_in_lpi_mode && priv->eee_sw_timer_en)
3366 3367
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3368 3369
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3370 3371 3372
		if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
			return stmmac_tso_xmit(skb, dev);
		if (priv->plat->has_gmac4 && (gso & SKB_GSO_UDP_L4))
A
Alexandre TORGUE 已提交
3373 3374
			return stmmac_tso_xmit(skb, dev);
	}
3375

3376
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3377 3378 3379
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3380
			/* This is a hard error, log it. */
3381 3382 3383
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3384 3385 3386 3387
		}
		return NETDEV_TX_BUSY;
	}

3388 3389 3390
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3391
	entry = tx_q->cur_tx;
3392
	first_entry = entry;
3393
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3394

3395
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3396

3397
	if (likely(priv->extend_desc))
3398
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3399 3400
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc = &tx_q->dma_entx[entry].basic;
3401
	else
3402
		desc = tx_q->dma_tx + entry;
3403

3404 3405
	first = desc;

3406 3407 3408
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

3409
	enh_desc = priv->plat->enh_desc;
3410
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3411
	if (enh_desc)
3412
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3413

3414
	if (unlikely(is_jumbo)) {
3415
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3416
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3417
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3418
	}
3419 3420

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3421 3422
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3423
		bool last_segment = (i == (nfrags - 1));
3424

3425
		entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
3426
		WARN_ON(tx_q->tx_skbuff[entry]);
3427

3428
		if (likely(priv->extend_desc))
3429
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3430 3431
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[entry].basic;
3432
		else
3433
			desc = tx_q->dma_tx + entry;
3434

A
Alexandre TORGUE 已提交
3435 3436 3437
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3438 3439
			goto dma_map_err; /* should reuse desc w/o issues */

3440
		tx_q->tx_skbuff_dma[entry].buf = des;
3441 3442

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3443

3444 3445 3446
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3447 3448

		/* Prepare the descriptor and set the own bit too */
3449 3450
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3451 3452
	}

3453 3454
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3455

3456 3457 3458 3459 3460
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
J
Jose Abreu 已提交
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
	tx_packets = (entry + 1) - first_tx;
	tx_q->tx_count_frames += tx_packets;

	if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
		set_ic = true;
	else if (!priv->tx_coal_frames)
		set_ic = false;
	else if (tx_packets > priv->tx_coal_frames)
		set_ic = true;
	else if ((tx_q->tx_count_frames % priv->tx_coal_frames) < tx_packets)
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
3476 3477
		if (likely(priv->extend_desc))
			desc = &tx_q->dma_etx[entry].basic;
3478 3479
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[entry].basic;
3480 3481 3482 3483 3484 3485 3486 3487
		else
			desc = &tx_q->dma_tx[entry];

		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3488 3489 3490 3491 3492
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
3493
	entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
3494
	tx_q->cur_tx = entry;
3495 3496

	if (netif_msg_pktdata(priv)) {
3497 3498
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3499
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3500
			   entry, first, nfrags);
3501

3502
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3503 3504
		print_pkt(skb->data, skb->len);
	}
3505

3506
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3507 3508
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3509
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3510 3511 3512 3513
	}

	dev->stats.tx_bytes += skb->len;

3514 3515 3516
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3517
	skb_tx_timestamp(skb);
3518

3519 3520 3521 3522 3523 3524 3525
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3526 3527 3528
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3529 3530
			goto dma_map_err;

3531
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3532 3533

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3534

3535 3536
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3537 3538 3539 3540 3541

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3542
			stmmac_enable_tx_timestamp(priv, first);
3543 3544 3545
		}

		/* Prepare the first descriptor setting the OWN bit too */
3546
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3547
				csum_insertion, priv->mode, 0, last_segment,
3548
				skb->len);
3549 3550
	}

3551 3552 3553 3554 3555 3556 3557 3558 3559
	if (tx_q->tbs & STMMAC_TBS_EN) {
		struct timespec64 ts = ns_to_timespec64(skb->tstamp);

		tbs_desc = &tx_q->dma_entx[first_entry];
		stmmac_set_desc_tbs(priv, tbs_desc, ts.tv_sec, ts.tv_nsec);
	}

	stmmac_set_tx_owner(priv, first);

3560 3561 3562 3563 3564 3565
	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

3566
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3567

3568
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3569

3570 3571 3572 3573 3574 3575 3576 3577
	if (likely(priv->extend_desc))
		desc_size = sizeof(struct dma_extended_desc);
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc_size = sizeof(struct dma_edesc);
	else
		desc_size = sizeof(struct dma_desc);

	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
3578
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3579
	stmmac_tx_timer_arm(priv, queue);
3580

G
Giuseppe CAVALLARO 已提交
3581
	return NETDEV_TX_OK;
3582

G
Giuseppe CAVALLARO 已提交
3583
dma_map_err:
3584
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3585 3586
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3587 3588 3589
	return NETDEV_TX_OK;
}

3590 3591
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3592 3593
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3594 3595
	u16 vlanid;

3596 3597 3598 3599 3600 3601 3602
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3603
		/* pop the vlan tag */
3604 3605
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3606
		skb_pull(skb, VLAN_HLEN);
3607
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3608 3609 3610
	}
}

3611
/**
3612
 * stmmac_rx_refill - refill used skb preallocated buffers
3613
 * @priv: driver private structure
3614
 * @queue: RX queue index
3615 3616 3617
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3618
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3619
{
3620
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3621
	int len, dirty = stmmac_rx_dirty(priv, queue);
3622 3623
	unsigned int entry = rx_q->dirty_rx;

3624 3625
	len = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE) * PAGE_SIZE;

3626
	while (dirty-- > 0) {
3627
		struct stmmac_rx_buffer *buf = &rx_q->buf_pool[entry];
3628
		struct dma_desc *p;
3629
		bool use_rx_wd;
3630 3631

		if (priv->extend_desc)
3632
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3633
		else
3634
			p = rx_q->dma_rx + entry;
3635

3636 3637 3638
		if (!buf->page) {
			buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->page)
G
Giuseppe CAVALLARO 已提交
3639
				break;
3640
		}
3641

3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
		if (priv->sph && !buf->sec_page) {
			buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->sec_page)
				break;

			buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);

			dma_sync_single_for_device(priv->device, buf->sec_addr,
						   len, DMA_FROM_DEVICE);
		}

3653
		buf->addr = page_pool_get_dma_addr(buf->page);
3654 3655 3656 3657 3658 3659 3660

		/* Sync whole allocation to device. This will invalidate old
		 * data.
		 */
		dma_sync_single_for_device(priv->device, buf->addr, len,
					   DMA_FROM_DEVICE);

3661
		stmmac_set_desc_addr(priv, p, buf->addr);
3662
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr);
3663
		stmmac_refill_desc3(priv, rx_q, p);
A
Alexandre TORGUE 已提交
3664

3665
		rx_q->rx_count_frames++;
J
Jose Abreu 已提交
3666 3667 3668
		rx_q->rx_count_frames += priv->rx_coal_frames;
		if (rx_q->rx_count_frames > priv->rx_coal_frames)
			rx_q->rx_count_frames = 0;
3669 3670 3671 3672 3673

		use_rx_wd = !priv->rx_coal_frames;
		use_rx_wd |= rx_q->rx_count_frames > 0;
		if (!priv->use_riwt)
			use_rx_wd = false;
3674

P
Pavel Machek 已提交
3675
		dma_wmb();
3676
		stmmac_set_rx_owner(priv, p, use_rx_wd);
3677

3678
		entry = STMMAC_GET_ENTRY(entry, priv->dma_rx_size);
3679
	}
3680
	rx_q->dirty_rx = entry;
3681 3682
	rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (rx_q->dirty_rx * sizeof(struct dma_desc));
3683
	stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
3684 3685
}

J
Jose Abreu 已提交
3686 3687 3688 3689 3690
static unsigned int stmmac_rx_buf1_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	unsigned int plen = 0, hlen = 0;
3691
	int coe = priv->hw->rx_csum;
J
Jose Abreu 已提交
3692 3693 3694 3695 3696 3697

	/* Not first descriptor, buffer is always zero */
	if (priv->sph && len)
		return 0;

	/* First descriptor, get split header length */
3698
	stmmac_get_rx_header_len(priv, p, &hlen);
J
Jose Abreu 已提交
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
	if (priv->sph && hlen) {
		priv->xstats.rx_split_hdr_pkt_n++;
		return hlen;
	}

	/* First descriptor, not last descriptor and not split header */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* First descriptor and last descriptor and not split header */
	return min_t(unsigned int, priv->dma_buf_sz, plen);
}

static unsigned int stmmac_rx_buf2_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	int coe = priv->hw->rx_csum;
	unsigned int plen = 0;

	/* Not split header, buffer is not available */
	if (!priv->sph)
		return 0;

	/* Not last descriptor */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* Last descriptor */
	return plen - len;
}

3735
/**
3736
 * stmmac_rx - manage the receive process
3737
 * @priv: driver private structure
3738 3739
 * @limit: napi bugget
 * @queue: RX queue index.
3740 3741 3742
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3743
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3744
{
3745
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3746
	struct stmmac_channel *ch = &priv->channel[queue];
3747 3748
	unsigned int count = 0, error = 0, len = 0;
	int status = 0, coe = priv->hw->rx_csum;
3749
	unsigned int next_entry = rx_q->cur_rx;
3750
	unsigned int desc_size;
3751
	struct sk_buff *skb = NULL;
3752

3753
	if (netif_msg_rx_status(priv)) {
3754 3755
		void *rx_head;

3756
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3757
		if (priv->extend_desc) {
3758
			rx_head = (void *)rx_q->dma_erx;
3759 3760
			desc_size = sizeof(struct dma_extended_desc);
		} else {
3761
			rx_head = (void *)rx_q->dma_rx;
3762 3763
			desc_size = sizeof(struct dma_desc);
		}
3764

3765 3766
		stmmac_display_ring(priv, rx_head, priv->dma_rx_size, true,
				    rx_q->dma_rx_phy, desc_size);
3767
	}
3768
	while (count < limit) {
J
Jose Abreu 已提交
3769
		unsigned int buf1_len = 0, buf2_len = 0;
3770
		enum pkt_hash_types hash_type;
3771 3772
		struct stmmac_rx_buffer *buf;
		struct dma_desc *np, *p;
3773 3774
		int entry;
		u32 hash;
3775

3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790
		if (!count && rx_q->state_saved) {
			skb = rx_q->state.skb;
			error = rx_q->state.error;
			len = rx_q->state.len;
		} else {
			rx_q->state_saved = false;
			skb = NULL;
			error = 0;
			len = 0;
		}

		if (count >= limit)
			break;

read_again:
J
Jose Abreu 已提交
3791 3792
		buf1_len = 0;
		buf2_len = 0;
3793
		entry = next_entry;
3794
		buf = &rx_q->buf_pool[entry];
3795

3796
		if (priv->extend_desc)
3797
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3798
		else
3799
			p = rx_q->dma_rx + entry;
3800

3801
		/* read the status of the incoming frame */
3802 3803
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3804 3805
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3806 3807
			break;

3808 3809
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx,
						priv->dma_rx_size);
3810
		next_entry = rx_q->cur_rx;
3811

3812
		if (priv->extend_desc)
3813
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3814
		else
3815
			np = rx_q->dma_rx + next_entry;
3816 3817

		prefetch(np);
3818

3819 3820 3821
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3822
		if (unlikely(status == discard_frame)) {
3823 3824
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
3825
			error = 1;
3826 3827
			if (!priv->hwts_rx_en)
				priv->dev->stats.rx_errors++;
3828 3829 3830 3831 3832
		}

		if (unlikely(error && (status & rx_not_ls)))
			goto read_again;
		if (unlikely(error)) {
3833
			dev_kfree_skb(skb);
J
Jose Abreu 已提交
3834
			skb = NULL;
3835
			count++;
3836 3837 3838 3839 3840
			continue;
		}

		/* Buffer is good. Go on. */

J
Jose Abreu 已提交
3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
		prefetch(page_address(buf->page));
		if (buf->sec_page)
			prefetch(page_address(buf->sec_page));

		buf1_len = stmmac_rx_buf1_len(priv, p, status, len);
		len += buf1_len;
		buf2_len = stmmac_rx_buf2_len(priv, p, status, len);
		len += buf2_len;

		/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
		 * Type frames (LLC/LLC-SNAP)
		 *
		 * llc_snap is never checked in GMAC >= 4, so this ACS
		 * feature is always disabled and packets need to be
		 * stripped manually.
		 */
3857 3858 3859
		if (likely(!(status & rx_not_ls)) &&
		    (likely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
		     unlikely(status != llc_snap))) {
J
Jose Abreu 已提交
3860 3861 3862 3863 3864 3865
			if (buf2_len)
				buf2_len -= ETH_FCS_LEN;
			else
				buf1_len -= ETH_FCS_LEN;

			len -= ETH_FCS_LEN;
3866
		}
3867

3868
		if (!skb) {
J
Jose Abreu 已提交
3869
			skb = napi_alloc_skb(&ch->rx_napi, buf1_len);
3870
			if (!skb) {
3871
				priv->dev->stats.rx_dropped++;
3872
				count++;
J
Jose Abreu 已提交
3873
				goto drain_data;
3874 3875
			}

J
Jose Abreu 已提交
3876 3877
			dma_sync_single_for_cpu(priv->device, buf->addr,
						buf1_len, DMA_FROM_DEVICE);
3878
			skb_copy_to_linear_data(skb, page_address(buf->page),
J
Jose Abreu 已提交
3879 3880
						buf1_len);
			skb_put(skb, buf1_len);
3881

3882 3883 3884
			/* Data payload copied into SKB, page ready for recycle */
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
J
Jose Abreu 已提交
3885
		} else if (buf1_len) {
3886
			dma_sync_single_for_cpu(priv->device, buf->addr,
J
Jose Abreu 已提交
3887
						buf1_len, DMA_FROM_DEVICE);
3888
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
3889
					buf->page, 0, buf1_len,
3890
					priv->dma_buf_sz);
3891

3892 3893 3894 3895
			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->page);
			buf->page = NULL;
		}
3896

J
Jose Abreu 已提交
3897
		if (buf2_len) {
3898
			dma_sync_single_for_cpu(priv->device, buf->sec_addr,
J
Jose Abreu 已提交
3899
						buf2_len, DMA_FROM_DEVICE);
3900
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
3901
					buf->sec_page, 0, buf2_len,
3902 3903 3904 3905 3906 3907 3908
					priv->dma_buf_sz);

			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->sec_page);
			buf->sec_page = NULL;
		}

J
Jose Abreu 已提交
3909
drain_data:
3910 3911
		if (likely(status & rx_not_ls))
			goto read_again;
J
Jose Abreu 已提交
3912 3913
		if (!skb)
			continue;
3914

3915
		/* Got entire packet into SKB. Finish it. */
3916

3917 3918 3919
		stmmac_get_rx_hwtstamp(priv, p, np, skb);
		stmmac_rx_vlan(priv->dev, skb);
		skb->protocol = eth_type_trans(skb, priv->dev);
3920

3921 3922 3923 3924
		if (unlikely(!coe))
			skb_checksum_none_assert(skb);
		else
			skb->ip_summed = CHECKSUM_UNNECESSARY;
3925

3926 3927 3928 3929 3930
		if (!stmmac_get_rx_hash(priv, p, &hash, &hash_type))
			skb_set_hash(skb, hash, hash_type);

		skb_record_rx_queue(skb, queue);
		napi_gro_receive(&ch->rx_napi, skb);
J
Jose Abreu 已提交
3931
		skb = NULL;
3932 3933 3934

		priv->dev->stats.rx_packets++;
		priv->dev->stats.rx_bytes += len;
3935
		count++;
3936 3937
	}

J
Jose Abreu 已提交
3938
	if (status & rx_not_ls || skb) {
3939 3940 3941 3942
		rx_q->state_saved = true;
		rx_q->state.skb = skb;
		rx_q->state.error = error;
		rx_q->state.len = len;
3943 3944
	}

3945
	stmmac_rx_refill(priv, queue);
3946 3947 3948 3949 3950 3951

	priv->xstats.rx_pkt_n += count;

	return count;
}

3952
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
3953
{
3954
	struct stmmac_channel *ch =
3955
		container_of(napi, struct stmmac_channel, rx_napi);
3956 3957
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
3958
	int work_done;
3959

3960
	priv->xstats.napi_poll++;
3961

3962
	work_done = stmmac_rx(priv, budget, chan);
3963 3964 3965 3966 3967 3968 3969 3970
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		unsigned long flags;

		spin_lock_irqsave(&ch->lock, flags);
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
		spin_unlock_irqrestore(&ch->lock, flags);
	}

3971 3972
	return work_done;
}
3973

3974 3975 3976 3977 3978 3979 3980
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
	int work_done;
3981

3982 3983
	priv->xstats.napi_poll++;

3984
	work_done = stmmac_tx_clean(priv, priv->dma_tx_size, chan);
3985
	work_done = min(work_done, budget);
3986

3987 3988
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		unsigned long flags;
3989

3990 3991 3992
		spin_lock_irqsave(&ch->lock, flags);
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
		spin_unlock_irqrestore(&ch->lock, flags);
3993
	}
3994

3995 3996 3997 3998 3999 4000
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
4001
 *  @txqueue: the index of the hanging transmit queue
4002
 *  Description: this function is called when a packet transmission fails to
4003
 *   complete within a reasonable time. The driver will mark the error in the
4004 4005 4006
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
4007
static void stmmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
4008 4009 4010
{
	struct stmmac_priv *priv = netdev_priv(dev);

4011
	stmmac_global_err(priv);
4012 4013 4014
}

/**
4015
 *  stmmac_set_rx_mode - entry point for multicast addressing
4016 4017 4018 4019 4020 4021 4022
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
4023
static void stmmac_set_rx_mode(struct net_device *dev)
4024 4025 4026
{
	struct stmmac_priv *priv = netdev_priv(dev);

4027
	stmmac_set_filter(priv, priv->hw, dev);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
4043
	struct stmmac_priv *priv = netdev_priv(dev);
4044
	int txfifosz = priv->plat->tx_fifo_size;
4045
	const int mtu = new_mtu;
4046 4047 4048 4049 4050

	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	txfifosz /= priv->plat->tx_queues_to_use;
4051

4052
	if (netif_running(dev)) {
4053
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
4054 4055 4056
		return -EBUSY;
	}

4057 4058 4059 4060 4061 4062
	new_mtu = STMMAC_ALIGN(new_mtu);

	/* If condition true, FIFO is too small or MTU too large */
	if ((txfifosz < new_mtu) || (new_mtu > BUF_SIZE_16KiB))
		return -EINVAL;

4063
	dev->mtu = mtu;
A
Alexandre TORGUE 已提交
4064

4065 4066 4067 4068 4069
	netdev_update_features(dev);

	return 0;
}

4070
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
4071
					     netdev_features_t features)
4072 4073 4074
{
	struct stmmac_priv *priv = netdev_priv(dev);

4075
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
4076
		features &= ~NETIF_F_RXCSUM;
4077

4078
	if (!priv->plat->tx_coe)
4079
		features &= ~NETIF_F_CSUM_MASK;
4080

4081 4082 4083
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
4084
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
4085
	 */
4086
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
4087
		features &= ~NETIF_F_CSUM_MASK;
4088

A
Alexandre TORGUE 已提交
4089 4090 4091 4092 4093 4094 4095 4096
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

4097
	return features;
4098 4099
}

4100 4101 4102 4103
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);
4104 4105
	bool sph_en;
	u32 chan;
4106 4107 4108 4109 4110 4111 4112 4113 4114

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
4115
	stmmac_rx_ipc(priv, priv->hw);
4116

4117 4118 4119 4120
	sph_en = (priv->hw->rx_csum > 0) && priv->sph;
	for (chan = 0; chan < priv->plat->rx_queues_to_use; chan++)
		stmmac_enable_sph(priv, priv->ioaddr, sph_en, chan);

4121 4122 4123
	return 0;
}

4124 4125 4126
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
4127
 *  @dev_id: to pass the net device pointer (must be valid).
4128
 *  Description: this is the main driver interrupt service routine.
4129 4130 4131 4132 4133
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
4134
 */
4135 4136 4137 4138
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
4139 4140 4141 4142
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
4143
	bool xmac;
4144

4145
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
4146
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
4147

4148 4149 4150
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

4151 4152 4153
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
4154 4155 4156
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
4157

4158
	/* To handle GMAC own interrupts */
4159
	if ((priv->plat->has_gmac) || xmac) {
4160
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
4161
		int mtl_status;
4162

4163 4164
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
4165
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
4166
				priv->tx_path_in_lpi_mode = true;
4167
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
4168
				priv->tx_path_in_lpi_mode = false;
4169 4170
		}

4171 4172
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4173

4174 4175 4176 4177
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
4178

4179 4180 4181 4182
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
4183
		}
4184 4185

		/* PCS link status */
4186
		if (priv->hw->pcs) {
4187 4188 4189 4190 4191
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
4192
	}
4193

4194
	/* To handle DMA interrupts */
4195
	stmmac_dma_interrupt(priv);
4196 4197 4198 4199 4200 4201

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
4202 4203
 * to allow network I/O with interrupts disabled.
 */
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
4219
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
4220 4221 4222
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
4223
	struct stmmac_priv *priv = netdev_priv (dev);
4224
	int ret = -EOPNOTSUPP;
4225 4226 4227 4228

	if (!netif_running(dev))
		return -EINVAL;

4229 4230 4231 4232
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
4233
		ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
4234 4235
		break;
	case SIOCSHWTSTAMP:
4236 4237 4238 4239
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
4240 4241 4242 4243
		break;
	default:
		break;
	}
4244

4245 4246 4247
	return ret;
}

4248 4249 4250 4251 4252 4253
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

4254 4255 4256
	if (!tc_cls_can_offload_and_chain0(priv->dev, type_data))
		return ret;

4257 4258 4259 4260
	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
4261 4262 4263 4264
		ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	case TC_SETUP_CLSFLOWER:
		ret = stmmac_tc_setup_cls(priv, priv, type_data);
4265 4266 4267 4268 4269 4270 4271 4272 4273
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

4274 4275
static LIST_HEAD(stmmac_block_cb_list);

4276 4277 4278 4279 4280 4281 4282
static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
4283 4284
		return flow_block_cb_setup_simple(type_data,
						  &stmmac_block_cb_list,
4285 4286
						  stmmac_setup_tc_block_cb,
						  priv, priv, true);
4287 4288
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
4289 4290
	case TC_SETUP_QDISC_TAPRIO:
		return stmmac_tc_setup_taprio(priv, priv, type_data);
4291 4292
	case TC_SETUP_QDISC_ETF:
		return stmmac_tc_setup_etf(priv, priv, type_data);
4293 4294 4295 4296 4297
	default:
		return -EOPNOTSUPP;
	}
}

4298 4299 4300
static u16 stmmac_select_queue(struct net_device *dev, struct sk_buff *skb,
			       struct net_device *sb_dev)
{
4301 4302 4303
	int gso = skb_shinfo(skb)->gso_type;

	if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6 | SKB_GSO_UDP_L4)) {
4304
		/*
4305
		 * There is no way to determine the number of TSO/USO
4306
		 * capable Queues. Let's use always the Queue 0
4307
		 * because if TSO/USO is supported then at least this
4308 4309 4310 4311 4312 4313 4314 4315
		 * one will be capable.
		 */
		return 0;
	}

	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
}

4316 4317 4318 4319 4320 4321 4322 4323 4324
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

4325
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
4326 4327 4328 4329

	return ret;
}

4330
#ifdef CONFIG_DEBUG_FS
4331 4332
static struct dentry *stmmac_fs_dir;

4333
static void sysfs_display_ring(void *head, int size, int extend_desc,
4334
			       struct seq_file *seq, dma_addr_t dma_phy_addr)
4335 4336
{
	int i;
G
Giuseppe CAVALLARO 已提交
4337 4338
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
4339
	dma_addr_t dma_addr;
4340

4341 4342
	for (i = 0; i < size; i++) {
		if (extend_desc) {
4343 4344 4345
			dma_addr = dma_phy_addr + i * sizeof(*ep);
			seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
				   i, &dma_addr,
4346 4347 4348 4349
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
4350 4351
			ep++;
		} else {
4352 4353 4354
			dma_addr = dma_phy_addr + i * sizeof(*p);
			seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
				   i, &dma_addr,
4355 4356
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
4357 4358
			p++;
		}
4359 4360
		seq_printf(seq, "\n");
	}
4361
}
4362

4363
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
4364 4365 4366
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
4367
	u32 rx_count = priv->plat->rx_queues_to_use;
4368
	u32 tx_count = priv->plat->tx_queues_to_use;
4369 4370
	u32 queue;

4371 4372 4373
	if ((dev->flags & IFF_UP) == 0)
		return 0;

4374 4375 4376 4377 4378 4379 4380 4381
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
4382
					   priv->dma_rx_size, 1, seq, rx_q->dma_rx_phy);
4383 4384 4385
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
4386
					   priv->dma_rx_size, 0, seq, rx_q->dma_rx_phy);
4387 4388
		}
	}
4389

4390 4391 4392 4393 4394 4395 4396 4397
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
4398
					   priv->dma_tx_size, 1, seq, tx_q->dma_tx_phy);
4399
		} else if (!(tx_q->tbs & STMMAC_TBS_AVAIL)) {
4400 4401
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
4402
					   priv->dma_tx_size, 0, seq, tx_q->dma_tx_phy);
4403
		}
4404 4405 4406 4407
	}

	return 0;
}
4408
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
4409

4410
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
4411 4412 4413 4414
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

4415
	if (!priv->hw_cap_support) {
4416 4417 4418 4419 4420 4421 4422 4423
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

4424
	seq_printf(seq, "\t10/100 Mbps: %s\n",
4425
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
4426
	seq_printf(seq, "\t1000 Mbps: %s\n",
4427
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
4428
	seq_printf(seq, "\tHalf duplex: %s\n",
4429 4430 4431 4432 4433
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
4434
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
4446
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
4447
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
4448
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
4449 4450 4451 4452
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
4453 4454 4455 4456 4457 4458 4459 4460 4461
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
4462 4463 4464 4465 4466 4467
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
4468 4469 4470 4471
	seq_printf(seq, "\tNumber of Additional RX queues: %d\n",
		   priv->dma_cap.number_rx_queues);
	seq_printf(seq, "\tNumber of Additional TX queues: %d\n",
		   priv->dma_cap.number_tx_queues);
4472 4473
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");
4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499
	seq_printf(seq, "\tTX Fifo Size: %d\n", priv->dma_cap.tx_fifo_size);
	seq_printf(seq, "\tRX Fifo Size: %d\n", priv->dma_cap.rx_fifo_size);
	seq_printf(seq, "\tHash Table Size: %d\n", priv->dma_cap.hash_tb_sz);
	seq_printf(seq, "\tTSO: %s\n", priv->dma_cap.tsoen ? "Y" : "N");
	seq_printf(seq, "\tNumber of PPS Outputs: %d\n",
		   priv->dma_cap.pps_out_num);
	seq_printf(seq, "\tSafety Features: %s\n",
		   priv->dma_cap.asp ? "Y" : "N");
	seq_printf(seq, "\tFlexible RX Parser: %s\n",
		   priv->dma_cap.frpsel ? "Y" : "N");
	seq_printf(seq, "\tEnhanced Addressing: %d\n",
		   priv->dma_cap.addr64);
	seq_printf(seq, "\tReceive Side Scaling: %s\n",
		   priv->dma_cap.rssen ? "Y" : "N");
	seq_printf(seq, "\tVLAN Hash Filtering: %s\n",
		   priv->dma_cap.vlhash ? "Y" : "N");
	seq_printf(seq, "\tSplit Header: %s\n",
		   priv->dma_cap.sphen ? "Y" : "N");
	seq_printf(seq, "\tVLAN TX Insertion: %s\n",
		   priv->dma_cap.vlins ? "Y" : "N");
	seq_printf(seq, "\tDouble VLAN: %s\n",
		   priv->dma_cap.dvlan ? "Y" : "N");
	seq_printf(seq, "\tNumber of L3/L4 Filters: %d\n",
		   priv->dma_cap.l3l4fnum);
	seq_printf(seq, "\tARP Offloading: %s\n",
		   priv->dma_cap.arpoffsel ? "Y" : "N");
4500 4501 4502 4503 4504 4505
	seq_printf(seq, "\tEnhancements to Scheduled Traffic (EST): %s\n",
		   priv->dma_cap.estsel ? "Y" : "N");
	seq_printf(seq, "\tFrame Preemption (FPE): %s\n",
		   priv->dma_cap.fpesel ? "Y" : "N");
	seq_printf(seq, "\tTime-Based Scheduling (TBS): %s\n",
		   priv->dma_cap.tbssel ? "Y" : "N");
4506 4507
	return 0;
}
4508
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
4509

4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
/* Use network device events to rename debugfs file entries.
 */
static int stmmac_device_event(struct notifier_block *unused,
			       unsigned long event, void *ptr)
{
	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
	struct stmmac_priv *priv = netdev_priv(dev);

	if (dev->netdev_ops != &stmmac_netdev_ops)
		goto done;

	switch (event) {
	case NETDEV_CHANGENAME:
		if (priv->dbgfs_dir)
			priv->dbgfs_dir = debugfs_rename(stmmac_fs_dir,
							 priv->dbgfs_dir,
							 stmmac_fs_dir,
							 dev->name);
		break;
	}
done:
	return NOTIFY_DONE;
}

static struct notifier_block stmmac_notifier = {
	.notifier_call = stmmac_device_event,
};

4538
static void stmmac_init_fs(struct net_device *dev)
4539
{
4540 4541
	struct stmmac_priv *priv = netdev_priv(dev);

4542 4543
	rtnl_lock();

4544 4545
	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4546 4547

	/* Entry to report DMA RX/TX rings */
4548 4549
	debugfs_create_file("descriptors_status", 0444, priv->dbgfs_dir, dev,
			    &stmmac_rings_status_fops);
4550

4551
	/* Entry to report the DMA HW features */
4552 4553
	debugfs_create_file("dma_cap", 0444, priv->dbgfs_dir, dev,
			    &stmmac_dma_cap_fops);
4554

4555
	rtnl_unlock();
4556 4557
}

4558
static void stmmac_exit_fs(struct net_device *dev)
4559
{
4560 4561 4562
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4563
}
4564
#endif /* CONFIG_DEBUG_FS */
4565

4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592
static u32 stmmac_vid_crc32_le(__le16 vid_le)
{
	unsigned char *data = (unsigned char *)&vid_le;
	unsigned char data_byte = 0;
	u32 crc = ~0x0;
	u32 temp = 0;
	int i, bits;

	bits = get_bitmask_order(VLAN_VID_MASK);
	for (i = 0; i < bits; i++) {
		if ((i % 8) == 0)
			data_byte = data[i / 8];

		temp = ((crc & 1) ^ data_byte) & 1;
		crc >>= 1;
		data_byte >>= 1;

		if (temp)
			crc ^= 0xedb88320;
	}

	return crc;
}

static int stmmac_vlan_update(struct stmmac_priv *priv, bool is_double)
{
	u32 crc, hash = 0;
J
Jose Abreu 已提交
4593
	__le16 pmatch = 0;
4594 4595
	int count = 0;
	u16 vid = 0;
4596 4597 4598 4599 4600

	for_each_set_bit(vid, priv->active_vlans, VLAN_N_VID) {
		__le16 vid_le = cpu_to_le16(vid);
		crc = bitrev32(~stmmac_vid_crc32_le(vid_le)) >> 28;
		hash |= (1 << crc);
4601 4602 4603 4604 4605 4606 4607
		count++;
	}

	if (!priv->dma_cap.vlhash) {
		if (count > 2) /* VID = 0 always passes filter */
			return -EOPNOTSUPP;

J
Jose Abreu 已提交
4608
		pmatch = cpu_to_le16(vid);
4609
		hash = 0;
4610 4611
	}

J
Jose Abreu 已提交
4612
	return stmmac_update_vlan_hash(priv, priv->hw, hash, pmatch, is_double);
4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630
}

static int stmmac_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
	int ret;

	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	set_bit(vid, priv->active_vlans);
	ret = stmmac_vlan_update(priv, is_double);
	if (ret) {
		clear_bit(vid, priv->active_vlans);
		return ret;
	}

4631 4632 4633 4634 4635
	if (priv->hw->num_vlan) {
		ret = stmmac_add_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
		if (ret)
			return ret;
	}
4636

4637
	return 0;
4638 4639 4640 4641 4642 4643
}

static int stmmac_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
4644
	int ret;
4645 4646 4647 4648 4649

	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	clear_bit(vid, priv->active_vlans);
4650 4651 4652 4653 4654 4655

	if (priv->hw->num_vlan) {
		ret = stmmac_del_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
		if (ret)
			return ret;
	}
4656

4657 4658 4659
	return stmmac_vlan_update(priv, is_double);
}

4660 4661 4662 4663 4664
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4665
	.ndo_fix_features = stmmac_fix_features,
4666
	.ndo_set_features = stmmac_set_features,
4667
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4668 4669
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4670
	.ndo_setup_tc = stmmac_setup_tc,
4671
	.ndo_select_queue = stmmac_select_queue,
4672 4673 4674
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4675
	.ndo_set_mac_address = stmmac_set_mac_address,
4676 4677
	.ndo_vlan_rx_add_vid = stmmac_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid = stmmac_vlan_rx_kill_vid,
4678 4679
};

4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4696
	dev_open(priv->dev, NULL);
4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4711 4712
/**
 *  stmmac_hw_init - Init the MAC device
4713
 *  @priv: driver private structure
4714 4715 4716 4717
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4718 4719 4720
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4721
	int ret;
4722

4723 4724 4725
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4726
	priv->chain_mode = chain_mode;
4727

4728 4729 4730 4731
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4732

4733 4734 4735
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4736
		dev_info(priv->device, "DMA HW capability register supported\n");
4737 4738 4739 4740 4741 4742 4743 4744

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4745
		priv->hw->pmt = priv->plat->pmt;
4746 4747 4748 4749 4750 4751
		if (priv->dma_cap.hash_tb_sz) {
			priv->hw->multicast_filter_bins =
					(BIT(priv->dma_cap.hash_tb_sz) << 5);
			priv->hw->mcast_bits_log2 =
					ilog2(priv->hw->multicast_filter_bins);
		}
4752

4753 4754 4755 4756 4757 4758
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4759 4760
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4761 4762 4763 4764 4765 4766

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4767 4768 4769
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4770

4771 4772
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4773
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4774
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4775
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4776
	}
4777
	if (priv->plat->tx_coe)
4778
		dev_info(priv->device, "TX Checksum insertion supported\n");
4779 4780

	if (priv->plat->pmt) {
4781
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4782 4783 4784
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4785
	if (priv->dma_cap.tsoen)
4786
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4787

4788 4789 4790
	priv->hw->vlan_fail_q_en = priv->plat->vlan_fail_q_en;
	priv->hw->vlan_fail_q = priv->plat->vlan_fail_q;

4791 4792 4793 4794 4795 4796 4797
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4810
	return 0;
4811 4812
}

4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824
static void stmmac_napi_add(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 queue, maxq;

	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);

	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;
4825
		spin_lock_init(&ch->lock);
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876

		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(dev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_tx_napi_add(dev, &ch->tx_napi,
					  stmmac_napi_poll_tx,
					  NAPI_POLL_WEIGHT);
		}
	}
}

static void stmmac_napi_del(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 queue, maxq;

	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);

	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
	}
}

int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = 0;

	if (netif_running(dev))
		stmmac_release(dev);

	stmmac_napi_del(dev);

	priv->plat->rx_queues_to_use = rx_cnt;
	priv->plat->tx_queues_to_use = tx_cnt;

	stmmac_napi_add(dev);

	if (netif_running(dev))
		ret = stmmac_open(dev);

	return ret;
}

4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = 0;

	if (netif_running(dev))
		stmmac_release(dev);

	priv->dma_rx_size = rx_size;
	priv->dma_tx_size = tx_size;

	if (netif_running(dev))
		ret = stmmac_open(dev);

	return ret;
}

4894
/**
4895 4896
 * stmmac_dvr_probe
 * @device: device pointer
4897
 * @plat_dat: platform data pointer
4898
 * @res: stmmac resource pointer
4899 4900
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4901
 * Return:
4902
 * returns 0 on success, otherwise errno.
4903
 */
4904 4905 4906
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4907
{
4908 4909
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4910
	u32 rxq;
4911
	int i, ret = 0;
4912

4913 4914
	ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
				       MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
4915
	if (!ndev)
4916
		return -ENOMEM;
4917 4918 4919 4920 4921 4922

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4923

4924
	stmmac_set_ethtool_ops(ndev);
4925 4926
	priv->pause = pause;
	priv->plat = plat_dat;
4927 4928 4929 4930 4931 4932 4933
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

4934
	if (!IS_ERR_OR_NULL(res->mac))
4935
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4936

4937
	dev_set_drvdata(device, priv->dev);
4938

4939 4940
	/* Verify driver arguments */
	stmmac_verify_args();
4941

4942 4943 4944 4945
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4946
		return -ENOMEM;
4947 4948 4949 4950
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4951
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4952 4953
	 * this needs to have multiple instances
	 */
4954 4955 4956
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4957 4958
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4959
		reset_control_deassert(priv->plat->stmmac_rst);
4960 4961 4962 4963 4964 4965
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4966

4967
	/* Init MAC and get the capabilities */
4968 4969
	ret = stmmac_hw_init(priv);
	if (ret)
4970
		goto error_hw_init;
4971

4972 4973
	stmmac_check_ether_addr(priv);

4974
	ndev->netdev_ops = &stmmac_netdev_ops;
4975

4976 4977
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4978

4979 4980 4981 4982 4983
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4984
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4985
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
4986 4987
		if (priv->plat->has_gmac4)
			ndev->hw_features |= NETIF_F_GSO_UDP_L4;
A
Alexandre TORGUE 已提交
4988
		priv->tso = true;
4989
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4990
	}
4991

4992 4993 4994 4995 4996 4997
	if (priv->dma_cap.sphen) {
		ndev->hw_features |= NETIF_F_GRO;
		priv->sph = true;
		dev_info(priv->device, "SPH feature enabled\n");
	}

4998 4999 5000 5001 5002 5003 5004 5005
	/* The current IP register MAC_HW_Feature1[ADDR64] only define
	 * 32/40/64 bit width, but some SOC support others like i.MX8MP
	 * support 34 bits but it map to 40 bits width in MAC_HW_Feature1[ADDR64].
	 * So overwrite dma_cap.addr64 according to HW real design.
	 */
	if (priv->plat->addr64)
		priv->dma_cap.addr64 = priv->plat->addr64;

5006 5007 5008 5009 5010 5011
	if (priv->dma_cap.addr64) {
		ret = dma_set_mask_and_coherent(device,
				DMA_BIT_MASK(priv->dma_cap.addr64));
		if (!ret) {
			dev_info(priv->device, "Using %d bits DMA width\n",
				 priv->dma_cap.addr64);
5012 5013 5014 5015 5016 5017 5018

			/*
			 * If more than 32 bits can be addressed, make sure to
			 * enable enhanced addressing mode.
			 */
			if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT))
				priv->plat->dma_cfg->eame = true;
5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029
		} else {
			ret = dma_set_mask_and_coherent(device, DMA_BIT_MASK(32));
			if (ret) {
				dev_err(priv->device, "Failed to set DMA Mask\n");
				goto error_hw_init;
			}

			priv->dma_cap.addr64 = 32;
		}
	}

5030 5031
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
5032 5033
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
5034
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
5035 5036 5037 5038
	if (priv->dma_cap.vlhash) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
		ndev->features |= NETIF_F_HW_VLAN_STAG_FILTER;
	}
5039 5040 5041 5042 5043
	if (priv->dma_cap.vlins) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_TX;
		if (priv->dma_cap.dvlan)
			ndev->features |= NETIF_F_HW_VLAN_STAG_TX;
	}
5044 5045 5046
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

5047 5048 5049 5050 5051 5052 5053 5054 5055
	/* Initialize RSS */
	rxq = priv->plat->rx_queues_to_use;
	netdev_rss_key_fill(priv->rss.key, sizeof(priv->rss.key));
	for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
		priv->rss.table[i] = ethtool_rxfh_indir_default(i, rxq);

	if (priv->dma_cap.rssen && priv->plat->rss_en)
		ndev->features |= NETIF_F_RXHASH;

5056 5057
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
5058
	if (priv->plat->has_xgmac)
5059
		ndev->max_mtu = XGMAC_JUMBO_LEN;
5060 5061
	else if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
5062 5063
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
5064 5065 5066 5067 5068
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
5069
		ndev->max_mtu = priv->plat->maxmtu;
5070
	else if (priv->plat->maxmtu < ndev->min_mtu)
5071 5072 5073
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
5074

5075 5076 5077
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

5078
	/* Setup channels NAPI */
5079
	stmmac_napi_add(ndev);
5080

5081
	mutex_init(&priv->lock);
5082

5083 5084 5085 5086 5087 5088
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
5089
	if (priv->plat->clk_csr >= 0)
5090
		priv->clk_csr = priv->plat->clk_csr;
5091 5092
	else
		stmmac_clk_csr_set(priv);
5093

5094 5095
	stmmac_check_pcs_mode(priv);

5096
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
5097
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
5098 5099 5100
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
5101 5102 5103
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
5104 5105
			goto error_mdio_register;
		}
5106 5107
	}

5108 5109 5110 5111 5112 5113
	ret = stmmac_phy_setup(priv);
	if (ret) {
		netdev_err(ndev, "failed to setup phy (%d)\n", ret);
		goto error_phy_setup;
	}

5114
	ret = register_netdev(ndev);
5115
	if (ret) {
5116 5117
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
5118 5119
		goto error_netdev_register;
	}
5120

5121 5122 5123 5124 5125
	if (priv->plat->serdes_powerup) {
		ret = priv->plat->serdes_powerup(ndev,
						 priv->plat->bsp_priv);

		if (ret < 0)
5126
			goto error_serdes_powerup;
5127 5128
	}

5129
#ifdef CONFIG_DEBUG_FS
5130
	stmmac_init_fs(ndev);
5131 5132
#endif

5133
	return ret;
5134

5135 5136
error_serdes_powerup:
	unregister_netdev(ndev);
5137
error_netdev_register:
5138 5139
	phylink_destroy(priv->phylink);
error_phy_setup:
5140
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
5141 5142
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
5143
error_mdio_register:
5144
	stmmac_napi_del(ndev);
5145
error_hw_init:
5146
	destroy_workqueue(priv->wq);
5147

5148
	return ret;
5149
}
5150
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
5151 5152 5153

/**
 * stmmac_dvr_remove
5154
 * @dev: device pointer
5155
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
5156
 * changes the link status, releases the DMA descriptor rings.
5157
 */
5158
int stmmac_dvr_remove(struct device *dev)
5159
{
5160
	struct net_device *ndev = dev_get_drvdata(dev);
5161
	struct stmmac_priv *priv = netdev_priv(ndev);
5162

5163
	netdev_info(priv->dev, "%s: removing driver", __func__);
5164

5165
	stmmac_stop_all_dma(priv);
5166

5167 5168 5169
	if (priv->plat->serdes_powerdown)
		priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);

5170
	stmmac_mac_set(priv, priv->ioaddr, false);
5171 5172
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
5173 5174 5175
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
5176
	phylink_destroy(priv->phylink);
5177 5178 5179 5180
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
5181
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
5182
	    priv->hw->pcs != STMMAC_PCS_RTBI)
5183
		stmmac_mdio_unregister(ndev);
5184
	destroy_workqueue(priv->wq);
5185
	mutex_destroy(&priv->lock);
5186 5187 5188

	return 0;
}
5189
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
5190

5191 5192
/**
 * stmmac_suspend - suspend callback
5193
 * @dev: device pointer
5194 5195 5196 5197
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
5198
int stmmac_suspend(struct device *dev)
5199
{
5200
	struct net_device *ndev = dev_get_drvdata(dev);
5201
	struct stmmac_priv *priv = netdev_priv(ndev);
5202
	u32 chan;
5203

5204
	if (!ndev || !netif_running(ndev))
5205 5206
		return 0;

5207
	phylink_mac_change(priv->phylink, false);
5208

5209
	mutex_lock(&priv->lock);
5210

5211
	netif_device_detach(ndev);
5212

5213
	stmmac_disable_all_queues(priv);
5214

5215
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
5216
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
5217

5218 5219 5220 5221 5222
	if (priv->eee_enabled) {
		priv->tx_path_in_lpi_mode = false;
		del_timer_sync(&priv->eee_ctrl_timer);
	}

5223
	/* Stop TX/RX DMA */
5224
	stmmac_stop_all_dma(priv);
5225

5226 5227 5228
	if (priv->plat->serdes_powerdown)
		priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);

5229
	/* Enable Power down mode by programming the PMT regs */
5230
	if (device_may_wakeup(priv->device) && priv->plat->pmt) {
5231
		stmmac_pmt(priv, priv->hw, priv->wolopts);
5232 5233
		priv->irq_wake = 1;
	} else {
5234
		mutex_unlock(&priv->lock);
5235
		rtnl_lock();
5236 5237
		if (device_may_wakeup(priv->device))
			phylink_speed_down(priv->phylink, false);
5238 5239
		phylink_stop(priv->phylink);
		rtnl_unlock();
5240
		mutex_lock(&priv->lock);
5241

5242
		stmmac_mac_set(priv, priv->ioaddr, false);
5243
		pinctrl_pm_select_sleep_state(priv->device);
5244
		/* Disable clock in case of PWM is off */
5245
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
5246 5247
		clk_disable_unprepare(priv->plat->pclk);
		clk_disable_unprepare(priv->plat->stmmac_clk);
5248
	}
5249
	mutex_unlock(&priv->lock);
5250

5251
	priv->speed = SPEED_UNKNOWN;
5252 5253
	return 0;
}
5254
EXPORT_SYMBOL_GPL(stmmac_suspend);
5255

5256 5257
/**
 * stmmac_reset_queues_param - reset queue parameters
5258
 * @priv: device pointer
5259 5260 5261 5262
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
5263
	u32 tx_cnt = priv->plat->tx_queues_to_use;
5264 5265 5266 5267 5268 5269 5270 5271 5272
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

5273 5274 5275 5276 5277
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
5278
		tx_q->mss = 0;
5279 5280

		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
5281
	}
5282 5283
}

5284 5285
/**
 * stmmac_resume - resume callback
5286
 * @dev: device pointer
5287 5288 5289
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
5290
int stmmac_resume(struct device *dev)
5291
{
5292
	struct net_device *ndev = dev_get_drvdata(dev);
5293
	struct stmmac_priv *priv = netdev_priv(ndev);
5294
	int ret;
5295

5296
	if (!netif_running(ndev))
5297 5298 5299 5300 5301 5302
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
5303 5304
	 * from another devices (e.g. serial console).
	 */
5305
	if (device_may_wakeup(priv->device) && priv->plat->pmt) {
5306
		mutex_lock(&priv->lock);
5307
		stmmac_pmt(priv, priv->hw, 0);
5308
		mutex_unlock(&priv->lock);
5309
		priv->irq_wake = 0;
5310
	} else {
5311
		pinctrl_pm_select_default_state(priv->device);
5312
		/* enable the clk previously disabled */
5313 5314 5315 5316
		clk_prepare_enable(priv->plat->stmmac_clk);
		clk_prepare_enable(priv->plat->pclk);
		if (priv->plat->clk_ptp_ref)
			clk_prepare_enable(priv->plat->clk_ptp_ref);
5317 5318 5319 5320
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
5321

5322 5323 5324 5325 5326 5327 5328 5329
	if (priv->plat->serdes_powerup) {
		ret = priv->plat->serdes_powerup(ndev,
						 priv->plat->bsp_priv);

		if (ret < 0)
			return ret;
	}

5330 5331 5332 5333 5334 5335 5336 5337
	if (!device_may_wakeup(priv->device) || !priv->plat->pmt) {
		rtnl_lock();
		phylink_start(priv->phylink);
		/* We may have called phylink_speed_down before */
		phylink_speed_up(priv->phylink);
		rtnl_unlock();
	}

5338
	rtnl_lock();
5339
	mutex_lock(&priv->lock);
5340

5341 5342
	stmmac_reset_queues_param(priv);

5343
	stmmac_free_tx_skbufs(priv);
5344 5345
	stmmac_clear_descriptors(priv);

5346
	stmmac_hw_setup(ndev, false);
5347
	stmmac_init_coalesce(priv);
5348
	stmmac_set_rx_mode(ndev);
5349

5350 5351
	stmmac_restore_hw_vlan_rx_fltr(priv, ndev, priv->hw);

5352
	stmmac_enable_all_queues(priv);
5353

5354
	mutex_unlock(&priv->lock);
5355
	rtnl_unlock();
5356

5357
	phylink_mac_change(priv->phylink, true);
5358

5359 5360
	netif_device_attach(ndev);

5361 5362
	return 0;
}
5363
EXPORT_SYMBOL_GPL(stmmac_resume);
5364

5365 5366 5367 5368 5369 5370 5371 5372
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
5373
		if (!strncmp(opt, "debug:", 6)) {
5374
			if (kstrtoint(opt + 6, 0, &debug))
5375 5376
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
5377
			if (kstrtoint(opt + 8, 0, &phyaddr))
5378 5379
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
5380
			if (kstrtoint(opt + 7, 0, &buf_sz))
5381 5382
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
5383
			if (kstrtoint(opt + 3, 0, &tc))
5384 5385
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
5386
			if (kstrtoint(opt + 9, 0, &watchdog))
5387 5388
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
5389
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
5390 5391
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
5392
			if (kstrtoint(opt + 6, 0, &pause))
5393
				goto err;
5394
		} else if (!strncmp(opt, "eee_timer:", 10)) {
5395 5396
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
5397 5398 5399
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
5400
		}
5401 5402
	}
	return 0;
5403 5404 5405 5406

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
5407 5408 5409
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
5410
#endif /* MODULE */
5411

5412 5413 5414 5415
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
5416
	if (!stmmac_fs_dir)
5417
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
5418
	register_netdevice_notifier(&stmmac_notifier);
5419 5420 5421 5422 5423 5424 5425 5426
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
5427
	unregister_netdevice_notifier(&stmmac_notifier);
5428 5429 5430 5431 5432 5433 5434
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

5435 5436 5437
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");