stmmac_main.c 134.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

6
	Copyright(C) 2007-2011 STMicroelectronics Ltd
7 8 9 10 11 12 13 14 15 16


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

17
#include <linux/clk.h>
18 19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
27
#include <linux/if.h>
28 29
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
30
#include <linux/slab.h>
31
#include <linux/prefetch.h>
32
#include <linux/pinctrl/consumer.h>
33
#ifdef CONFIG_DEBUG_FS
34 35
#include <linux/debugfs.h>
#include <linux/seq_file.h>
36
#endif /* CONFIG_DEBUG_FS */
37
#include <linux/net_tstamp.h>
38
#include <linux/phylink.h>
39
#include <linux/udp.h>
40
#include <net/pkt_cls.h>
41
#include "stmmac_ptp.h"
42
#include "stmmac.h"
43
#include <linux/reset.h>
44
#include <linux/of_mdio.h>
45
#include "dwmac1000.h"
46
#include "dwxgmac2.h"
47
#include "hwif.h"
48

49
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
50
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
51 52

/* Module parameters */
53
#define TX_TIMEO	5000
54
static int watchdog = TX_TIMEO;
55
module_param(watchdog, int, 0644);
56
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
57

58
static int debug = -1;
59
module_param(debug, int, 0644);
60
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
61

62
static int phyaddr = -1;
63
module_param(phyaddr, int, 0444);
64 65
MODULE_PARM_DESC(phyaddr, "Physical device address");

66
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
67
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
68

69
static int flow_ctrl = FLOW_AUTO;
70
module_param(flow_ctrl, int, 0644);
71 72 73
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
74
module_param(pause, int, 0644);
75 76 77 78
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
79
module_param(tc, int, 0644);
80 81
MODULE_PARM_DESC(tc, "DMA threshold control value");

82 83
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
84
module_param(buf_sz, int, 0644);
85 86
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

87 88
#define	STMMAC_RX_COPYBREAK	256

89 90 91 92
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

93 94
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
95
module_param(eee_timer, int, 0644);
96
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
97
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
98

99 100
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
101 102
 */
static unsigned int chain_mode;
103
module_param(chain_mode, int, 0444);
104 105
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

106 107
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

108
#ifdef CONFIG_DEBUG_FS
109
static void stmmac_init_fs(struct net_device *dev);
110
static void stmmac_exit_fs(struct net_device *dev);
111 112
#endif

113 114
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

115 116
/**
 * stmmac_verify_args - verify the driver parameters.
117 118
 * Description: it checks the driver parameters and set a default in case of
 * errors.
119 120 121 122 123
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
124 125
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
126 127 128 129 130 131
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
132 133
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
134 135
}

136 137 138 139 140 141 142
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
143 144
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
145 146
	u32 queue;

147 148
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
149

150 151 152 153
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
154 155 156 157 158 159 160 161 162 163
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 165
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
166 167
	u32 queue;

168 169
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
170

171 172 173 174
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

204 205 206 207 208 209 210 211 212 213 214 215 216 217
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

218 219 220 221 222 223 224 225 226 227 228 229
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
230 231 232 233
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

234
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
235 236

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
237 238 239 240 241 242
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
243 244 245 246 247 248 249 250 251 252 253
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
254
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
255
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
256
	}
257 258 259 260 261 262 263 264 265 266 267

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
283 284
}

285 286
static void print_pkt(unsigned char *buf, int len)
{
287 288
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
289 290
}

291
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
292
{
293
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
294
	u32 avail;
295

296 297
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
298
	else
299
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
300 301 302 303

	return avail;
}

304 305 306 307 308 309
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
310
{
311
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
312
	u32 dirty;
313

314 315
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
316
	else
317
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
318 319

	return dirty;
320 321
}

322
/**
323
 * stmmac_enable_eee_mode - check and enter in LPI mode
324
 * @priv: driver private structure
325 326
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
327
 */
328 329
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
330 331 332 333 334 335 336 337 338 339 340
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

341
	/* Check and enter in LPI mode */
342
	if (!priv->tx_path_in_lpi_mode)
343 344
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
345 346
}

347
/**
348
 * stmmac_disable_eee_mode - disable and exit from LPI mode
349 350 351 352
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
353 354
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
355
	stmmac_reset_eee_mode(priv, priv->hw);
356 357 358 359 360
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
361
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
362 363
 * @arg : data hook
 * Description:
364
 *  if there is no data transfer and if we are not in LPI state,
365 366
 *  then MAC Transmitter can be moved to LPI state.
 */
367
static void stmmac_eee_ctrl_timer(struct timer_list *t)
368
{
369
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
370 371

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
372
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
373 374 375
}

/**
376
 * stmmac_eee_init - init EEE
377
 * @priv: driver private structure
378
 * Description:
379 380 381
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
382 383 384
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
385
	int tx_lpi_timer = priv->tx_lpi_timer;
386

G
Giuseppe CAVALLARO 已提交
387 388 389
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
390 391 392
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
393
		return false;
394

395 396 397 398 399
	/* Check if MAC core supports the EEE feature. */
	if (!priv->dma_cap.eee)
		return false;

	mutex_lock(&priv->lock);
400

401
	/* Check if it needs to be deactivated */
402 403 404 405 406 407
	if (!priv->eee_active) {
		if (priv->eee_enabled) {
			netdev_dbg(priv->dev, "disable EEE\n");
			del_timer_sync(&priv->eee_ctrl_timer);
			stmmac_set_eee_timer(priv, priv->hw, 0, tx_lpi_timer);
		}
408
		mutex_unlock(&priv->lock);
409
		return false;
410
	}
411 412 413 414 415 416 417 418 419 420 421

	if (priv->eee_active && !priv->eee_enabled) {
		timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
		stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
				     tx_lpi_timer);
	}

	mutex_unlock(&priv->lock);
	netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
	return true;
422 423
}

424
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
425
 * @priv: driver private structure
426
 * @p : descriptor pointer
427 428 429 430 431 432
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
433
				   struct dma_desc *p, struct sk_buff *skb)
434 435
{
	struct skb_shared_hwtstamps shhwtstamp;
436
	bool found = false;
437
	u64 ns = 0;
438 439 440 441

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
442
	/* exit if skb doesn't support hw tstamp */
443
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
444 445 446
		return;

	/* check tx tstamp status */
447 448
	if (stmmac_get_tx_timestamp_status(priv, p)) {
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
449 450 451 452
		found = true;
	} else if (!stmmac_get_mac_tx_timestamp(priv, priv->hw, &ns)) {
		found = true;
	}
453

454
	if (found) {
455 456
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
457

458
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
459 460 461
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
462 463
}

464
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
465
 * @priv: driver private structure
466 467
 * @p : descriptor pointer
 * @np : next descriptor pointer
468 469 470 471 472
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
473 474
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
475 476
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
477
	struct dma_desc *desc = p;
478
	u64 ns = 0;
479 480 481

	if (!priv->hwts_rx_en)
		return;
482
	/* For GMAC4, the valid timestamp is from CTX next desc. */
483
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
484
		desc = np;
485

486
	/* Check if timestamp is available */
487 488
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
489
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
490 491 492 493
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
494
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
495
	}
496 497 498
}

/**
499
 *  stmmac_hwtstamp_set - control hardware timestamping.
500
 *  @dev: device pointer.
501
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
502 503 504 505 506 507 508
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
509
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
510 511 512
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
513
	struct timespec64 now;
514 515 516 517 518 519 520 521 522
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
523
	u32 sec_inc = 0;
524
	u32 value = 0;
525 526 527
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
528 529 530 531 532 533 534 535 536 537

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
538
			   sizeof(config)))
539 540
		return -EFAULT;

541 542
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
543 544 545 546 547

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

548 549
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
550 551 552 553 554
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
555
			/* time stamp no incoming packet at all */
556 557 558 559
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
560
			/* PTP v1, UDP, any kind of event packet */
561
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
562 563 564 565 566 567 568
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
569 570 571 572 573
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
574
			/* PTP v1, UDP, Sync packet */
575 576 577 578 579 580 581 582 583
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
584
			/* PTP v1, UDP, Delay_req packet */
585 586 587 588 589 590 591 592 593 594
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
595
			/* PTP v2, UDP, any kind of event packet */
596 597 598
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
599
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
600 601 602 603 604 605

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
606
			/* PTP v2, UDP, Sync packet */
607 608 609 610 611 612 613 614 615 616
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
617
			/* PTP v2, UDP, Delay_req packet */
618 619 620 621 622 623 624 625 626 627 628
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
629
			/* PTP v2/802.AS1 any layer, any kind of event packet */
630 631
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
632
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
633
			ts_event_en = PTP_TCR_TSEVNTENA;
634 635 636 637 638 639
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
640
			/* PTP v2/802.AS1, any layer, Sync packet */
641 642 643 644 645 646 647 648 649 650 651
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
652
			/* PTP v2/802.AS1, any layer, Delay_req packet */
653 654 655 656 657 658 659 660 661 662 663
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

664
		case HWTSTAMP_FILTER_NTP_ALL:
665
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
666
			/* time stamp any incoming packet */
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
686
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
687 688

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
689
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
690 691
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
692 693 694
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
695
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
696 697

		/* program Sub Second Increment reg */
698 699
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
700
				xmac, &sec_inc);
701
		temp = div_u64(1000000000ULL, sec_inc);
702

703 704 705 706
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

707 708 709
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
710
		 * where, freq_div_ratio = 1e9ns/sec_inc
711
		 */
712
		temp = (u64)(temp << 32);
713
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
714
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
715 716

		/* initialize system time */
A
Arnd Bergmann 已提交
717 718 719
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
720 721
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
722 723
	}

724 725
	memcpy(&priv->tstamp_config, &config, sizeof(config));

726
	return copy_to_user(ifr->ifr_data, &config,
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
    as requested.
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
749 750
}

751
/**
752
 * stmmac_init_ptp - init PTP
753
 * @priv: driver private structure
754
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
755
 * This is done by looking at the HW cap. register.
756
 * This function also registers the ptp driver.
757
 */
758
static int stmmac_init_ptp(struct stmmac_priv *priv)
759
{
760 761
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

762 763 764
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

765
	priv->adv_ts = 0;
766 767
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
768 769 770
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
771 772
		priv->adv_ts = 1;

773 774
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
775

776 777 778
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
779 780 781

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
782

783 784 785
	stmmac_ptp_register(priv);

	return 0;
786 787 788 789
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
790 791
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
792
	stmmac_ptp_unregister(priv);
793 794
}

795 796 797 798 799 800 801 802 803
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

804 805
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
806 807
}

808 809 810 811 812
static void stmmac_validate(struct phylink_config *config,
			    unsigned long *supported,
			    struct phylink_link_state *state)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
813
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
814 815 816 817
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	int tx_cnt = priv->plat->tx_queues_to_use;
	int max_speed = priv->plat->max_speed;

818 819 820 821
	phylink_set(mac_supported, 10baseT_Half);
	phylink_set(mac_supported, 10baseT_Full);
	phylink_set(mac_supported, 100baseT_Half);
	phylink_set(mac_supported, 100baseT_Full);
822 823 824
	phylink_set(mac_supported, 1000baseT_Half);
	phylink_set(mac_supported, 1000baseT_Full);
	phylink_set(mac_supported, 1000baseKX_Full);
825 826 827 828 829 830

	phylink_set(mac_supported, Autoneg);
	phylink_set(mac_supported, Pause);
	phylink_set(mac_supported, Asym_Pause);
	phylink_set_port_modes(mac_supported);

831 832 833 834
	/* Cut down 1G if asked to */
	if ((max_speed > 0) && (max_speed < 1000)) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
835
	} else if (priv->plat->has_xgmac) {
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		if (!max_speed || (max_speed >= 2500)) {
			phylink_set(mac_supported, 2500baseT_Full);
			phylink_set(mac_supported, 2500baseX_Full);
		}
		if (!max_speed || (max_speed >= 5000)) {
			phylink_set(mac_supported, 5000baseT_Full);
		}
		if (!max_speed || (max_speed >= 10000)) {
			phylink_set(mac_supported, 10000baseSR_Full);
			phylink_set(mac_supported, 10000baseLR_Full);
			phylink_set(mac_supported, 10000baseER_Full);
			phylink_set(mac_supported, 10000baseLRM_Full);
			phylink_set(mac_supported, 10000baseT_Full);
			phylink_set(mac_supported, 10000baseKX4_Full);
			phylink_set(mac_supported, 10000baseKR_Full);
		}
852 853 854 855 856 857 858 859 860
	}

	/* Half-Duplex can only work with single queue */
	if (tx_cnt > 1) {
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 1000baseT_Half);
	}

861 862 863 864 865 866
	bitmap_and(supported, supported, mac_supported,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_andnot(supported, supported, mask,
		      __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mac_supported,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
867 868 869 870 871 872 873 874 875 876
	bitmap_andnot(state->advertising, state->advertising, mask,
		      __ETHTOOL_LINK_MODE_MASK_NBITS);
}

static int stmmac_mac_link_state(struct phylink_config *config,
				 struct phylink_link_state *state)
{
	return -EOPNOTSUPP;
}

877 878
static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
			      const struct phylink_link_state *state)
879
{
880
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
881 882 883
	u32 ctrl;

	ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
884
	ctrl &= ~priv->hw->link.speed_mask;
885

886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
	if (state->interface == PHY_INTERFACE_MODE_USXGMII) {
		switch (state->speed) {
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_5000:
			ctrl |= priv->hw->link.xgmii.speed5000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.xgmii.speed2500;
			break;
		default:
			return;
		}
	} else {
		switch (state->speed) {
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		case SPEED_100:
			ctrl |= priv->hw->link.speed100;
			break;
		case SPEED_10:
			ctrl |= priv->hw->link.speed10;
			break;
		default:
			return;
		}
917 918
	}

919
	priv->speed = state->speed;
920

921 922 923 924 925 926 927
	if (priv->plat->fix_mac_speed)
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, state->speed);

	if (!state->duplex)
		ctrl &= ~priv->hw->link.duplex;
	else
		ctrl |= priv->hw->link.duplex;
928 929

	/* Flow Control operation */
930 931
	if (state->pause)
		stmmac_mac_flow_ctrl(priv, state->duplex);
932 933 934 935

	writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
}

936 937 938 939 940
static void stmmac_mac_an_restart(struct phylink_config *config)
{
	/* Not Supported */
}

941 942
static void stmmac_mac_link_down(struct phylink_config *config,
				 unsigned int mode, phy_interface_t interface)
943
{
944
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
945 946

	stmmac_mac_set(priv, priv->ioaddr, false);
947 948 949
	priv->eee_active = false;
	stmmac_eee_init(priv);
	stmmac_set_eee_pls(priv, priv->hw, false);
950 951
}

952 953 954
static void stmmac_mac_link_up(struct phylink_config *config,
			       unsigned int mode, phy_interface_t interface,
			       struct phy_device *phy)
955
{
956
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
957 958

	stmmac_mac_set(priv, priv->ioaddr, true);
959
	if (phy && priv->dma_cap.eee) {
960 961 962 963
		priv->eee_active = phy_init_eee(phy, 1) >= 0;
		priv->eee_enabled = stmmac_eee_init(priv);
		stmmac_set_eee_pls(priv, priv->hw, true);
	}
964 965
}

966
static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
967 968
	.validate = stmmac_validate,
	.mac_link_state = stmmac_mac_link_state,
969
	.mac_config = stmmac_mac_config,
970
	.mac_an_restart = stmmac_mac_an_restart,
971 972
	.mac_link_down = stmmac_mac_link_down,
	.mac_link_up = stmmac_mac_link_up,
973 974
};

975
/**
976
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
977 978 979 980 981
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
982 983 984 985 986
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
987 988 989 990
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
991
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
992
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
993
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
994
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
995
			priv->hw->pcs = STMMAC_PCS_SGMII;
996 997 998 999
		}
	}
}

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1011 1012
	struct device_node *node;
	int ret;
1013

1014
	node = priv->plat->phylink_node;
1015

1016
	if (node)
1017
		ret = phylink_of_phy_connect(priv->phylink, node, 0);
1018 1019 1020 1021 1022

	/* Some DT bindings do not set-up the PHY handle. Let's try to
	 * manually parse it
	 */
	if (!node || ret) {
1023 1024
		int addr = priv->plat->phy_addr;
		struct phy_device *phydev;
1025

1026 1027 1028
		phydev = mdiobus_get_phy(priv->mii, addr);
		if (!phydev) {
			netdev_err(priv->dev, "no phy at addr %d\n", addr);
1029
			return -ENODEV;
1030
		}
1031

1032
		ret = phylink_connect_phy(priv->phylink, phydev);
1033 1034
	}

1035 1036
	return ret;
}
1037

1038 1039
static int stmmac_phy_setup(struct stmmac_priv *priv)
{
1040
	struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1041
	int mode = priv->plat->phy_interface;
1042
	struct phylink *phylink;
1043

1044 1045
	priv->phylink_config.dev = &priv->dev->dev;
	priv->phylink_config.type = PHYLINK_NETDEV;
1046

1047
	phylink = phylink_create(&priv->phylink_config, fwnode,
1048 1049 1050
				 mode, &stmmac_phylink_mac_ops);
	if (IS_ERR(phylink))
		return PTR_ERR(phylink);
1051

1052
	priv->phylink = phylink;
1053 1054 1055
	return 0;
}

1056
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1057
{
1058
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1059
	void *head_rx;
1060
	u32 queue;
1061

1062 1063 1064
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1065

1066 1067 1068 1069 1070 1071 1072 1073
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1074
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1075
	}
1076 1077 1078 1079
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1080
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1081
	void *head_tx;
1082
	u32 queue;
1083

1084 1085 1086
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1087

1088 1089 1090 1091 1092 1093 1094
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1095
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1096
	}
1097 1098
}

1099 1100 1101 1102 1103 1104 1105 1106 1107
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1108 1109 1110 1111 1112 1113 1114 1115
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1116
	else if (mtu > DEFAULT_BUFSIZE)
1117 1118
		ret = BUF_SIZE_2KiB;
	else
1119
		ret = DEFAULT_BUFSIZE;
1120 1121 1122 1123

	return ret;
}

1124
/**
1125
 * stmmac_clear_rx_descriptors - clear RX descriptors
1126
 * @priv: driver private structure
1127
 * @queue: RX queue index
1128
 * Description: this function is called to clear the RX descriptors
1129 1130
 * in case of both basic and extended descriptors are used.
 */
1131
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1132
{
1133
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1134
	int i;
1135

1136
	/* Clear the RX descriptors */
1137
	for (i = 0; i < DMA_RX_SIZE; i++)
1138
		if (priv->extend_desc)
1139 1140
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1141 1142
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1143
		else
1144 1145
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1146 1147
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1148 1149 1150 1151 1152
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1153
 * @queue: TX queue index.
1154 1155 1156
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1157
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1158
{
1159
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1160 1161 1162
	int i;

	/* Clear the TX descriptors */
1163
	for (i = 0; i < DMA_TX_SIZE; i++)
1164
		if (priv->extend_desc)
1165 1166
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1167
		else
1168 1169
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1170 1171
}

1172 1173 1174 1175 1176 1177 1178 1179
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1180
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1181
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1182 1183
	u32 queue;

1184
	/* Clear the RX descriptors */
1185 1186
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1187 1188

	/* Clear the TX descriptors */
1189 1190
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1191 1192
}

1193 1194 1195 1196 1197
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1198 1199
 * @flags: gfp flag
 * @queue: RX queue index
1200 1201 1202
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1203
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1204
				  int i, gfp_t flags, u32 queue)
1205
{
1206
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1207
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1208

1209 1210
	buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
	if (!buf->page)
1211
		return -ENOMEM;
1212

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	if (priv->sph) {
		buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
		if (!buf->sec_page)
			return -ENOMEM;

		buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr);
	} else {
		buf->sec_page = NULL;
	}

1224 1225
	buf->addr = page_pool_get_dma_addr(buf->page);
	stmmac_set_desc_addr(priv, p, buf->addr);
1226 1227
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1228 1229 1230 1231

	return 0;
}

1232 1233 1234
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1235
 * @queue: RX queue index
1236 1237
 * @i: buffer index.
 */
1238
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1239
{
1240
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1241
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1242

1243 1244 1245
	if (buf->page)
		page_pool_put_page(rx_q->page_pool, buf->page, false);
	buf->page = NULL;
1246 1247 1248 1249

	if (buf->sec_page)
		page_pool_put_page(rx_q->page_pool, buf->sec_page, false);
	buf->sec_page = NULL;
1250 1251 1252
}

/**
1253 1254
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1255
 * @queue: RX queue index
1256 1257
 * @i: buffer index.
 */
1258
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1259
{
1260 1261 1262 1263
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1264
			dma_unmap_page(priv->device,
1265 1266
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1267 1268 1269
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1270 1271
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1272 1273 1274
					 DMA_TO_DEVICE);
	}

1275 1276 1277 1278 1279
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1280 1281 1282 1283 1284
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1285
 * @dev: net device structure
1286
 * @flags: gfp flag.
1287
 * Description: this function initializes the DMA RX descriptors
1288
 * and allocates the socket buffers. It supports the chained and ring
1289
 * modes.
1290
 */
1291
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1292 1293
{
	struct stmmac_priv *priv = netdev_priv(dev);
1294
	u32 rx_count = priv->plat->rx_queues_to_use;
1295
	int ret = -ENOMEM;
1296
	int bfsize = 0;
1297
	int queue;
1298
	int i;
1299

1300 1301 1302
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1303

1304
	if (bfsize < BUF_SIZE_16KiB)
1305
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1306

1307 1308
	priv->dma_buf_sz = bfsize;

1309
	/* RX INITIALIZATION */
1310 1311
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1312

1313 1314
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1315

1316 1317 1318
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1319

1320 1321
		stmmac_clear_rx_descriptors(priv, queue);

1322 1323
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1342 1343
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1344
			else
1345 1346
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1347
		}
1348 1349
	}

1350 1351
	buf_sz = bfsize;

1352
	return 0;
1353

1354
err_init_rx_buffers:
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1379 1380
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1381 1382
	int i;

1383 1384
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1385

1386 1387 1388
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1389

1390 1391 1392
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1393 1394
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1395
			else
1396 1397
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1398
		}
1399

1400 1401 1402 1403 1404 1405 1406
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1407
			stmmac_clear_desc(priv, p);
1408 1409 1410 1411 1412 1413

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1414
		}
1415

1416 1417
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1418
		tx_q->mss = 0;
1419

1420 1421
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1422

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1445
	stmmac_clear_descriptors(priv);
1446

1447 1448
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1449 1450

	return ret;
1451 1452
}

1453 1454 1455
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1456
 * @queue: RX queue index
1457
 */
1458
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1459 1460 1461
{
	int i;

1462
	for (i = 0; i < DMA_RX_SIZE; i++)
1463
		stmmac_free_rx_buffer(priv, queue, i);
1464 1465
}

1466 1467 1468
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1469
 * @queue: TX queue index
1470
 */
1471
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1472 1473 1474
{
	int i;

1475
	for (i = 0; i < DMA_TX_SIZE; i++)
1476
		stmmac_free_tx_buffer(priv, queue, i);
1477 1478
}

1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

1505 1506 1507 1508 1509
		kfree(rx_q->buf_pool);
		if (rx_q->page_pool) {
			page_pool_request_shutdown(rx_q->page_pool);
			page_pool_destroy(rx_q->page_pool);
		}
1510 1511 1512
	}
}

1513 1514 1515 1516 1517 1518 1519
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1520
	u32 queue;
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1544
/**
1545
 * alloc_dma_rx_desc_resources - alloc RX resources.
1546 1547
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1548 1549 1550
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1551
 */
1552
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1553
{
1554
	u32 rx_count = priv->plat->rx_queues_to_use;
1555
	int ret = -ENOMEM;
1556
	u32 queue;
1557

1558 1559 1560
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1561
		struct page_pool_params pp_params = { 0 };
T
Thierry Reding 已提交
1562
		unsigned int num_pages;
1563

1564 1565
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1566

1567 1568
		pp_params.flags = PP_FLAG_DMA_MAP;
		pp_params.pool_size = DMA_RX_SIZE;
T
Thierry Reding 已提交
1569 1570
		num_pages = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE);
		pp_params.order = ilog2(num_pages);
1571 1572 1573 1574 1575 1576 1577 1578
		pp_params.nid = dev_to_node(priv->device);
		pp_params.dev = priv->device;
		pp_params.dma_dir = DMA_FROM_DEVICE;

		rx_q->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rx_q->page_pool)) {
			ret = PTR_ERR(rx_q->page_pool);
			rx_q->page_pool = NULL;
1579
			goto err_dma;
1580
		}
1581

1582 1583
		rx_q->buf_pool = kcalloc(DMA_RX_SIZE, sizeof(*rx_q->buf_pool),
					 GFP_KERNEL);
1584
		if (!rx_q->buf_pool)
1585
			goto err_dma;
1586 1587

		if (priv->extend_desc) {
1588 1589 1590 1591
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
							   DMA_RX_SIZE * sizeof(struct dma_extended_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1592 1593 1594 1595
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1596 1597 1598 1599
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
							  DMA_RX_SIZE * sizeof(struct dma_desc),
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1600 1601 1602
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1603 1604 1605 1606 1607
	}

	return 0;

err_dma:
1608 1609
	free_dma_rx_desc_resources(priv);

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1623
	u32 tx_count = priv->plat->tx_queues_to_use;
1624
	int ret = -ENOMEM;
1625
	u32 queue;
1626

1627 1628 1629
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1630

1631 1632
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1633

1634 1635 1636
		tx_q->tx_skbuff_dma = kcalloc(DMA_TX_SIZE,
					      sizeof(*tx_q->tx_skbuff_dma),
					      GFP_KERNEL);
1637
		if (!tx_q->tx_skbuff_dma)
1638
			goto err_dma;
1639

1640 1641 1642
		tx_q->tx_skbuff = kcalloc(DMA_TX_SIZE,
					  sizeof(struct sk_buff *),
					  GFP_KERNEL);
1643
		if (!tx_q->tx_skbuff)
1644
			goto err_dma;
1645 1646

		if (priv->extend_desc) {
1647 1648 1649 1650
			tx_q->dma_etx = dma_alloc_coherent(priv->device,
							   DMA_TX_SIZE * sizeof(struct dma_extended_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
1651
			if (!tx_q->dma_etx)
1652
				goto err_dma;
1653
		} else {
1654 1655 1656 1657
			tx_q->dma_tx = dma_alloc_coherent(priv->device,
							  DMA_TX_SIZE * sizeof(struct dma_desc),
							  &tx_q->dma_tx_phy,
							  GFP_KERNEL);
1658
			if (!tx_q->dma_tx)
1659
				goto err_dma;
1660
		}
1661 1662 1663 1664
	}

	return 0;

1665
err_dma:
1666 1667
	free_dma_tx_desc_resources(priv);

1668 1669 1670
	return ret;
}

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1681
	/* RX Allocation */
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1705 1706 1707 1708 1709 1710 1711
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1712 1713 1714
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1715

1716 1717
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1718
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1719
	}
J
jpinto 已提交
1720 1721
}

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1732
	stmmac_start_rx(priv, priv->ioaddr, chan);
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1745
	stmmac_start_tx(priv, priv->ioaddr, chan);
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1758
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1771
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1812 1813
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1814
 *  @priv: driver private structure
1815 1816
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1817 1818 1819
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1820 1821
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1822
	int rxfifosz = priv->plat->rx_fifo_size;
1823
	int txfifosz = priv->plat->tx_fifo_size;
1824 1825 1826
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1827
	u8 qmode = 0;
1828

1829 1830
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1831 1832 1833 1834 1835 1836
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1837

1838 1839 1840 1841
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1842 1843 1844
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1845 1846 1847 1848
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1849 1850
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1851
		priv->xstats.threshold = SF_DMA_MODE;
1852 1853 1854 1855 1856 1857
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1858 1859
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1860

1861 1862
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1863 1864
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1865
	}
1866

1867 1868
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1869

1870 1871
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1872
	}
1873 1874 1875
}

/**
1876
 * stmmac_tx_clean - to manage the transmission completion
1877
 * @priv: driver private structure
1878
 * @queue: TX queue index
1879
 * Description: it reclaims the transmit resources after transmission completes.
1880
 */
1881
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
1882
{
1883
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1884
	unsigned int bytes_compl = 0, pkts_compl = 0;
1885
	unsigned int entry, count = 0;
1886

1887
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
1888

1889 1890
	priv->xstats.tx_clean++;

1891
	entry = tx_q->dirty_tx;
1892
	while ((entry != tx_q->cur_tx) && (count < budget)) {
1893
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1894
		struct dma_desc *p;
1895
		int status;
1896 1897

		if (priv->extend_desc)
1898
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1899
		else
1900
			p = tx_q->dma_tx + entry;
1901

1902 1903
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1904 1905 1906 1907
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1908 1909
		count++;

1910 1911 1912 1913 1914
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1915 1916 1917 1918 1919 1920
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1921 1922
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1923
			}
1924
			stmmac_get_tx_hwtstamp(priv, p, skb);
1925 1926
		}

1927 1928
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1929
				dma_unmap_page(priv->device,
1930 1931
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1932 1933 1934
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1935 1936
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1937
						 DMA_TO_DEVICE);
1938 1939 1940
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1941
		}
A
Alexandre TORGUE 已提交
1942

1943
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1944

1945 1946
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1947 1948

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1949 1950
			pkts_compl++;
			bytes_compl += skb->len;
1951
			dev_consume_skb_any(skb);
1952
			tx_q->tx_skbuff[entry] = NULL;
1953 1954
		}

1955
		stmmac_release_tx_desc(priv, p, priv->mode);
1956

1957
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1958
	}
1959
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1960

1961 1962 1963 1964 1965 1966
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1967

1968 1969
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1970
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1971
	}
1972 1973 1974

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1975
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1976
	}
1977

1978 1979 1980 1981
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));

1982 1983 1984
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
1985 1986 1987
}

/**
1988
 * stmmac_tx_err - to manage the tx error
1989
 * @priv: driver private structure
1990
 * @chan: channel index
1991
 * Description: it cleans the descriptors and restarts the transmission
1992
 * in case of transmission errors.
1993
 */
1994
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1995
{
1996
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1997
	int i;
1998

1999
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
2000

2001
	stmmac_stop_tx_dma(priv, chan);
2002
	dma_free_tx_skbufs(priv, chan);
2003
	for (i = 0; i < DMA_TX_SIZE; i++)
2004
		if (priv->extend_desc)
2005 2006
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
2007
		else
2008 2009
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
2010 2011
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
2012
	tx_q->mss = 0;
2013
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2014
	stmmac_start_tx_dma(priv, chan);
2015 2016

	priv->dev->stats.tx_errors++;
2017
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2018 2019
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2033 2034
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2035 2036
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2037
	int rxfifosz = priv->plat->rx_fifo_size;
2038
	int txfifosz = priv->plat->tx_fifo_size;
2039 2040 2041

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2042 2043 2044 2045 2046 2047
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2048

2049 2050
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2051 2052
}

2053 2054
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2055
	int ret;
2056

2057 2058 2059
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2060
		stmmac_global_err(priv);
2061 2062 2063 2064
		return true;
	}

	return false;
2065 2066
}

2067 2068 2069 2070 2071 2072
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];

2073
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
2074 2075 2076 2077 2078
		if (napi_schedule_prep(&ch->rx_napi)) {
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
			__napi_schedule_irqoff(&ch->rx_napi);
			status |= handle_tx;
		}
2079 2080
	}

2081
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use))
2082
		napi_schedule_irqoff(&ch->tx_napi);
2083 2084 2085 2086

	return status;
}

2087
/**
2088
 * stmmac_dma_interrupt - DMA ISR
2089 2090
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2091 2092
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2093
 */
2094 2095
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2096
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2097 2098 2099
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2100
	u32 chan;
K
Kees Cook 已提交
2101 2102 2103 2104 2105
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2106 2107

	for (chan = 0; chan < channels_to_check; chan++)
2108
		status[chan] = stmmac_napi_check(priv, chan);
2109

2110 2111
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2128
		} else if (unlikely(status[chan] == tx_hard_error)) {
2129
			stmmac_tx_err(priv, chan);
2130
		}
2131
	}
2132 2133
}

2134 2135 2136 2137 2138
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2139 2140 2141
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2142
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2143

2144
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2145 2146

	if (priv->dma_cap.rmon) {
2147
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2148 2149
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2150
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2151 2152
}

2153
/**
2154
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2155
 * @priv: driver private structure
2156 2157 2158 2159 2160
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2161 2162 2163
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2164
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2165 2166
}

2167
/**
2168
 * stmmac_check_ether_addr - check if the MAC addr is valid
2169 2170 2171 2172 2173
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2174 2175 2176
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2177
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2178
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2179
			eth_hw_addr_random(priv->dev);
2180 2181
		dev_info(priv->device, "device MAC address %pM\n",
			 priv->dev->dev_addr);
2182 2183 2184
	}
}

2185
/**
2186
 * stmmac_init_dma_engine - DMA init.
2187 2188 2189 2190 2191 2192
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2193 2194
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2195 2196
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2197
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2198
	struct stmmac_rx_queue *rx_q;
2199
	struct stmmac_tx_queue *tx_q;
2200
	u32 chan = 0;
2201
	int atds = 0;
2202
	int ret = 0;
2203

2204 2205
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2206
		return -EINVAL;
2207 2208
	}

2209 2210 2211
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2212
	ret = stmmac_reset(priv, priv->ioaddr);
2213 2214 2215 2216 2217
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2218 2219 2220 2221 2222 2223
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2224 2225 2226 2227
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2228 2229 2230
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2231

2232 2233
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2234

2235 2236 2237 2238 2239
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2240

2241 2242 2243
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2244

2245 2246
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2247

2248
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2249 2250 2251
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2252

2253
	return ret;
2254 2255
}

2256 2257 2258 2259 2260 2261 2262
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
}

2263
/**
2264
 * stmmac_tx_timer - mitigation sw timer for tx.
2265 2266 2267 2268
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2269
static void stmmac_tx_timer(struct timer_list *t)
2270
{
2271 2272 2273 2274 2275
	struct stmmac_tx_queue *tx_q = from_timer(tx_q, t, txtimer);
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2276

2277 2278 2279 2280 2281 2282 2283 2284
	/*
	 * If NAPI is already running we can miss some events. Let's rearm
	 * the timer and try again.
	 */
	if (likely(napi_schedule_prep(&ch->tx_napi)))
		__napi_schedule(&ch->tx_napi);
	else
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));
2285 2286 2287
}

/**
2288
 * stmmac_init_coalesce - init mitigation options.
2289
 * @priv: driver private structure
2290
 * Description:
2291
 * This inits the coalesce parameters: i.e. timer rate,
2292 2293 2294
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
2295
static void stmmac_init_coalesce(struct stmmac_priv *priv)
2296
{
2297 2298 2299
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2300 2301
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2302
	priv->rx_coal_frames = STMMAC_RX_FRAMES;
2303 2304 2305 2306 2307 2308

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

		timer_setup(&tx_q->txtimer, stmmac_tx_timer, 0);
	}
2309 2310
}

2311 2312 2313 2314 2315 2316 2317
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2318 2319 2320
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2321 2322

	/* set RX ring length */
2323 2324 2325
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2326 2327
}

2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2341
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2342 2343 2344
	}
}

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2356 2357
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2358 2359 2360 2361
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2362
		stmmac_config_cbs(priv, priv->hw,
2363 2364 2365 2366 2367 2368 2369 2370
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2384
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2385 2386 2387
	}
}

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2404
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2424
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2425 2426 2427
	}
}

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2445
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2446 2447 2448
	}
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
static void stmmac_mac_config_rss(struct stmmac_priv *priv)
{
	if (!priv->dma_cap.rssen || !priv->plat->rss_en) {
		priv->rss.enable = false;
		return;
	}

	if (priv->dev->features & NETIF_F_RXHASH)
		priv->rss.enable = true;
	else
		priv->rss.enable = false;

	stmmac_rss_configure(priv, priv->hw, &priv->rss,
			     priv->plat->rx_queues_to_use);
}

2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2475
	if (tx_queues_count > 1)
2476 2477
		stmmac_set_tx_queue_weight(priv);

2478
	/* Configure MTL RX algorithms */
2479 2480 2481
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2482 2483

	/* Configure MTL TX algorithms */
2484 2485 2486
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2487

2488
	/* Configure CBS in AVB TX queues */
2489
	if (tx_queues_count > 1)
2490 2491
		stmmac_configure_cbs(priv);

2492
	/* Map RX MTL to DMA channels */
2493
	stmmac_rx_queue_dma_chan_map(priv);
2494

2495
	/* Enable MAC RX Queues */
2496
	stmmac_mac_enable_rx_queues(priv);
2497

2498
	/* Set RX priorities */
2499
	if (rx_queues_count > 1)
2500 2501 2502
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2503
	if (tx_queues_count > 1)
2504
		stmmac_mac_config_tx_queues_prio(priv);
2505 2506

	/* Set RX routing */
2507
	if (rx_queues_count > 1)
2508
		stmmac_mac_config_rx_queues_routing(priv);
2509 2510 2511 2512

	/* Receive Side Scaling */
	if (rx_queues_count > 1)
		stmmac_mac_config_rss(priv);
2513 2514
}

2515 2516
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2517
	if (priv->dma_cap.asp) {
2518
		netdev_info(priv->dev, "Enabling Safety Features\n");
2519
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2520 2521 2522 2523 2524
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2525
/**
2526
 * stmmac_hw_setup - setup mac in a usable state.
2527 2528
 *  @dev : pointer to the device structure.
 *  Description:
2529 2530 2531 2532
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2533 2534 2535 2536
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2537
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2538 2539
{
	struct stmmac_priv *priv = netdev_priv(dev);
2540
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2541 2542
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2543 2544 2545 2546 2547
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2548 2549
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2550 2551 2552 2553
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2554
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2555

2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2569
	/* Initialize the MAC Core */
2570
	stmmac_core_init(priv, priv->hw, dev);
2571

2572
	/* Initialize MTL*/
2573
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2574

2575
	/* Initialize Safety Features */
2576
	stmmac_safety_feat_configuration(priv);
2577

2578
	ret = stmmac_rx_ipc(priv, priv->hw);
2579
	if (!ret) {
2580
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2581
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2582
		priv->hw->rx_csum = 0;
2583 2584
	}

2585
	/* Enable the MAC Rx/Tx */
2586
	stmmac_mac_set(priv, priv->ioaddr, true);
2587

2588 2589 2590
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2591 2592
	stmmac_mmc_setup(priv);

2593
	if (init_ptp) {
2594 2595 2596 2597
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2598
		ret = stmmac_init_ptp(priv);
2599 2600 2601 2602
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2603
	}
2604 2605 2606

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2607
	if (priv->use_riwt) {
2608 2609 2610 2611
		if (!priv->rx_riwt)
			priv->rx_riwt = DEF_DMA_RIWT;

		ret = stmmac_rx_watchdog(priv, priv->ioaddr, priv->rx_riwt, rx_cnt);
2612 2613
	}

2614
	if (priv->hw->pcs)
2615
		stmmac_pcs_ctrl_ane(priv, priv->ioaddr, 1, priv->hw->ps, 0);
2616

2617 2618 2619
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2620
	/* Enable TSO */
2621 2622
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2623
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2624
	}
A
Alexandre TORGUE 已提交
2625

2626 2627 2628 2629 2630 2631
	/* Enable Split Header */
	if (priv->sph && priv->hw->rx_csum) {
		for (chan = 0; chan < rx_cnt; chan++)
			stmmac_enable_sph(priv, priv->ioaddr, 1, chan);
	}

2632 2633 2634 2635
	/* VLAN Tag Insertion */
	if (priv->dma_cap.vlins)
		stmmac_enable_vlan(priv, priv->hw, STMMAC_VLAN_INSERT);

2636 2637 2638
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2639 2640 2641
	return 0;
}

2642 2643 2644 2645 2646 2647 2648
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2661
	u32 chan;
2662 2663
	int ret;

2664 2665 2666
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2667 2668
		ret = stmmac_init_phy(dev);
		if (ret) {
2669 2670 2671
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2672
			return ret;
2673
		}
2674
	}
2675

2676 2677 2678 2679
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2680
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2681
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2682

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2697
	ret = stmmac_hw_setup(dev, true);
2698
	if (ret < 0) {
2699
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2700
		goto init_error;
2701 2702
	}

2703
	stmmac_init_coalesce(priv);
2704

2705
	phylink_start(priv->phylink);
2706

2707 2708
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2709
			  IRQF_SHARED, dev->name, dev);
2710
	if (unlikely(ret < 0)) {
2711 2712 2713
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2714
		goto irq_error;
2715 2716
	}

2717 2718 2719 2720 2721
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2722 2723 2724
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2725
			goto wolirq_error;
2726 2727 2728
		}
	}

2729
	/* Request the IRQ lines */
2730
	if (priv->lpi_irq > 0) {
2731 2732 2733
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2734 2735 2736
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2737
			goto lpiirq_error;
2738 2739 2740
		}
	}

2741 2742
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2743

2744
	return 0;
2745

2746
lpiirq_error:
2747 2748
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2749
wolirq_error:
2750
	free_irq(dev->irq, dev);
2751
irq_error:
2752
	phylink_stop(priv->phylink);
2753

2754 2755 2756
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);

2757
	stmmac_hw_teardown(dev);
2758 2759
init_error:
	free_dma_desc_resources(priv);
2760
dma_desc_error:
2761
	phylink_disconnect_phy(priv->phylink);
2762
	return ret;
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2774
	u32 chan;
2775

2776 2777 2778
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2779
	/* Stop and disconnect the PHY */
2780 2781
	phylink_stop(priv->phylink);
	phylink_disconnect_phy(priv->phylink);
2782

2783
	stmmac_stop_all_queues(priv);
2784

2785
	stmmac_disable_all_queues(priv);
2786

2787 2788
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);
2789

2790 2791
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2792 2793
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2794
	if (priv->lpi_irq > 0)
2795
		free_irq(priv->lpi_irq, dev);
2796 2797

	/* Stop TX/RX DMA and clear the descriptors */
2798
	stmmac_stop_all_dma(priv);
2799 2800 2801 2802

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2803
	/* Disable the MAC Rx/Tx */
2804
	stmmac_mac_set(priv, priv->ioaddr, false);
2805 2806 2807

	netif_carrier_off(dev);

2808 2809
	stmmac_release_ptp(priv);

2810 2811 2812
	return 0;
}

2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
static bool stmmac_vlan_insert(struct stmmac_priv *priv, struct sk_buff *skb,
			       struct stmmac_tx_queue *tx_q)
{
	u16 tag = 0x0, inner_tag = 0x0;
	u32 inner_type = 0x0;
	struct dma_desc *p;

	if (!priv->dma_cap.vlins)
		return false;
	if (!skb_vlan_tag_present(skb))
		return false;
	if (skb->vlan_proto == htons(ETH_P_8021AD)) {
		inner_tag = skb_vlan_tag_get(skb);
		inner_type = STMMAC_VLAN_INSERT;
	}

	tag = skb_vlan_tag_get(skb);

	p = tx_q->dma_tx + tx_q->cur_tx;
	if (stmmac_set_desc_vlan_tag(priv, p, tag, inner_tag, inner_type))
		return false;

	stmmac_set_tx_owner(priv, p);
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
	return true;
}

A
Alexandre TORGUE 已提交
2840 2841 2842 2843 2844 2845
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2846
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2847 2848 2849 2850
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
2851
static void stmmac_tso_allocator(struct stmmac_priv *priv, dma_addr_t des,
2852
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2853
{
2854
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2855
	struct dma_desc *desc;
2856
	u32 buff_size;
2857
	int tmp_len;
A
Alexandre TORGUE 已提交
2858 2859 2860 2861

	tmp_len = total_len;

	while (tmp_len > 0) {
2862 2863
		dma_addr_t curr_addr;

2864
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2865
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2866
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2867

2868 2869 2870 2871 2872 2873
		curr_addr = des + (total_len - tmp_len);
		if (priv->dma_cap.addr64 <= 32)
			desc->des0 = cpu_to_le32(curr_addr);
		else
			stmmac_set_desc_addr(priv, desc, curr_addr);

A
Alexandre TORGUE 已提交
2874 2875 2876
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2877 2878 2879 2880
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2915
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2916 2917
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2918 2919
	u32 queue = skb_get_queue_mapping(skb);
	struct stmmac_tx_queue *tx_q;
2920
	unsigned int first_entry;
2921
	u8 proto_hdr_len, hdr;
2922 2923
	int tmp_pay_len = 0;
	u32 pay_len, mss;
2924
	dma_addr_t des;
2925
	bool has_vlan;
A
Alexandre TORGUE 已提交
2926 2927
	int i;

2928 2929
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2930
	/* Compute header lengths */
2931 2932 2933 2934 2935 2936 2937
	if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
		proto_hdr_len = skb_transport_offset(skb) + sizeof(struct udphdr);
		hdr = sizeof(struct udphdr);
	} else {
		proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
		hdr = tcp_hdrlen(skb);
	}
A
Alexandre TORGUE 已提交
2938 2939

	/* Desc availability based on threshold should be enough safe */
2940
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2941
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2942 2943 2944
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2945
			/* This is a hard error, log it. */
2946 2947 2948
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2949 2950 2951 2952 2953 2954 2955 2956 2957
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2958
	if (mss != tx_q->mss) {
2959
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2960
		stmmac_set_mss(priv, mss_desc, mss);
2961
		tx_q->mss = mss;
2962
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2963
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2964 2965 2966
	}

	if (netif_msg_tx_queued(priv)) {
2967 2968
		pr_info("%s: hdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, hdr, proto_hdr_len, pay_len, mss);
A
Alexandre TORGUE 已提交
2969 2970 2971 2972
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2973 2974 2975
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

2976
	first_entry = tx_q->cur_tx;
2977
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2978

2979
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2980 2981
	first = desc;

2982 2983 2984
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

A
Alexandre TORGUE 已提交
2985 2986 2987 2988 2989 2990
	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2991 2992
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2993

2994 2995
	if (priv->dma_cap.addr64 <= 32) {
		first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2996

2997 2998 2999
		/* Fill start of payload in buff2 of first descriptor */
		if (pay_len)
			first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
3000

3001 3002 3003 3004 3005
		/* If needed take extra descriptors to fill the remaining payload */
		tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
	} else {
		stmmac_set_desc_addr(priv, first, des);
		tmp_pay_len = pay_len;
3006
		des += proto_hdr_len;
3007
		pay_len = 0;
3008
	}
A
Alexandre TORGUE 已提交
3009

3010
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
3011 3012 3013 3014 3015 3016 3017 3018

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
3019 3020
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
3021 3022

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
3023
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
3024

3025 3026 3027
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
3028 3029
	}

3030
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
3031

3032 3033 3034
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
	/* Manage tx mitigation */
	tx_q->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
	    !((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	      priv->hwts_tx_en)) {
		stmmac_tx_timer_arm(priv, queue);
	} else {
		desc = &tx_q->dma_tx[tx_q->cur_tx];
		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3048 3049 3050 3051 3052
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
3053
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
3054

3055
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3056 3057
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3058
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
3059 3060 3061 3062 3063 3064
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

3065 3066 3067
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3068
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
3069 3070 3071 3072 3073

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3074
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
3075 3076 3077
	}

	/* Complete the first descriptor before granting the DMA */
3078
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
3079 3080
			proto_hdr_len,
			pay_len,
3081
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
3082
			hdr / 4, (skb->len - proto_hdr_len));
A
Alexandre TORGUE 已提交
3083 3084

	/* If context desc is used to change MSS */
3085 3086 3087 3088 3089 3090 3091
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
3092
		stmmac_set_tx_owner(priv, mss_desc);
3093
	}
A
Alexandre TORGUE 已提交
3094 3095 3096 3097 3098

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3099
	wmb();
A
Alexandre TORGUE 已提交
3100 3101 3102

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3103 3104
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3105

3106
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
3107 3108 3109 3110 3111

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3112
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3113

3114
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3115
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3126
/**
3127
 *  stmmac_xmit - Tx entry point of the driver
3128 3129
 *  @skb : the socket buffer
 *  @dev : device pointer
3130 3131 3132
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3133 3134 3135 3136
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3137
	unsigned int nopaged_len = skb_headlen(skb);
3138
	int i, csum_insertion = 0, is_jumbo = 0;
3139
	u32 queue = skb_get_queue_mapping(skb);
3140
	int nfrags = skb_shinfo(skb)->nr_frags;
3141
	int gso = skb_shinfo(skb)->gso_type;
3142
	struct dma_desc *desc, *first;
3143
	struct stmmac_tx_queue *tx_q;
3144
	unsigned int first_entry;
3145
	unsigned int enh_desc;
3146
	dma_addr_t des;
3147
	bool has_vlan;
3148
	int entry;
A
Alexandre TORGUE 已提交
3149

3150 3151
	tx_q = &priv->tx_queue[queue];

3152 3153 3154
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3155 3156
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3157 3158 3159
		if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
			return stmmac_tso_xmit(skb, dev);
		if (priv->plat->has_gmac4 && (gso & SKB_GSO_UDP_L4))
A
Alexandre TORGUE 已提交
3160 3161
			return stmmac_tso_xmit(skb, dev);
	}
3162

3163
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3164 3165 3166
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3167
			/* This is a hard error, log it. */
3168 3169 3170
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3171 3172 3173 3174
		}
		return NETDEV_TX_BUSY;
	}

3175 3176 3177
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3178
	entry = tx_q->cur_tx;
3179
	first_entry = entry;
3180
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3181

3182
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3183

3184
	if (likely(priv->extend_desc))
3185
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3186
	else
3187
		desc = tx_q->dma_tx + entry;
3188

3189 3190
	first = desc;

3191 3192 3193
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

3194
	enh_desc = priv->plat->enh_desc;
3195
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3196
	if (enh_desc)
3197
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3198

3199
	if (unlikely(is_jumbo)) {
3200
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3201
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3202
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3203
	}
3204 3205

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3206 3207
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3208
		bool last_segment = (i == (nfrags - 1));
3209

3210
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3211
		WARN_ON(tx_q->tx_skbuff[entry]);
3212

3213
		if (likely(priv->extend_desc))
3214
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3215
		else
3216
			desc = tx_q->dma_tx + entry;
3217

A
Alexandre TORGUE 已提交
3218 3219 3220
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3221 3222
			goto dma_map_err; /* should reuse desc w/o issues */

3223
		tx_q->tx_skbuff_dma[entry].buf = des;
3224 3225

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3226

3227 3228 3229
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3230 3231

		/* Prepare the descriptor and set the own bit too */
3232 3233
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3234 3235
	}

3236 3237
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3238

3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	tx_q->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
	    !((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	      priv->hwts_tx_en)) {
		stmmac_tx_timer_arm(priv, queue);
	} else {
		if (likely(priv->extend_desc))
			desc = &tx_q->dma_etx[entry].basic;
		else
			desc = &tx_q->dma_tx[entry];

		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3260 3261 3262 3263 3264 3265
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3266
	tx_q->cur_tx = entry;
3267 3268

	if (netif_msg_pktdata(priv)) {
3269 3270
		void *tx_head;

3271 3272
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3273
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3274
			   entry, first, nfrags);
3275

3276
		if (priv->extend_desc)
3277
			tx_head = (void *)tx_q->dma_etx;
3278
		else
3279
			tx_head = (void *)tx_q->dma_tx;
3280

3281
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3282

3283
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3284 3285
		print_pkt(skb->data, skb->len);
	}
3286

3287
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3288 3289
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3290
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3291 3292 3293 3294
	}

	dev->stats.tx_bytes += skb->len;

3295 3296 3297
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3298
	skb_tx_timestamp(skb);
3299

3300 3301 3302 3303 3304 3305 3306
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3307 3308 3309
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3310 3311
			goto dma_map_err;

3312
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3313 3314

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3315

3316 3317
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3318 3319 3320 3321 3322

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3323
			stmmac_enable_tx_timestamp(priv, first);
3324 3325 3326
		}

		/* Prepare the first descriptor setting the OWN bit too */
3327 3328 3329
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3330 3331
	} else {
		stmmac_set_tx_owner(priv, first);
3332 3333
	}

3334 3335 3336 3337 3338 3339
	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

3340
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3341

3342
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3343

3344
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3345
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3346

G
Giuseppe CAVALLARO 已提交
3347
	return NETDEV_TX_OK;
3348

G
Giuseppe CAVALLARO 已提交
3349
dma_map_err:
3350
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3351 3352
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3353 3354 3355
	return NETDEV_TX_OK;
}

3356 3357
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3358 3359
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3360 3361
	u16 vlanid;

3362 3363 3364 3365 3366 3367 3368
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3369
		/* pop the vlan tag */
3370 3371
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3372
		skb_pull(skb, VLAN_HLEN);
3373
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3374 3375 3376 3377
	}
}


3378
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3379
{
3380
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3381 3382 3383 3384 3385
		return 0;

	return 1;
}

3386
/**
3387
 * stmmac_rx_refill - refill used skb preallocated buffers
3388
 * @priv: driver private structure
3389
 * @queue: RX queue index
3390 3391 3392
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3393
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3394
{
3395
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3396
	int len, dirty = stmmac_rx_dirty(priv, queue);
3397 3398
	unsigned int entry = rx_q->dirty_rx;

3399 3400
	len = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE) * PAGE_SIZE;

3401
	while (dirty-- > 0) {
3402
		struct stmmac_rx_buffer *buf = &rx_q->buf_pool[entry];
3403
		struct dma_desc *p;
3404
		bool use_rx_wd;
3405 3406

		if (priv->extend_desc)
3407
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3408
		else
3409
			p = rx_q->dma_rx + entry;
3410

3411 3412 3413
		if (!buf->page) {
			buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->page)
G
Giuseppe CAVALLARO 已提交
3414
				break;
3415
		}
3416

3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
		if (priv->sph && !buf->sec_page) {
			buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->sec_page)
				break;

			buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);

			dma_sync_single_for_device(priv->device, buf->sec_addr,
						   len, DMA_FROM_DEVICE);
		}

3428
		buf->addr = page_pool_get_dma_addr(buf->page);
3429 3430 3431 3432 3433 3434 3435

		/* Sync whole allocation to device. This will invalidate old
		 * data.
		 */
		dma_sync_single_for_device(priv->device, buf->addr, len,
					   DMA_FROM_DEVICE);

3436
		stmmac_set_desc_addr(priv, p, buf->addr);
3437
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr);
3438
		stmmac_refill_desc3(priv, rx_q, p);
A
Alexandre TORGUE 已提交
3439

3440
		rx_q->rx_count_frames++;
J
Jose Abreu 已提交
3441 3442 3443
		rx_q->rx_count_frames += priv->rx_coal_frames;
		if (rx_q->rx_count_frames > priv->rx_coal_frames)
			rx_q->rx_count_frames = 0;
3444 3445 3446 3447 3448

		use_rx_wd = !priv->rx_coal_frames;
		use_rx_wd |= rx_q->rx_count_frames > 0;
		if (!priv->use_riwt)
			use_rx_wd = false;
3449

P
Pavel Machek 已提交
3450
		dma_wmb();
3451
		stmmac_set_rx_owner(priv, p, use_rx_wd);
3452 3453

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3454
	}
3455
	rx_q->dirty_rx = entry;
3456 3457
	rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (rx_q->dirty_rx * sizeof(struct dma_desc));
3458
	stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
3459 3460
}

J
Jose Abreu 已提交
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
static unsigned int stmmac_rx_buf1_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	int ret, coe = priv->hw->rx_csum;
	unsigned int plen = 0, hlen = 0;

	/* Not first descriptor, buffer is always zero */
	if (priv->sph && len)
		return 0;

	/* First descriptor, get split header length */
	ret = stmmac_get_rx_header_len(priv, p, &hlen);
	if (priv->sph && hlen) {
		priv->xstats.rx_split_hdr_pkt_n++;
		return hlen;
	}

	/* First descriptor, not last descriptor and not split header */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* First descriptor and last descriptor and not split header */
	return min_t(unsigned int, priv->dma_buf_sz, plen);
}

static unsigned int stmmac_rx_buf2_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	int coe = priv->hw->rx_csum;
	unsigned int plen = 0;

	/* Not split header, buffer is not available */
	if (!priv->sph)
		return 0;

	/* Not last descriptor */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* Last descriptor */
	return plen - len;
}

3510
/**
3511
 * stmmac_rx - manage the receive process
3512
 * @priv: driver private structure
3513 3514
 * @limit: napi bugget
 * @queue: RX queue index.
3515 3516 3517
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3518
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3519
{
3520
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3521
	struct stmmac_channel *ch = &priv->channel[queue];
3522 3523
	unsigned int count = 0, error = 0, len = 0;
	int status = 0, coe = priv->hw->rx_csum;
3524
	unsigned int next_entry = rx_q->cur_rx;
3525
	struct sk_buff *skb = NULL;
3526

3527
	if (netif_msg_rx_status(priv)) {
3528 3529
		void *rx_head;

3530
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3531
		if (priv->extend_desc)
3532
			rx_head = (void *)rx_q->dma_erx;
3533
		else
3534
			rx_head = (void *)rx_q->dma_rx;
3535

3536
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3537
	}
3538
	while (count < limit) {
J
Jose Abreu 已提交
3539
		unsigned int buf1_len = 0, buf2_len = 0;
3540
		enum pkt_hash_types hash_type;
3541 3542
		struct stmmac_rx_buffer *buf;
		struct dma_desc *np, *p;
3543 3544
		int entry;
		u32 hash;
3545

3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
		if (!count && rx_q->state_saved) {
			skb = rx_q->state.skb;
			error = rx_q->state.error;
			len = rx_q->state.len;
		} else {
			rx_q->state_saved = false;
			skb = NULL;
			error = 0;
			len = 0;
		}

		if (count >= limit)
			break;

read_again:
J
Jose Abreu 已提交
3561 3562
		buf1_len = 0;
		buf2_len = 0;
3563
		entry = next_entry;
3564
		buf = &rx_q->buf_pool[entry];
3565

3566
		if (priv->extend_desc)
3567
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3568
		else
3569
			p = rx_q->dma_rx + entry;
3570

3571
		/* read the status of the incoming frame */
3572 3573
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3574 3575
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3576 3577
			break;

3578 3579
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3580

3581
		if (priv->extend_desc)
3582
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3583
		else
3584
			np = rx_q->dma_rx + next_entry;
3585 3586

		prefetch(np);
3587

3588 3589 3590
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3591
		if (unlikely(status == discard_frame)) {
3592 3593
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
3594
			error = 1;
3595 3596
			if (!priv->hwts_rx_en)
				priv->dev->stats.rx_errors++;
3597 3598 3599 3600 3601
		}

		if (unlikely(error && (status & rx_not_ls)))
			goto read_again;
		if (unlikely(error)) {
3602
			dev_kfree_skb(skb);
J
Jose Abreu 已提交
3603
			skb = NULL;
3604
			count++;
3605 3606 3607 3608 3609
			continue;
		}

		/* Buffer is good. Go on. */

J
Jose Abreu 已提交
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633
		prefetch(page_address(buf->page));
		if (buf->sec_page)
			prefetch(page_address(buf->sec_page));

		buf1_len = stmmac_rx_buf1_len(priv, p, status, len);
		len += buf1_len;
		buf2_len = stmmac_rx_buf2_len(priv, p, status, len);
		len += buf2_len;

		/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
		 * Type frames (LLC/LLC-SNAP)
		 *
		 * llc_snap is never checked in GMAC >= 4, so this ACS
		 * feature is always disabled and packets need to be
		 * stripped manually.
		 */
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
		    unlikely(status != llc_snap)) {
			if (buf2_len)
				buf2_len -= ETH_FCS_LEN;
			else
				buf1_len -= ETH_FCS_LEN;

			len -= ETH_FCS_LEN;
3634
		}
3635

3636
		if (!skb) {
J
Jose Abreu 已提交
3637
			skb = napi_alloc_skb(&ch->rx_napi, buf1_len);
3638
			if (!skb) {
3639
				priv->dev->stats.rx_dropped++;
3640
				count++;
J
Jose Abreu 已提交
3641
				goto drain_data;
3642 3643
			}

J
Jose Abreu 已提交
3644 3645
			dma_sync_single_for_cpu(priv->device, buf->addr,
						buf1_len, DMA_FROM_DEVICE);
3646
			skb_copy_to_linear_data(skb, page_address(buf->page),
J
Jose Abreu 已提交
3647 3648
						buf1_len);
			skb_put(skb, buf1_len);
3649

3650 3651 3652
			/* Data payload copied into SKB, page ready for recycle */
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
J
Jose Abreu 已提交
3653
		} else if (buf1_len) {
3654
			dma_sync_single_for_cpu(priv->device, buf->addr,
J
Jose Abreu 已提交
3655
						buf1_len, DMA_FROM_DEVICE);
3656
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
3657
					buf->page, 0, buf1_len,
3658
					priv->dma_buf_sz);
3659

3660 3661 3662 3663
			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->page);
			buf->page = NULL;
		}
3664

J
Jose Abreu 已提交
3665
		if (buf2_len) {
3666
			dma_sync_single_for_cpu(priv->device, buf->sec_addr,
J
Jose Abreu 已提交
3667
						buf2_len, DMA_FROM_DEVICE);
3668
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
3669
					buf->sec_page, 0, buf2_len,
3670 3671 3672 3673 3674 3675 3676
					priv->dma_buf_sz);

			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->sec_page);
			buf->sec_page = NULL;
		}

J
Jose Abreu 已提交
3677
drain_data:
3678 3679
		if (likely(status & rx_not_ls))
			goto read_again;
J
Jose Abreu 已提交
3680 3681
		if (!skb)
			continue;
3682

3683
		/* Got entire packet into SKB. Finish it. */
3684

3685 3686 3687
		stmmac_get_rx_hwtstamp(priv, p, np, skb);
		stmmac_rx_vlan(priv->dev, skb);
		skb->protocol = eth_type_trans(skb, priv->dev);
3688

3689 3690 3691 3692
		if (unlikely(!coe))
			skb_checksum_none_assert(skb);
		else
			skb->ip_summed = CHECKSUM_UNNECESSARY;
3693

3694 3695 3696 3697 3698
		if (!stmmac_get_rx_hash(priv, p, &hash, &hash_type))
			skb_set_hash(skb, hash, hash_type);

		skb_record_rx_queue(skb, queue);
		napi_gro_receive(&ch->rx_napi, skb);
J
Jose Abreu 已提交
3699
		skb = NULL;
3700 3701 3702

		priv->dev->stats.rx_packets++;
		priv->dev->stats.rx_bytes += len;
3703
		count++;
3704 3705
	}

J
Jose Abreu 已提交
3706
	if (status & rx_not_ls || skb) {
3707 3708 3709 3710
		rx_q->state_saved = true;
		rx_q->state.skb = skb;
		rx_q->state.error = error;
		rx_q->state.len = len;
3711 3712
	}

3713
	stmmac_rx_refill(priv, queue);
3714 3715 3716 3717 3718 3719

	priv->xstats.rx_pkt_n += count;

	return count;
}

3720
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
3721
{
3722
	struct stmmac_channel *ch =
3723
		container_of(napi, struct stmmac_channel, rx_napi);
3724 3725
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
3726
	int work_done;
3727

3728
	priv->xstats.napi_poll++;
3729

3730 3731 3732 3733 3734
	work_done = stmmac_rx(priv, budget, chan);
	if (work_done < budget && napi_complete_done(napi, work_done))
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
	return work_done;
}
3735

3736 3737 3738 3739 3740 3741 3742 3743
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	struct stmmac_tx_queue *tx_q;
	u32 chan = ch->index;
	int work_done;
3744

3745 3746 3747 3748
	priv->xstats.napi_poll++;

	work_done = stmmac_tx_clean(priv, DMA_TX_SIZE, chan);
	work_done = min(work_done, budget);
3749

3750 3751
	if (work_done < budget)
		napi_complete_done(napi, work_done);
3752 3753 3754 3755 3756 3757 3758

	/* Force transmission restart */
	tx_q = &priv->tx_queue[chan];
	if (tx_q->cur_tx != tx_q->dirty_tx) {
		stmmac_enable_dma_transmission(priv, priv->ioaddr);
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
				       chan);
3759
	}
3760

3761 3762 3763 3764 3765 3766 3767
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3768
 *   complete within a reasonable time. The driver will mark the error in the
3769 3770 3771 3772 3773 3774 3775
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3776
	stmmac_global_err(priv);
3777 3778 3779
}

/**
3780
 *  stmmac_set_rx_mode - entry point for multicast addressing
3781 3782 3783 3784 3785 3786 3787
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3788
static void stmmac_set_rx_mode(struct net_device *dev)
3789 3790 3791
{
	struct stmmac_priv *priv = netdev_priv(dev);

3792
	stmmac_set_filter(priv, priv->hw, dev);
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3808 3809
	struct stmmac_priv *priv = netdev_priv(dev);

3810
	if (netif_running(dev)) {
3811
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3812 3813 3814
		return -EBUSY;
	}

3815
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3816

3817 3818 3819 3820 3821
	netdev_update_features(dev);

	return 0;
}

3822
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3823
					     netdev_features_t features)
3824 3825 3826
{
	struct stmmac_priv *priv = netdev_priv(dev);

3827
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3828
		features &= ~NETIF_F_RXCSUM;
3829

3830
	if (!priv->plat->tx_coe)
3831
		features &= ~NETIF_F_CSUM_MASK;
3832

3833 3834 3835
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3836
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3837
	 */
3838
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3839
		features &= ~NETIF_F_CSUM_MASK;
3840

A
Alexandre TORGUE 已提交
3841 3842 3843 3844 3845 3846 3847 3848
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3849
	return features;
3850 3851
}

3852 3853 3854 3855
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);
3856 3857
	bool sph_en;
	u32 chan;
3858 3859 3860 3861 3862 3863 3864 3865 3866

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3867
	stmmac_rx_ipc(priv, priv->hw);
3868

3869 3870 3871 3872
	sph_en = (priv->hw->rx_csum > 0) && priv->sph;
	for (chan = 0; chan < priv->plat->rx_queues_to_use; chan++)
		stmmac_enable_sph(priv, priv->ioaddr, sph_en, chan);

3873 3874 3875
	return 0;
}

3876 3877 3878 3879 3880
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3881 3882 3883 3884 3885
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3886
 */
3887 3888 3889 3890
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3891 3892 3893 3894
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3895
	bool xmac;
3896

3897
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3898
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3899

3900 3901 3902
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3903
	if (unlikely(!dev)) {
3904
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3905 3906 3907
		return IRQ_NONE;
	}

3908 3909 3910
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3911 3912 3913
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3914

3915
	/* To handle GMAC own interrupts */
3916
	if ((priv->plat->has_gmac) || xmac) {
3917
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3918
		int mtl_status;
3919

3920 3921
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3922
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3923
				priv->tx_path_in_lpi_mode = true;
3924
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3925
				priv->tx_path_in_lpi_mode = false;
3926 3927
		}

3928 3929
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3930

3931 3932 3933 3934
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3935

3936 3937 3938 3939
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3940
		}
3941 3942

		/* PCS link status */
3943
		if (priv->hw->pcs) {
3944 3945 3946 3947 3948
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3949
	}
3950

3951
	/* To handle DMA interrupts */
3952
	stmmac_dma_interrupt(priv);
3953 3954 3955 3956 3957 3958

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3959 3960
 * to allow network I/O with interrupts disabled.
 */
3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3976
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3977 3978 3979
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3980
	struct stmmac_priv *priv = netdev_priv (dev);
3981
	int ret = -EOPNOTSUPP;
3982 3983 3984 3985

	if (!netif_running(dev))
		return -EINVAL;

3986 3987 3988 3989
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3990
		ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
3991 3992
		break;
	case SIOCSHWTSTAMP:
3993 3994 3995 3996
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
3997 3998 3999 4000
		break;
	default:
		break;
	}
4001

4002 4003 4004
	return ret;
}

4005 4006 4007 4008 4009 4010
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

4011 4012 4013
	if (!tc_cls_can_offload_and_chain0(priv->dev, type_data))
		return ret;

4014 4015 4016 4017
	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
4018 4019 4020 4021
		ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	case TC_SETUP_CLSFLOWER:
		ret = stmmac_tc_setup_cls(priv, priv, type_data);
4022 4023 4024 4025 4026 4027 4028 4029 4030
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

4031 4032
static LIST_HEAD(stmmac_block_cb_list);

4033 4034 4035 4036 4037 4038 4039
static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
4040 4041
		return flow_block_cb_setup_simple(type_data,
						  &stmmac_block_cb_list,
4042 4043
						  stmmac_setup_tc_block_cb,
						  priv, priv, true);
4044 4045
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
4046 4047 4048 4049 4050
	default:
		return -EOPNOTSUPP;
	}
}

4051 4052 4053
static u16 stmmac_select_queue(struct net_device *dev, struct sk_buff *skb,
			       struct net_device *sb_dev)
{
4054 4055 4056
	int gso = skb_shinfo(skb)->gso_type;

	if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6 | SKB_GSO_UDP_L4)) {
4057
		/*
4058
		 * There is no way to determine the number of TSO/USO
4059
		 * capable Queues. Let's use always the Queue 0
4060
		 * because if TSO/USO is supported then at least this
4061 4062 4063 4064 4065 4066 4067 4068
		 * one will be capable.
		 */
		return 0;
	}

	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
}

4069 4070 4071 4072 4073 4074 4075 4076 4077
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

4078
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
4079 4080 4081 4082

	return ret;
}

4083
#ifdef CONFIG_DEBUG_FS
4084 4085
static struct dentry *stmmac_fs_dir;

4086
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
4087
			       struct seq_file *seq)
4088 4089
{
	int i;
G
Giuseppe CAVALLARO 已提交
4090 4091
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
4092

4093 4094 4095
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
4096
				   i, (unsigned int)virt_to_phys(ep),
4097 4098 4099 4100
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
4101 4102 4103
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
4104
				   i, (unsigned int)virt_to_phys(p),
4105 4106
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
4107 4108
			p++;
		}
4109 4110
		seq_printf(seq, "\n");
	}
4111
}
4112

4113
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
4114 4115 4116
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
4117
	u32 rx_count = priv->plat->rx_queues_to_use;
4118
	u32 tx_count = priv->plat->tx_queues_to_use;
4119 4120
	u32 queue;

4121 4122 4123
	if ((dev->flags & IFF_UP) == 0)
		return 0;

4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
4139

4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
4154 4155 4156 4157
	}

	return 0;
}
4158
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
4159

4160
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
4161 4162 4163 4164
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

4165
	if (!priv->hw_cap_support) {
4166 4167 4168 4169 4170 4171 4172 4173
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

4174
	seq_printf(seq, "\t10/100 Mbps: %s\n",
4175
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
4176
	seq_printf(seq, "\t1000 Mbps: %s\n",
4177
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
4178
	seq_printf(seq, "\tHalf duplex: %s\n",
4179 4180 4181 4182 4183
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
4184
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
4196
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
4197
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
4198
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
4199 4200 4201 4202
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
4203 4204 4205 4206 4207 4208 4209 4210 4211
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}
4223
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
4224

4225
static void stmmac_init_fs(struct net_device *dev)
4226
{
4227 4228 4229 4230
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4231 4232

	/* Entry to report DMA RX/TX rings */
4233 4234
	debugfs_create_file("descriptors_status", 0444, priv->dbgfs_dir, dev,
			    &stmmac_rings_status_fops);
4235

4236
	/* Entry to report the DMA HW features */
4237 4238
	debugfs_create_file("dma_cap", 0444, priv->dbgfs_dir, dev,
			    &stmmac_dma_cap_fops);
4239 4240
}

4241
static void stmmac_exit_fs(struct net_device *dev)
4242
{
4243 4244 4245
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4246
}
4247
#endif /* CONFIG_DEBUG_FS */
4248

4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
static u32 stmmac_vid_crc32_le(__le16 vid_le)
{
	unsigned char *data = (unsigned char *)&vid_le;
	unsigned char data_byte = 0;
	u32 crc = ~0x0;
	u32 temp = 0;
	int i, bits;

	bits = get_bitmask_order(VLAN_VID_MASK);
	for (i = 0; i < bits; i++) {
		if ((i % 8) == 0)
			data_byte = data[i / 8];

		temp = ((crc & 1) ^ data_byte) & 1;
		crc >>= 1;
		data_byte >>= 1;

		if (temp)
			crc ^= 0xedb88320;
	}

	return crc;
}

static int stmmac_vlan_update(struct stmmac_priv *priv, bool is_double)
{
	u32 crc, hash = 0;
J
Jose Abreu 已提交
4276
	__le16 pmatch = 0;
4277 4278
	int count = 0;
	u16 vid = 0;
4279 4280 4281 4282 4283

	for_each_set_bit(vid, priv->active_vlans, VLAN_N_VID) {
		__le16 vid_le = cpu_to_le16(vid);
		crc = bitrev32(~stmmac_vid_crc32_le(vid_le)) >> 28;
		hash |= (1 << crc);
4284 4285 4286 4287 4288 4289 4290
		count++;
	}

	if (!priv->dma_cap.vlhash) {
		if (count > 2) /* VID = 0 always passes filter */
			return -EOPNOTSUPP;

J
Jose Abreu 已提交
4291
		pmatch = cpu_to_le16(vid);
4292
		hash = 0;
4293 4294
	}

J
Jose Abreu 已提交
4295
	return stmmac_update_vlan_hash(priv, priv->hw, hash, pmatch, is_double);
4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328
}

static int stmmac_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
	int ret;

	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	set_bit(vid, priv->active_vlans);
	ret = stmmac_vlan_update(priv, is_double);
	if (ret) {
		clear_bit(vid, priv->active_vlans);
		return ret;
	}

	return ret;
}

static int stmmac_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;

	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	clear_bit(vid, priv->active_vlans);
	return stmmac_vlan_update(priv, is_double);
}

4329 4330 4331 4332 4333
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4334
	.ndo_fix_features = stmmac_fix_features,
4335
	.ndo_set_features = stmmac_set_features,
4336
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4337 4338
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4339
	.ndo_setup_tc = stmmac_setup_tc,
4340
	.ndo_select_queue = stmmac_select_queue,
4341 4342 4343
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4344
	.ndo_set_mac_address = stmmac_set_mac_address,
4345 4346
	.ndo_vlan_rx_add_vid = stmmac_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid = stmmac_vlan_rx_kill_vid,
4347 4348
};

4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4365
	dev_open(priv->dev, NULL);
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4380 4381
/**
 *  stmmac_hw_init - Init the MAC device
4382
 *  @priv: driver private structure
4383 4384 4385 4386
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4387 4388 4389
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4390
	int ret;
4391

4392 4393 4394
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4395
	priv->chain_mode = chain_mode;
4396

4397 4398 4399 4400
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4401

4402 4403 4404
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4405
		dev_info(priv->device, "DMA HW capability register supported\n");
4406 4407 4408 4409 4410 4411 4412 4413

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4414
		priv->hw->pmt = priv->plat->pmt;
4415 4416 4417 4418 4419 4420
		if (priv->dma_cap.hash_tb_sz) {
			priv->hw->multicast_filter_bins =
					(BIT(priv->dma_cap.hash_tb_sz) << 5);
			priv->hw->mcast_bits_log2 =
					ilog2(priv->hw->multicast_filter_bins);
		}
4421

4422 4423 4424 4425 4426 4427
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4428 4429
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4430 4431 4432 4433 4434 4435

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4436 4437 4438
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4439

4440 4441
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4442
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4443
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4444
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4445
	}
4446
	if (priv->plat->tx_coe)
4447
		dev_info(priv->device, "TX Checksum insertion supported\n");
4448 4449

	if (priv->plat->pmt) {
4450
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4451 4452 4453
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4454
	if (priv->dma_cap.tsoen)
4455
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4456

4457 4458 4459 4460 4461 4462 4463
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4476
	return 0;
4477 4478
}

4479
/**
4480 4481
 * stmmac_dvr_probe
 * @device: device pointer
4482
 * @plat_dat: platform data pointer
4483
 * @res: stmmac resource pointer
4484 4485
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4486
 * Return:
4487
 * returns 0 on success, otherwise errno.
4488
 */
4489 4490 4491
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4492
{
4493 4494
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4495 4496
	u32 queue, rxq, maxq;
	int i, ret = 0;
4497

4498 4499
	ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
				       MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
4500
	if (!ndev)
4501
		return -ENOMEM;
4502 4503 4504 4505 4506 4507

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4508

4509
	stmmac_set_ethtool_ops(ndev);
4510 4511
	priv->pause = pause;
	priv->plat = plat_dat;
4512 4513 4514 4515 4516 4517 4518
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

4519
	if (!IS_ERR_OR_NULL(res->mac))
4520
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4521

4522
	dev_set_drvdata(device, priv->dev);
4523

4524 4525
	/* Verify driver arguments */
	stmmac_verify_args();
4526

4527 4528 4529 4530
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4531
		return -ENOMEM;
4532 4533 4534 4535
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4536
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4537 4538
	 * this needs to have multiple instances
	 */
4539 4540 4541
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4542 4543
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4544
		reset_control_deassert(priv->plat->stmmac_rst);
4545 4546 4547 4548 4549 4550
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4551

4552
	/* Init MAC and get the capabilities */
4553 4554
	ret = stmmac_hw_init(priv);
	if (ret)
4555
		goto error_hw_init;
4556

4557 4558
	stmmac_check_ether_addr(priv);

4559
	/* Configure real RX and TX queues */
4560 4561
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4562

4563
	ndev->netdev_ops = &stmmac_netdev_ops;
4564

4565 4566
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4567

4568 4569 4570 4571 4572
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4573
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4574
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
4575 4576
		if (priv->plat->has_gmac4)
			ndev->hw_features |= NETIF_F_GSO_UDP_L4;
A
Alexandre TORGUE 已提交
4577
		priv->tso = true;
4578
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4579
	}
4580

4581 4582 4583 4584 4585 4586
	if (priv->dma_cap.sphen) {
		ndev->hw_features |= NETIF_F_GRO;
		priv->sph = true;
		dev_info(priv->device, "SPH feature enabled\n");
	}

4587 4588 4589 4590 4591 4592
	if (priv->dma_cap.addr64) {
		ret = dma_set_mask_and_coherent(device,
				DMA_BIT_MASK(priv->dma_cap.addr64));
		if (!ret) {
			dev_info(priv->device, "Using %d bits DMA width\n",
				 priv->dma_cap.addr64);
4593 4594 4595 4596 4597 4598 4599

			/*
			 * If more than 32 bits can be addressed, make sure to
			 * enable enhanced addressing mode.
			 */
			if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT))
				priv->plat->dma_cfg->eame = true;
4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
		} else {
			ret = dma_set_mask_and_coherent(device, DMA_BIT_MASK(32));
			if (ret) {
				dev_err(priv->device, "Failed to set DMA Mask\n");
				goto error_hw_init;
			}

			priv->dma_cap.addr64 = 32;
		}
	}

4611 4612
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4613 4614
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4615
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4616 4617 4618 4619
	if (priv->dma_cap.vlhash) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
		ndev->features |= NETIF_F_HW_VLAN_STAG_FILTER;
	}
4620 4621 4622 4623 4624
	if (priv->dma_cap.vlins) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_TX;
		if (priv->dma_cap.dvlan)
			ndev->features |= NETIF_F_HW_VLAN_STAG_TX;
	}
4625 4626 4627
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4628 4629 4630 4631 4632 4633 4634 4635 4636
	/* Initialize RSS */
	rxq = priv->plat->rx_queues_to_use;
	netdev_rss_key_fill(priv->rss.key, sizeof(priv->rss.key));
	for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
		priv->rss.table[i] = ethtool_rxfh_indir_default(i, rxq);

	if (priv->dma_cap.rssen && priv->plat->rss_en)
		ndev->features |= NETIF_F_RXHASH;

4637 4638
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4639
	if (priv->plat->has_xgmac)
4640
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4641 4642
	else if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4643 4644
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4645 4646 4647 4648 4649
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4650
		ndev->max_mtu = priv->plat->maxmtu;
4651
	else if (priv->plat->maxmtu < ndev->min_mtu)
4652 4653 4654
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4655

4656 4657 4658
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4659 4660
	/* Setup channels NAPI */
	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4661

4662 4663 4664 4665 4666 4667
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;

4668 4669 4670 4671 4672
		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(ndev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
4673 4674 4675
			netif_tx_napi_add(ndev, &ch->tx_napi,
					  stmmac_napi_poll_tx,
					  NAPI_POLL_WEIGHT);
4676
		}
4677
	}
4678

4679
	mutex_init(&priv->lock);
4680

4681 4682 4683 4684 4685 4686
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
4687
	if (priv->plat->clk_csr >= 0)
4688
		priv->clk_csr = priv->plat->clk_csr;
4689 4690
	else
		stmmac_clk_csr_set(priv);
4691

4692 4693
	stmmac_check_pcs_mode(priv);

4694 4695 4696
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4697 4698 4699
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4700 4701 4702
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4703 4704
			goto error_mdio_register;
		}
4705 4706
	}

4707 4708 4709 4710 4711 4712
	ret = stmmac_phy_setup(priv);
	if (ret) {
		netdev_err(ndev, "failed to setup phy (%d)\n", ret);
		goto error_phy_setup;
	}

4713
	ret = register_netdev(ndev);
4714
	if (ret) {
4715 4716
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4717 4718
		goto error_netdev_register;
	}
4719

4720
#ifdef CONFIG_DEBUG_FS
4721
	stmmac_init_fs(ndev);
4722 4723
#endif

4724
	return ret;
4725

4726
error_netdev_register:
4727 4728
	phylink_destroy(priv->phylink);
error_phy_setup:
4729 4730 4731 4732
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4733
error_mdio_register:
4734 4735
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
4736

4737 4738 4739 4740
		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
4741
	}
4742
error_hw_init:
4743
	destroy_workqueue(priv->wq);
4744

4745
	return ret;
4746
}
4747
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4748 4749 4750

/**
 * stmmac_dvr_remove
4751
 * @dev: device pointer
4752
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4753
 * changes the link status, releases the DMA descriptor rings.
4754
 */
4755
int stmmac_dvr_remove(struct device *dev)
4756
{
4757
	struct net_device *ndev = dev_get_drvdata(dev);
4758
	struct stmmac_priv *priv = netdev_priv(ndev);
4759

4760
	netdev_info(priv->dev, "%s: removing driver", __func__);
4761

4762 4763 4764
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
4765
	stmmac_stop_all_dma(priv);
4766

4767
	stmmac_mac_set(priv, priv->ioaddr, false);
4768 4769
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4770
	phylink_destroy(priv->phylink);
4771 4772 4773 4774
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4775 4776 4777
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4778
		stmmac_mdio_unregister(ndev);
4779
	destroy_workqueue(priv->wq);
4780
	mutex_destroy(&priv->lock);
4781 4782 4783

	return 0;
}
4784
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4785

4786 4787
/**
 * stmmac_suspend - suspend callback
4788
 * @dev: device pointer
4789 4790 4791 4792
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4793
int stmmac_suspend(struct device *dev)
4794
{
4795
	struct net_device *ndev = dev_get_drvdata(dev);
4796
	struct stmmac_priv *priv = netdev_priv(ndev);
4797

4798
	if (!ndev || !netif_running(ndev))
4799 4800
		return 0;

4801
	phylink_mac_change(priv->phylink, false);
4802

4803
	mutex_lock(&priv->lock);
4804

4805
	netif_device_detach(ndev);
4806
	stmmac_stop_all_queues(priv);
4807

4808
	stmmac_disable_all_queues(priv);
4809 4810

	/* Stop TX/RX DMA */
4811
	stmmac_stop_all_dma(priv);
4812

4813
	/* Enable Power down mode by programming the PMT regs */
4814
	if (device_may_wakeup(priv->device)) {
4815
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4816 4817
		priv->irq_wake = 1;
	} else {
4818
		mutex_unlock(&priv->lock);
4819 4820 4821
		rtnl_lock();
		phylink_stop(priv->phylink);
		rtnl_unlock();
4822
		mutex_lock(&priv->lock);
4823

4824
		stmmac_mac_set(priv, priv->ioaddr, false);
4825
		pinctrl_pm_select_sleep_state(priv->device);
4826
		/* Disable clock in case of PWM is off */
4827 4828 4829 4830
		if (priv->plat->clk_ptp_ref)
			clk_disable_unprepare(priv->plat->clk_ptp_ref);
		clk_disable_unprepare(priv->plat->pclk);
		clk_disable_unprepare(priv->plat->stmmac_clk);
4831
	}
4832
	mutex_unlock(&priv->lock);
4833

4834
	priv->speed = SPEED_UNKNOWN;
4835 4836
	return 0;
}
4837
EXPORT_SYMBOL_GPL(stmmac_suspend);
4838

4839 4840 4841 4842 4843 4844 4845
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4846
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4847 4848 4849 4850 4851 4852 4853 4854 4855
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4856 4857 4858 4859 4860
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4861
		tx_q->mss = 0;
4862
	}
4863 4864
}

4865 4866
/**
 * stmmac_resume - resume callback
4867
 * @dev: device pointer
4868 4869 4870
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4871
int stmmac_resume(struct device *dev)
4872
{
4873
	struct net_device *ndev = dev_get_drvdata(dev);
4874
	struct stmmac_priv *priv = netdev_priv(ndev);
4875

4876
	if (!netif_running(ndev))
4877 4878 4879 4880 4881 4882
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4883 4884
	 * from another devices (e.g. serial console).
	 */
4885
	if (device_may_wakeup(priv->device)) {
4886
		mutex_lock(&priv->lock);
4887
		stmmac_pmt(priv, priv->hw, 0);
4888
		mutex_unlock(&priv->lock);
4889
		priv->irq_wake = 0;
4890
	} else {
4891
		pinctrl_pm_select_default_state(priv->device);
4892
		/* enable the clk previously disabled */
4893 4894 4895 4896
		clk_prepare_enable(priv->plat->stmmac_clk);
		clk_prepare_enable(priv->plat->pclk);
		if (priv->plat->clk_ptp_ref)
			clk_prepare_enable(priv->plat->clk_ptp_ref);
4897 4898 4899 4900
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4901

4902
	netif_device_attach(ndev);
4903

4904
	mutex_lock(&priv->lock);
4905

4906 4907
	stmmac_reset_queues_param(priv);

4908 4909
	stmmac_clear_descriptors(priv);

4910
	stmmac_hw_setup(ndev, false);
4911
	stmmac_init_coalesce(priv);
4912
	stmmac_set_rx_mode(ndev);
4913

4914
	stmmac_enable_all_queues(priv);
4915

4916
	stmmac_start_all_queues(priv);
4917

4918
	mutex_unlock(&priv->lock);
4919

4920 4921 4922 4923 4924 4925 4926
	if (!device_may_wakeup(priv->device)) {
		rtnl_lock();
		phylink_start(priv->phylink);
		rtnl_unlock();
	}

	phylink_mac_change(priv->phylink, true);
4927

4928 4929
	return 0;
}
4930
EXPORT_SYMBOL_GPL(stmmac_resume);
4931

4932 4933 4934 4935 4936 4937 4938 4939
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4940
		if (!strncmp(opt, "debug:", 6)) {
4941
			if (kstrtoint(opt + 6, 0, &debug))
4942 4943
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4944
			if (kstrtoint(opt + 8, 0, &phyaddr))
4945 4946
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4947
			if (kstrtoint(opt + 7, 0, &buf_sz))
4948 4949
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4950
			if (kstrtoint(opt + 3, 0, &tc))
4951 4952
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4953
			if (kstrtoint(opt + 9, 0, &watchdog))
4954 4955
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4956
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4957 4958
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4959
			if (kstrtoint(opt + 6, 0, &pause))
4960
				goto err;
4961
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4962 4963
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4964 4965 4966
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4967
		}
4968 4969
	}
	return 0;
4970 4971 4972 4973

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4974 4975 4976
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4977
#endif /* MODULE */
4978

4979 4980 4981 4982
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
4983
	if (!stmmac_fs_dir)
4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

5000 5001 5002
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");