stmmac_main.c 166.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

6
	Copyright(C) 2007-2011 STMicroelectronics Ltd
7 8 9 10 11 12 13 14 15 16


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

17
#include <linux/clk.h>
18 19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
27
#include <linux/if.h>
28 29
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
30
#include <linux/slab.h>
31
#include <linux/pm_runtime.h>
32
#include <linux/prefetch.h>
33
#include <linux/pinctrl/consumer.h>
34
#ifdef CONFIG_DEBUG_FS
35 36
#include <linux/debugfs.h>
#include <linux/seq_file.h>
37
#endif /* CONFIG_DEBUG_FS */
38
#include <linux/net_tstamp.h>
39
#include <linux/phylink.h>
40
#include <linux/udp.h>
41
#include <net/pkt_cls.h>
42
#include "stmmac_ptp.h"
43
#include "stmmac.h"
44
#include <linux/reset.h>
45
#include <linux/of_mdio.h>
46
#include "dwmac1000.h"
47
#include "dwxgmac2.h"
48
#include "hwif.h"
49

50
#define	STMMAC_ALIGN(x)		ALIGN(ALIGN(x, SMP_CACHE_BYTES), 16)
A
Alexandre TORGUE 已提交
51
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
52 53

/* Module parameters */
54
#define TX_TIMEO	5000
55
static int watchdog = TX_TIMEO;
56
module_param(watchdog, int, 0644);
57
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
58

59
static int debug = -1;
60
module_param(debug, int, 0644);
61
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
62

63
static int phyaddr = -1;
64
module_param(phyaddr, int, 0444);
65 66
MODULE_PARM_DESC(phyaddr, "Physical device address");

67 68
#define STMMAC_TX_THRESH(x)	((x)->dma_tx_size / 4)
#define STMMAC_RX_THRESH(x)	((x)->dma_rx_size / 4)
69

70
static int flow_ctrl = FLOW_AUTO;
71
module_param(flow_ctrl, int, 0644);
72 73 74
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
75
module_param(pause, int, 0644);
76 77 78 79
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
80
module_param(tc, int, 0644);
81 82
MODULE_PARM_DESC(tc, "DMA threshold control value");

83 84
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
85
module_param(buf_sz, int, 0644);
86 87
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

88 89
#define	STMMAC_RX_COPYBREAK	256

90 91 92 93
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

94 95
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
96
module_param(eee_timer, int, 0644);
97
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
98
#define STMMAC_LPI_T(x) (jiffies + usecs_to_jiffies(x))
99

100 101
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
102 103
 */
static unsigned int chain_mode;
104
module_param(chain_mode, int, 0444);
105 106
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

107
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
108 109 110 111 112
/* For MSI interrupts handling */
static irqreturn_t stmmac_mac_interrupt(int irq, void *dev_id);
static irqreturn_t stmmac_safety_interrupt(int irq, void *dev_id);
static irqreturn_t stmmac_msi_intr_tx(int irq, void *data);
static irqreturn_t stmmac_msi_intr_rx(int irq, void *data);
113

114
#ifdef CONFIG_DEBUG_FS
115
static const struct net_device_ops stmmac_netdev_ops;
116
static void stmmac_init_fs(struct net_device *dev);
117
static void stmmac_exit_fs(struct net_device *dev);
118 119
#endif

120
#define STMMAC_COAL_TIMER(x) (ns_to_ktime((x) * NSEC_PER_USEC))
121

122 123 124 125 126 127 128 129 130 131 132 133 134
int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled)
{
	int ret = 0;

	if (enabled) {
		ret = clk_prepare_enable(priv->plat->stmmac_clk);
		if (ret)
			return ret;
		ret = clk_prepare_enable(priv->plat->pclk);
		if (ret) {
			clk_disable_unprepare(priv->plat->stmmac_clk);
			return ret;
		}
135 136 137 138 139 140 141 142
		if (priv->plat->clks_config) {
			ret = priv->plat->clks_config(priv->plat->bsp_priv, enabled);
			if (ret) {
				clk_disable_unprepare(priv->plat->stmmac_clk);
				clk_disable_unprepare(priv->plat->pclk);
				return ret;
			}
		}
143 144 145
	} else {
		clk_disable_unprepare(priv->plat->stmmac_clk);
		clk_disable_unprepare(priv->plat->pclk);
146 147
		if (priv->plat->clks_config)
			priv->plat->clks_config(priv->plat->bsp_priv, enabled);
148 149 150 151 152 153
	}

	return ret;
}
EXPORT_SYMBOL_GPL(stmmac_bus_clks_config);

154 155
/**
 * stmmac_verify_args - verify the driver parameters.
156 157
 * Description: it checks the driver parameters and set a default in case of
 * errors.
158 159 160 161 162
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
163 164
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
165 166 167 168 169 170
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
171 172
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
173 174
}

175 176 177 178 179 180 181
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
182 183
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
184 185
	u32 queue;

186 187
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
188

189 190 191 192
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
193 194 195 196 197 198 199 200 201 202
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
203 204
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
205 206
	u32 queue;

207 208
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
209

210 211 212 213
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
214 215 216
	}
}

217 218 219 220 221 222 223 224 225 226 227 228 229 230
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

231 232 233 234 235 236 237 238 239 240 241 242
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
243 244 245 246
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

247
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
248 249

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
250 251 252 253 254 255
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
256 257 258 259 260 261 262 263 264 265 266
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
267
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
268
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
269
	}
270 271 272 273 274 275 276 277 278 279 280

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
296 297
}

298 299
static void print_pkt(unsigned char *buf, int len)
{
300 301
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
302 303
}

304
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
305
{
306
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
307
	u32 avail;
308

309 310
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
311
	else
312
		avail = priv->dma_tx_size - tx_q->cur_tx + tx_q->dirty_tx - 1;
313 314 315 316

	return avail;
}

317 318 319 320 321 322
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
323
{
324
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
325
	u32 dirty;
326

327 328
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
329
	else
330
		dirty = priv->dma_rx_size - rx_q->dirty_rx + rx_q->cur_rx;
331 332

	return dirty;
333 334
}

335 336 337 338 339 340 341 342 343 344
static void stmmac_lpi_entry_timer_config(struct stmmac_priv *priv, bool en)
{
	int tx_lpi_timer;

	/* Clear/set the SW EEE timer flag based on LPI ET enablement */
	priv->eee_sw_timer_en = en ? 0 : 1;
	tx_lpi_timer  = en ? priv->tx_lpi_timer : 0;
	stmmac_set_eee_lpi_timer(priv, priv->hw, tx_lpi_timer);
}

345
/**
346
 * stmmac_enable_eee_mode - check and enter in LPI mode
347
 * @priv: driver private structure
348 349
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
350
 */
351 352
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
353 354 355 356 357 358 359 360 361 362 363
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

364
	/* Check and enter in LPI mode */
365
	if (!priv->tx_path_in_lpi_mode)
366 367
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
368 369
}

370
/**
371
 * stmmac_disable_eee_mode - disable and exit from LPI mode
372 373 374 375
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
376 377
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
378 379 380 381 382
	if (!priv->eee_sw_timer_en) {
		stmmac_lpi_entry_timer_config(priv, 0);
		return;
	}

383
	stmmac_reset_eee_mode(priv, priv->hw);
384 385 386 387 388
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
389
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
390
 * @t:  timer_list struct containing private info
391
 * Description:
392
 *  if there is no data transfer and if we are not in LPI state,
393 394
 *  then MAC Transmitter can be moved to LPI state.
 */
395
static void stmmac_eee_ctrl_timer(struct timer_list *t)
396
{
397
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
398 399

	stmmac_enable_eee_mode(priv);
400
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
401 402 403
}

/**
404
 * stmmac_eee_init - init EEE
405
 * @priv: driver private structure
406
 * Description:
407 408 409
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
410 411 412
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
413
	int eee_tw_timer = priv->eee_tw_timer;
414

G
Giuseppe CAVALLARO 已提交
415 416 417
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
418 419
	if (priv->hw->pcs == STMMAC_PCS_TBI ||
	    priv->hw->pcs == STMMAC_PCS_RTBI)
420
		return false;
421

422 423 424 425 426
	/* Check if MAC core supports the EEE feature. */
	if (!priv->dma_cap.eee)
		return false;

	mutex_lock(&priv->lock);
427

428
	/* Check if it needs to be deactivated */
429 430 431
	if (!priv->eee_active) {
		if (priv->eee_enabled) {
			netdev_dbg(priv->dev, "disable EEE\n");
432
			stmmac_lpi_entry_timer_config(priv, 0);
433
			del_timer_sync(&priv->eee_ctrl_timer);
434
			stmmac_set_eee_timer(priv, priv->hw, 0, eee_tw_timer);
435
		}
436
		mutex_unlock(&priv->lock);
437
		return false;
438
	}
439 440 441 442

	if (priv->eee_active && !priv->eee_enabled) {
		timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
		stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
443
				     eee_tw_timer);
444 445
	}

446 447 448 449 450 451 452 453 454
	if (priv->plat->has_gmac4 && priv->tx_lpi_timer <= STMMAC_ET_MAX) {
		del_timer_sync(&priv->eee_ctrl_timer);
		priv->tx_path_in_lpi_mode = false;
		stmmac_lpi_entry_timer_config(priv, 1);
	} else {
		stmmac_lpi_entry_timer_config(priv, 0);
		mod_timer(&priv->eee_ctrl_timer,
			  STMMAC_LPI_T(priv->tx_lpi_timer));
	}
455

456 457 458
	mutex_unlock(&priv->lock);
	netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
	return true;
459 460
}

461
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
462
 * @priv: driver private structure
463
 * @p : descriptor pointer
464 465 466 467 468 469
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
470
				   struct dma_desc *p, struct sk_buff *skb)
471 472
{
	struct skb_shared_hwtstamps shhwtstamp;
473
	bool found = false;
474
	s64 adjust = 0;
475
	u64 ns = 0;
476 477 478 479

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
480
	/* exit if skb doesn't support hw tstamp */
481
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
482 483 484
		return;

	/* check tx tstamp status */
485 486
	if (stmmac_get_tx_timestamp_status(priv, p)) {
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
487 488 489 490
		found = true;
	} else if (!stmmac_get_mac_tx_timestamp(priv, priv->hw, &ns)) {
		found = true;
	}
491

492
	if (found) {
493 494 495 496 497 498 499
		/* Correct the clk domain crossing(CDC) error */
		if (priv->plat->has_gmac4 && priv->plat->clk_ptp_rate) {
			adjust += -(2 * (NSEC_PER_SEC /
					 priv->plat->clk_ptp_rate));
			ns += adjust;
		}

500 501
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
502

503
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
504 505 506
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
507 508
}

509
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
510
 * @priv: driver private structure
511 512
 * @p : descriptor pointer
 * @np : next descriptor pointer
513 514 515 516 517
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
518 519
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
520 521
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
522
	struct dma_desc *desc = p;
523
	u64 adjust = 0;
524
	u64 ns = 0;
525 526 527

	if (!priv->hwts_rx_en)
		return;
528
	/* For GMAC4, the valid timestamp is from CTX next desc. */
529
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
530
		desc = np;
531

532
	/* Check if timestamp is available */
533 534
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
535 536 537 538 539 540 541

		/* Correct the clk domain crossing(CDC) error */
		if (priv->plat->has_gmac4 && priv->plat->clk_ptp_rate) {
			adjust += 2 * (NSEC_PER_SEC / priv->plat->clk_ptp_rate);
			ns -= adjust;
		}

542
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
543 544 545 546
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
547
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
548
	}
549 550 551
}

/**
552
 *  stmmac_hwtstamp_set - control hardware timestamping.
553
 *  @dev: device pointer.
554
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
555 556 557 558 559 560 561
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
562
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
563 564 565
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
566
	struct timespec64 now;
567 568 569 570 571 572 573 574 575
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
576
	u32 sec_inc = 0;
577
	u32 value = 0;
578 579 580
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
581 582 583 584 585 586 587 588 589 590

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
591
			   sizeof(config)))
592 593
		return -EFAULT;

594 595
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
596 597 598 599 600

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

601 602
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
603 604 605 606 607
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
608
			/* time stamp no incoming packet at all */
609 610 611 612
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
613
			/* PTP v1, UDP, any kind of event packet */
614
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
615 616 617 618 619 620 621
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
622 623 624 625 626
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
627
			/* PTP v1, UDP, Sync packet */
628 629 630 631 632 633 634 635 636
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
637
			/* PTP v1, UDP, Delay_req packet */
638 639 640 641 642 643 644 645 646 647
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
648
			/* PTP v2, UDP, any kind of event packet */
649 650 651
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
652
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
653 654 655 656 657 658

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
659
			/* PTP v2, UDP, Sync packet */
660 661 662 663 664 665 666 667 668 669
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
670
			/* PTP v2, UDP, Delay_req packet */
671 672 673 674 675 676 677 678 679 680 681
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
682
			/* PTP v2/802.AS1 any layer, any kind of event packet */
683 684
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
685
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
686 687
			if (priv->synopsys_id != DWMAC_CORE_5_10)
				ts_event_en = PTP_TCR_TSEVNTENA;
688 689 690 691 692 693
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
694
			/* PTP v2/802.AS1, any layer, Sync packet */
695 696 697 698 699 700 701 702 703 704 705
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
706
			/* PTP v2/802.AS1, any layer, Delay_req packet */
707 708 709 710 711 712 713 714 715 716 717
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

718
		case HWTSTAMP_FILTER_NTP_ALL:
719
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
720
			/* time stamp any incoming packet */
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
740
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
741 742

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
743
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
744 745
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
746 747 748
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
749
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
750 751

		/* program Sub Second Increment reg */
752 753
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
754
				xmac, &sec_inc);
755
		temp = div_u64(1000000000ULL, sec_inc);
756

757 758 759 760
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

761 762 763
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
764
		 * where, freq_div_ratio = 1e9ns/sec_inc
765
		 */
766
		temp = (u64)(temp << 32);
767
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
768
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
769 770

		/* initialize system time */
A
Arnd Bergmann 已提交
771 772 773
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
774 775
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
776 777
	}

778 779
	memcpy(&priv->tstamp_config, &config, sizeof(config));

780
	return copy_to_user(ifr->ifr_data, &config,
781 782 783 784 785 786 787 788 789 790
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
791
 *  as requested.
792 793 794 795 796 797 798 799 800 801 802
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
803 804
}

805
/**
806
 * stmmac_init_ptp - init PTP
807
 * @priv: driver private structure
808
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
809
 * This is done by looking at the HW cap. register.
810
 * This function also registers the ptp driver.
811
 */
812
static int stmmac_init_ptp(struct stmmac_priv *priv)
813
{
814 815
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

816 817 818
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

819
	priv->adv_ts = 0;
820 821
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
822 823 824
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
825 826
		priv->adv_ts = 1;

827 828
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
829

830 831 832
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
833 834 835

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
836

837 838 839
	stmmac_ptp_register(priv);

	return 0;
840 841 842 843
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
844
	clk_disable_unprepare(priv->plat->clk_ptp_ref);
845
	stmmac_ptp_unregister(priv);
846 847
}

848 849 850
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
851
 *  @duplex: duplex passed to the next function
852 853 854 855 856 857
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

858 859
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
860 861
}

862 863 864 865 866
static void stmmac_validate(struct phylink_config *config,
			    unsigned long *supported,
			    struct phylink_link_state *state)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
867
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
868 869 870 871
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	int tx_cnt = priv->plat->tx_queues_to_use;
	int max_speed = priv->plat->max_speed;

872 873 874 875
	phylink_set(mac_supported, 10baseT_Half);
	phylink_set(mac_supported, 10baseT_Full);
	phylink_set(mac_supported, 100baseT_Half);
	phylink_set(mac_supported, 100baseT_Full);
876 877 878
	phylink_set(mac_supported, 1000baseT_Half);
	phylink_set(mac_supported, 1000baseT_Full);
	phylink_set(mac_supported, 1000baseKX_Full);
879 880 881 882 883 884

	phylink_set(mac_supported, Autoneg);
	phylink_set(mac_supported, Pause);
	phylink_set(mac_supported, Asym_Pause);
	phylink_set_port_modes(mac_supported);

885 886 887 888
	/* Cut down 1G if asked to */
	if ((max_speed > 0) && (max_speed < 1000)) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
889
	} else if (priv->plat->has_xgmac) {
890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
		if (!max_speed || (max_speed >= 2500)) {
			phylink_set(mac_supported, 2500baseT_Full);
			phylink_set(mac_supported, 2500baseX_Full);
		}
		if (!max_speed || (max_speed >= 5000)) {
			phylink_set(mac_supported, 5000baseT_Full);
		}
		if (!max_speed || (max_speed >= 10000)) {
			phylink_set(mac_supported, 10000baseSR_Full);
			phylink_set(mac_supported, 10000baseLR_Full);
			phylink_set(mac_supported, 10000baseER_Full);
			phylink_set(mac_supported, 10000baseLRM_Full);
			phylink_set(mac_supported, 10000baseT_Full);
			phylink_set(mac_supported, 10000baseKX4_Full);
			phylink_set(mac_supported, 10000baseKR_Full);
		}
J
Jose Abreu 已提交
906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
		if (!max_speed || (max_speed >= 25000)) {
			phylink_set(mac_supported, 25000baseCR_Full);
			phylink_set(mac_supported, 25000baseKR_Full);
			phylink_set(mac_supported, 25000baseSR_Full);
		}
		if (!max_speed || (max_speed >= 40000)) {
			phylink_set(mac_supported, 40000baseKR4_Full);
			phylink_set(mac_supported, 40000baseCR4_Full);
			phylink_set(mac_supported, 40000baseSR4_Full);
			phylink_set(mac_supported, 40000baseLR4_Full);
		}
		if (!max_speed || (max_speed >= 50000)) {
			phylink_set(mac_supported, 50000baseCR2_Full);
			phylink_set(mac_supported, 50000baseKR2_Full);
			phylink_set(mac_supported, 50000baseSR2_Full);
			phylink_set(mac_supported, 50000baseKR_Full);
			phylink_set(mac_supported, 50000baseSR_Full);
			phylink_set(mac_supported, 50000baseCR_Full);
			phylink_set(mac_supported, 50000baseLR_ER_FR_Full);
			phylink_set(mac_supported, 50000baseDR_Full);
		}
		if (!max_speed || (max_speed >= 100000)) {
			phylink_set(mac_supported, 100000baseKR4_Full);
			phylink_set(mac_supported, 100000baseSR4_Full);
			phylink_set(mac_supported, 100000baseCR4_Full);
			phylink_set(mac_supported, 100000baseLR4_ER4_Full);
			phylink_set(mac_supported, 100000baseKR2_Full);
			phylink_set(mac_supported, 100000baseSR2_Full);
			phylink_set(mac_supported, 100000baseCR2_Full);
			phylink_set(mac_supported, 100000baseLR2_ER2_FR2_Full);
			phylink_set(mac_supported, 100000baseDR2_Full);
		}
938 939 940 941 942 943 944 945 946
	}

	/* Half-Duplex can only work with single queue */
	if (tx_cnt > 1) {
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 1000baseT_Half);
	}

947 948 949 950 951
	linkmode_and(supported, supported, mac_supported);
	linkmode_andnot(supported, supported, mask);

	linkmode_and(state->advertising, state->advertising, mac_supported);
	linkmode_andnot(state->advertising, state->advertising, mask);
952 953 954

	/* If PCS is supported, check which modes it supports. */
	stmmac_xpcs_validate(priv, &priv->hw->xpcs_args, supported, state);
955 956
}

957 958
static void stmmac_mac_pcs_get_state(struct phylink_config *config,
				     struct phylink_link_state *state)
959
{
960 961
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

962
	state->link = 0;
963
	stmmac_xpcs_get_state(priv, &priv->hw->xpcs_args, state);
964 965
}

966 967
static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
			      const struct phylink_link_state *state)
968
{
969 970 971
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

	stmmac_xpcs_config(priv, &priv->hw->xpcs_args, state);
972 973 974 975 976 977 978
}

static void stmmac_mac_an_restart(struct phylink_config *config)
{
	/* Not Supported */
}

979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
static void stmmac_fpe_link_state_handle(struct stmmac_priv *priv, bool is_up)
{
	struct stmmac_fpe_cfg *fpe_cfg = priv->plat->fpe_cfg;
	enum stmmac_fpe_state *lo_state = &fpe_cfg->lo_fpe_state;
	enum stmmac_fpe_state *lp_state = &fpe_cfg->lp_fpe_state;
	bool *hs_enable = &fpe_cfg->hs_enable;

	if (is_up && *hs_enable) {
		stmmac_fpe_send_mpacket(priv, priv->ioaddr, MPACKET_VERIFY);
	} else {
		*lo_state = FPE_EVENT_UNKNOWN;
		*lp_state = FPE_EVENT_UNKNOWN;
	}
}

994 995 996 997 998 999 1000
static void stmmac_mac_link_down(struct phylink_config *config,
				 unsigned int mode, phy_interface_t interface)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));

	stmmac_mac_set(priv, priv->ioaddr, false);
	priv->eee_active = false;
1001
	priv->tx_lpi_enabled = false;
1002 1003
	stmmac_eee_init(priv);
	stmmac_set_eee_pls(priv, priv->hw, false);
1004 1005

	stmmac_fpe_link_state_handle(priv, false);
1006 1007 1008 1009 1010 1011 1012
}

static void stmmac_mac_link_up(struct phylink_config *config,
			       struct phy_device *phy,
			       unsigned int mode, phy_interface_t interface,
			       int speed, int duplex,
			       bool tx_pause, bool rx_pause)
1013
{
1014
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
1015 1016
	u32 ctrl;

1017 1018
	stmmac_xpcs_link_up(priv, &priv->hw->xpcs_args, speed, interface);

1019
	ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
1020
	ctrl &= ~priv->hw->link.speed_mask;
1021

1022 1023
	if (interface == PHY_INTERFACE_MODE_USXGMII) {
		switch (speed) {
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_5000:
			ctrl |= priv->hw->link.xgmii.speed5000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.xgmii.speed2500;
			break;
		default:
			return;
		}
J
Jose Abreu 已提交
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	} else if (interface == PHY_INTERFACE_MODE_XLGMII) {
		switch (speed) {
		case SPEED_100000:
			ctrl |= priv->hw->link.xlgmii.speed100000;
			break;
		case SPEED_50000:
			ctrl |= priv->hw->link.xlgmii.speed50000;
			break;
		case SPEED_40000:
			ctrl |= priv->hw->link.xlgmii.speed40000;
			break;
		case SPEED_25000:
			ctrl |= priv->hw->link.xlgmii.speed25000;
			break;
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		default:
			return;
		}
1062
	} else {
1063
		switch (speed) {
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		case SPEED_100:
			ctrl |= priv->hw->link.speed100;
			break;
		case SPEED_10:
			ctrl |= priv->hw->link.speed10;
			break;
		default:
			return;
		}
1079 1080
	}

1081
	priv->speed = speed;
1082

1083
	if (priv->plat->fix_mac_speed)
1084
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, speed);
1085

1086
	if (!duplex)
1087 1088 1089
		ctrl &= ~priv->hw->link.duplex;
	else
		ctrl |= priv->hw->link.duplex;
1090 1091

	/* Flow Control operation */
1092 1093
	if (tx_pause && rx_pause)
		stmmac_mac_flow_ctrl(priv, duplex);
1094 1095 1096 1097

	writel(ctrl, priv->ioaddr + MAC_CTRL_REG);

	stmmac_mac_set(priv, priv->ioaddr, true);
1098
	if (phy && priv->dma_cap.eee) {
1099 1100
		priv->eee_active = phy_init_eee(phy, 1) >= 0;
		priv->eee_enabled = stmmac_eee_init(priv);
1101
		priv->tx_lpi_enabled = priv->eee_enabled;
1102 1103
		stmmac_set_eee_pls(priv, priv->hw, true);
	}
1104 1105

	stmmac_fpe_link_state_handle(priv, true);
1106 1107
}

1108
static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
1109
	.validate = stmmac_validate,
1110
	.mac_pcs_get_state = stmmac_mac_pcs_get_state,
1111
	.mac_config = stmmac_mac_config,
1112
	.mac_an_restart = stmmac_mac_an_restart,
1113 1114
	.mac_link_down = stmmac_mac_link_down,
	.mac_link_up = stmmac_mac_link_up,
1115 1116
};

1117
/**
1118
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
1119 1120 1121 1122 1123
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
1124 1125 1126 1127 1128
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
1129 1130 1131 1132
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
1133
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
1134
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
1135
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
1136
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
1137
			priv->hw->pcs = STMMAC_PCS_SGMII;
1138 1139 1140 1141
		}
	}
}

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
1152
	struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
1153
	struct stmmac_priv *priv = netdev_priv(dev);
1154 1155
	struct device_node *node;
	int ret;
1156

1157
	node = priv->plat->phylink_node;
1158

1159
	if (node)
1160
		ret = phylink_of_phy_connect(priv->phylink, node, 0);
1161 1162 1163 1164 1165

	/* Some DT bindings do not set-up the PHY handle. Let's try to
	 * manually parse it
	 */
	if (!node || ret) {
1166 1167
		int addr = priv->plat->phy_addr;
		struct phy_device *phydev;
1168

1169 1170 1171
		phydev = mdiobus_get_phy(priv->mii, addr);
		if (!phydev) {
			netdev_err(priv->dev, "no phy at addr %d\n", addr);
1172
			return -ENODEV;
1173
		}
1174

1175
		ret = phylink_connect_phy(priv->phylink, phydev);
1176 1177
	}

1178 1179 1180
	phylink_ethtool_get_wol(priv->phylink, &wol);
	device_set_wakeup_capable(priv->device, !!wol.supported);

1181 1182
	return ret;
}
1183

1184 1185
static int stmmac_phy_setup(struct stmmac_priv *priv)
{
1186
	struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1187
	int mode = priv->plat->phy_interface;
1188
	struct phylink *phylink;
1189

1190 1191
	priv->phylink_config.dev = &priv->dev->dev;
	priv->phylink_config.type = PHYLINK_NETDEV;
1192
	priv->phylink_config.pcs_poll = true;
1193 1194
	priv->phylink_config.ovr_an_inband =
		priv->plat->mdio_bus_data->xpcs_an_inband;
1195

1196 1197 1198
	if (!fwnode)
		fwnode = dev_fwnode(priv->device);

1199
	phylink = phylink_create(&priv->phylink_config, fwnode,
1200 1201 1202
				 mode, &stmmac_phylink_mac_ops);
	if (IS_ERR(phylink))
		return PTR_ERR(phylink);
1203

1204
	priv->phylink = phylink;
1205 1206 1207
	return 0;
}

1208
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1209
{
1210
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1211
	unsigned int desc_size;
1212
	void *head_rx;
1213
	u32 queue;
1214

1215 1216 1217
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1218

1219 1220
		pr_info("\tRX Queue %u rings\n", queue);

1221
		if (priv->extend_desc) {
1222
			head_rx = (void *)rx_q->dma_erx;
1223 1224
			desc_size = sizeof(struct dma_extended_desc);
		} else {
1225
			head_rx = (void *)rx_q->dma_rx;
1226 1227
			desc_size = sizeof(struct dma_desc);
		}
1228 1229

		/* Display RX ring */
1230 1231
		stmmac_display_ring(priv, head_rx, priv->dma_rx_size, true,
				    rx_q->dma_rx_phy, desc_size);
1232
	}
1233 1234 1235 1236
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1237
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1238
	unsigned int desc_size;
1239
	void *head_tx;
1240
	u32 queue;
1241

1242 1243 1244
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1245

1246 1247
		pr_info("\tTX Queue %d rings\n", queue);

1248
		if (priv->extend_desc) {
1249
			head_tx = (void *)tx_q->dma_etx;
1250 1251
			desc_size = sizeof(struct dma_extended_desc);
		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
1252
			head_tx = (void *)tx_q->dma_entx;
1253 1254
			desc_size = sizeof(struct dma_edesc);
		} else {
1255
			head_tx = (void *)tx_q->dma_tx;
1256 1257
			desc_size = sizeof(struct dma_desc);
		}
1258

1259 1260
		stmmac_display_ring(priv, head_tx, priv->dma_tx_size, false,
				    tx_q->dma_tx_phy, desc_size);
1261
	}
1262 1263
}

1264 1265 1266 1267 1268 1269 1270 1271 1272
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1273 1274 1275 1276
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

J
Jose Abreu 已提交
1277 1278 1279
	if (mtu >= BUF_SIZE_8KiB)
		ret = BUF_SIZE_16KiB;
	else if (mtu >= BUF_SIZE_4KiB)
1280 1281 1282
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1283
	else if (mtu > DEFAULT_BUFSIZE)
1284 1285
		ret = BUF_SIZE_2KiB;
	else
1286
		ret = DEFAULT_BUFSIZE;
1287 1288 1289 1290

	return ret;
}

1291
/**
1292
 * stmmac_clear_rx_descriptors - clear RX descriptors
1293
 * @priv: driver private structure
1294
 * @queue: RX queue index
1295
 * Description: this function is called to clear the RX descriptors
1296 1297
 * in case of both basic and extended descriptors are used.
 */
1298
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1299
{
1300
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1301
	int i;
1302

1303
	/* Clear the RX descriptors */
1304
	for (i = 0; i < priv->dma_rx_size; i++)
1305
		if (priv->extend_desc)
1306 1307
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1308
					(i == priv->dma_rx_size - 1),
1309
					priv->dma_buf_sz);
1310
		else
1311 1312
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1313
					(i == priv->dma_rx_size - 1),
1314
					priv->dma_buf_sz);
1315 1316 1317 1318 1319
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1320
 * @queue: TX queue index.
1321 1322 1323
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1324
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1325
{
1326
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1327 1328 1329
	int i;

	/* Clear the TX descriptors */
1330 1331
	for (i = 0; i < priv->dma_tx_size; i++) {
		int last = (i == (priv->dma_tx_size - 1));
1332 1333
		struct dma_desc *p;

1334
		if (priv->extend_desc)
1335 1336 1337
			p = &tx_q->dma_etx[i].basic;
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			p = &tx_q->dma_entx[i].basic;
1338
		else
1339 1340 1341 1342
			p = &tx_q->dma_tx[i];

		stmmac_init_tx_desc(priv, p, priv->mode, last);
	}
1343 1344
}

1345 1346 1347 1348 1349 1350 1351 1352
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1353
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1354
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1355 1356
	u32 queue;

1357
	/* Clear the RX descriptors */
1358 1359
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1360 1361

	/* Clear the TX descriptors */
1362 1363
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1364 1365
}

1366 1367 1368 1369 1370
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1371 1372
 * @flags: gfp flag
 * @queue: RX queue index
1373 1374 1375
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1376
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1377
				  int i, gfp_t flags, u32 queue)
1378
{
1379
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1380
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1381

1382 1383
	buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
	if (!buf->page)
1384
		return -ENOMEM;
1385

1386 1387 1388 1389 1390 1391
	if (priv->sph) {
		buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
		if (!buf->sec_page)
			return -ENOMEM;

		buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
1392
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
1393 1394
	} else {
		buf->sec_page = NULL;
1395
		stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
1396 1397
	}

1398 1399
	buf->addr = page_pool_get_dma_addr(buf->page);
	stmmac_set_desc_addr(priv, p, buf->addr);
1400 1401
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1402 1403 1404 1405

	return 0;
}

1406 1407 1408
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1409
 * @queue: RX queue index
1410 1411
 * @i: buffer index.
 */
1412
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1413
{
1414
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1415
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1416

1417
	if (buf->page)
1418
		page_pool_put_full_page(rx_q->page_pool, buf->page, false);
1419
	buf->page = NULL;
1420 1421

	if (buf->sec_page)
1422
		page_pool_put_full_page(rx_q->page_pool, buf->sec_page, false);
1423
	buf->sec_page = NULL;
1424 1425 1426
}

/**
1427 1428
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1429
 * @queue: RX queue index
1430 1431
 * @i: buffer index.
 */
1432
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1433
{
1434 1435 1436 1437
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1438
			dma_unmap_page(priv->device,
1439 1440
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1441 1442 1443
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1444 1445
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1446 1447 1448
					 DMA_TO_DEVICE);
	}

1449 1450 1451 1452 1453
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1454 1455 1456
	}
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
/**
 * stmmac_reinit_rx_buffers - reinit the RX descriptor buffer.
 * @priv: driver private structure
 * Description: this function is called to re-allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
static void stmmac_reinit_rx_buffers(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;
	int i;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		for (i = 0; i < priv->dma_rx_size; i++) {
			struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];

			if (buf->page) {
				page_pool_recycle_direct(rx_q->page_pool, buf->page);
				buf->page = NULL;
			}

			if (priv->sph && buf->sec_page) {
				page_pool_recycle_direct(rx_q->page_pool, buf->sec_page);
				buf->sec_page = NULL;
			}
		}
	}

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		for (i = 0; i < priv->dma_rx_size; i++) {
			struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
			struct dma_desc *p;

			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			if (!buf->page) {
				buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
				if (!buf->page)
					goto err_reinit_rx_buffers;

				buf->addr = page_pool_get_dma_addr(buf->page);
			}

			if (priv->sph && !buf->sec_page) {
				buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
				if (!buf->sec_page)
					goto err_reinit_rx_buffers;

				buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
			}

			stmmac_set_desc_addr(priv, p, buf->addr);
			if (priv->sph)
				stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
			else
				stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
			if (priv->dma_buf_sz == BUF_SIZE_16KiB)
				stmmac_init_desc3(priv, p);
		}
	}

	return;

err_reinit_rx_buffers:
	do {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = priv->dma_rx_size;
	} while (queue-- > 0);
}

1539 1540
/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1541
 * @dev: net device structure
1542
 * @flags: gfp flag.
1543
 * Description: this function initializes the DMA RX descriptors
1544
 * and allocates the socket buffers. It supports the chained and ring
1545
 * modes.
1546
 */
1547
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1548 1549
{
	struct stmmac_priv *priv = netdev_priv(dev);
1550
	u32 rx_count = priv->plat->rx_queues_to_use;
1551
	int ret = -ENOMEM;
1552
	int queue;
1553
	int i;
1554

1555
	/* RX INITIALIZATION */
1556 1557
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1558

1559 1560
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1561

1562 1563 1564
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1565

1566 1567
		stmmac_clear_rx_descriptors(priv, queue);

1568
		for (i = 0; i < priv->dma_rx_size; i++) {
1569
			struct dma_desc *p;
1570

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;
		}

		rx_q->cur_rx = 0;
1583
		rx_q->dirty_rx = (unsigned int)(i - priv->dma_rx_size);
1584 1585 1586 1587

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1588
				stmmac_mode_init(priv, rx_q->dma_erx,
1589 1590
						 rx_q->dma_rx_phy,
						 priv->dma_rx_size, 1);
1591
			else
1592
				stmmac_mode_init(priv, rx_q->dma_rx,
1593 1594
						 rx_q->dma_rx_phy,
						 priv->dma_rx_size, 0);
1595
		}
1596 1597 1598
	}

	return 0;
1599

1600
err_init_rx_buffers:
1601 1602 1603 1604 1605 1606 1607
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

1608
		i = priv->dma_rx_size;
1609 1610 1611
		queue--;
	}

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1625 1626
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1627 1628
	int i;

1629 1630
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1631

1632 1633 1634
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1635

1636 1637 1638
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1639
				stmmac_mode_init(priv, tx_q->dma_etx,
1640 1641
						 tx_q->dma_tx_phy,
						 priv->dma_tx_size, 1);
1642
			else if (!(tx_q->tbs & STMMAC_TBS_AVAIL))
1643
				stmmac_mode_init(priv, tx_q->dma_tx,
1644 1645
						 tx_q->dma_tx_phy,
						 priv->dma_tx_size, 0);
1646
		}
1647

1648
		for (i = 0; i < priv->dma_tx_size; i++) {
1649 1650 1651
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
1652 1653
			else if (tx_q->tbs & STMMAC_TBS_AVAIL)
				p = &((tx_q->dma_entx + i)->basic);
1654 1655 1656
			else
				p = tx_q->dma_tx + i;

1657
			stmmac_clear_desc(priv, p);
1658 1659 1660 1661 1662 1663

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1664
		}
1665

1666 1667
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1668
		tx_q->mss = 0;
1669

1670 1671
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1672

1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1695
	stmmac_clear_descriptors(priv);
1696

1697 1698
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1699 1700

	return ret;
1701 1702
}

1703 1704 1705
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1706
 * @queue: RX queue index
1707
 */
1708
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1709 1710 1711
{
	int i;

1712
	for (i = 0; i < priv->dma_rx_size; i++)
1713
		stmmac_free_rx_buffer(priv, queue, i);
1714 1715
}

1716 1717 1718
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1719
 * @queue: TX queue index
1720
 */
1721
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1722 1723 1724
{
	int i;

1725
	for (i = 0; i < priv->dma_tx_size; i++)
1726
		stmmac_free_tx_buffer(priv, queue, i);
1727 1728
}

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
/**
 * stmmac_free_tx_skbufs - free TX skb buffers
 * @priv: private structure
 */
static void stmmac_free_tx_skbufs(struct stmmac_priv *priv)
{
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queue_cnt; queue++)
		dma_free_tx_skbufs(priv, queue);
}

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
1760 1761
			dma_free_coherent(priv->device, priv->dma_rx_size *
					  sizeof(struct dma_desc),
1762 1763
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
1764
			dma_free_coherent(priv->device, priv->dma_rx_size *
1765 1766 1767
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

1768
		kfree(rx_q->buf_pool);
1769
		if (rx_q->page_pool)
1770
			page_pool_destroy(rx_q->page_pool);
1771 1772 1773
	}
}

1774 1775 1776 1777 1778 1779 1780
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1781
	u32 queue;
1782 1783 1784 1785

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1786 1787
		size_t size;
		void *addr;
1788 1789 1790 1791

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
		if (priv->extend_desc) {
			size = sizeof(struct dma_extended_desc);
			addr = tx_q->dma_etx;
		} else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
			size = sizeof(struct dma_edesc);
			addr = tx_q->dma_entx;
		} else {
			size = sizeof(struct dma_desc);
			addr = tx_q->dma_tx;
		}

1803
		size *= priv->dma_tx_size;
1804 1805

		dma_free_coherent(priv->device, size, addr, tx_q->dma_tx_phy);
1806 1807 1808 1809 1810 1811

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1812
/**
1813
 * alloc_dma_rx_desc_resources - alloc RX resources.
1814 1815
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1816 1817 1818
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1819
 */
1820
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1821
{
1822
	u32 rx_count = priv->plat->rx_queues_to_use;
1823
	int ret = -ENOMEM;
1824
	u32 queue;
1825

1826 1827 1828
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1829
		struct page_pool_params pp_params = { 0 };
T
Thierry Reding 已提交
1830
		unsigned int num_pages;
1831

1832 1833
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1834

1835
		pp_params.flags = PP_FLAG_DMA_MAP;
1836
		pp_params.pool_size = priv->dma_rx_size;
T
Thierry Reding 已提交
1837 1838
		num_pages = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE);
		pp_params.order = ilog2(num_pages);
1839 1840 1841 1842 1843 1844 1845 1846
		pp_params.nid = dev_to_node(priv->device);
		pp_params.dev = priv->device;
		pp_params.dma_dir = DMA_FROM_DEVICE;

		rx_q->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rx_q->page_pool)) {
			ret = PTR_ERR(rx_q->page_pool);
			rx_q->page_pool = NULL;
1847
			goto err_dma;
1848
		}
1849

1850 1851
		rx_q->buf_pool = kcalloc(priv->dma_rx_size,
					 sizeof(*rx_q->buf_pool),
1852
					 GFP_KERNEL);
1853
		if (!rx_q->buf_pool)
1854
			goto err_dma;
1855 1856

		if (priv->extend_desc) {
1857
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
1858 1859
							   priv->dma_rx_size *
							   sizeof(struct dma_extended_desc),
1860 1861
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1862 1863 1864 1865
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1866
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
1867 1868
							  priv->dma_rx_size *
							  sizeof(struct dma_desc),
1869 1870
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1871 1872 1873
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1874 1875 1876 1877 1878
	}

	return 0;

err_dma:
1879 1880
	free_dma_rx_desc_resources(priv);

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1894
	u32 tx_count = priv->plat->tx_queues_to_use;
1895
	int ret = -ENOMEM;
1896
	u32 queue;
1897

1898 1899 1900
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1901 1902
		size_t size;
		void *addr;
1903

1904 1905
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1906

1907
		tx_q->tx_skbuff_dma = kcalloc(priv->dma_tx_size,
1908 1909
					      sizeof(*tx_q->tx_skbuff_dma),
					      GFP_KERNEL);
1910
		if (!tx_q->tx_skbuff_dma)
1911
			goto err_dma;
1912

1913
		tx_q->tx_skbuff = kcalloc(priv->dma_tx_size,
1914 1915
					  sizeof(struct sk_buff *),
					  GFP_KERNEL);
1916
		if (!tx_q->tx_skbuff)
1917
			goto err_dma;
1918

1919 1920 1921 1922 1923 1924 1925
		if (priv->extend_desc)
			size = sizeof(struct dma_extended_desc);
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			size = sizeof(struct dma_edesc);
		else
			size = sizeof(struct dma_desc);

1926
		size *= priv->dma_tx_size;
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938

		addr = dma_alloc_coherent(priv->device, size,
					  &tx_q->dma_tx_phy, GFP_KERNEL);
		if (!addr)
			goto err_dma;

		if (priv->extend_desc)
			tx_q->dma_etx = addr;
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			tx_q->dma_entx = addr;
		else
			tx_q->dma_tx = addr;
1939 1940 1941 1942
	}

	return 0;

1943
err_dma:
1944
	free_dma_tx_desc_resources(priv);
1945 1946 1947
	return ret;
}

1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1958
	/* RX Allocation */
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1982 1983 1984 1985 1986 1987 1988
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1989 1990 1991
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1992

1993 1994
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1995
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1996
	}
J
jpinto 已提交
1997 1998
}

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
2009
	stmmac_start_rx(priv, priv->ioaddr, chan);
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
2022
	stmmac_start_tx(priv, priv->ioaddr, chan);
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
2035
	stmmac_stop_rx(priv, priv->ioaddr, chan);
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
2048
	stmmac_stop_tx(priv, priv->ioaddr, chan);
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

2089 2090
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
2091
 *  @priv: driver private structure
2092 2093
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
2094 2095 2096
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
2097 2098
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2099
	int rxfifosz = priv->plat->rx_fifo_size;
2100
	int txfifosz = priv->plat->tx_fifo_size;
2101 2102 2103
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
2104
	u8 qmode = 0;
2105

2106 2107
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2108 2109 2110 2111 2112 2113
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2114

2115 2116 2117 2118
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
2119 2120 2121
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
2122 2123 2124 2125
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
2126 2127
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
2128
		priv->xstats.threshold = SF_DMA_MODE;
2129 2130 2131 2132 2133 2134
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
2135 2136
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
2137

2138 2139
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
2140 2141
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
2142
	}
2143

2144 2145
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2146

2147 2148
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
2149
	}
2150 2151 2152
}

/**
2153
 * stmmac_tx_clean - to manage the transmission completion
2154
 * @priv: driver private structure
2155
 * @budget: napi budget limiting this functions packet handling
2156
 * @queue: TX queue index
2157
 * Description: it reclaims the transmit resources after transmission completes.
2158
 */
2159
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
2160
{
2161
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
2162
	unsigned int bytes_compl = 0, pkts_compl = 0;
2163
	unsigned int entry, count = 0;
2164

2165
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
2166

2167 2168
	priv->xstats.tx_clean++;

2169
	entry = tx_q->dirty_tx;
2170
	while ((entry != tx_q->cur_tx) && (count < budget)) {
2171
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
2172
		struct dma_desc *p;
2173
		int status;
2174 2175

		if (priv->extend_desc)
2176
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
2177 2178
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			p = &tx_q->dma_entx[entry].basic;
2179
		else
2180
			p = tx_q->dma_tx + entry;
2181

2182 2183
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
2184 2185 2186 2187
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

2188 2189
		count++;

2190 2191 2192 2193 2194
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

2195 2196 2197 2198 2199 2200
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
2201 2202
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
2203
			}
2204
			stmmac_get_tx_hwtstamp(priv, p, skb);
2205 2206
		}

2207 2208
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
2209
				dma_unmap_page(priv->device,
2210 2211
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
2212 2213 2214
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
2215 2216
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
2217
						 DMA_TO_DEVICE);
2218 2219 2220
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
2221
		}
A
Alexandre TORGUE 已提交
2222

2223
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
2224

2225 2226
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
2227 2228

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
2229 2230
			pkts_compl++;
			bytes_compl += skb->len;
2231
			dev_consume_skb_any(skb);
2232
			tx_q->tx_skbuff[entry] = NULL;
2233 2234
		}

2235
		stmmac_release_tx_desc(priv, p, priv->mode);
2236

2237
		entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
2238
	}
2239
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
2240

2241 2242 2243 2244 2245
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
2246
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH(priv)) {
B
Beniamino Galvani 已提交
2247

2248 2249
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
2250
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
2251
	}
2252

2253 2254
	if (priv->eee_enabled && !priv->tx_path_in_lpi_mode &&
	    priv->eee_sw_timer_en) {
2255
		stmmac_enable_eee_mode(priv);
2256
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
2257
	}
2258

2259 2260
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
2261 2262
		hrtimer_start(&tx_q->txtimer,
			      STMMAC_COAL_TIMER(priv->tx_coal_timer[queue]),
2263
			      HRTIMER_MODE_REL);
2264

2265 2266 2267
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
2268 2269 2270
}

/**
2271
 * stmmac_tx_err - to manage the tx error
2272
 * @priv: driver private structure
2273
 * @chan: channel index
2274
 * Description: it cleans the descriptors and restarts the transmission
2275
 * in case of transmission errors.
2276
 */
2277
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
2278
{
2279 2280
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

2281
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
2282

2283
	stmmac_stop_tx_dma(priv, chan);
2284
	dma_free_tx_skbufs(priv, chan);
2285
	stmmac_clear_tx_descriptors(priv, chan);
2286 2287
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
2288
	tx_q->mss = 0;
2289
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2290 2291
	stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
			    tx_q->dma_tx_phy, chan);
2292
	stmmac_start_tx_dma(priv, chan);
2293 2294

	priv->dev->stats.tx_errors++;
2295
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2296 2297
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2311 2312
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2313 2314
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2315
	int rxfifosz = priv->plat->rx_fifo_size;
2316
	int txfifosz = priv->plat->tx_fifo_size;
2317 2318 2319

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2320 2321 2322 2323 2324 2325
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2326

2327 2328
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2329 2330
}

2331 2332
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2333
	int ret;
2334

2335 2336 2337
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2338
		stmmac_global_err(priv);
2339 2340 2341 2342
		return true;
	}

	return false;
2343 2344
}

2345
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan, u32 dir)
2346 2347
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2348
						 &priv->xstats, chan, dir);
2349
	struct stmmac_channel *ch = &priv->channel[chan];
2350
	unsigned long flags;
2351

2352
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
2353
		if (napi_schedule_prep(&ch->rx_napi)) {
2354 2355 2356
			spin_lock_irqsave(&ch->lock, flags);
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
			spin_unlock_irqrestore(&ch->lock, flags);
2357
			__napi_schedule(&ch->rx_napi);
2358
		}
2359 2360
	}

2361 2362 2363 2364 2365
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
		if (napi_schedule_prep(&ch->tx_napi)) {
			spin_lock_irqsave(&ch->lock, flags);
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
			spin_unlock_irqrestore(&ch->lock, flags);
2366
			__napi_schedule(&ch->tx_napi);
2367 2368
		}
	}
2369 2370 2371 2372

	return status;
}

2373
/**
2374
 * stmmac_dma_interrupt - DMA ISR
2375 2376
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2377 2378
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2379
 */
2380 2381
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2382
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2383 2384 2385
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2386
	u32 chan;
K
Kees Cook 已提交
2387 2388 2389 2390 2391
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2392 2393

	for (chan = 0; chan < channels_to_check; chan++)
2394 2395
		status[chan] = stmmac_napi_check(priv, chan,
						 DMA_DIR_RXTX);
2396

2397 2398
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2415
		} else if (unlikely(status[chan] == tx_hard_error)) {
2416
			stmmac_tx_err(priv, chan);
2417
		}
2418
	}
2419 2420
}

2421 2422 2423 2424 2425
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2426 2427 2428
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2429
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2430

2431
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2432 2433

	if (priv->dma_cap.rmon) {
2434
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2435 2436
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2437
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2438 2439
}

2440
/**
2441
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2442
 * @priv: driver private structure
2443 2444 2445 2446 2447
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2448 2449 2450
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2451
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2452 2453
}

2454
/**
2455
 * stmmac_check_ether_addr - check if the MAC addr is valid
2456 2457 2458 2459 2460
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2461 2462 2463
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2464
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2465
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2466
			eth_hw_addr_random(priv->dev);
2467 2468
		dev_info(priv->device, "device MAC address %pM\n",
			 priv->dev->dev_addr);
2469 2470 2471
	}
}

2472
/**
2473
 * stmmac_init_dma_engine - DMA init.
2474 2475 2476 2477 2478 2479
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2480 2481
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2482 2483
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2484
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2485
	struct stmmac_rx_queue *rx_q;
2486
	struct stmmac_tx_queue *tx_q;
2487
	u32 chan = 0;
2488
	int atds = 0;
2489
	int ret = 0;
2490

2491 2492
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2493
		return -EINVAL;
2494 2495
	}

2496 2497 2498
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2499
	ret = stmmac_reset(priv, priv->ioaddr);
2500 2501 2502 2503 2504
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2505 2506 2507 2508 2509 2510
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2511 2512 2513 2514
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2515 2516 2517
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2518

2519 2520
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2521

2522
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2523 2524
				     (priv->dma_rx_size *
				      sizeof(struct dma_desc));
2525 2526 2527
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2528

2529 2530 2531
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2532

2533 2534
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2535

2536
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2537 2538 2539
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2540

2541
	return ret;
2542 2543
}

2544 2545 2546 2547
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

2548 2549
	hrtimer_start(&tx_q->txtimer,
		      STMMAC_COAL_TIMER(priv->tx_coal_timer[queue]),
2550
		      HRTIMER_MODE_REL);
2551 2552
}

2553
/**
2554
 * stmmac_tx_timer - mitigation sw timer for tx.
2555
 * @t: data pointer
2556 2557 2558
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2559
static enum hrtimer_restart stmmac_tx_timer(struct hrtimer *t)
2560
{
2561
	struct stmmac_tx_queue *tx_q = container_of(t, struct stmmac_tx_queue, txtimer);
2562 2563 2564 2565
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2566

2567 2568 2569 2570 2571 2572
	if (likely(napi_schedule_prep(&ch->tx_napi))) {
		unsigned long flags;

		spin_lock_irqsave(&ch->lock, flags);
		stmmac_disable_dma_irq(priv, priv->ioaddr, ch->index, 0, 1);
		spin_unlock_irqrestore(&ch->lock, flags);
2573
		__napi_schedule(&ch->tx_napi);
2574
	}
2575 2576

	return HRTIMER_NORESTART;
2577 2578 2579
}

/**
2580
 * stmmac_init_coalesce - init mitigation options.
2581
 * @priv: driver private structure
2582
 * Description:
2583
 * This inits the coalesce parameters: i.e. timer rate,
2584 2585 2586
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
2587
static void stmmac_init_coalesce(struct stmmac_priv *priv)
2588
{
2589
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2590
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
2591 2592 2593 2594 2595
	u32 chan;

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

2596 2597 2598
		priv->tx_coal_frames[chan] = STMMAC_TX_FRAMES;
		priv->tx_coal_timer[chan] = STMMAC_COAL_TX_TIMER;

2599 2600
		hrtimer_init(&tx_q->txtimer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
		tx_q->txtimer.function = stmmac_tx_timer;
2601
	}
2602 2603 2604

	for (chan = 0; chan < rx_channel_count; chan++)
		priv->rx_coal_frames[chan] = STMMAC_RX_FRAMES;
2605 2606
}

2607 2608 2609 2610 2611 2612 2613
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2614 2615
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
2616
				       (priv->dma_tx_size - 1), chan);
2617 2618

	/* set RX ring length */
2619 2620
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
2621
				       (priv->dma_rx_size - 1), chan);
2622 2623
}

2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2637
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2638 2639 2640
	}
}

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2652 2653
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2654 2655 2656 2657
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2658
		stmmac_config_cbs(priv, priv->hw,
2659 2660 2661 2662 2663 2664 2665 2666
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2680
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2681 2682 2683
	}
}

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2700
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2720
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2721 2722 2723
	}
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2741
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2742 2743 2744
	}
}

2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
static void stmmac_mac_config_rss(struct stmmac_priv *priv)
{
	if (!priv->dma_cap.rssen || !priv->plat->rss_en) {
		priv->rss.enable = false;
		return;
	}

	if (priv->dev->features & NETIF_F_RXHASH)
		priv->rss.enable = true;
	else
		priv->rss.enable = false;

	stmmac_rss_configure(priv, priv->hw, &priv->rss,
			     priv->plat->rx_queues_to_use);
}

2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2771
	if (tx_queues_count > 1)
2772 2773
		stmmac_set_tx_queue_weight(priv);

2774
	/* Configure MTL RX algorithms */
2775 2776 2777
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2778 2779

	/* Configure MTL TX algorithms */
2780 2781 2782
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2783

2784
	/* Configure CBS in AVB TX queues */
2785
	if (tx_queues_count > 1)
2786 2787
		stmmac_configure_cbs(priv);

2788
	/* Map RX MTL to DMA channels */
2789
	stmmac_rx_queue_dma_chan_map(priv);
2790

2791
	/* Enable MAC RX Queues */
2792
	stmmac_mac_enable_rx_queues(priv);
2793

2794
	/* Set RX priorities */
2795
	if (rx_queues_count > 1)
2796 2797 2798
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2799
	if (tx_queues_count > 1)
2800
		stmmac_mac_config_tx_queues_prio(priv);
2801 2802

	/* Set RX routing */
2803
	if (rx_queues_count > 1)
2804
		stmmac_mac_config_rx_queues_routing(priv);
2805 2806 2807 2808

	/* Receive Side Scaling */
	if (rx_queues_count > 1)
		stmmac_mac_config_rss(priv);
2809 2810
}

2811 2812
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2813
	if (priv->dma_cap.asp) {
2814
		netdev_info(priv->dev, "Enabling Safety Features\n");
2815
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2816 2817 2818 2819 2820
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
static int stmmac_fpe_start_wq(struct stmmac_priv *priv)
{
	char *name;

	clear_bit(__FPE_TASK_SCHED, &priv->fpe_task_state);

	name = priv->wq_name;
	sprintf(name, "%s-fpe", priv->dev->name);

	priv->fpe_wq = create_singlethread_workqueue(name);
	if (!priv->fpe_wq) {
		netdev_err(priv->dev, "%s: Failed to create workqueue\n", name);

		return -ENOMEM;
	}
	netdev_info(priv->dev, "FPE workqueue start");

	return 0;
}

2841
/**
2842
 * stmmac_hw_setup - setup mac in a usable state.
2843
 *  @dev : pointer to the device structure.
2844
 *  @init_ptp: initialize PTP if set
2845
 *  Description:
2846 2847 2848 2849
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2850 2851 2852 2853
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2854
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2855 2856
{
	struct stmmac_priv *priv = netdev_priv(dev);
2857
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2858 2859
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2860 2861 2862 2863 2864
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2865 2866
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2867 2868 2869 2870
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2871
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2872

2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2886
	/* Initialize the MAC Core */
2887
	stmmac_core_init(priv, priv->hw, dev);
2888

2889
	/* Initialize MTL*/
2890
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2891

2892
	/* Initialize Safety Features */
2893
	stmmac_safety_feat_configuration(priv);
2894

2895
	ret = stmmac_rx_ipc(priv, priv->hw);
2896
	if (!ret) {
2897
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2898
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2899
		priv->hw->rx_csum = 0;
2900 2901
	}

2902
	/* Enable the MAC Rx/Tx */
2903
	stmmac_mac_set(priv, priv->ioaddr, true);
2904

2905 2906 2907
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2908 2909
	stmmac_mmc_setup(priv);

2910
	if (init_ptp) {
2911 2912 2913 2914
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2915
		ret = stmmac_init_ptp(priv);
2916 2917 2918 2919
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2920
	}
2921

2922 2923 2924 2925 2926
	priv->eee_tw_timer = STMMAC_DEFAULT_TWT_LS;

	/* Convert the timer from msec to usec */
	if (!priv->tx_lpi_timer)
		priv->tx_lpi_timer = eee_timer * 1000;
2927

2928
	if (priv->use_riwt) {
2929 2930 2931 2932 2933
		u32 queue;

		for (queue = 0; queue < rx_cnt; queue++) {
			if (!priv->rx_riwt[queue])
				priv->rx_riwt[queue] = DEF_DMA_RIWT;
2934

2935 2936 2937
			stmmac_rx_watchdog(priv, priv->ioaddr,
					   priv->rx_riwt[queue], queue);
		}
2938 2939
	}

2940
	if (priv->hw->pcs)
2941
		stmmac_pcs_ctrl_ane(priv, priv->ioaddr, 1, priv->hw->ps, 0);
2942

2943 2944 2945
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2946
	/* Enable TSO */
2947 2948
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2949
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2950
	}
A
Alexandre TORGUE 已提交
2951

2952 2953 2954 2955 2956 2957
	/* Enable Split Header */
	if (priv->sph && priv->hw->rx_csum) {
		for (chan = 0; chan < rx_cnt; chan++)
			stmmac_enable_sph(priv, priv->ioaddr, 1, chan);
	}

2958 2959 2960 2961
	/* VLAN Tag Insertion */
	if (priv->dma_cap.vlins)
		stmmac_enable_vlan(priv, priv->hw, STMMAC_VLAN_INSERT);

2962 2963 2964 2965 2966 2967 2968 2969
	/* TBS */
	for (chan = 0; chan < tx_cnt; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
		int enable = tx_q->tbs & STMMAC_TBS_AVAIL;

		stmmac_enable_tbs(priv, priv->ioaddr, enable, chan);
	}

2970 2971 2972 2973
	/* Configure real RX and TX queues */
	netif_set_real_num_rx_queues(dev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(dev, priv->plat->tx_queues_to_use);

2974 2975 2976
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2977 2978 2979 2980 2981 2982 2983
	if (priv->dma_cap.fpesel) {
		stmmac_fpe_start_wq(priv);

		if (priv->plat->fpe_cfg->enable)
			stmmac_fpe_handshake(priv, true);
	}

2984 2985 2986
	return 0;
}

2987 2988 2989 2990 2991 2992 2993
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
static void stmmac_free_irq(struct net_device *dev,
			    enum request_irq_err irq_err, int irq_idx)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int j;

	switch (irq_err) {
	case REQ_IRQ_ERR_ALL:
		irq_idx = priv->plat->tx_queues_to_use;
		fallthrough;
	case REQ_IRQ_ERR_TX:
		for (j = irq_idx - 1; j >= 0; j--) {
			if (priv->tx_irq[j] > 0)
				free_irq(priv->tx_irq[j], &priv->tx_queue[j]);
		}
		irq_idx = priv->plat->rx_queues_to_use;
		fallthrough;
	case REQ_IRQ_ERR_RX:
		for (j = irq_idx - 1; j >= 0; j--) {
			if (priv->rx_irq[j] > 0)
				free_irq(priv->rx_irq[j], &priv->rx_queue[j]);
		}

		if (priv->sfty_ue_irq > 0 && priv->sfty_ue_irq != dev->irq)
			free_irq(priv->sfty_ue_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_SFTY_UE:
		if (priv->sfty_ce_irq > 0 && priv->sfty_ce_irq != dev->irq)
			free_irq(priv->sfty_ce_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_SFTY_CE:
		if (priv->lpi_irq > 0 && priv->lpi_irq != dev->irq)
			free_irq(priv->lpi_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_LPI:
		if (priv->wol_irq > 0 && priv->wol_irq != dev->irq)
			free_irq(priv->wol_irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_WOL:
		free_irq(dev->irq, dev);
		fallthrough;
	case REQ_IRQ_ERR_MAC:
	case REQ_IRQ_ERR_NO:
		/* If MAC IRQ request error, no more IRQ to free */
		break;
	}
}

static int stmmac_request_irq_multi_msi(struct net_device *dev)
{
	enum request_irq_err irq_err = REQ_IRQ_ERR_NO;
	struct stmmac_priv *priv = netdev_priv(dev);
	int irq_idx = 0;
	char *int_name;
	int ret;
	int i;

	/* For common interrupt */
	int_name = priv->int_name_mac;
	sprintf(int_name, "%s:%s", dev->name, "mac");
	ret = request_irq(dev->irq, stmmac_mac_interrupt,
			  0, int_name, dev);
	if (unlikely(ret < 0)) {
		netdev_err(priv->dev,
			   "%s: alloc mac MSI %d (error: %d)\n",
			   __func__, dev->irq, ret);
		irq_err = REQ_IRQ_ERR_MAC;
		goto irq_error;
	}

	/* Request the Wake IRQ in case of another line
	 * is used for WoL
	 */
	if (priv->wol_irq > 0 && priv->wol_irq != dev->irq) {
		int_name = priv->int_name_wol;
		sprintf(int_name, "%s:%s", dev->name, "wol");
		ret = request_irq(priv->wol_irq,
				  stmmac_mac_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc wol MSI %d (error: %d)\n",
				   __func__, priv->wol_irq, ret);
			irq_err = REQ_IRQ_ERR_WOL;
			goto irq_error;
		}
	}

	/* Request the LPI IRQ in case of another line
	 * is used for LPI
	 */
	if (priv->lpi_irq > 0 && priv->lpi_irq != dev->irq) {
		int_name = priv->int_name_lpi;
		sprintf(int_name, "%s:%s", dev->name, "lpi");
		ret = request_irq(priv->lpi_irq,
				  stmmac_mac_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc lpi MSI %d (error: %d)\n",
				   __func__, priv->lpi_irq, ret);
			irq_err = REQ_IRQ_ERR_LPI;
			goto irq_error;
		}
	}

	/* Request the Safety Feature Correctible Error line in
	 * case of another line is used
	 */
	if (priv->sfty_ce_irq > 0 && priv->sfty_ce_irq != dev->irq) {
		int_name = priv->int_name_sfty_ce;
		sprintf(int_name, "%s:%s", dev->name, "safety-ce");
		ret = request_irq(priv->sfty_ce_irq,
				  stmmac_safety_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc sfty ce MSI %d (error: %d)\n",
				   __func__, priv->sfty_ce_irq, ret);
			irq_err = REQ_IRQ_ERR_SFTY_CE;
			goto irq_error;
		}
	}

	/* Request the Safety Feature Uncorrectible Error line in
	 * case of another line is used
	 */
	if (priv->sfty_ue_irq > 0 && priv->sfty_ue_irq != dev->irq) {
		int_name = priv->int_name_sfty_ue;
		sprintf(int_name, "%s:%s", dev->name, "safety-ue");
		ret = request_irq(priv->sfty_ue_irq,
				  stmmac_safety_interrupt,
				  0, int_name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc sfty ue MSI %d (error: %d)\n",
				   __func__, priv->sfty_ue_irq, ret);
			irq_err = REQ_IRQ_ERR_SFTY_UE;
			goto irq_error;
		}
	}

	/* Request Rx MSI irq */
	for (i = 0; i < priv->plat->rx_queues_to_use; i++) {
		if (priv->rx_irq[i] == 0)
			continue;

		int_name = priv->int_name_rx_irq[i];
		sprintf(int_name, "%s:%s-%d", dev->name, "rx", i);
		ret = request_irq(priv->rx_irq[i],
				  stmmac_msi_intr_rx,
				  0, int_name, &priv->rx_queue[i]);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc rx-%d  MSI %d (error: %d)\n",
				   __func__, i, priv->rx_irq[i], ret);
			irq_err = REQ_IRQ_ERR_RX;
			irq_idx = i;
			goto irq_error;
		}
	}

	/* Request Tx MSI irq */
	for (i = 0; i < priv->plat->tx_queues_to_use; i++) {
		if (priv->tx_irq[i] == 0)
			continue;

		int_name = priv->int_name_tx_irq[i];
		sprintf(int_name, "%s:%s-%d", dev->name, "tx", i);
		ret = request_irq(priv->tx_irq[i],
				  stmmac_msi_intr_tx,
				  0, int_name, &priv->tx_queue[i]);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: alloc tx-%d  MSI %d (error: %d)\n",
				   __func__, i, priv->tx_irq[i], ret);
			irq_err = REQ_IRQ_ERR_TX;
			irq_idx = i;
			goto irq_error;
		}
	}

	return 0;

irq_error:
	stmmac_free_irq(dev, irq_err, irq_idx);
	return ret;
}

static int stmmac_request_irq_single(struct net_device *dev)
{
	enum request_irq_err irq_err = REQ_IRQ_ERR_NO;
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = request_irq(dev->irq, stmmac_interrupt,
			  IRQF_SHARED, dev->name, dev);
	if (unlikely(ret < 0)) {
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
		irq_err = REQ_IRQ_ERR_MAC;
		return ret;
	}

	/* Request the Wake IRQ in case of another line
	 * is used for WoL
	 */
	if (priv->wol_irq > 0 && priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
			irq_err = REQ_IRQ_ERR_WOL;
			return ret;
		}
	}

	/* Request the IRQ lines */
	if (priv->lpi_irq > 0 && priv->lpi_irq != dev->irq) {
		ret = request_irq(priv->lpi_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
			irq_err = REQ_IRQ_ERR_LPI;
			goto irq_error;
		}
	}

	return 0;

irq_error:
	stmmac_free_irq(dev, irq_err, 0);
	return ret;
}

static int stmmac_request_irq(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* Request the IRQ lines */
	if (priv->plat->multi_msi_en)
		ret = stmmac_request_irq_multi_msi(dev);
	else
		ret = stmmac_request_irq_single(dev);

	return ret;
}

3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3260
	int bfsize = 0;
3261
	u32 chan;
3262 3263
	int ret;

3264 3265 3266 3267 3268 3269
	ret = pm_runtime_get_sync(priv->device);
	if (ret < 0) {
		pm_runtime_put_noidle(priv->device);
		return ret;
	}

3270
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
3271
	    priv->hw->pcs != STMMAC_PCS_RTBI &&
3272
	    priv->hw->xpcs_args.an_mode != DW_AN_C73) {
3273 3274
		ret = stmmac_init_phy(dev);
		if (ret) {
3275 3276 3277
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
3278
			goto init_phy_error;
3279
		}
3280
	}
3281

3282 3283 3284 3285
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;

	if (bfsize < BUF_SIZE_16KiB)
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);

	priv->dma_buf_sz = bfsize;
	buf_sz = bfsize;

3296
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
3297

3298 3299 3300 3301 3302
	if (!priv->dma_tx_size)
		priv->dma_tx_size = DMA_DEFAULT_TX_SIZE;
	if (!priv->dma_rx_size)
		priv->dma_rx_size = DMA_DEFAULT_RX_SIZE;

3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
	/* Earlier check for TBS */
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
		int tbs_en = priv->plat->tx_queues_cfg[chan].tbs_en;

		tx_q->tbs |= tbs_en ? STMMAC_TBS_AVAIL : 0;
		if (stmmac_enable_tbs(priv, priv->ioaddr, tbs_en, chan))
			tx_q->tbs &= ~STMMAC_TBS_AVAIL;
	}

3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

3327
	ret = stmmac_hw_setup(dev, true);
3328
	if (ret < 0) {
3329
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
3330
		goto init_error;
3331 3332
	}

3333
	stmmac_init_coalesce(priv);
3334

3335
	phylink_start(priv->phylink);
3336 3337
	/* We may have called phylink_speed_down before */
	phylink_speed_up(priv->phylink);
3338

3339 3340
	ret = stmmac_request_irq(dev);
	if (ret)
3341
		goto irq_error;
3342

3343
	stmmac_enable_all_queues(priv);
3344
	netif_tx_start_all_queues(priv->dev);
3345

3346
	return 0;
3347

3348
irq_error:
3349
	phylink_stop(priv->phylink);
3350

3351
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
3352
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
3353

3354
	stmmac_hw_teardown(dev);
3355 3356
init_error:
	free_dma_desc_resources(priv);
3357
dma_desc_error:
3358
	phylink_disconnect_phy(priv->phylink);
3359 3360
init_phy_error:
	pm_runtime_put(priv->device);
3361
	return ret;
3362 3363
}

3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
static void stmmac_fpe_stop_wq(struct stmmac_priv *priv)
{
	set_bit(__FPE_REMOVING, &priv->fpe_task_state);

	if (priv->fpe_wq)
		destroy_workqueue(priv->fpe_wq);

	netdev_info(priv->dev, "FPE workqueue stop");
}

3374 3375 3376 3377 3378 3379 3380 3381 3382
/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3383
	u32 chan;
3384

3385 3386
	if (device_may_wakeup(priv->device))
		phylink_speed_down(priv->phylink, false);
3387
	/* Stop and disconnect the PHY */
3388 3389
	phylink_stop(priv->phylink);
	phylink_disconnect_phy(priv->phylink);
3390

3391
	stmmac_disable_all_queues(priv);
3392

3393
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
3394
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
3395

3396
	/* Free the IRQ lines */
3397
	stmmac_free_irq(dev, REQ_IRQ_ERR_ALL, 0);
3398

3399 3400 3401 3402 3403
	if (priv->eee_enabled) {
		priv->tx_path_in_lpi_mode = false;
		del_timer_sync(&priv->eee_ctrl_timer);
	}

3404
	/* Stop TX/RX DMA and clear the descriptors */
3405
	stmmac_stop_all_dma(priv);
3406 3407 3408 3409

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

3410
	/* Disable the MAC Rx/Tx */
3411
	stmmac_mac_set(priv, priv->ioaddr, false);
3412 3413 3414

	netif_carrier_off(dev);

3415 3416
	stmmac_release_ptp(priv);

3417 3418
	pm_runtime_put(priv->device);

3419 3420 3421
	if (priv->dma_cap.fpesel)
		stmmac_fpe_stop_wq(priv);

3422 3423 3424
	return 0;
}

3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
static bool stmmac_vlan_insert(struct stmmac_priv *priv, struct sk_buff *skb,
			       struct stmmac_tx_queue *tx_q)
{
	u16 tag = 0x0, inner_tag = 0x0;
	u32 inner_type = 0x0;
	struct dma_desc *p;

	if (!priv->dma_cap.vlins)
		return false;
	if (!skb_vlan_tag_present(skb))
		return false;
	if (skb->vlan_proto == htons(ETH_P_8021AD)) {
		inner_tag = skb_vlan_tag_get(skb);
		inner_type = STMMAC_VLAN_INSERT;
	}

	tag = skb_vlan_tag_get(skb);

3443 3444 3445 3446 3447
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		p = &tx_q->dma_entx[tx_q->cur_tx].basic;
	else
		p = &tx_q->dma_tx[tx_q->cur_tx];

3448 3449 3450 3451
	if (stmmac_set_desc_vlan_tag(priv, p, tag, inner_tag, inner_type))
		return false;

	stmmac_set_tx_owner(priv, p);
3452
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
3453 3454 3455
	return true;
}

A
Alexandre TORGUE 已提交
3456 3457 3458 3459 3460
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
3461
 *  @last_segment: condition for the last descriptor
3462
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
3463 3464 3465 3466
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
3467
static void stmmac_tso_allocator(struct stmmac_priv *priv, dma_addr_t des,
3468
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
3469
{
3470
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
3471
	struct dma_desc *desc;
3472
	u32 buff_size;
3473
	int tmp_len;
A
Alexandre TORGUE 已提交
3474 3475 3476 3477

	tmp_len = total_len;

	while (tmp_len > 0) {
3478 3479
		dma_addr_t curr_addr;

3480 3481
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
						priv->dma_tx_size);
3482
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
3483 3484 3485 3486 3487

		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			desc = &tx_q->dma_tx[tx_q->cur_tx];
A
Alexandre TORGUE 已提交
3488

3489 3490 3491 3492 3493 3494
		curr_addr = des + (total_len - tmp_len);
		if (priv->dma_cap.addr64 <= 32)
			desc->des0 = cpu_to_le32(curr_addr);
		else
			stmmac_set_desc_addr(priv, desc, curr_addr);

A
Alexandre TORGUE 已提交
3495 3496 3497
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

3498 3499 3500 3501
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
3536
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
3537
	struct stmmac_priv *priv = netdev_priv(dev);
3538
	int desc_size, tmp_pay_len = 0, first_tx;
A
Alexandre TORGUE 已提交
3539
	int nfrags = skb_shinfo(skb)->nr_frags;
3540
	u32 queue = skb_get_queue_mapping(skb);
J
Jose Abreu 已提交
3541
	unsigned int first_entry, tx_packets;
3542
	struct stmmac_tx_queue *tx_q;
J
Jose Abreu 已提交
3543
	bool has_vlan, set_ic;
3544
	u8 proto_hdr_len, hdr;
3545
	u32 pay_len, mss;
3546
	dma_addr_t des;
A
Alexandre TORGUE 已提交
3547 3548
	int i;

3549
	tx_q = &priv->tx_queue[queue];
J
Jose Abreu 已提交
3550
	first_tx = tx_q->cur_tx;
3551

A
Alexandre TORGUE 已提交
3552
	/* Compute header lengths */
3553 3554 3555 3556 3557 3558 3559
	if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
		proto_hdr_len = skb_transport_offset(skb) + sizeof(struct udphdr);
		hdr = sizeof(struct udphdr);
	} else {
		proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
		hdr = tcp_hdrlen(skb);
	}
A
Alexandre TORGUE 已提交
3560 3561

	/* Desc availability based on threshold should be enough safe */
3562
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
3563
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
3564 3565 3566
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
3567
			/* This is a hard error, log it. */
3568 3569 3570
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
3571 3572 3573 3574 3575 3576 3577 3578 3579
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
3580
	if (mss != tx_q->mss) {
3581 3582 3583 3584 3585
		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			mss_desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			mss_desc = &tx_q->dma_tx[tx_q->cur_tx];

3586
		stmmac_set_mss(priv, mss_desc, mss);
3587
		tx_q->mss = mss;
3588 3589
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
						priv->dma_tx_size);
3590
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
3591 3592 3593
	}

	if (netif_msg_tx_queued(priv)) {
3594 3595
		pr_info("%s: hdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, hdr, proto_hdr_len, pay_len, mss);
A
Alexandre TORGUE 已提交
3596 3597 3598 3599
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

3600 3601 3602
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3603
	first_entry = tx_q->cur_tx;
3604
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
3605

3606 3607 3608 3609
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc = &tx_q->dma_entx[first_entry].basic;
	else
		desc = &tx_q->dma_tx[first_entry];
A
Alexandre TORGUE 已提交
3610 3611
	first = desc;

3612 3613 3614
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

A
Alexandre TORGUE 已提交
3615 3616 3617 3618 3619 3620
	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

3621 3622
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
3623

3624 3625
	if (priv->dma_cap.addr64 <= 32) {
		first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3626

3627 3628 3629
		/* Fill start of payload in buff2 of first descriptor */
		if (pay_len)
			first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
3630

3631 3632 3633 3634 3635
		/* If needed take extra descriptors to fill the remaining payload */
		tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
	} else {
		stmmac_set_desc_addr(priv, first, des);
		tmp_pay_len = pay_len;
3636
		des += proto_hdr_len;
3637
		pay_len = 0;
3638
	}
A
Alexandre TORGUE 已提交
3639

3640
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
3641 3642 3643 3644 3645 3646 3647 3648

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
3649 3650
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
3651 3652

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
3653
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
3654

3655 3656 3657
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
3658 3659
	}

3660
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
3661

3662 3663 3664
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

3665
	/* Manage tx mitigation */
J
Jose Abreu 已提交
3666 3667 3668 3669 3670
	tx_packets = (tx_q->cur_tx + 1) - first_tx;
	tx_q->tx_count_frames += tx_packets;

	if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
		set_ic = true;
3671
	else if (!priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3672
		set_ic = false;
3673
	else if (tx_packets > priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3674
		set_ic = true;
3675 3676
	else if ((tx_q->tx_count_frames %
		  priv->tx_coal_frames[queue]) < tx_packets)
J
Jose Abreu 已提交
3677 3678 3679 3680 3681
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
3682 3683 3684 3685 3686
		if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
		else
			desc = &tx_q->dma_tx[tx_q->cur_tx];

3687 3688 3689 3690 3691
		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3692 3693 3694 3695 3696
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
3697
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
A
Alexandre TORGUE 已提交
3698

3699
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3700 3701
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3702
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
3703 3704 3705 3706 3707 3708
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

3709 3710 3711
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3712
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
3713 3714 3715 3716 3717

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3718
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
3719 3720 3721
	}

	/* Complete the first descriptor before granting the DMA */
3722
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
3723 3724
			proto_hdr_len,
			pay_len,
3725
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
3726
			hdr / 4, (skb->len - proto_hdr_len));
A
Alexandre TORGUE 已提交
3727 3728

	/* If context desc is used to change MSS */
3729 3730 3731 3732 3733 3734 3735
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
3736
		stmmac_set_tx_owner(priv, mss_desc);
3737
	}
A
Alexandre TORGUE 已提交
3738 3739 3740 3741 3742

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3743
	wmb();
A
Alexandre TORGUE 已提交
3744 3745 3746

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3747 3748
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3749 3750 3751 3752
		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3753
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3754

3755 3756 3757 3758 3759 3760
	if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc_size = sizeof(struct dma_edesc);
	else
		desc_size = sizeof(struct dma_desc);

	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
3761
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3762
	stmmac_tx_timer_arm(priv, queue);
A
Alexandre TORGUE 已提交
3763 3764 3765 3766 3767 3768 3769 3770 3771 3772

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3773
/**
3774
 *  stmmac_xmit - Tx entry point of the driver
3775 3776
 *  @skb : the socket buffer
 *  @dev : device pointer
3777 3778 3779
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3780 3781 3782
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
J
Jose Abreu 已提交
3783
	unsigned int first_entry, tx_packets, enh_desc;
3784
	struct stmmac_priv *priv = netdev_priv(dev);
3785
	unsigned int nopaged_len = skb_headlen(skb);
3786
	int i, csum_insertion = 0, is_jumbo = 0;
3787
	u32 queue = skb_get_queue_mapping(skb);
3788
	int nfrags = skb_shinfo(skb)->nr_frags;
3789
	int gso = skb_shinfo(skb)->gso_type;
3790 3791
	struct dma_edesc *tbs_desc = NULL;
	int entry, desc_size, first_tx;
3792
	struct dma_desc *desc, *first;
3793
	struct stmmac_tx_queue *tx_q;
J
Jose Abreu 已提交
3794
	bool has_vlan, set_ic;
3795
	dma_addr_t des;
A
Alexandre TORGUE 已提交
3796

3797
	tx_q = &priv->tx_queue[queue];
J
Jose Abreu 已提交
3798
	first_tx = tx_q->cur_tx;
3799

3800
	if (priv->tx_path_in_lpi_mode && priv->eee_sw_timer_en)
3801 3802
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3803 3804
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3805 3806 3807
		if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
			return stmmac_tso_xmit(skb, dev);
		if (priv->plat->has_gmac4 && (gso & SKB_GSO_UDP_L4))
A
Alexandre TORGUE 已提交
3808 3809
			return stmmac_tso_xmit(skb, dev);
	}
3810

3811
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3812 3813 3814
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3815
			/* This is a hard error, log it. */
3816 3817 3818
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3819 3820 3821 3822
		}
		return NETDEV_TX_BUSY;
	}

3823 3824 3825
	/* Check if VLAN can be inserted by HW */
	has_vlan = stmmac_vlan_insert(priv, skb, tx_q);

3826
	entry = tx_q->cur_tx;
3827
	first_entry = entry;
3828
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3829

3830
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3831

3832
	if (likely(priv->extend_desc))
3833
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3834 3835
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc = &tx_q->dma_entx[entry].basic;
3836
	else
3837
		desc = tx_q->dma_tx + entry;
3838

3839 3840
	first = desc;

3841 3842 3843
	if (has_vlan)
		stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);

3844
	enh_desc = priv->plat->enh_desc;
3845
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3846
	if (enh_desc)
3847
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3848

3849
	if (unlikely(is_jumbo)) {
3850
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3851
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3852
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3853
	}
3854 3855

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3856 3857
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3858
		bool last_segment = (i == (nfrags - 1));
3859

3860
		entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
3861
		WARN_ON(tx_q->tx_skbuff[entry]);
3862

3863
		if (likely(priv->extend_desc))
3864
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3865 3866
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[entry].basic;
3867
		else
3868
			desc = tx_q->dma_tx + entry;
3869

A
Alexandre TORGUE 已提交
3870 3871 3872
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3873 3874
			goto dma_map_err; /* should reuse desc w/o issues */

3875
		tx_q->tx_skbuff_dma[entry].buf = des;
3876 3877

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3878

3879 3880 3881
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3882 3883

		/* Prepare the descriptor and set the own bit too */
3884 3885
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3886 3887
	}

3888 3889
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3890

3891 3892 3893 3894 3895
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
J
Jose Abreu 已提交
3896 3897 3898 3899 3900
	tx_packets = (entry + 1) - first_tx;
	tx_q->tx_count_frames += tx_packets;

	if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
		set_ic = true;
3901
	else if (!priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3902
		set_ic = false;
3903
	else if (tx_packets > priv->tx_coal_frames[queue])
J
Jose Abreu 已提交
3904
		set_ic = true;
3905 3906
	else if ((tx_q->tx_count_frames %
		  priv->tx_coal_frames[queue]) < tx_packets)
J
Jose Abreu 已提交
3907 3908 3909 3910 3911
		set_ic = true;
	else
		set_ic = false;

	if (set_ic) {
3912 3913
		if (likely(priv->extend_desc))
			desc = &tx_q->dma_etx[entry].basic;
3914 3915
		else if (tx_q->tbs & STMMAC_TBS_AVAIL)
			desc = &tx_q->dma_entx[entry].basic;
3916 3917 3918 3919 3920 3921 3922 3923
		else
			desc = &tx_q->dma_tx[entry];

		tx_q->tx_count_frames = 0;
		stmmac_set_tx_ic(priv, desc);
		priv->xstats.tx_set_ic_bit++;
	}

3924 3925 3926 3927 3928
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
3929
	entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
3930
	tx_q->cur_tx = entry;
3931 3932

	if (netif_msg_pktdata(priv)) {
3933 3934
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3935
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3936
			   entry, first, nfrags);
3937

3938
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3939 3940
		print_pkt(skb->data, skb->len);
	}
3941

3942
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3943 3944
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3945
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3946 3947 3948 3949
	}

	dev->stats.tx_bytes += skb->len;

3950 3951 3952
	if (priv->sarc_type)
		stmmac_set_desc_sarc(priv, first, priv->sarc_type);

3953
	skb_tx_timestamp(skb);
3954

3955 3956 3957 3958 3959 3960 3961
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3962 3963 3964
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3965 3966
			goto dma_map_err;

3967
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3968 3969

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3970

3971 3972
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3973 3974 3975 3976 3977

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3978
			stmmac_enable_tx_timestamp(priv, first);
3979 3980 3981
		}

		/* Prepare the first descriptor setting the OWN bit too */
3982
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3983
				csum_insertion, priv->mode, 0, last_segment,
3984
				skb->len);
3985 3986
	}

3987 3988 3989 3990 3991 3992 3993 3994 3995
	if (tx_q->tbs & STMMAC_TBS_EN) {
		struct timespec64 ts = ns_to_timespec64(skb->tstamp);

		tbs_desc = &tx_q->dma_entx[first_entry];
		stmmac_set_desc_tbs(priv, tbs_desc, ts.tv_sec, ts.tv_nsec);
	}

	stmmac_set_tx_owner(priv, first);

3996 3997 3998 3999 4000 4001
	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

4002
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
4003

4004
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
4005

4006 4007 4008 4009 4010 4011 4012 4013
	if (likely(priv->extend_desc))
		desc_size = sizeof(struct dma_extended_desc);
	else if (tx_q->tbs & STMMAC_TBS_AVAIL)
		desc_size = sizeof(struct dma_edesc);
	else
		desc_size = sizeof(struct dma_desc);

	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
4014
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
4015
	stmmac_tx_timer_arm(priv, queue);
4016

G
Giuseppe CAVALLARO 已提交
4017
	return NETDEV_TX_OK;
4018

G
Giuseppe CAVALLARO 已提交
4019
dma_map_err:
4020
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
4021 4022
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
4023 4024 4025
	return NETDEV_TX_OK;
}

4026 4027
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
4028 4029
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
4030 4031
	u16 vlanid;

4032 4033 4034 4035 4036 4037 4038
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
4039
		/* pop the vlan tag */
4040 4041
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
4042
		skb_pull(skb, VLAN_HLEN);
4043
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
4044 4045 4046
	}
}

4047
/**
4048
 * stmmac_rx_refill - refill used skb preallocated buffers
4049
 * @priv: driver private structure
4050
 * @queue: RX queue index
4051 4052 4053
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
4054
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
4055
{
4056
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4057
	int len, dirty = stmmac_rx_dirty(priv, queue);
4058 4059
	unsigned int entry = rx_q->dirty_rx;

4060 4061
	len = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE) * PAGE_SIZE;

4062
	while (dirty-- > 0) {
4063
		struct stmmac_rx_buffer *buf = &rx_q->buf_pool[entry];
4064
		struct dma_desc *p;
4065
		bool use_rx_wd;
4066 4067

		if (priv->extend_desc)
4068
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
4069
		else
4070
			p = rx_q->dma_rx + entry;
4071

4072 4073 4074
		if (!buf->page) {
			buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->page)
G
Giuseppe CAVALLARO 已提交
4075
				break;
4076
		}
4077

4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
		if (priv->sph && !buf->sec_page) {
			buf->sec_page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->sec_page)
				break;

			buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);

			dma_sync_single_for_device(priv->device, buf->sec_addr,
						   len, DMA_FROM_DEVICE);
		}

4089
		buf->addr = page_pool_get_dma_addr(buf->page);
4090 4091 4092 4093 4094 4095 4096

		/* Sync whole allocation to device. This will invalidate old
		 * data.
		 */
		dma_sync_single_for_device(priv->device, buf->addr, len,
					   DMA_FROM_DEVICE);

4097
		stmmac_set_desc_addr(priv, p, buf->addr);
4098 4099 4100 4101
		if (priv->sph)
			stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
		else
			stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
4102
		stmmac_refill_desc3(priv, rx_q, p);
A
Alexandre TORGUE 已提交
4103

4104
		rx_q->rx_count_frames++;
4105 4106
		rx_q->rx_count_frames += priv->rx_coal_frames[queue];
		if (rx_q->rx_count_frames > priv->rx_coal_frames[queue])
J
Jose Abreu 已提交
4107
			rx_q->rx_count_frames = 0;
4108

4109
		use_rx_wd = !priv->rx_coal_frames[queue];
4110 4111 4112
		use_rx_wd |= rx_q->rx_count_frames > 0;
		if (!priv->use_riwt)
			use_rx_wd = false;
4113

P
Pavel Machek 已提交
4114
		dma_wmb();
4115
		stmmac_set_rx_owner(priv, p, use_rx_wd);
4116

4117
		entry = STMMAC_GET_ENTRY(entry, priv->dma_rx_size);
4118
	}
4119
	rx_q->dirty_rx = entry;
4120 4121
	rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (rx_q->dirty_rx * sizeof(struct dma_desc));
4122
	stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
4123 4124
}

J
Jose Abreu 已提交
4125 4126 4127 4128 4129
static unsigned int stmmac_rx_buf1_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	unsigned int plen = 0, hlen = 0;
4130
	int coe = priv->hw->rx_csum;
J
Jose Abreu 已提交
4131 4132 4133 4134 4135 4136

	/* Not first descriptor, buffer is always zero */
	if (priv->sph && len)
		return 0;

	/* First descriptor, get split header length */
4137
	stmmac_get_rx_header_len(priv, p, &hlen);
J
Jose Abreu 已提交
4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
	if (priv->sph && hlen) {
		priv->xstats.rx_split_hdr_pkt_n++;
		return hlen;
	}

	/* First descriptor, not last descriptor and not split header */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* First descriptor and last descriptor and not split header */
	return min_t(unsigned int, priv->dma_buf_sz, plen);
}

static unsigned int stmmac_rx_buf2_len(struct stmmac_priv *priv,
				       struct dma_desc *p,
				       int status, unsigned int len)
{
	int coe = priv->hw->rx_csum;
	unsigned int plen = 0;

	/* Not split header, buffer is not available */
	if (!priv->sph)
		return 0;

	/* Not last descriptor */
	if (status & rx_not_ls)
		return priv->dma_buf_sz;

	plen = stmmac_get_rx_frame_len(priv, p, coe);

	/* Last descriptor */
	return plen - len;
}

4174
/**
4175
 * stmmac_rx - manage the receive process
4176
 * @priv: driver private structure
4177 4178
 * @limit: napi bugget
 * @queue: RX queue index.
4179 4180 4181
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
4182
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
4183
{
4184
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4185
	struct stmmac_channel *ch = &priv->channel[queue];
4186 4187
	unsigned int count = 0, error = 0, len = 0;
	int status = 0, coe = priv->hw->rx_csum;
4188
	unsigned int next_entry = rx_q->cur_rx;
4189
	unsigned int desc_size;
4190
	struct sk_buff *skb = NULL;
4191

4192
	if (netif_msg_rx_status(priv)) {
4193 4194
		void *rx_head;

4195
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
4196
		if (priv->extend_desc) {
4197
			rx_head = (void *)rx_q->dma_erx;
4198 4199
			desc_size = sizeof(struct dma_extended_desc);
		} else {
4200
			rx_head = (void *)rx_q->dma_rx;
4201 4202
			desc_size = sizeof(struct dma_desc);
		}
4203

4204 4205
		stmmac_display_ring(priv, rx_head, priv->dma_rx_size, true,
				    rx_q->dma_rx_phy, desc_size);
4206
	}
4207
	while (count < limit) {
J
Jose Abreu 已提交
4208
		unsigned int buf1_len = 0, buf2_len = 0;
4209
		enum pkt_hash_types hash_type;
4210 4211
		struct stmmac_rx_buffer *buf;
		struct dma_desc *np, *p;
4212 4213
		int entry;
		u32 hash;
4214

4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
		if (!count && rx_q->state_saved) {
			skb = rx_q->state.skb;
			error = rx_q->state.error;
			len = rx_q->state.len;
		} else {
			rx_q->state_saved = false;
			skb = NULL;
			error = 0;
			len = 0;
		}

		if (count >= limit)
			break;

read_again:
J
Jose Abreu 已提交
4230 4231
		buf1_len = 0;
		buf2_len = 0;
4232
		entry = next_entry;
4233
		buf = &rx_q->buf_pool[entry];
4234

4235
		if (priv->extend_desc)
4236
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
4237
		else
4238
			p = rx_q->dma_rx + entry;
4239

4240
		/* read the status of the incoming frame */
4241 4242
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
4243 4244
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
4245 4246
			break;

4247 4248
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx,
						priv->dma_rx_size);
4249
		next_entry = rx_q->cur_rx;
4250

4251
		if (priv->extend_desc)
4252
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
4253
		else
4254
			np = rx_q->dma_rx + next_entry;
4255 4256

		prefetch(np);
4257

4258 4259 4260
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
4261
		if (unlikely(status == discard_frame)) {
4262 4263
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
4264
			error = 1;
4265 4266
			if (!priv->hwts_rx_en)
				priv->dev->stats.rx_errors++;
4267 4268 4269 4270 4271
		}

		if (unlikely(error && (status & rx_not_ls)))
			goto read_again;
		if (unlikely(error)) {
4272
			dev_kfree_skb(skb);
J
Jose Abreu 已提交
4273
			skb = NULL;
4274
			count++;
4275 4276 4277 4278 4279
			continue;
		}

		/* Buffer is good. Go on. */

J
Jose Abreu 已提交
4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
		prefetch(page_address(buf->page));
		if (buf->sec_page)
			prefetch(page_address(buf->sec_page));

		buf1_len = stmmac_rx_buf1_len(priv, p, status, len);
		len += buf1_len;
		buf2_len = stmmac_rx_buf2_len(priv, p, status, len);
		len += buf2_len;

		/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
		 * Type frames (LLC/LLC-SNAP)
		 *
		 * llc_snap is never checked in GMAC >= 4, so this ACS
		 * feature is always disabled and packets need to be
		 * stripped manually.
		 */
4296 4297 4298
		if (likely(!(status & rx_not_ls)) &&
		    (likely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
		     unlikely(status != llc_snap))) {
J
Jose Abreu 已提交
4299 4300 4301 4302 4303 4304
			if (buf2_len)
				buf2_len -= ETH_FCS_LEN;
			else
				buf1_len -= ETH_FCS_LEN;

			len -= ETH_FCS_LEN;
4305
		}
4306

4307
		if (!skb) {
J
Jose Abreu 已提交
4308
			skb = napi_alloc_skb(&ch->rx_napi, buf1_len);
4309
			if (!skb) {
4310
				priv->dev->stats.rx_dropped++;
4311
				count++;
J
Jose Abreu 已提交
4312
				goto drain_data;
4313 4314
			}

J
Jose Abreu 已提交
4315 4316
			dma_sync_single_for_cpu(priv->device, buf->addr,
						buf1_len, DMA_FROM_DEVICE);
4317
			skb_copy_to_linear_data(skb, page_address(buf->page),
J
Jose Abreu 已提交
4318 4319
						buf1_len);
			skb_put(skb, buf1_len);
4320

4321 4322 4323
			/* Data payload copied into SKB, page ready for recycle */
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;
J
Jose Abreu 已提交
4324
		} else if (buf1_len) {
4325
			dma_sync_single_for_cpu(priv->device, buf->addr,
J
Jose Abreu 已提交
4326
						buf1_len, DMA_FROM_DEVICE);
4327
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
4328
					buf->page, 0, buf1_len,
4329
					priv->dma_buf_sz);
4330

4331 4332 4333 4334
			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->page);
			buf->page = NULL;
		}
4335

J
Jose Abreu 已提交
4336
		if (buf2_len) {
4337
			dma_sync_single_for_cpu(priv->device, buf->sec_addr,
J
Jose Abreu 已提交
4338
						buf2_len, DMA_FROM_DEVICE);
4339
			skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
J
Jose Abreu 已提交
4340
					buf->sec_page, 0, buf2_len,
4341 4342 4343 4344 4345 4346 4347
					priv->dma_buf_sz);

			/* Data payload appended into SKB */
			page_pool_release_page(rx_q->page_pool, buf->sec_page);
			buf->sec_page = NULL;
		}

J
Jose Abreu 已提交
4348
drain_data:
4349 4350
		if (likely(status & rx_not_ls))
			goto read_again;
J
Jose Abreu 已提交
4351 4352
		if (!skb)
			continue;
4353

4354
		/* Got entire packet into SKB. Finish it. */
4355

4356 4357 4358
		stmmac_get_rx_hwtstamp(priv, p, np, skb);
		stmmac_rx_vlan(priv->dev, skb);
		skb->protocol = eth_type_trans(skb, priv->dev);
4359

4360 4361 4362 4363
		if (unlikely(!coe))
			skb_checksum_none_assert(skb);
		else
			skb->ip_summed = CHECKSUM_UNNECESSARY;
4364

4365 4366 4367 4368 4369
		if (!stmmac_get_rx_hash(priv, p, &hash, &hash_type))
			skb_set_hash(skb, hash, hash_type);

		skb_record_rx_queue(skb, queue);
		napi_gro_receive(&ch->rx_napi, skb);
J
Jose Abreu 已提交
4370
		skb = NULL;
4371 4372 4373

		priv->dev->stats.rx_packets++;
		priv->dev->stats.rx_bytes += len;
4374
		count++;
4375 4376
	}

J
Jose Abreu 已提交
4377
	if (status & rx_not_ls || skb) {
4378 4379 4380 4381
		rx_q->state_saved = true;
		rx_q->state.skb = skb;
		rx_q->state.error = error;
		rx_q->state.len = len;
4382 4383
	}

4384
	stmmac_rx_refill(priv, queue);
4385 4386 4387 4388 4389 4390

	priv->xstats.rx_pkt_n += count;

	return count;
}

4391
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
4392
{
4393
	struct stmmac_channel *ch =
4394
		container_of(napi, struct stmmac_channel, rx_napi);
4395 4396
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
4397
	int work_done;
4398

4399
	priv->xstats.napi_poll++;
4400

4401
	work_done = stmmac_rx(priv, budget, chan);
4402 4403 4404 4405 4406 4407 4408 4409
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		unsigned long flags;

		spin_lock_irqsave(&ch->lock, flags);
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
		spin_unlock_irqrestore(&ch->lock, flags);
	}

4410 4411
	return work_done;
}
4412

4413 4414 4415 4416 4417 4418 4419
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
	int work_done;
4420

4421 4422
	priv->xstats.napi_poll++;

4423
	work_done = stmmac_tx_clean(priv, priv->dma_tx_size, chan);
4424
	work_done = min(work_done, budget);
4425

4426 4427
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		unsigned long flags;
4428

4429 4430 4431
		spin_lock_irqsave(&ch->lock, flags);
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
		spin_unlock_irqrestore(&ch->lock, flags);
4432
	}
4433

4434 4435 4436 4437 4438 4439
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
4440
 *  @txqueue: the index of the hanging transmit queue
4441
 *  Description: this function is called when a packet transmission fails to
4442
 *   complete within a reasonable time. The driver will mark the error in the
4443 4444 4445
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
4446
static void stmmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
4447 4448 4449
{
	struct stmmac_priv *priv = netdev_priv(dev);

4450
	stmmac_global_err(priv);
4451 4452 4453
}

/**
4454
 *  stmmac_set_rx_mode - entry point for multicast addressing
4455 4456 4457 4458 4459 4460 4461
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
4462
static void stmmac_set_rx_mode(struct net_device *dev)
4463 4464 4465
{
	struct stmmac_priv *priv = netdev_priv(dev);

4466
	stmmac_set_filter(priv, priv->hw, dev);
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
4482
	struct stmmac_priv *priv = netdev_priv(dev);
4483
	int txfifosz = priv->plat->tx_fifo_size;
4484
	const int mtu = new_mtu;
4485 4486 4487 4488 4489

	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	txfifosz /= priv->plat->tx_queues_to_use;
4490

4491
	if (netif_running(dev)) {
4492
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
4493 4494 4495
		return -EBUSY;
	}

4496 4497 4498 4499 4500 4501
	new_mtu = STMMAC_ALIGN(new_mtu);

	/* If condition true, FIFO is too small or MTU too large */
	if ((txfifosz < new_mtu) || (new_mtu > BUF_SIZE_16KiB))
		return -EINVAL;

4502
	dev->mtu = mtu;
A
Alexandre TORGUE 已提交
4503

4504 4505 4506 4507 4508
	netdev_update_features(dev);

	return 0;
}

4509
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
4510
					     netdev_features_t features)
4511 4512 4513
{
	struct stmmac_priv *priv = netdev_priv(dev);

4514
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
4515
		features &= ~NETIF_F_RXCSUM;
4516

4517
	if (!priv->plat->tx_coe)
4518
		features &= ~NETIF_F_CSUM_MASK;
4519

4520 4521 4522
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
4523
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
4524
	 */
4525
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
4526
		features &= ~NETIF_F_CSUM_MASK;
4527

A
Alexandre TORGUE 已提交
4528 4529 4530 4531 4532 4533 4534 4535
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

4536
	return features;
4537 4538
}

4539 4540 4541 4542
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);
4543 4544
	bool sph_en;
	u32 chan;
4545 4546 4547 4548 4549 4550 4551 4552 4553

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
4554
	stmmac_rx_ipc(priv, priv->hw);
4555

4556 4557 4558 4559
	sph_en = (priv->hw->rx_csum > 0) && priv->sph;
	for (chan = 0; chan < priv->plat->rx_queues_to_use; chan++)
		stmmac_enable_sph(priv, priv->ioaddr, sph_en, chan);

4560 4561 4562
	return 0;
}

4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604
static void stmmac_fpe_event_status(struct stmmac_priv *priv, int status)
{
	struct stmmac_fpe_cfg *fpe_cfg = priv->plat->fpe_cfg;
	enum stmmac_fpe_state *lo_state = &fpe_cfg->lo_fpe_state;
	enum stmmac_fpe_state *lp_state = &fpe_cfg->lp_fpe_state;
	bool *hs_enable = &fpe_cfg->hs_enable;

	if (status == FPE_EVENT_UNKNOWN || !*hs_enable)
		return;

	/* If LP has sent verify mPacket, LP is FPE capable */
	if ((status & FPE_EVENT_RVER) == FPE_EVENT_RVER) {
		if (*lp_state < FPE_STATE_CAPABLE)
			*lp_state = FPE_STATE_CAPABLE;

		/* If user has requested FPE enable, quickly response */
		if (*hs_enable)
			stmmac_fpe_send_mpacket(priv, priv->ioaddr,
						MPACKET_RESPONSE);
	}

	/* If Local has sent verify mPacket, Local is FPE capable */
	if ((status & FPE_EVENT_TVER) == FPE_EVENT_TVER) {
		if (*lo_state < FPE_STATE_CAPABLE)
			*lo_state = FPE_STATE_CAPABLE;
	}

	/* If LP has sent response mPacket, LP is entering FPE ON */
	if ((status & FPE_EVENT_RRSP) == FPE_EVENT_RRSP)
		*lp_state = FPE_STATE_ENTERING_ON;

	/* If Local has sent response mPacket, Local is entering FPE ON */
	if ((status & FPE_EVENT_TRSP) == FPE_EVENT_TRSP)
		*lo_state = FPE_STATE_ENTERING_ON;

	if (!test_bit(__FPE_REMOVING, &priv->fpe_task_state) &&
	    !test_and_set_bit(__FPE_TASK_SCHED, &priv->fpe_task_state) &&
	    priv->fpe_wq) {
		queue_work(priv->fpe_wq, &priv->fpe_task);
	}
}

4605
static void stmmac_common_interrupt(struct stmmac_priv *priv)
4606
{
4607 4608 4609 4610
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
4611
	bool xmac;
4612

4613
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
4614
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
4615

4616 4617 4618
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

4619
	if (priv->dma_cap.estsel)
4620 4621
		stmmac_est_irq_status(priv, priv->ioaddr, priv->dev,
				      &priv->xstats, tx_cnt);
4622

4623 4624 4625 4626 4627 4628 4629
	if (priv->dma_cap.fpesel) {
		int status = stmmac_fpe_irq_status(priv, priv->ioaddr,
						   priv->dev);

		stmmac_fpe_event_status(priv, status);
	}

4630
	/* To handle GMAC own interrupts */
4631
	if ((priv->plat->has_gmac) || xmac) {
4632
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
4633
		int mtl_status;
4634

4635 4636
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
4637
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
4638
				priv->tx_path_in_lpi_mode = true;
4639
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
4640
				priv->tx_path_in_lpi_mode = false;
4641 4642
		}

4643 4644
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4645

4646 4647 4648 4649
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
4650

4651 4652 4653 4654
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
4655
		}
4656 4657

		/* PCS link status */
4658
		if (priv->hw->pcs) {
4659
			if (priv->xstats.pcs_link)
4660
				netif_carrier_on(priv->dev);
4661
			else
4662
				netif_carrier_off(priv->dev);
4663
		}
4664
	}
4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
}

/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
 */
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;

	/* To handle Common interrupts */
	stmmac_common_interrupt(priv);
4693

4694
	/* To handle DMA interrupts */
4695
	stmmac_dma_interrupt(priv);
4696 4697 4698 4699

	return IRQ_HANDLED;
}

4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
static irqreturn_t stmmac_mac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	if (unlikely(!dev)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	/* To handle Common interrupts */
	stmmac_common_interrupt(priv);

	return IRQ_HANDLED;
}

static irqreturn_t stmmac_safety_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

	if (unlikely(!dev)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	/* Check if a fatal error happened */
	stmmac_safety_feat_interrupt(priv);

	return IRQ_HANDLED;
}

static irqreturn_t stmmac_msi_intr_tx(int irq, void *data)
{
	struct stmmac_tx_queue *tx_q = (struct stmmac_tx_queue *)data;
	int chan = tx_q->queue_index;
	struct stmmac_priv *priv;
	int status;

	priv = container_of(tx_q, struct stmmac_priv, tx_queue[chan]);

	if (unlikely(!data)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	status = stmmac_napi_check(priv, chan, DMA_DIR_TX);

	if (unlikely(status & tx_hard_error_bump_tc)) {
		/* Try to bump up the dma threshold on this failure */
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    tc <= 256) {
			tc += 64;
			if (priv->plat->force_thresh_dma_mode)
				stmmac_set_dma_operation_mode(priv,
							      tc,
							      tc,
							      chan);
			else
				stmmac_set_dma_operation_mode(priv,
							      tc,
							      SF_DMA_MODE,
							      chan);
			priv->xstats.threshold = tc;
		}
	} else if (unlikely(status == tx_hard_error)) {
		stmmac_tx_err(priv, chan);
	}

	return IRQ_HANDLED;
}

static irqreturn_t stmmac_msi_intr_rx(int irq, void *data)
{
	struct stmmac_rx_queue *rx_q = (struct stmmac_rx_queue *)data;
	int chan = rx_q->queue_index;
	struct stmmac_priv *priv;

	priv = container_of(rx_q, struct stmmac_priv, rx_queue[chan]);

	if (unlikely(!data)) {
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

	stmmac_napi_check(priv, chan, DMA_DIR_RX);

	return IRQ_HANDLED;
}

4806 4807
#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
4808 4809
 * to allow network I/O with interrupts disabled.
 */
4810 4811
static void stmmac_poll_controller(struct net_device *dev)
{
4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
	struct stmmac_priv *priv = netdev_priv(dev);
	int i;

	/* If adapter is down, do nothing */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	if (priv->plat->multi_msi_en) {
		for (i = 0; i < priv->plat->rx_queues_to_use; i++)
			stmmac_msi_intr_rx(0, &priv->rx_queue[i]);

		for (i = 0; i < priv->plat->tx_queues_to_use; i++)
			stmmac_msi_intr_tx(0, &priv->tx_queue[i]);
	} else {
		disable_irq(dev->irq);
		stmmac_interrupt(dev->irq, dev);
		enable_irq(dev->irq);
	}
4830 4831 4832 4833 4834 4835 4836 4837 4838 4839
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
4840
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
4841 4842 4843
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
4844
	struct stmmac_priv *priv = netdev_priv (dev);
4845
	int ret = -EOPNOTSUPP;
4846 4847 4848 4849

	if (!netif_running(dev))
		return -EINVAL;

4850 4851 4852 4853
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
4854
		ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
4855 4856
		break;
	case SIOCSHWTSTAMP:
4857 4858 4859 4860
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
4861 4862 4863 4864
		break;
	default:
		break;
	}
4865

4866 4867 4868
	return ret;
}

4869 4870 4871 4872 4873 4874
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

4875 4876 4877
	if (!tc_cls_can_offload_and_chain0(priv->dev, type_data))
		return ret;

4878 4879 4880 4881
	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
4882 4883 4884 4885
		ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	case TC_SETUP_CLSFLOWER:
		ret = stmmac_tc_setup_cls(priv, priv, type_data);
4886 4887 4888 4889 4890 4891 4892 4893 4894
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

4895 4896
static LIST_HEAD(stmmac_block_cb_list);

4897 4898 4899 4900 4901 4902 4903
static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
4904 4905
		return flow_block_cb_setup_simple(type_data,
						  &stmmac_block_cb_list,
4906 4907
						  stmmac_setup_tc_block_cb,
						  priv, priv, true);
4908 4909
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
4910 4911
	case TC_SETUP_QDISC_TAPRIO:
		return stmmac_tc_setup_taprio(priv, priv, type_data);
4912 4913
	case TC_SETUP_QDISC_ETF:
		return stmmac_tc_setup_etf(priv, priv, type_data);
4914 4915 4916 4917 4918
	default:
		return -EOPNOTSUPP;
	}
}

4919 4920 4921
static u16 stmmac_select_queue(struct net_device *dev, struct sk_buff *skb,
			       struct net_device *sb_dev)
{
4922 4923 4924
	int gso = skb_shinfo(skb)->gso_type;

	if (gso & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6 | SKB_GSO_UDP_L4)) {
4925
		/*
4926
		 * There is no way to determine the number of TSO/USO
4927
		 * capable Queues. Let's use always the Queue 0
4928
		 * because if TSO/USO is supported then at least this
4929 4930 4931 4932 4933 4934 4935 4936
		 * one will be capable.
		 */
		return 0;
	}

	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
}

4937 4938 4939 4940 4941 4942 4943 4944 4945
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

4946
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
4947 4948 4949 4950

	return ret;
}

4951
#ifdef CONFIG_DEBUG_FS
4952 4953
static struct dentry *stmmac_fs_dir;

4954
static void sysfs_display_ring(void *head, int size, int extend_desc,
4955
			       struct seq_file *seq, dma_addr_t dma_phy_addr)
4956 4957
{
	int i;
G
Giuseppe CAVALLARO 已提交
4958 4959
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
4960
	dma_addr_t dma_addr;
4961

4962 4963
	for (i = 0; i < size; i++) {
		if (extend_desc) {
4964 4965 4966
			dma_addr = dma_phy_addr + i * sizeof(*ep);
			seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
				   i, &dma_addr,
4967 4968 4969 4970
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
4971 4972
			ep++;
		} else {
4973 4974 4975
			dma_addr = dma_phy_addr + i * sizeof(*p);
			seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
				   i, &dma_addr,
4976 4977
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
4978 4979
			p++;
		}
4980 4981
		seq_printf(seq, "\n");
	}
4982
}
4983

4984
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
4985 4986 4987
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
4988
	u32 rx_count = priv->plat->rx_queues_to_use;
4989
	u32 tx_count = priv->plat->tx_queues_to_use;
4990 4991
	u32 queue;

4992 4993 4994
	if ((dev->flags & IFF_UP) == 0)
		return 0;

4995 4996 4997 4998 4999 5000 5001 5002
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
5003
					   priv->dma_rx_size, 1, seq, rx_q->dma_rx_phy);
5004 5005 5006
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
5007
					   priv->dma_rx_size, 0, seq, rx_q->dma_rx_phy);
5008 5009
		}
	}
5010

5011 5012 5013 5014 5015 5016 5017 5018
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
5019
					   priv->dma_tx_size, 1, seq, tx_q->dma_tx_phy);
5020
		} else if (!(tx_q->tbs & STMMAC_TBS_AVAIL)) {
5021 5022
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
5023
					   priv->dma_tx_size, 0, seq, tx_q->dma_tx_phy);
5024
		}
5025 5026 5027 5028
	}

	return 0;
}
5029
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
5030

5031
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
5032 5033 5034 5035
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

5036
	if (!priv->hw_cap_support) {
5037 5038 5039 5040 5041 5042 5043 5044
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

5045
	seq_printf(seq, "\t10/100 Mbps: %s\n",
5046
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
5047
	seq_printf(seq, "\t1000 Mbps: %s\n",
5048
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
5049
	seq_printf(seq, "\tHalf duplex: %s\n",
5050 5051 5052 5053 5054
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
5055
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
5067
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
5068
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
5069
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
5070 5071 5072 5073
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
5074 5075 5076 5077 5078 5079 5080 5081 5082
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
5083 5084 5085 5086 5087 5088
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
5089 5090 5091 5092
	seq_printf(seq, "\tNumber of Additional RX queues: %d\n",
		   priv->dma_cap.number_rx_queues);
	seq_printf(seq, "\tNumber of Additional TX queues: %d\n",
		   priv->dma_cap.number_tx_queues);
5093 5094
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");
5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120
	seq_printf(seq, "\tTX Fifo Size: %d\n", priv->dma_cap.tx_fifo_size);
	seq_printf(seq, "\tRX Fifo Size: %d\n", priv->dma_cap.rx_fifo_size);
	seq_printf(seq, "\tHash Table Size: %d\n", priv->dma_cap.hash_tb_sz);
	seq_printf(seq, "\tTSO: %s\n", priv->dma_cap.tsoen ? "Y" : "N");
	seq_printf(seq, "\tNumber of PPS Outputs: %d\n",
		   priv->dma_cap.pps_out_num);
	seq_printf(seq, "\tSafety Features: %s\n",
		   priv->dma_cap.asp ? "Y" : "N");
	seq_printf(seq, "\tFlexible RX Parser: %s\n",
		   priv->dma_cap.frpsel ? "Y" : "N");
	seq_printf(seq, "\tEnhanced Addressing: %d\n",
		   priv->dma_cap.addr64);
	seq_printf(seq, "\tReceive Side Scaling: %s\n",
		   priv->dma_cap.rssen ? "Y" : "N");
	seq_printf(seq, "\tVLAN Hash Filtering: %s\n",
		   priv->dma_cap.vlhash ? "Y" : "N");
	seq_printf(seq, "\tSplit Header: %s\n",
		   priv->dma_cap.sphen ? "Y" : "N");
	seq_printf(seq, "\tVLAN TX Insertion: %s\n",
		   priv->dma_cap.vlins ? "Y" : "N");
	seq_printf(seq, "\tDouble VLAN: %s\n",
		   priv->dma_cap.dvlan ? "Y" : "N");
	seq_printf(seq, "\tNumber of L3/L4 Filters: %d\n",
		   priv->dma_cap.l3l4fnum);
	seq_printf(seq, "\tARP Offloading: %s\n",
		   priv->dma_cap.arpoffsel ? "Y" : "N");
5121 5122 5123 5124 5125 5126
	seq_printf(seq, "\tEnhancements to Scheduled Traffic (EST): %s\n",
		   priv->dma_cap.estsel ? "Y" : "N");
	seq_printf(seq, "\tFrame Preemption (FPE): %s\n",
		   priv->dma_cap.fpesel ? "Y" : "N");
	seq_printf(seq, "\tTime-Based Scheduling (TBS): %s\n",
		   priv->dma_cap.tbssel ? "Y" : "N");
5127 5128
	return 0;
}
5129
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
5130

5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158
/* Use network device events to rename debugfs file entries.
 */
static int stmmac_device_event(struct notifier_block *unused,
			       unsigned long event, void *ptr)
{
	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
	struct stmmac_priv *priv = netdev_priv(dev);

	if (dev->netdev_ops != &stmmac_netdev_ops)
		goto done;

	switch (event) {
	case NETDEV_CHANGENAME:
		if (priv->dbgfs_dir)
			priv->dbgfs_dir = debugfs_rename(stmmac_fs_dir,
							 priv->dbgfs_dir,
							 stmmac_fs_dir,
							 dev->name);
		break;
	}
done:
	return NOTIFY_DONE;
}

static struct notifier_block stmmac_notifier = {
	.notifier_call = stmmac_device_event,
};

5159
static void stmmac_init_fs(struct net_device *dev)
5160
{
5161 5162
	struct stmmac_priv *priv = netdev_priv(dev);

5163 5164
	rtnl_lock();

5165 5166
	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
5167 5168

	/* Entry to report DMA RX/TX rings */
5169 5170
	debugfs_create_file("descriptors_status", 0444, priv->dbgfs_dir, dev,
			    &stmmac_rings_status_fops);
5171

5172
	/* Entry to report the DMA HW features */
5173 5174
	debugfs_create_file("dma_cap", 0444, priv->dbgfs_dir, dev,
			    &stmmac_dma_cap_fops);
5175

5176
	rtnl_unlock();
5177 5178
}

5179
static void stmmac_exit_fs(struct net_device *dev)
5180
{
5181 5182 5183
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
5184
}
5185
#endif /* CONFIG_DEBUG_FS */
5186

5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213
static u32 stmmac_vid_crc32_le(__le16 vid_le)
{
	unsigned char *data = (unsigned char *)&vid_le;
	unsigned char data_byte = 0;
	u32 crc = ~0x0;
	u32 temp = 0;
	int i, bits;

	bits = get_bitmask_order(VLAN_VID_MASK);
	for (i = 0; i < bits; i++) {
		if ((i % 8) == 0)
			data_byte = data[i / 8];

		temp = ((crc & 1) ^ data_byte) & 1;
		crc >>= 1;
		data_byte >>= 1;

		if (temp)
			crc ^= 0xedb88320;
	}

	return crc;
}

static int stmmac_vlan_update(struct stmmac_priv *priv, bool is_double)
{
	u32 crc, hash = 0;
J
Jose Abreu 已提交
5214
	__le16 pmatch = 0;
5215 5216
	int count = 0;
	u16 vid = 0;
5217 5218 5219 5220 5221

	for_each_set_bit(vid, priv->active_vlans, VLAN_N_VID) {
		__le16 vid_le = cpu_to_le16(vid);
		crc = bitrev32(~stmmac_vid_crc32_le(vid_le)) >> 28;
		hash |= (1 << crc);
5222 5223 5224 5225 5226 5227 5228
		count++;
	}

	if (!priv->dma_cap.vlhash) {
		if (count > 2) /* VID = 0 always passes filter */
			return -EOPNOTSUPP;

J
Jose Abreu 已提交
5229
		pmatch = cpu_to_le16(vid);
5230
		hash = 0;
5231 5232
	}

J
Jose Abreu 已提交
5233
	return stmmac_update_vlan_hash(priv, priv->hw, hash, pmatch, is_double);
5234 5235 5236 5237 5238 5239 5240 5241
}

static int stmmac_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
	int ret;

5242 5243 5244 5245 5246 5247
	ret = pm_runtime_get_sync(priv->device);
	if (ret < 0) {
		pm_runtime_put_noidle(priv->device);
		return ret;
	}

5248 5249 5250 5251 5252 5253 5254 5255 5256 5257
	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	set_bit(vid, priv->active_vlans);
	ret = stmmac_vlan_update(priv, is_double);
	if (ret) {
		clear_bit(vid, priv->active_vlans);
		return ret;
	}

5258 5259 5260 5261 5262
	if (priv->hw->num_vlan) {
		ret = stmmac_add_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
		if (ret)
			return ret;
	}
5263

5264
	return 0;
5265 5266 5267 5268 5269 5270
}

static int stmmac_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	bool is_double = false;
5271
	int ret;
5272 5273 5274 5275 5276

	if (be16_to_cpu(proto) == ETH_P_8021AD)
		is_double = true;

	clear_bit(vid, priv->active_vlans);
5277 5278 5279 5280

	if (priv->hw->num_vlan) {
		ret = stmmac_del_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
		if (ret)
5281
			goto del_vlan_error;
5282
	}
5283

5284 5285 5286 5287 5288 5289
	ret = stmmac_vlan_update(priv, is_double);

del_vlan_error:
	pm_runtime_put(priv->device);

	return ret;
5290 5291
}

5292 5293 5294 5295 5296
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
5297
	.ndo_fix_features = stmmac_fix_features,
5298
	.ndo_set_features = stmmac_set_features,
5299
	.ndo_set_rx_mode = stmmac_set_rx_mode,
5300 5301
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
5302
	.ndo_setup_tc = stmmac_setup_tc,
5303
	.ndo_select_queue = stmmac_select_queue,
5304 5305 5306
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
5307
	.ndo_set_mac_address = stmmac_set_mac_address,
5308 5309
	.ndo_vlan_rx_add_vid = stmmac_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid = stmmac_vlan_rx_kill_vid,
5310 5311
};

5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
5328
	dev_open(priv->dev, NULL);
5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

5343 5344
/**
 *  stmmac_hw_init - Init the MAC device
5345
 *  @priv: driver private structure
5346 5347 5348 5349
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
5350 5351 5352
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
5353
	int ret;
5354

5355 5356 5357
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
5358
	priv->chain_mode = chain_mode;
5359

5360 5361 5362 5363
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
5364

5365 5366 5367
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
5368
		dev_info(priv->device, "DMA HW capability register supported\n");
5369 5370 5371 5372 5373 5374 5375 5376

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
5377
		priv->hw->pmt = priv->plat->pmt;
5378 5379 5380 5381 5382 5383
		if (priv->dma_cap.hash_tb_sz) {
			priv->hw->multicast_filter_bins =
					(BIT(priv->dma_cap.hash_tb_sz) << 5);
			priv->hw->mcast_bits_log2 =
					ilog2(priv->hw->multicast_filter_bins);
		}
5384

5385 5386 5387 5388 5389 5390
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
5391 5392
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
5393 5394 5395 5396 5397 5398

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

5399 5400 5401
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
5402

5403 5404
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
5405
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
5406
		if (priv->synopsys_id < DWMAC_CORE_4_00)
5407
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
5408
	}
5409
	if (priv->plat->tx_coe)
5410
		dev_info(priv->device, "TX Checksum insertion supported\n");
5411 5412

	if (priv->plat->pmt) {
5413
		dev_info(priv->device, "Wake-Up On Lan supported\n");
5414 5415 5416
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
5417
	if (priv->dma_cap.tsoen)
5418
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
5419

5420 5421 5422
	priv->hw->vlan_fail_q_en = priv->plat->vlan_fail_q_en;
	priv->hw->vlan_fail_q = priv->plat->vlan_fail_q;

5423 5424 5425 5426 5427 5428 5429
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

5442
	return 0;
5443 5444
}

5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456
static void stmmac_napi_add(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 queue, maxq;

	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);

	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;
5457
		spin_lock_init(&ch->lock);
5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508

		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(dev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_tx_napi_add(dev, &ch->tx_napi,
					  stmmac_napi_poll_tx,
					  NAPI_POLL_WEIGHT);
		}
	}
}

static void stmmac_napi_del(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	u32 queue, maxq;

	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);

	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
	}
}

int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = 0;

	if (netif_running(dev))
		stmmac_release(dev);

	stmmac_napi_del(dev);

	priv->plat->rx_queues_to_use = rx_cnt;
	priv->plat->tx_queues_to_use = tx_cnt;

	stmmac_napi_add(dev);

	if (netif_running(dev))
		ret = stmmac_open(dev);

	return ret;
}

5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525
int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret = 0;

	if (netif_running(dev))
		stmmac_release(dev);

	priv->dma_rx_size = rx_size;
	priv->dma_tx_size = tx_size;

	if (netif_running(dev))
		ret = stmmac_open(dev);

	return ret;
}

5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587
#define SEND_VERIFY_MPAKCET_FMT "Send Verify mPacket lo_state=%d lp_state=%d\n"
static void stmmac_fpe_lp_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
						fpe_task);
	struct stmmac_fpe_cfg *fpe_cfg = priv->plat->fpe_cfg;
	enum stmmac_fpe_state *lo_state = &fpe_cfg->lo_fpe_state;
	enum stmmac_fpe_state *lp_state = &fpe_cfg->lp_fpe_state;
	bool *hs_enable = &fpe_cfg->hs_enable;
	bool *enable = &fpe_cfg->enable;
	int retries = 20;

	while (retries-- > 0) {
		/* Bail out immediately if FPE handshake is OFF */
		if (*lo_state == FPE_STATE_OFF || !*hs_enable)
			break;

		if (*lo_state == FPE_STATE_ENTERING_ON &&
		    *lp_state == FPE_STATE_ENTERING_ON) {
			stmmac_fpe_configure(priv, priv->ioaddr,
					     priv->plat->tx_queues_to_use,
					     priv->plat->rx_queues_to_use,
					     *enable);

			netdev_info(priv->dev, "configured FPE\n");

			*lo_state = FPE_STATE_ON;
			*lp_state = FPE_STATE_ON;
			netdev_info(priv->dev, "!!! BOTH FPE stations ON\n");
			break;
		}

		if ((*lo_state == FPE_STATE_CAPABLE ||
		     *lo_state == FPE_STATE_ENTERING_ON) &&
		     *lp_state != FPE_STATE_ON) {
			netdev_info(priv->dev, SEND_VERIFY_MPAKCET_FMT,
				    *lo_state, *lp_state);
			stmmac_fpe_send_mpacket(priv, priv->ioaddr,
						MPACKET_VERIFY);
		}
		/* Sleep then retry */
		msleep(500);
	}

	clear_bit(__FPE_TASK_SCHED, &priv->fpe_task_state);
}

void stmmac_fpe_handshake(struct stmmac_priv *priv, bool enable)
{
	if (priv->plat->fpe_cfg->hs_enable != enable) {
		if (enable) {
			stmmac_fpe_send_mpacket(priv, priv->ioaddr,
						MPACKET_VERIFY);
		} else {
			priv->plat->fpe_cfg->lo_fpe_state = FPE_STATE_OFF;
			priv->plat->fpe_cfg->lp_fpe_state = FPE_STATE_OFF;
		}

		priv->plat->fpe_cfg->hs_enable = enable;
	}
}

5588
/**
5589 5590
 * stmmac_dvr_probe
 * @device: device pointer
5591
 * @plat_dat: platform data pointer
5592
 * @res: stmmac resource pointer
5593 5594
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
5595
 * Return:
5596
 * returns 0 on success, otherwise errno.
5597
 */
5598 5599 5600
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
5601
{
5602 5603
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
5604
	u32 rxq;
5605
	int i, ret = 0;
5606

5607 5608
	ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
				       MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
5609
	if (!ndev)
5610
		return -ENOMEM;
5611 5612 5613 5614 5615 5616

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
5617

5618
	stmmac_set_ethtool_ops(ndev);
5619 5620
	priv->pause = pause;
	priv->plat = plat_dat;
5621 5622 5623 5624 5625 5626
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;
5627 5628 5629 5630 5631 5632
	priv->sfty_ce_irq = res->sfty_ce_irq;
	priv->sfty_ue_irq = res->sfty_ue_irq;
	for (i = 0; i < MTL_MAX_RX_QUEUES; i++)
		priv->rx_irq[i] = res->rx_irq[i];
	for (i = 0; i < MTL_MAX_TX_QUEUES; i++)
		priv->tx_irq[i] = res->tx_irq[i];
5633

5634
	if (!IS_ERR_OR_NULL(res->mac))
5635
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
5636

5637
	dev_set_drvdata(device, priv->dev);
5638

5639 5640
	/* Verify driver arguments */
	stmmac_verify_args();
5641

5642 5643 5644 5645
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
5646
		return -ENOMEM;
5647 5648 5649 5650
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

5651 5652 5653
	/* Initialize Link Partner FPE workqueue */
	INIT_WORK(&priv->fpe_task, stmmac_fpe_lp_task);

5654
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
5655 5656
	 * this needs to have multiple instances
	 */
5657 5658 5659
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

5660 5661
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
5662
		reset_control_deassert(priv->plat->stmmac_rst);
5663 5664 5665 5666 5667 5668
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
5669

5670
	/* Init MAC and get the capabilities */
5671 5672
	ret = stmmac_hw_init(priv);
	if (ret)
5673
		goto error_hw_init;
5674

5675 5676
	stmmac_check_ether_addr(priv);

5677
	ndev->netdev_ops = &stmmac_netdev_ops;
5678

5679 5680
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
5681

5682 5683 5684 5685 5686
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
5687
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
5688
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
5689 5690
		if (priv->plat->has_gmac4)
			ndev->hw_features |= NETIF_F_GSO_UDP_L4;
A
Alexandre TORGUE 已提交
5691
		priv->tso = true;
5692
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
5693
	}
5694

5695 5696 5697 5698 5699 5700
	if (priv->dma_cap.sphen) {
		ndev->hw_features |= NETIF_F_GRO;
		priv->sph = true;
		dev_info(priv->device, "SPH feature enabled\n");
	}

5701 5702 5703 5704 5705 5706 5707 5708
	/* The current IP register MAC_HW_Feature1[ADDR64] only define
	 * 32/40/64 bit width, but some SOC support others like i.MX8MP
	 * support 34 bits but it map to 40 bits width in MAC_HW_Feature1[ADDR64].
	 * So overwrite dma_cap.addr64 according to HW real design.
	 */
	if (priv->plat->addr64)
		priv->dma_cap.addr64 = priv->plat->addr64;

5709 5710 5711 5712 5713 5714
	if (priv->dma_cap.addr64) {
		ret = dma_set_mask_and_coherent(device,
				DMA_BIT_MASK(priv->dma_cap.addr64));
		if (!ret) {
			dev_info(priv->device, "Using %d bits DMA width\n",
				 priv->dma_cap.addr64);
5715 5716 5717 5718 5719 5720 5721

			/*
			 * If more than 32 bits can be addressed, make sure to
			 * enable enhanced addressing mode.
			 */
			if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT))
				priv->plat->dma_cfg->eame = true;
5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732
		} else {
			ret = dma_set_mask_and_coherent(device, DMA_BIT_MASK(32));
			if (ret) {
				dev_err(priv->device, "Failed to set DMA Mask\n");
				goto error_hw_init;
			}

			priv->dma_cap.addr64 = 32;
		}
	}

5733 5734
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
5735 5736
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
5737
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
5738 5739 5740 5741
	if (priv->dma_cap.vlhash) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
		ndev->features |= NETIF_F_HW_VLAN_STAG_FILTER;
	}
5742 5743 5744 5745 5746
	if (priv->dma_cap.vlins) {
		ndev->features |= NETIF_F_HW_VLAN_CTAG_TX;
		if (priv->dma_cap.dvlan)
			ndev->features |= NETIF_F_HW_VLAN_STAG_TX;
	}
5747 5748 5749
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

5750 5751 5752 5753 5754 5755 5756 5757 5758
	/* Initialize RSS */
	rxq = priv->plat->rx_queues_to_use;
	netdev_rss_key_fill(priv->rss.key, sizeof(priv->rss.key));
	for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
		priv->rss.table[i] = ethtool_rxfh_indir_default(i, rxq);

	if (priv->dma_cap.rssen && priv->plat->rss_en)
		ndev->features |= NETIF_F_RXHASH;

5759 5760
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
5761
	if (priv->plat->has_xgmac)
5762
		ndev->max_mtu = XGMAC_JUMBO_LEN;
5763 5764
	else if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
5765 5766
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
5767 5768 5769 5770 5771
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
5772
		ndev->max_mtu = priv->plat->maxmtu;
5773
	else if (priv->plat->maxmtu < ndev->min_mtu)
5774 5775 5776
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
5777

5778 5779 5780
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

5781
	/* Setup channels NAPI */
5782
	stmmac_napi_add(ndev);
5783

5784
	mutex_init(&priv->lock);
5785

5786 5787 5788 5789 5790 5791
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
5792
	if (priv->plat->clk_csr >= 0)
5793
		priv->clk_csr = priv->plat->clk_csr;
5794 5795
	else
		stmmac_clk_csr_set(priv);
5796

5797 5798
	stmmac_check_pcs_mode(priv);

5799 5800 5801 5802
	pm_runtime_get_noresume(device);
	pm_runtime_set_active(device);
	pm_runtime_enable(device);

5803
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
5804
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
5805 5806 5807
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
5808 5809 5810
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
5811 5812
			goto error_mdio_register;
		}
5813 5814
	}

5815 5816 5817 5818 5819 5820
	ret = stmmac_phy_setup(priv);
	if (ret) {
		netdev_err(ndev, "failed to setup phy (%d)\n", ret);
		goto error_phy_setup;
	}

5821
	ret = register_netdev(ndev);
5822
	if (ret) {
5823 5824
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
5825 5826
		goto error_netdev_register;
	}
5827

5828 5829 5830 5831 5832
	if (priv->plat->serdes_powerup) {
		ret = priv->plat->serdes_powerup(ndev,
						 priv->plat->bsp_priv);

		if (ret < 0)
5833
			goto error_serdes_powerup;
5834 5835
	}

5836
#ifdef CONFIG_DEBUG_FS
5837
	stmmac_init_fs(ndev);
5838 5839
#endif

5840 5841 5842 5843 5844
	/* Let pm_runtime_put() disable the clocks.
	 * If CONFIG_PM is not enabled, the clocks will stay powered.
	 */
	pm_runtime_put(device);

5845
	return ret;
5846

5847 5848
error_serdes_powerup:
	unregister_netdev(ndev);
5849
error_netdev_register:
5850 5851
	phylink_destroy(priv->phylink);
error_phy_setup:
5852
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
5853 5854
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
5855
error_mdio_register:
5856
	stmmac_napi_del(ndev);
5857
error_hw_init:
5858
	destroy_workqueue(priv->wq);
5859
	stmmac_bus_clks_config(priv, false);
5860

5861
	return ret;
5862
}
5863
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
5864 5865 5866

/**
 * stmmac_dvr_remove
5867
 * @dev: device pointer
5868
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
5869
 * changes the link status, releases the DMA descriptor rings.
5870
 */
5871
int stmmac_dvr_remove(struct device *dev)
5872
{
5873
	struct net_device *ndev = dev_get_drvdata(dev);
5874
	struct stmmac_priv *priv = netdev_priv(ndev);
5875

5876
	netdev_info(priv->dev, "%s: removing driver", __func__);
5877

5878
	stmmac_stop_all_dma(priv);
5879 5880 5881
	stmmac_mac_set(priv, priv->ioaddr, false);
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
5882

5883 5884 5885
	/* Serdes power down needs to happen after VLAN filter
	 * is deleted that is triggered by unregister_netdev().
	 */
5886 5887 5888
	if (priv->plat->serdes_powerdown)
		priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);

5889 5890 5891
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
5892
	phylink_destroy(priv->phylink);
5893 5894
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
5895 5896
	pm_runtime_put(dev);
	pm_runtime_disable(dev);
5897
	if (priv->hw->pcs != STMMAC_PCS_TBI &&
5898
	    priv->hw->pcs != STMMAC_PCS_RTBI)
5899
		stmmac_mdio_unregister(ndev);
5900
	destroy_workqueue(priv->wq);
5901
	mutex_destroy(&priv->lock);
5902 5903 5904

	return 0;
}
5905
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
5906

5907 5908
/**
 * stmmac_suspend - suspend callback
5909
 * @dev: device pointer
5910 5911 5912 5913
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
5914
int stmmac_suspend(struct device *dev)
5915
{
5916
	struct net_device *ndev = dev_get_drvdata(dev);
5917
	struct stmmac_priv *priv = netdev_priv(ndev);
5918
	u32 chan;
5919
	int ret;
5920

5921
	if (!ndev || !netif_running(ndev))
5922 5923
		return 0;

5924
	phylink_mac_change(priv->phylink, false);
5925

5926
	mutex_lock(&priv->lock);
5927

5928
	netif_device_detach(ndev);
5929

5930
	stmmac_disable_all_queues(priv);
5931

5932
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
5933
		hrtimer_cancel(&priv->tx_queue[chan].txtimer);
5934

5935 5936 5937 5938 5939
	if (priv->eee_enabled) {
		priv->tx_path_in_lpi_mode = false;
		del_timer_sync(&priv->eee_ctrl_timer);
	}

5940
	/* Stop TX/RX DMA */
5941
	stmmac_stop_all_dma(priv);
5942

5943 5944 5945
	if (priv->plat->serdes_powerdown)
		priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);

5946
	/* Enable Power down mode by programming the PMT regs */
5947
	if (device_may_wakeup(priv->device) && priv->plat->pmt) {
5948
		stmmac_pmt(priv, priv->hw, priv->wolopts);
5949 5950
		priv->irq_wake = 1;
	} else {
5951
		mutex_unlock(&priv->lock);
5952
		rtnl_lock();
5953 5954
		if (device_may_wakeup(priv->device))
			phylink_speed_down(priv->phylink, false);
5955 5956
		phylink_stop(priv->phylink);
		rtnl_unlock();
5957
		mutex_lock(&priv->lock);
5958

5959
		stmmac_mac_set(priv, priv->ioaddr, false);
5960
		pinctrl_pm_select_sleep_state(priv->device);
5961
		/* Disable clock in case of PWM is off */
5962
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
5963 5964 5965
		ret = pm_runtime_force_suspend(dev);
		if (ret)
			return ret;
5966
	}
5967

5968
	mutex_unlock(&priv->lock);
5969

5970 5971 5972 5973 5974 5975 5976 5977 5978
	if (priv->dma_cap.fpesel) {
		/* Disable FPE */
		stmmac_fpe_configure(priv, priv->ioaddr,
				     priv->plat->tx_queues_to_use,
				     priv->plat->rx_queues_to_use, false);

		stmmac_fpe_handshake(priv, false);
	}

5979
	priv->speed = SPEED_UNKNOWN;
5980 5981
	return 0;
}
5982
EXPORT_SYMBOL_GPL(stmmac_suspend);
5983

5984 5985
/**
 * stmmac_reset_queues_param - reset queue parameters
5986
 * @priv: device pointer
5987 5988 5989 5990
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
5991
	u32 tx_cnt = priv->plat->tx_queues_to_use;
5992 5993 5994 5995 5996 5997 5998 5999 6000
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

6001 6002 6003 6004 6005
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
6006
		tx_q->mss = 0;
6007 6008

		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
6009
	}
6010 6011
}

6012 6013
/**
 * stmmac_resume - resume callback
6014
 * @dev: device pointer
6015 6016 6017
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
6018
int stmmac_resume(struct device *dev)
6019
{
6020
	struct net_device *ndev = dev_get_drvdata(dev);
6021
	struct stmmac_priv *priv = netdev_priv(ndev);
6022
	int ret;
6023

6024
	if (!netif_running(ndev))
6025 6026 6027 6028 6029 6030
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
6031 6032
	 * from another devices (e.g. serial console).
	 */
6033
	if (device_may_wakeup(priv->device) && priv->plat->pmt) {
6034
		mutex_lock(&priv->lock);
6035
		stmmac_pmt(priv, priv->hw, 0);
6036
		mutex_unlock(&priv->lock);
6037
		priv->irq_wake = 0;
6038
	} else {
6039
		pinctrl_pm_select_default_state(priv->device);
6040
		/* enable the clk previously disabled */
6041 6042 6043
		ret = pm_runtime_force_resume(dev);
		if (ret)
			return ret;
6044 6045
		if (priv->plat->clk_ptp_ref)
			clk_prepare_enable(priv->plat->clk_ptp_ref);
6046 6047 6048 6049
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
6050

6051 6052 6053 6054 6055 6056 6057 6058
	if (priv->plat->serdes_powerup) {
		ret = priv->plat->serdes_powerup(ndev,
						 priv->plat->bsp_priv);

		if (ret < 0)
			return ret;
	}

6059 6060 6061 6062 6063 6064 6065 6066
	if (!device_may_wakeup(priv->device) || !priv->plat->pmt) {
		rtnl_lock();
		phylink_start(priv->phylink);
		/* We may have called phylink_speed_down before */
		phylink_speed_up(priv->phylink);
		rtnl_unlock();
	}

6067
	rtnl_lock();
6068
	mutex_lock(&priv->lock);
6069

6070
	stmmac_reset_queues_param(priv);
6071
	stmmac_reinit_rx_buffers(priv);
6072
	stmmac_free_tx_skbufs(priv);
6073 6074
	stmmac_clear_descriptors(priv);

6075
	stmmac_hw_setup(ndev, false);
6076
	stmmac_init_coalesce(priv);
6077
	stmmac_set_rx_mode(ndev);
6078

6079 6080
	stmmac_restore_hw_vlan_rx_fltr(priv, ndev, priv->hw);

6081
	stmmac_enable_all_queues(priv);
6082

6083
	mutex_unlock(&priv->lock);
6084
	rtnl_unlock();
6085

6086
	phylink_mac_change(priv->phylink, true);
6087

6088 6089
	netif_device_attach(ndev);

6090 6091
	return 0;
}
6092
EXPORT_SYMBOL_GPL(stmmac_resume);
6093

6094 6095 6096 6097 6098 6099 6100 6101
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
6102
		if (!strncmp(opt, "debug:", 6)) {
6103
			if (kstrtoint(opt + 6, 0, &debug))
6104 6105
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
6106
			if (kstrtoint(opt + 8, 0, &phyaddr))
6107 6108
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
6109
			if (kstrtoint(opt + 7, 0, &buf_sz))
6110 6111
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
6112
			if (kstrtoint(opt + 3, 0, &tc))
6113 6114
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
6115
			if (kstrtoint(opt + 9, 0, &watchdog))
6116 6117
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
6118
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
6119 6120
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
6121
			if (kstrtoint(opt + 6, 0, &pause))
6122
				goto err;
6123
		} else if (!strncmp(opt, "eee_timer:", 10)) {
6124 6125
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
6126 6127 6128
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
6129
		}
6130 6131
	}
	return 0;
6132 6133 6134 6135

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
6136 6137 6138
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
6139
#endif /* MODULE */
6140

6141 6142 6143 6144
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
6145
	if (!stmmac_fs_dir)
6146
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
6147
	register_netdevice_notifier(&stmmac_notifier);
6148 6149 6150 6151 6152 6153 6154 6155
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
6156
	unregister_netdevice_notifier(&stmmac_notifier);
6157 6158 6159 6160 6161 6162 6163
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

6164 6165 6166
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");