stmmac_main.c 87.3 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

31
#include <linux/clk.h>
32 33 34 35 36 37 38 39 40
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
44
#include <linux/slab.h>
45
#include <linux/prefetch.h>
46
#include <linux/pinctrl/consumer.h>
47
#ifdef CONFIG_DEBUG_FS
48 49
#include <linux/debugfs.h>
#include <linux/seq_file.h>
50
#endif /* CONFIG_DEBUG_FS */
51 52
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
53
#include "stmmac.h"
54
#include <linux/reset.h>
55
#include <linux/of_mdio.h>
56
#include "dwmac1000.h"
57 58 59 60

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)

/* Module parameters */
61
#define TX_TIMEO	5000
62 63
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, S_IRUGO | S_IWUSR);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71 72 73
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
76 77 78 79 80 81 82 83 84 85 86 87 88 89

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

90 91
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
92 93 94
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

95 96
#define	STMMAC_RX_COPYBREAK	256

97 98 99 100
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

101 102 103 104
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
105
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
106

107 108 109 110 111 112 113
/* By default the driver will use the ring mode to manage tx and rx descriptors
 * but passing this value so user can force to use the chain instead of the ring
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

114 115
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

116
#ifdef CONFIG_DEBUG_FS
117
static int stmmac_init_fs(struct net_device *dev);
118
static void stmmac_exit_fs(struct net_device *dev);
119 120
#endif

121 122
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

123 124
/**
 * stmmac_verify_args - verify the driver parameters.
125 126
 * Description: it checks the driver parameters and set a default in case of
 * errors.
127 128 129 130 131
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
132 133
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
134 135 136 137 138 139
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
140 141
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
142 143
}

144 145 146 147 148 149 150 151 152 153 154 155
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
156 157 158 159 160 161 162
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

	clk_rate = clk_get_rate(priv->stmmac_clk);

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
163 164 165 166 167 168
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
169 170 171 172 173 174 175 176 177 178 179
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
180
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
181
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
182
	}
183 184
}

185 186
static void print_pkt(unsigned char *buf, int len)
{
187 188
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
189 190 191 192
}

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	unsigned avail;

	if (priv->dirty_tx > priv->cur_tx)
		avail = priv->dirty_tx - priv->cur_tx - 1;
	else
		avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;

	return avail;
}

static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
{
	unsigned dirty;

	if (priv->dirty_rx <= priv->cur_rx)
		dirty = priv->cur_rx - priv->dirty_rx;
	else
		dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;

	return dirty;
213 214
}

215
/**
216
 * stmmac_hw_fix_mac_speed - callback for speed selection
217 218 219
 * @priv: driver private structure
 * Description: on some platforms (e.g. ST), some HW system configuraton
 * registers have to be set according to the link speed negotiated.
220 221 222 223 224 225
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
	struct phy_device *phydev = priv->phydev;

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
226
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
227 228
}

229
/**
230
 * stmmac_enable_eee_mode - check and enter in LPI mode
231
 * @priv: driver private structure
232 233
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
234
 */
235 236 237 238 239
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
240
		priv->hw->mac->set_eee_mode(priv->hw);
241 242
}

243
/**
244
 * stmmac_disable_eee_mode - disable and exit from LPI mode
245 246 247 248
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
249 250
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
251
	priv->hw->mac->reset_eee_mode(priv->hw);
252 253 254 255 256
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
257
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
258 259
 * @arg : data hook
 * Description:
260
 *  if there is no data transfer and if we are not in LPI state,
261 262 263 264 265 266 267
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
268
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
269 270 271
}

/**
272
 * stmmac_eee_init - init EEE
273
 * @priv: driver private structure
274
 * Description:
275 276 277
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
278 279 280
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
281
	unsigned long flags;
282 283
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
284 285 286 287 288 289 290
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
	if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
	    (priv->pcs == STMMAC_PCS_RTBI))
		goto out;

291
	/* Never init EEE in case of a switch is attached */
G
Giuseppe CAVALLARO 已提交
292
	if (priv->phydev->is_pseudo_fixed_link)
293 294
		goto out;

295 296
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
297 298
		int tx_lpi_timer = priv->tx_lpi_timer;

299
		/* Check if the PHY supports EEE */
300 301 302 303 304 305
		if (phy_init_eee(priv->phydev, 1)) {
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
306
			spin_lock_irqsave(&priv->lock, flags);
307 308 309
			if (priv->eee_active) {
				pr_debug("stmmac: disable EEE\n");
				del_timer_sync(&priv->eee_ctrl_timer);
310
				priv->hw->mac->set_eee_timer(priv->hw, 0,
311 312 313
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
314
			spin_unlock_irqrestore(&priv->lock, flags);
315
			goto out;
316 317
		}
		/* Activate the EEE and start timers */
318
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
319 320
		if (!priv->eee_active) {
			priv->eee_active = 1;
321 322 323 324 325
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
326

327
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
328
						     STMMAC_DEFAULT_LIT_LS,
329
						     tx_lpi_timer);
330 331 332
		}
		/* Set HW EEE according to the speed */
		priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
333 334

		ret = true;
335 336 337
		spin_unlock_irqrestore(&priv->lock, flags);

		pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
338 339 340 341 342
	}
out:
	return ret;
}

343
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
344
 * @priv: driver private structure
345 346 347 348 349 350 351
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
352
				   unsigned int entry, struct sk_buff *skb)
353 354 355 356 357 358 359 360
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
361
	/* exit if skb doesn't support hw tstamp */
362
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
		return;

	if (priv->adv_ts)
		desc = (priv->dma_etx + entry);
	else
		desc = (priv->dma_tx + entry);

	/* check tx tstamp status */
	if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
		return;

	/* get the valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);

	memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp.hwtstamp = ns_to_ktime(ns);
	/* pass tstamp to stack */
	skb_tstamp_tx(skb, &shhwtstamp);

	return;
}

385
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
386
 * @priv: driver private structure
387 388 389 390 391 392 393
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
394
				   unsigned int entry, struct sk_buff *skb)
395 396 397 398 399 400 401 402 403 404 405 406 407
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_rx_en)
		return;

	if (priv->adv_ts)
		desc = (priv->dma_erx + entry);
	else
		desc = (priv->dma_rx + entry);

G
Giuseppe CAVALLARO 已提交
408
	/* exit if rx tstamp is not valid */
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
	if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
		return;

	/* get valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
	shhwtstamp = skb_hwtstamps(skb);
	memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp->hwtstamp = ns_to_ktime(ns);
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
434
	struct timespec64 now;
435 436 437 438 439 440 441 442 443 444
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
445
	u32 sec_inc;
446 447 448 449 450 451 452 453 454 455

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
456
			   sizeof(struct hwtstamp_config)))
457 458 459 460 461 462 463 464 465
		return -EFAULT;

	pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		 __func__, config.flags, config.tx_type, config.rx_filter);

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

466 467
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
468 469 470 471 472
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
473
			/* time stamp no incoming packet at all */
474 475 476 477
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
478
			/* PTP v1, UDP, any kind of event packet */
479 480 481 482 483 484 485 486 487
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
488
			/* PTP v1, UDP, Sync packet */
489 490 491 492 493 494 495 496 497
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
498
			/* PTP v1, UDP, Delay_req packet */
499 500 501 502 503 504 505 506 507 508
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
509
			/* PTP v2, UDP, any kind of event packet */
510 511 512 513 514 515 516 517 518 519
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
520
			/* PTP v2, UDP, Sync packet */
521 522 523 524 525 526 527 528 529 530
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
531
			/* PTP v2, UDP, Delay_req packet */
532 533 534 535 536 537 538 539 540 541 542
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
543
			/* PTP v2/802.AS1 any layer, any kind of event packet */
544 545 546 547 548 549 550 551 552 553 554
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
555
			/* PTP v2/802.AS1, any layer, Sync packet */
556 557 558 559 560 561 562 563 564 565 566
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
567
			/* PTP v2/802.AS1, any layer, Delay_req packet */
568 569 570 571 572 573 574 575 576 577 578 579
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
580
			/* time stamp any incoming packet */
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
600
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
601 602 603 604 605

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
606 607 608
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
609 610 611
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);

		/* program Sub Second Increment reg */
612 613 614
		sec_inc = priv->hw->ptp->config_sub_second_increment(
			priv->ioaddr, priv->clk_ptp_rate);
		temp = div_u64(1000000000ULL, sec_inc);
615 616 617 618

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
619
		 * where, freq_div_ratio = 1e9ns/sec_inc
620
		 */
621
		temp = (u64)(temp << 32);
622
		priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
623 624 625 626
		priv->hw->ptp->config_addend(priv->ioaddr,
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
627 628 629 630
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
		priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
631 632 633 634 635 636 637
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

638
/**
639
 * stmmac_init_ptp - init PTP
640
 * @priv: driver private structure
641
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
642
 * This is done by looking at the HW cap. register.
643
 * This function also registers the ptp driver.
644
 */
645
static int stmmac_init_ptp(struct stmmac_priv *priv)
646
{
647 648 649
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

650 651 652 653 654 655 656 657 658 659
	/* Fall-back to main clock in case of no PTP ref is passed */
	priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
	if (IS_ERR(priv->clk_ptp_ref)) {
		priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
		priv->clk_ptp_ref = NULL;
	} else {
		clk_prepare_enable(priv->clk_ptp_ref);
		priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
	}

660 661 662 663 664 665 666 667 668
	priv->adv_ts = 0;
	if (priv->dma_cap.atime_stamp && priv->extend_desc)
		priv->adv_ts = 1;

	if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
		pr_debug("IEEE 1588-2002 Time Stamp supported\n");

	if (netif_msg_hw(priv) && priv->adv_ts)
		pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
669 670 671 672

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
673 674 675 676 677 678

	return stmmac_ptp_register(priv);
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
679 680
	if (priv->clk_ptp_ref)
		clk_disable_unprepare(priv->clk_ptp_ref);
681
	stmmac_ptp_unregister(priv);
682 683
}

684
/**
685
 * stmmac_adjust_link - adjusts the link parameters
686
 * @dev: net device structure
687 688 689 690 691
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
692 693 694 695 696 697 698 699 700 701 702 703 704
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev = priv->phydev;
	unsigned long flags;
	int new_state = 0;
	unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;

	if (phydev == NULL)
		return;

	spin_lock_irqsave(&priv->lock, flags);
705

706
	if (phydev->link) {
707
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
708 709 710 711 712 713

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
714
				ctrl &= ~priv->hw->link.duplex;
715
			else
716
				ctrl |= priv->hw->link.duplex;
717 718 719 720
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
721
			priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
722
						 fc, pause_time);
723 724 725 726 727

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
728
				if (likely(priv->plat->has_gmac))
729
					ctrl &= ~priv->hw->link.port;
G
Giuseppe CAVALLARO 已提交
730
				stmmac_hw_fix_mac_speed(priv);
731 732 733
				break;
			case 100:
			case 10:
734
				if (priv->plat->has_gmac) {
735
					ctrl |= priv->hw->link.port;
736
					if (phydev->speed == SPEED_100) {
737
						ctrl |= priv->hw->link.speed;
738
					} else {
739
						ctrl &= ~(priv->hw->link.speed);
740 741
					}
				} else {
742
					ctrl &= ~priv->hw->link.port;
743
				}
744
				stmmac_hw_fix_mac_speed(priv);
745 746 747
				break;
			default:
				if (netif_msg_link(priv))
G
Giuseppe CAVALLARO 已提交
748 749
					pr_warn("%s: Speed (%d) not 10/100\n",
						dev->name, phydev->speed);
750 751 752 753 754 755
				break;
			}

			priv->speed = phydev->speed;
		}

756
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
		priv->speed = 0;
		priv->oldduplex = -1;
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

772 773
	spin_unlock_irqrestore(&priv->lock, flags);

G
Giuseppe CAVALLARO 已提交
774 775 776 777
	/* At this stage, it could be needed to setup the EEE or adjust some
	 * MAC related HW registers.
	 */
	priv->eee_enabled = stmmac_eee_init(priv);
778 779
}

780
/**
781
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
782 783 784 785 786
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
787 788 789 790 791
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
792 793 794 795
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
796 797
			pr_debug("STMMAC: PCS RGMII support enable\n");
			priv->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
798
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
799 800 801 802 803 804
			pr_debug("STMMAC: PCS SGMII support enable\n");
			priv->pcs = STMMAC_PCS_SGMII;
		}
	}
}

805 806 807 808 809 810 811 812 813 814 815 816
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
817
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
818
	char bus_id[MII_BUS_ID_SIZE];
819
	int interface = priv->plat->interface;
820
	int max_speed = priv->plat->max_speed;
821 822 823 824
	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;

825 826 827 828
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
829 830
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
831 832 833 834 835 836 837 838 839

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
		pr_debug("stmmac_init_phy:  trying to attach to %s\n",
			 phy_id_fmt);

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
840

841
	if (IS_ERR_OR_NULL(phydev)) {
842
		pr_err("%s: Could not attach to PHY\n", dev->name);
843 844 845
		if (!phydev)
			return -ENODEV;

846 847 848
		return PTR_ERR(phydev);
	}

849
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
850
	if ((interface == PHY_INTERFACE_MODE_MII) ||
851
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
852
		(max_speed < 1000 && max_speed > 0))
853 854
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
855

856 857 858 859 860 861 862
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
863
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
864 865 866
		phy_disconnect(phydev);
		return -ENODEV;
	}
867 868

	/* If attached to a switch, there is no reason to poll phy handler */
G
Giuseppe CAVALLARO 已提交
869 870
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_IGNORE_INTERRUPT;
871

872
	pr_debug("stmmac_init_phy:  %s: attached to PHY (UID 0x%x)"
873
		 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
874 875 876 877 878 879

	priv->phydev = phydev;

	return 0;
}

880 881
static void stmmac_display_rings(struct stmmac_priv *priv)
{
882 883
	void *head_rx, *head_tx;

884
	if (priv->extend_desc) {
885 886
		head_rx = (void *)priv->dma_erx;
		head_tx = (void *)priv->dma_etx;
887
	} else {
888 889
		head_rx = (void *)priv->dma_rx;
		head_tx = (void *)priv->dma_tx;
890
	}
891 892 893 894 895

	/* Display Rx ring */
	priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
	/* Display Tx ring */
	priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
896 897
}

898 899 900 901 902 903 904 905
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
906
	else if (mtu > DEFAULT_BUFSIZE)
907 908
		ret = BUF_SIZE_2KiB;
	else
909
		ret = DEFAULT_BUFSIZE;
910 911 912 913

	return ret;
}

914
/**
915
 * stmmac_clear_descriptors - clear descriptors
916 917 918 919
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
920 921 922 923 924
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;

	/* Clear the Rx/Tx descriptors */
925
	for (i = 0; i < DMA_RX_SIZE; i++)
926 927 928
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
929
						     (i == DMA_RX_SIZE - 1));
930 931 932
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
933 934
						     (i == DMA_RX_SIZE - 1));
	for (i = 0; i < DMA_TX_SIZE; i++)
935 936 937
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
938
						     (i == DMA_TX_SIZE - 1));
939 940 941
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
942
						     (i == DMA_TX_SIZE - 1));
943 944
}

945 946 947 948 949 950 951 952 953
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
954
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
955
				  int i, gfp_t flags)
956 957 958
{
	struct sk_buff *skb;

959
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
960
	if (!skb) {
961
		pr_err("%s: Rx init fails; skb is NULL\n", __func__);
962
		return -ENOMEM;
963 964 965 966 967
	}
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
968 969 970 971 972
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
		pr_err("%s: DMA mapping error\n", __func__);
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
973 974 975

	p->des2 = priv->rx_skbuff_dma[i];

G
Giuseppe CAVALLARO 已提交
976
	if ((priv->hw->mode->init_desc3) &&
977
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
978
		priv->hw->mode->init_desc3(p);
979 980 981 982

	return 0;
}

983 984 985 986 987 988 989 990 991 992
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

993 994 995
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
996 997
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
998 999
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
1000
 */
1001
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1002 1003 1004
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
1005
	unsigned int bfsize = 0;
1006
	int ret = -ENOMEM;
1007

G
Giuseppe CAVALLARO 已提交
1008 1009
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1010

1011
	if (bfsize < BUF_SIZE_16KiB)
1012
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1013

1014 1015
	priv->dma_buf_sz = bfsize;

1016
	if (netif_msg_probe(priv)) {
1017 1018
		pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
			 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
1019

1020 1021 1022
		/* RX INITIALIZATION */
		pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
	}
1023
	for (i = 0; i < DMA_RX_SIZE; i++) {
1024 1025 1026 1027 1028
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1029

1030
		ret = stmmac_init_rx_buffers(priv, p, i, flags);
1031 1032
		if (ret)
			goto err_init_rx_buffers;
1033

1034 1035 1036 1037
		if (netif_msg_probe(priv))
			pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
				 priv->rx_skbuff[i]->data,
				 (unsigned int)priv->rx_skbuff_dma[i]);
1038 1039
	}
	priv->cur_rx = 0;
1040
	priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1041 1042
	buf_sz = bfsize;

1043 1044 1045
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
1046
			priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1047
					     DMA_RX_SIZE, 1);
G
Giuseppe CAVALLARO 已提交
1048
			priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1049
					     DMA_TX_SIZE, 1);
1050
		} else {
G
Giuseppe CAVALLARO 已提交
1051
			priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1052
					     DMA_RX_SIZE, 0);
G
Giuseppe CAVALLARO 已提交
1053
			priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1054
					     DMA_TX_SIZE, 0);
1055 1056 1057
		}
	}

1058
	/* TX INITIALIZATION */
1059
	for (i = 0; i < DMA_TX_SIZE; i++) {
1060 1061 1062 1063 1064 1065
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
		p->des2 = 0;
G
Giuseppe CAVALLARO 已提交
1066 1067
		priv->tx_skbuff_dma[i].buf = 0;
		priv->tx_skbuff_dma[i].map_as_page = false;
1068
		priv->tx_skbuff_dma[i].len = 0;
1069
		priv->tx_skbuff_dma[i].last_segment = false;
1070 1071
		priv->tx_skbuff[i] = NULL;
	}
1072

1073 1074
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1075
	netdev_reset_queue(priv->dev);
1076

1077
	stmmac_clear_descriptors(priv);
1078

1079 1080
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1081 1082 1083 1084 1085 1086

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	return ret;
1087 1088 1089 1090 1091 1092
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1093
	for (i = 0; i < DMA_RX_SIZE; i++)
1094
		stmmac_free_rx_buffers(priv, i);
1095 1096 1097 1098 1099 1100
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

1101
	for (i = 0; i < DMA_TX_SIZE; i++) {
1102 1103 1104 1105 1106 1107 1108
		struct dma_desc *p;

		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;

G
Giuseppe CAVALLARO 已提交
1109 1110 1111 1112
		if (priv->tx_skbuff_dma[i].buf) {
			if (priv->tx_skbuff_dma[i].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[i].buf,
1113
					       priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1114 1115 1116 1117
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i].buf,
1118
						 priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1119
						 DMA_TO_DEVICE);
1120
		}
1121

1122
		if (priv->tx_skbuff[i] != NULL) {
1123 1124
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
G
Giuseppe CAVALLARO 已提交
1125 1126
			priv->tx_skbuff_dma[i].buf = 0;
			priv->tx_skbuff_dma[i].map_as_page = false;
1127 1128 1129 1130
		}
	}
}

1131 1132 1133 1134 1135 1136 1137 1138
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
1139 1140 1141 1142
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
	int ret = -ENOMEM;

1143
	priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1144 1145 1146 1147
					    GFP_KERNEL);
	if (!priv->rx_skbuff_dma)
		return -ENOMEM;

1148
	priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1149 1150 1151 1152
					GFP_KERNEL);
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1153
	priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
G
Giuseppe CAVALLARO 已提交
1154
					    sizeof(*priv->tx_skbuff_dma),
1155 1156 1157 1158
					    GFP_KERNEL);
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1159
	priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1160 1161 1162 1163 1164
					GFP_KERNEL);
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

	if (priv->extend_desc) {
1165
		priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1166 1167 1168 1169
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_rx_phy,
						    GFP_KERNEL);
1170 1171 1172
		if (!priv->dma_erx)
			goto err_dma;

1173
		priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1174 1175 1176 1177
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_tx_phy,
						    GFP_KERNEL);
1178
		if (!priv->dma_etx) {
1179
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1180 1181
					  sizeof(struct dma_extended_desc),
					  priv->dma_erx, priv->dma_rx_phy);
1182 1183 1184
			goto err_dma;
		}
	} else {
1185
		priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1186 1187 1188
						   sizeof(struct dma_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1189 1190 1191
		if (!priv->dma_rx)
			goto err_dma;

1192
		priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1193 1194 1195
						   sizeof(struct dma_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1196
		if (!priv->dma_tx) {
1197
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1198 1199
					  sizeof(struct dma_desc),
					  priv->dma_rx, priv->dma_rx_phy);
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
			goto err_dma;
		}
	}

	return 0;

err_dma:
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
	return ret;
}

1217 1218 1219 1220 1221 1222
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1223
	/* Free DMA regions of consistent memory previously allocated */
1224 1225
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
1226
				  DMA_TX_SIZE * sizeof(struct dma_desc),
1227 1228
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
1229
				  DMA_RX_SIZE * sizeof(struct dma_desc),
1230 1231
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
1232
		dma_free_coherent(priv->device, DMA_TX_SIZE *
1233 1234
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
1235
		dma_free_coherent(priv->device, DMA_RX_SIZE *
1236 1237 1238
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1239 1240
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1241
	kfree(priv->tx_skbuff_dma);
1242 1243 1244 1245 1246
	kfree(priv->tx_skbuff);
}

/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1247
 *  @priv: driver private structure
1248 1249
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1250 1251 1252
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1253 1254
	int rxfifosz = priv->plat->rx_fifo_size;

1255
	if (priv->plat->force_thresh_dma_mode)
1256
		priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
1257
	else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1258 1259 1260
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1261 1262 1263 1264
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1265 1266
		priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
					rxfifosz);
1267
		priv->xstats.threshold = SF_DMA_MODE;
1268
	} else
1269 1270
		priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
					rxfifosz);
1271 1272 1273
}

/**
1274
 * stmmac_tx_clean - to manage the transmission completion
1275
 * @priv: driver private structure
1276
 * Description: it reclaims the transmit resources after transmission completes.
1277
 */
1278
static void stmmac_tx_clean(struct stmmac_priv *priv)
1279
{
B
Beniamino Galvani 已提交
1280
	unsigned int bytes_compl = 0, pkts_compl = 0;
1281
	unsigned int entry = priv->dirty_tx;
1282

1283 1284
	spin_lock(&priv->tx_lock);

1285 1286
	priv->xstats.tx_clean++;

1287
	while (entry != priv->cur_tx) {
1288
		struct sk_buff *skb = priv->tx_skbuff[entry];
1289
		struct dma_desc *p;
1290
		int status;
1291 1292

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1293
			p = (struct dma_desc *)(priv->dma_etx + entry);
1294 1295
		else
			p = priv->dma_tx + entry;
1296

1297
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1298 1299
						      &priv->xstats, p,
						      priv->ioaddr);
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1310 1311
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1312
			}
1313
			stmmac_get_tx_hwtstamp(priv, entry, skb);
1314 1315
		}

G
Giuseppe CAVALLARO 已提交
1316 1317 1318 1319
		if (likely(priv->tx_skbuff_dma[entry].buf)) {
			if (priv->tx_skbuff_dma[entry].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[entry].buf,
1320
					       priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1321 1322 1323 1324
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[entry].buf,
1325
						 priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1326 1327 1328
						 DMA_TO_DEVICE);
			priv->tx_skbuff_dma[entry].buf = 0;
			priv->tx_skbuff_dma[entry].map_as_page = false;
1329
		}
G
Giuseppe CAVALLARO 已提交
1330
		priv->hw->mode->clean_desc3(priv, p);
1331
		priv->tx_skbuff_dma[entry].last_segment = false;
1332
		priv->tx_skbuff_dma[entry].is_jumbo = false;
1333 1334

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1335 1336
			pkts_compl++;
			bytes_compl += skb->len;
1337
			dev_consume_skb_any(skb);
1338 1339 1340
			priv->tx_skbuff[entry] = NULL;
		}

1341
		priv->hw->desc->release_tx_desc(p, priv->mode);
1342

1343
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1344
	}
1345
	priv->dirty_tx = entry;
B
Beniamino Galvani 已提交
1346 1347 1348

	netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);

1349
	if (unlikely(netif_queue_stopped(priv->dev) &&
1350
		     stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1351 1352
		netif_tx_lock(priv->dev);
		if (netif_queue_stopped(priv->dev) &&
1353
		    stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
1354 1355
			if (netif_msg_tx_done(priv))
				pr_debug("%s: restart transmit\n", __func__);
1356 1357 1358 1359
			netif_wake_queue(priv->dev);
		}
		netif_tx_unlock(priv->dev);
	}
1360 1361 1362

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1363
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1364
	}
1365
	spin_unlock(&priv->tx_lock);
1366 1367
}

1368
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
1369
{
1370
	priv->hw->dma->enable_dma_irq(priv->ioaddr);
1371 1372
}

1373
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
1374
{
1375
	priv->hw->dma->disable_dma_irq(priv->ioaddr);
1376 1377 1378
}

/**
1379
 * stmmac_tx_err - to manage the tx error
1380
 * @priv: driver private structure
1381
 * Description: it cleans the descriptors and restarts the transmission
1382
 * in case of transmission errors.
1383 1384 1385
 */
static void stmmac_tx_err(struct stmmac_priv *priv)
{
1386
	int i;
1387 1388
	netif_stop_queue(priv->dev);

1389
	priv->hw->dma->stop_tx(priv->ioaddr);
1390
	dma_free_tx_skbufs(priv);
1391
	for (i = 0; i < DMA_TX_SIZE; i++)
1392 1393 1394
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
1395
						     (i == DMA_TX_SIZE - 1));
1396 1397 1398
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
1399
						     (i == DMA_TX_SIZE - 1));
1400 1401
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1402
	netdev_reset_queue(priv->dev);
1403
	priv->hw->dma->start_tx(priv->ioaddr);
1404 1405 1406 1407 1408

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1409
/**
1410
 * stmmac_dma_interrupt - DMA ISR
1411 1412
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1413 1414
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1415
 */
1416 1417 1418
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
	int status;
1419
	int rxfifosz = priv->plat->rx_fifo_size;
1420

1421
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1422 1423 1424 1425 1426 1427 1428
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
			stmmac_disable_dma_irq(priv);
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1429
		/* Try to bump up the dma threshold on this failure */
1430 1431
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    (tc <= 256)) {
1432
			tc += 64;
1433
			if (priv->plat->force_thresh_dma_mode)
1434 1435
				priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
							rxfifosz);
1436 1437
			else
				priv->hw->dma->dma_mode(priv->ioaddr, tc,
1438
							SF_DMA_MODE, rxfifosz);
1439
			priv->xstats.threshold = tc;
1440
		}
1441 1442
	} else if (unlikely(status == tx_hard_error))
		stmmac_tx_err(priv);
1443 1444
}

1445 1446 1447 1448 1449
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1450 1451 1452
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
1453
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1454

1455 1456 1457
	priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
1458 1459

	if (priv->dma_cap.rmon) {
1460
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
1461 1462
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1463
		pr_info(" No MAC Management Counters available\n");
1464 1465
}

1466
/**
1467
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1468 1469
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1470 1471
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1472
 */
1473 1474 1475 1476
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
		pr_info(" Enhanced/Alternate descriptors\n");
1477 1478 1479 1480 1481 1482 1483 1484

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
			pr_info("\tEnabled extended descriptors\n");
			priv->extend_desc = 1;
		} else
			pr_warn("Extended descriptors not supported\n");

1485 1486 1487 1488 1489 1490 1491 1492
		priv->hw->desc = &enh_desc_ops;
	} else {
		pr_info(" Normal descriptors\n");
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1493
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1494
 * @priv: driver private structure
1495 1496 1497 1498 1499
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1500 1501 1502
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1503
	u32 ret = 0;
1504

1505
	if (priv->hw->dma->get_hw_feature) {
1506 1507 1508
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
1509
	}
1510

1511
	return ret;
1512 1513
}

1514
/**
1515
 * stmmac_check_ether_addr - check if the MAC addr is valid
1516 1517 1518 1519 1520
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1521 1522 1523
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1524
		priv->hw->mac->get_umac_addr(priv->hw,
1525
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1526
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1527
			eth_hw_addr_random(priv->dev);
1528 1529
		pr_info("%s: device MAC address %pM\n", priv->dev->name,
			priv->dev->dev_addr);
1530 1531 1532
	}
}

1533
/**
1534
 * stmmac_init_dma_engine - DMA init.
1535 1536 1537 1538 1539 1540
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1541 1542
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
1543
	int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
1544
	int mixed_burst = 0;
1545
	int atds = 0;
1546
	int ret = 0;
1547 1548 1549 1550

	if (priv->plat->dma_cfg) {
		pbl = priv->plat->dma_cfg->pbl;
		fixed_burst = priv->plat->dma_cfg->fixed_burst;
1551
		mixed_burst = priv->plat->dma_cfg->mixed_burst;
1552
		aal = priv->plat->dma_cfg->aal;
1553 1554
	}

1555 1556 1557
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1558 1559 1560 1561 1562 1563 1564
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

	priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
1565 1566 1567 1568 1569 1570
			    aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);

	if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
	    (priv->plat->axi && priv->hw->dma->axi))
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

1571
	return ret;
1572 1573
}

1574
/**
1575
 * stmmac_tx_timer - mitigation sw timer for tx.
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1588
 * stmmac_init_tx_coalesce - init tx mitigation options.
1589
 * @priv: driver private structure
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1606
/**
1607
 * stmmac_hw_setup - setup mac in a usable state.
1608 1609
 *  @dev : pointer to the device structure.
 *  Description:
1610 1611 1612 1613
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
1614 1615 1616 1617
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
1618
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
		pr_err("%s: DMA engine initialization failed\n", __func__);
		return ret;
	}

	/* Copy the MAC addr into the HW  */
1631
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
1632 1633 1634 1635 1636 1637

	/* If required, perform hw setup of the bus. */
	if (priv->plat->bus_setup)
		priv->plat->bus_setup(priv->ioaddr);

	/* Initialize the MAC Core */
1638
	priv->hw->mac->core_init(priv->hw, dev->mtu);
1639

1640 1641 1642 1643
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
		pr_warn(" RX IPC Checksum Offload disabled\n");
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1644
		priv->hw->rx_csum = 0;
1645 1646
	}

1647 1648 1649 1650 1651 1652 1653 1654
	/* Enable the MAC Rx/Tx */
	stmmac_set_mac(priv->ioaddr, true);

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

	stmmac_mmc_setup(priv);

1655 1656 1657 1658 1659
	if (init_ptp) {
		ret = stmmac_init_ptp(priv);
		if (ret && ret != -EOPNOTSUPP)
			pr_warn("%s: failed PTP initialisation\n", __func__);
	}
1660

1661
#ifdef CONFIG_DEBUG_FS
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	ret = stmmac_init_fs(dev);
	if (ret < 0)
		pr_warn("%s: failed debugFS registration\n", __func__);
#endif
	/* Start the ball rolling... */
	pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);

	/* Dump DMA/MAC registers */
	if (netif_msg_hw(priv)) {
1673
		priv->hw->mac->dump_regs(priv->hw);
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		priv->hw->dma->dump_regs(priv->ioaddr);
	}
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

	if (priv->pcs && priv->hw->mac->ctrl_ane)
1684
		priv->hw->mac->ctrl_ane(priv->hw, 0);
1685 1686 1687 1688

	return 0;
}

1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

1703 1704
	stmmac_check_ether_addr(priv);

1705 1706
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
1707 1708 1709 1710
		ret = stmmac_init_phy(dev);
		if (ret) {
			pr_err("%s: Cannot attach to PHY (error: %d)\n",
			       __func__, ret);
1711
			return ret;
1712
		}
1713
	}
1714

1715 1716 1717 1718
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

1719
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
1720
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
1721

1722
	ret = alloc_dma_desc_resources(priv);
1723 1724 1725 1726 1727
	if (ret < 0) {
		pr_err("%s: DMA descriptors allocation failed\n", __func__);
		goto dma_desc_error;
	}

1728 1729 1730 1731 1732 1733
	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		pr_err("%s: DMA descriptors initialization failed\n", __func__);
		goto init_error;
	}

1734
	ret = stmmac_hw_setup(dev, true);
1735
	if (ret < 0) {
1736
		pr_err("%s: Hw setup failed\n", __func__);
1737
		goto init_error;
1738 1739
	}

1740 1741
	stmmac_init_tx_coalesce(priv);

1742 1743
	if (priv->phydev)
		phy_start(priv->phydev);
1744

1745 1746
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
1747
			  IRQF_SHARED, dev->name, dev);
1748 1749 1750
	if (unlikely(ret < 0)) {
		pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
		       __func__, dev->irq, ret);
1751
		goto init_error;
1752 1753
	}

1754 1755 1756 1757 1758
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
G
Giuseppe CAVALLARO 已提交
1759 1760
			pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
			       __func__, priv->wol_irq, ret);
1761
			goto wolirq_error;
1762 1763 1764
		}
	}

1765
	/* Request the IRQ lines */
1766
	if (priv->lpi_irq > 0) {
1767 1768 1769 1770 1771
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
			pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
			       __func__, priv->lpi_irq, ret);
1772
			goto lpiirq_error;
1773 1774 1775
		}
	}

1776 1777
	napi_enable(&priv->napi);
	netif_start_queue(dev);
1778

1779
	return 0;
1780

1781
lpiirq_error:
1782 1783
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1784
wolirq_error:
1785 1786
	free_irq(dev->irq, dev);

1787 1788
init_error:
	free_dma_desc_resources(priv);
1789
dma_desc_error:
1790 1791
	if (priv->phydev)
		phy_disconnect(priv->phydev);
1792

1793
	return ret;
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

1806 1807 1808
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	/* Stop and disconnect the PHY */
	if (priv->phydev) {
		phy_stop(priv->phydev);
		phy_disconnect(priv->phydev);
		priv->phydev = NULL;
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

1820 1821
	del_timer_sync(&priv->txtimer);

1822 1823
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
1824 1825
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1826
	if (priv->lpi_irq > 0)
1827
		free_irq(priv->lpi_irq, dev);
1828 1829

	/* Stop TX/RX DMA and clear the descriptors */
1830 1831
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
1832 1833 1834 1835

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

1836
	/* Disable the MAC Rx/Tx */
1837
	stmmac_set_mac(priv->ioaddr, false);
1838 1839 1840

	netif_carrier_off(dev);

1841
#ifdef CONFIG_DEBUG_FS
1842
	stmmac_exit_fs(dev);
1843 1844
#endif

1845 1846
	stmmac_release_ptp(priv);

1847 1848 1849 1850
	return 0;
}

/**
1851
 *  stmmac_xmit - Tx entry point of the driver
1852 1853
 *  @skb : the socket buffer
 *  @dev : device pointer
1854 1855 1856
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
1857 1858 1859 1860
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1861
	unsigned int nopaged_len = skb_headlen(skb);
1862
	int i, csum_insertion = 0, is_jumbo = 0;
1863
	int nfrags = skb_shinfo(skb)->nr_frags;
1864
	unsigned int entry, first_entry;
1865
	struct dma_desc *desc, *first;
1866
	unsigned int enh_desc;
1867

1868 1869
	spin_lock(&priv->tx_lock);

1870
	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1871
		spin_unlock(&priv->tx_lock);
1872 1873 1874
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
G
Giuseppe CAVALLARO 已提交
1875
			pr_err("%s: Tx Ring full when queue awake\n", __func__);
1876 1877 1878 1879
		}
		return NETDEV_TX_BUSY;
	}

1880 1881 1882
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

1883
	entry = priv->cur_tx;
1884
	first_entry = entry;
1885

1886
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
1887

1888
	if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
1889
		desc = (struct dma_desc *)(priv->dma_etx + entry);
1890 1891 1892
	else
		desc = priv->dma_tx + entry;

1893 1894
	first = desc;

1895 1896 1897
	priv->tx_skbuff[first_entry] = skb;

	enh_desc = priv->plat->enh_desc;
1898
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
1899 1900 1901
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

1902
	if (unlikely(is_jumbo)) {
G
Giuseppe CAVALLARO 已提交
1903
		entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
1904 1905
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
1906
	}
1907 1908

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
1909 1910
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
1911
		bool last_segment = (i == (nfrags - 1));
1912

1913 1914
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

1915
		if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
1916
			desc = (struct dma_desc *)(priv->dma_etx + entry);
1917 1918
		else
			desc = priv->dma_tx + entry;
1919

1920 1921
		desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
					      DMA_TO_DEVICE);
G
Giuseppe CAVALLARO 已提交
1922 1923 1924
		if (dma_mapping_error(priv->device, desc->des2))
			goto dma_map_err; /* should reuse desc w/o issues */

1925
		priv->tx_skbuff[entry] = NULL;
G
Giuseppe CAVALLARO 已提交
1926 1927
		priv->tx_skbuff_dma[entry].buf = desc->des2;
		priv->tx_skbuff_dma[entry].map_as_page = true;
1928
		priv->tx_skbuff_dma[entry].len = len;
1929 1930 1931
		priv->tx_skbuff_dma[entry].last_segment = last_segment;

		/* Prepare the descriptor and set the own bit too */
1932
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
1933
						priv->mode, 1, last_segment);
1934 1935
	}

1936 1937 1938
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

	priv->cur_tx = entry;
1939 1940

	if (netif_msg_pktdata(priv)) {
1941 1942
		void *tx_head;

1943 1944 1945
		pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
			 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
			 entry, first, nfrags);
1946

1947
		if (priv->extend_desc)
1948
			tx_head = (void *)priv->dma_etx;
1949
		else
1950 1951 1952
			tx_head = (void *)priv->dma_tx;

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
1953

1954
		pr_debug(">>> frame to be transmitted: ");
1955 1956
		print_pkt(skb->data, skb->len);
	}
1957

1958
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
1959 1960
		if (netif_msg_hw(priv))
			pr_debug("%s: stop transmitted packets\n", __func__);
1961 1962 1963 1964 1965
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
1979 1980 1981 1982
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
1983

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

		first->des2 = dma_map_single(priv->device, skb->data,
					     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, first->des2))
			goto dma_map_err;

		priv->tx_skbuff_dma[first_entry].buf = first->des2;
		priv->tx_skbuff_dma[first_entry].len = nopaged_len;
		priv->tx_skbuff_dma[first_entry].last_segment = last_segment;

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
						last_segment);

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
		smp_wmb();
	}

B
Beniamino Galvani 已提交
2019
	netdev_sent_queue(dev, skb->len);
2020 2021
	priv->hw->dma->enable_dma_transmission(priv->ioaddr);

2022
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2023
	return NETDEV_TX_OK;
2024

G
Giuseppe CAVALLARO 已提交
2025
dma_map_err:
2026
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2027 2028 2029
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
2030 2031 2032
	return NETDEV_TX_OK;
}

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


2050 2051 2052 2053 2054 2055 2056 2057
static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
{
	if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
		return 0;

	return 1;
}

2058
/**
2059
 * stmmac_rx_refill - refill used skb preallocated buffers
2060 2061 2062 2063
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
2064 2065 2066
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	int bfsize = priv->dma_buf_sz;
2067 2068
	unsigned int entry = priv->dirty_rx;
	int dirty = stmmac_rx_dirty(priv);
2069

2070
	while (dirty-- > 0) {
2071 2072 2073
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2074
			p = (struct dma_desc *)(priv->dma_erx + entry);
2075 2076 2077
		else
			p = priv->dma_rx + entry;

2078 2079 2080
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
2081
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
2082 2083 2084 2085 2086 2087 2088
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
				priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
2089
				break;
2090
			}
2091 2092 2093 2094 2095

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
2096 2097 2098 2099 2100 2101
			if (dma_mapping_error(priv->device,
					      priv->rx_skbuff_dma[entry])) {
				dev_err(priv->device, "Rx dma map failed\n");
				dev_kfree_skb(skb);
				break;
			}
2102
			p->des2 = priv->rx_skbuff_dma[entry];
2103

G
Giuseppe CAVALLARO 已提交
2104
			priv->hw->mode->refill_desc3(priv, p);
2105

2106 2107 2108
			if (priv->rx_zeroc_thresh > 0)
				priv->rx_zeroc_thresh--;

2109 2110
			if (netif_msg_rx_status(priv))
				pr_debug("\trefill entry #%d\n", entry);
2111
		}
2112

2113
		wmb();
2114
		priv->hw->desc->set_rx_owner(p);
2115
		wmb();
2116 2117

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
2118
	}
2119
	priv->dirty_rx = entry;
2120 2121
}

2122
/**
2123
 * stmmac_rx - manage the receive process
2124 2125 2126 2127 2128
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2129 2130
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
2131
	unsigned int entry = priv->cur_rx;
2132 2133
	unsigned int next_entry;
	unsigned int count = 0;
2134
	int coe = priv->hw->rx_csum;
2135

2136
	if (netif_msg_rx_status(priv)) {
2137 2138
		void *rx_head;

2139
		pr_debug("%s: descriptor ring:\n", __func__);
2140
		if (priv->extend_desc)
2141
			rx_head = (void *)priv->dma_erx;
2142
		else
2143 2144 2145
			rx_head = (void *)priv->dma_rx;

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
2146
	}
2147
	while (count < limit) {
2148
		int status;
2149
		struct dma_desc *p;
2150

2151
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2152
			p = (struct dma_desc *)(priv->dma_erx + entry);
2153
		else
G
Giuseppe CAVALLARO 已提交
2154
			p = priv->dma_rx + entry;
2155

2156 2157 2158 2159 2160
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
2161 2162 2163 2164
			break;

		count++;

2165 2166 2167
		priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
		next_entry = priv->cur_rx;

2168
		if (priv->extend_desc)
2169
			prefetch(priv->dma_erx + next_entry);
2170
		else
2171
			prefetch(priv->dma_rx + next_entry);
2172

2173 2174 2175 2176 2177
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2178
		if (unlikely(status == discard_frame)) {
2179
			priv->dev->stats.rx_errors++;
2180 2181 2182 2183 2184 2185 2186 2187
			if (priv->hwts_rx_en && !priv->extend_desc) {
				/* DESC2 & DESC3 will be overwitten by device
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2188 2189 2190
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2191 2192
			}
		} else {
2193
			struct sk_buff *skb;
2194
			int frame_len;
2195

G
Giuseppe CAVALLARO 已提交
2196 2197
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

2198 2199 2200 2201 2202 2203
			/*  check if frame_len fits the preallocated memory */
			if (frame_len > priv->dma_buf_sz) {
				priv->dev->stats.rx_length_errors++;
				break;
			}

2204
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2205 2206
			 * Type frames (LLC/LLC-SNAP)
			 */
2207 2208
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2209

2210
			if (netif_msg_rx_status(priv)) {
2211
				pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
G
Giuseppe CAVALLARO 已提交
2212
					 p, entry, p->des2);
2213 2214 2215 2216
				if (frame_len > ETH_FRAME_LEN)
					pr_debug("\tframe size %d, COE: %d\n",
						 frame_len, status);
			}
2217

2218 2219
			if (unlikely((frame_len < priv->rx_copybreak) ||
				     stmmac_rx_threshold_count(priv))) {
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
							priv->rx_skbuff_dma
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
							priv->
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
							   priv->rx_skbuff_dma
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
				skb = priv->rx_skbuff[entry];
				if (unlikely(!skb)) {
					pr_err("%s: Inconsistent Rx chain\n",
					       priv->dev->name);
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
				priv->rx_skbuff[entry] = NULL;
2254
				priv->rx_zeroc_thresh++;
2255 2256 2257 2258 2259 2260

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2261 2262
			}

2263 2264
			stmmac_get_rx_hwtstamp(priv, entry, skb);

2265
			if (netif_msg_pktdata(priv)) {
2266
				pr_debug("frame received (%dbytes)", frame_len);
2267 2268
				print_pkt(skb->data, frame_len);
			}
2269

2270 2271
			stmmac_rx_vlan(priv->dev, skb);

2272 2273
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2274
			if (unlikely(!coe))
2275
				skb_checksum_none_assert(skb);
2276
			else
2277
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2278 2279

			napi_gro_receive(&priv->napi, skb);
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2300
 *  To look at the incoming frames and clear the tx resources.
2301 2302 2303 2304 2305 2306
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;

2307 2308
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2309

2310
	work_done = stmmac_rx(priv, budget);
2311 2312
	if (work_done < budget) {
		napi_complete(napi);
2313
		stmmac_enable_dma_irq(priv);
2314 2315 2316 2317 2318 2319 2320 2321
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2322
 *   complete within a reasonable time. The driver will mark the error in the
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Clear Tx resources and restart transmitting again */
	stmmac_tx_err(priv);
}

/**
2335
 *  stmmac_set_rx_mode - entry point for multicast addressing
2336 2337 2338 2339 2340 2341 2342
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2343
static void stmmac_set_rx_mode(struct net_device *dev)
2344 2345 2346
{
	struct stmmac_priv *priv = netdev_priv(dev);

2347
	priv->hw->mac->set_filter(priv->hw, dev);
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int max_mtu;

	if (netif_running(dev)) {
		pr_err("%s: must be stopped to change its MTU\n", dev->name);
		return -EBUSY;
	}

2371
	if (priv->plat->enh_desc)
2372 2373
		max_mtu = JUMBO_LEN;
	else
2374
		max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
2375

2376 2377 2378
	if (priv->plat->maxmtu < max_mtu)
		max_mtu = priv->plat->maxmtu;

2379 2380 2381 2382 2383
	if ((new_mtu < 46) || (new_mtu > max_mtu)) {
		pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
		return -EINVAL;
	}

2384 2385 2386 2387 2388 2389
	dev->mtu = new_mtu;
	netdev_update_features(dev);

	return 0;
}

2390
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2391
					     netdev_features_t features)
2392 2393 2394
{
	struct stmmac_priv *priv = netdev_priv(dev);

2395
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
2396
		features &= ~NETIF_F_RXCSUM;
2397

2398
	if (!priv->plat->tx_coe)
2399
		features &= ~NETIF_F_CSUM_MASK;
2400

2401 2402 2403
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
G
Giuseppe CAVALLARO 已提交
2404 2405
	 * the TX csum insertionin the TDES and not use SF.
	 */
2406
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2407
		features &= ~NETIF_F_CSUM_MASK;
2408

2409
	return features;
2410 2411
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

2430 2431 2432 2433 2434
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
2435 2436 2437 2438 2439
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
2440
 */
2441 2442 2443 2444 2445
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

2446 2447 2448
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

2449 2450 2451 2452 2453
	if (unlikely(!dev)) {
		pr_err("%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

2454 2455
	/* To handle GMAC own interrupts */
	if (priv->plat->has_gmac) {
2456
		int status = priv->hw->mac->host_irq_status(priv->hw,
2457
							    &priv->xstats);
2458 2459
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
2460
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
2461
				priv->tx_path_in_lpi_mode = true;
2462
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
2463 2464 2465
				priv->tx_path_in_lpi_mode = false;
		}
	}
2466

2467
	/* To handle DMA interrupts */
2468
	stmmac_dma_interrupt(priv);
2469 2470 2471 2472 2473 2474

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
2475 2476
 * to allow network I/O with interrupts disabled.
 */
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
2492
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
2493 2494 2495 2496
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2497
	int ret = -EOPNOTSUPP;
2498 2499 2500 2501

	if (!netif_running(dev))
		return -EINVAL;

2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (!priv->phydev)
			return -EINVAL;
		ret = phy_mii_ioctl(priv->phydev, rq, cmd);
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
2516

2517 2518 2519
	return ret;
}

2520
#ifdef CONFIG_DEBUG_FS
2521 2522
static struct dentry *stmmac_fs_dir;

2523
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
2524
			       struct seq_file *seq)
2525 2526
{
	int i;
G
Giuseppe CAVALLARO 已提交
2527 2528
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
2529

2530 2531 2532 2533 2534
	for (i = 0; i < size; i++) {
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2535 2536
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2537 2538 2539 2540 2541
				   ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2542 2543
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2544 2545 2546
				   p->des2, p->des3);
			p++;
		}
2547 2548
		seq_printf(seq, "\n");
	}
2549
}
2550

2551 2552 2553 2554
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
2555

2556 2557
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
2558
		sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
2559
		seq_printf(seq, "Extended TX descriptor ring:\n");
2560
		sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
2561 2562
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
2563
		sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
2564
		seq_printf(seq, "TX descriptor ring:\n");
2565
		sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
2581
	.release = single_release,
2582 2583
};

2584 2585 2586 2587 2588
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

2589
	if (!priv->hw_cap_support) {
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

	seq_printf(seq, "\t10/100 Mbps %s\n",
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
	seq_printf(seq, "\t1000 Mbps %s\n",
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
	seq_printf(seq, "\tHalf duple %s\n",
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
2653
	.release = single_release,
2654 2655
};

2656 2657
static int stmmac_init_fs(struct net_device *dev)
{
2658 2659 2660 2661
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2662

2663 2664 2665
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
		pr_err("ERROR %s/%s, debugfs create directory failed\n",
		       STMMAC_RESOURCE_NAME, dev->name);
2666 2667 2668 2669 2670

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
2671 2672 2673 2674
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
2675

2676
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
2677
		pr_info("ERROR creating stmmac ring debugfs file\n");
2678
		debugfs_remove_recursive(priv->dbgfs_dir);
2679 2680 2681 2682

		return -ENOMEM;
	}

2683
	/* Entry to report the DMA HW features */
2684 2685 2686
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
2687

2688
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
2689
		pr_info("ERROR creating stmmac MMC debugfs file\n");
2690
		debugfs_remove_recursive(priv->dbgfs_dir);
2691 2692 2693 2694

		return -ENOMEM;
	}

2695 2696 2697
	return 0;
}

2698
static void stmmac_exit_fs(struct net_device *dev)
2699
{
2700 2701 2702
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
2703
}
2704
#endif /* CONFIG_DEBUG_FS */
2705

2706 2707 2708 2709 2710
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
2711
	.ndo_fix_features = stmmac_fix_features,
2712
	.ndo_set_features = stmmac_set_features,
2713
	.ndo_set_rx_mode = stmmac_set_rx_mode,
2714 2715 2716 2717 2718 2719 2720 2721
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

2722 2723
/**
 *  stmmac_hw_init - Init the MAC device
2724
 *  @priv: driver private structure
2725 2726 2727 2728
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
2729 2730 2731 2732 2733 2734
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
2735 2736
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
2737 2738
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
2739 2740
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
2741
	} else {
2742
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
2743
	}
2744 2745 2746 2747 2748
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

2749
	/* To use the chained or ring mode */
G
Giuseppe CAVALLARO 已提交
2750
	if (chain_mode) {
G
Giuseppe CAVALLARO 已提交
2751
		priv->hw->mode = &chain_mode_ops;
2752 2753 2754
		pr_info(" Chain mode enabled\n");
		priv->mode = STMMAC_CHAIN_MODE;
	} else {
G
Giuseppe CAVALLARO 已提交
2755
		priv->hw->mode = &ring_mode_ops;
2756 2757 2758 2759
		pr_info(" Ring mode enabled\n");
		priv->mode = STMMAC_RING_MODE;
	}

2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
		pr_info(" DMA HW capability register supported");

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
2772

2773 2774 2775 2776 2777
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;
2778 2779 2780 2781 2782 2783

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

2784 2785 2786
	} else
		pr_info(" No HW DMA feature register supported");

2787 2788 2789
	/* To use alternate (extended) or normal descriptor structures */
	stmmac_selec_desc_mode(priv);

2790 2791
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
2792 2793
		pr_info(" RX Checksum Offload Engine supported (type %d)\n",
			priv->plat->rx_coe);
2794
	}
2795 2796 2797 2798 2799 2800 2801 2802
	if (priv->plat->tx_coe)
		pr_info(" TX Checksum insertion supported\n");

	if (priv->plat->pmt) {
		pr_info(" Wake-Up On Lan supported\n");
		device_set_wakeup_capable(priv->device, 1);
	}

2803
	return 0;
2804 2805
}

2806
/**
2807 2808
 * stmmac_dvr_probe
 * @device: device pointer
2809
 * @plat_dat: platform data pointer
2810
 * @res: stmmac resource pointer
2811 2812
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
2813
 * Return:
2814
 * returns 0 on success, otherwise errno.
2815
 */
2816 2817 2818
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
2819 2820
{
	int ret = 0;
2821 2822
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
2823

2824
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
2825
	if (!ndev)
2826
		return -ENOMEM;
2827 2828 2829 2830 2831 2832

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
2833

2834
	stmmac_set_ethtool_ops(ndev);
2835 2836
	priv->pause = pause;
	priv->plat = plat_dat;
2837 2838 2839 2840 2841 2842 2843 2844 2845
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
2846

2847
	dev_set_drvdata(device, priv->dev);
2848

2849 2850
	/* Verify driver arguments */
	stmmac_verify_args();
2851

2852
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
2853 2854
	 * this needs to have multiple instances
	 */
2855 2856 2857
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

2858 2859 2860 2861
	priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_clk)) {
		dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
			 __func__);
2862 2863 2864 2865 2866 2867 2868 2869 2870
		/* If failed to obtain stmmac_clk and specific clk_csr value
		 * is NOT passed from the platform, probe fail.
		 */
		if (!priv->plat->clk_csr) {
			ret = PTR_ERR(priv->stmmac_clk);
			goto error_clk_get;
		} else {
			priv->stmmac_clk = NULL;
		}
2871 2872 2873
	}
	clk_prepare_enable(priv->stmmac_clk);

2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
	priv->pclk = devm_clk_get(priv->device, "pclk");
	if (IS_ERR(priv->pclk)) {
		if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_pclk_get;
		}
		priv->pclk = NULL;
	}
	clk_prepare_enable(priv->pclk);

2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
	priv->stmmac_rst = devm_reset_control_get(priv->device,
						  STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_rst)) {
		if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_hw_init;
		}
		dev_info(priv->device, "no reset control found\n");
		priv->stmmac_rst = NULL;
	}
	if (priv->stmmac_rst)
		reset_control_deassert(priv->stmmac_rst);

2897
	/* Init MAC and get the capabilities */
2898 2899
	ret = stmmac_hw_init(priv);
	if (ret)
2900
		goto error_hw_init;
2901 2902

	ndev->netdev_ops = &stmmac_netdev_ops;
2903

2904 2905
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
2906 2907
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
2908 2909
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
2910
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
2911 2912 2913 2914 2915 2916
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
	}

2927
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
2928

2929
	spin_lock_init(&priv->lock);
2930
	spin_lock_init(&priv->tx_lock);
2931

2932
	ret = register_netdev(ndev);
2933
	if (ret) {
2934
		pr_err("%s: ERROR %i registering the device\n", __func__, ret);
2935
		goto error_netdev_register;
2936 2937
	}

2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

2949 2950
	stmmac_check_pcs_mode(priv);

2951 2952
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
2953 2954 2955 2956 2957 2958 2959
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
			pr_debug("%s: MDIO bus (id: %d) registration failed",
				 __func__, priv->plat->bus_id);
			goto error_mdio_register;
		}
2960 2961
	}

2962
	return 0;
2963

2964
error_mdio_register:
2965
	unregister_netdev(ndev);
2966 2967
error_netdev_register:
	netif_napi_del(&priv->napi);
2968
error_hw_init:
2969 2970
	clk_disable_unprepare(priv->pclk);
error_pclk_get:
2971 2972
	clk_disable_unprepare(priv->stmmac_clk);
error_clk_get:
2973
	free_netdev(ndev);
2974

2975
	return ret;
2976
}
2977
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
2978 2979 2980

/**
 * stmmac_dvr_remove
2981
 * @ndev: net device pointer
2982
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
2983
 * changes the link status, releases the DMA descriptor rings.
2984
 */
2985
int stmmac_dvr_remove(struct net_device *ndev)
2986
{
2987
	struct stmmac_priv *priv = netdev_priv(ndev);
2988 2989 2990

	pr_info("%s:\n\tremoving driver", __func__);

2991 2992
	priv->hw->dma->stop_rx(priv->ioaddr);
	priv->hw->dma->stop_tx(priv->ioaddr);
2993

2994
	stmmac_set_mac(priv->ioaddr, false);
2995 2996
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
2997 2998
	if (priv->stmmac_rst)
		reset_control_assert(priv->stmmac_rst);
2999
	clk_disable_unprepare(priv->pclk);
3000
	clk_disable_unprepare(priv->stmmac_clk);
3001 3002 3003
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
3004 3005 3006 3007
	free_netdev(ndev);

	return 0;
}
3008
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
3009

3010 3011 3012 3013 3014 3015 3016
/**
 * stmmac_suspend - suspend callback
 * @ndev: net device pointer
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
3017
int stmmac_suspend(struct net_device *ndev)
3018
{
3019
	struct stmmac_priv *priv = netdev_priv(ndev);
3020
	unsigned long flags;
3021

3022
	if (!ndev || !netif_running(ndev))
3023 3024
		return 0;

3025 3026 3027
	if (priv->phydev)
		phy_stop(priv->phydev);

3028
	spin_lock_irqsave(&priv->lock, flags);
3029

3030 3031
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
3032

3033 3034 3035 3036 3037
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
3038

3039
	/* Enable Power down mode by programming the PMT regs */
3040
	if (device_may_wakeup(priv->device)) {
3041
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
3042 3043
		priv->irq_wake = 1;
	} else {
3044
		stmmac_set_mac(priv->ioaddr, false);
3045
		pinctrl_pm_select_sleep_state(priv->device);
3046
		/* Disable clock in case of PWM is off */
3047
		clk_disable(priv->pclk);
3048
		clk_disable(priv->stmmac_clk);
3049
	}
3050
	spin_unlock_irqrestore(&priv->lock, flags);
3051 3052 3053 3054

	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;
3055 3056
	return 0;
}
3057
EXPORT_SYMBOL_GPL(stmmac_suspend);
3058

3059 3060 3061 3062 3063 3064
/**
 * stmmac_resume - resume callback
 * @ndev: net device pointer
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
3065
int stmmac_resume(struct net_device *ndev)
3066
{
3067
	struct stmmac_priv *priv = netdev_priv(ndev);
3068
	unsigned long flags;
3069

3070
	if (!netif_running(ndev))
3071 3072
		return 0;

3073
	spin_lock_irqsave(&priv->lock, flags);
3074

3075 3076 3077 3078
	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
3079 3080
	 * from another devices (e.g. serial console).
	 */
3081
	if (device_may_wakeup(priv->device)) {
3082
		priv->hw->mac->pmt(priv->hw, 0);
3083
		priv->irq_wake = 0;
3084
	} else {
3085
		pinctrl_pm_select_default_state(priv->device);
3086
		/* enable the clk prevously disabled */
3087
		clk_enable(priv->stmmac_clk);
3088
		clk_enable(priv->pclk);
3089 3090 3091 3092
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
3093

3094
	netif_device_attach(ndev);
3095

3096 3097 3098 3099 3100 3101
	priv->cur_rx = 0;
	priv->dirty_rx = 0;
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
	stmmac_clear_descriptors(priv);

3102
	stmmac_hw_setup(ndev, false);
3103
	stmmac_init_tx_coalesce(priv);
3104
	stmmac_set_rx_mode(ndev);
3105 3106 3107

	napi_enable(&priv->napi);

3108
	netif_start_queue(ndev);
3109

3110
	spin_unlock_irqrestore(&priv->lock, flags);
3111 3112 3113 3114

	if (priv->phydev)
		phy_start(priv->phydev);

3115 3116
	return 0;
}
3117
EXPORT_SYMBOL_GPL(stmmac_resume);
3118

3119 3120 3121 3122 3123 3124 3125 3126
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
3127
		if (!strncmp(opt, "debug:", 6)) {
3128
			if (kstrtoint(opt + 6, 0, &debug))
3129 3130
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
3131
			if (kstrtoint(opt + 8, 0, &phyaddr))
3132 3133
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
3134
			if (kstrtoint(opt + 7, 0, &buf_sz))
3135 3136
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
3137
			if (kstrtoint(opt + 3, 0, &tc))
3138 3139
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
3140
			if (kstrtoint(opt + 9, 0, &watchdog))
3141 3142
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
3143
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
3144 3145
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
3146
			if (kstrtoint(opt + 6, 0, &pause))
3147
				goto err;
3148
		} else if (!strncmp(opt, "eee_timer:", 10)) {
3149 3150
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
3151 3152 3153
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
3154
		}
3155 3156
	}
	return 0;
3157 3158 3159 3160

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
3161 3162 3163
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
3164
#endif /* MODULE */
3165

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

3195 3196 3197
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");