stmmac_main.c 100.4 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

31
#include <linux/clk.h>
32 33 34 35 36 37 38 39 40
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
44
#include <linux/slab.h>
45
#include <linux/prefetch.h>
46
#include <linux/pinctrl/consumer.h>
47
#ifdef CONFIG_DEBUG_FS
48 49
#include <linux/debugfs.h>
#include <linux/seq_file.h>
50
#endif /* CONFIG_DEBUG_FS */
51 52
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
53
#include "stmmac.h"
54
#include <linux/reset.h>
55
#include <linux/of_mdio.h>
56
#include "dwmac1000.h"
57 58

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
59
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
60 61

/* Module parameters */
62
#define TX_TIMEO	5000
63 64
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
65
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
66

67
static int debug = -1;
68
module_param(debug, int, S_IRUGO | S_IWUSR);
69
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
70

71
static int phyaddr = -1;
72 73 74
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

75
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
76
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
77 78 79 80 81 82 83 84 85 86 87 88 89 90

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

91 92
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
93 94 95
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

96 97
#define	STMMAC_RX_COPYBREAK	256

98 99 100 101
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

102 103 104 105
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
106
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
107

108 109
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
110 111 112 113 114
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

115 116
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

117
#ifdef CONFIG_DEBUG_FS
118
static int stmmac_init_fs(struct net_device *dev);
119
static void stmmac_exit_fs(struct net_device *dev);
120 121
#endif

122 123
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

124 125
/**
 * stmmac_verify_args - verify the driver parameters.
126 127
 * Description: it checks the driver parameters and set a default in case of
 * errors.
128 129 130 131 132
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
133 134
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
135 136 137 138 139 140
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
141 142
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
143 144
}

145 146 147 148 149 150 151 152 153 154 155 156
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
157 158 159 160 161 162 163
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

	clk_rate = clk_get_rate(priv->stmmac_clk);

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
164 165 166 167 168 169
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
170 171 172 173 174 175 176 177 178 179 180
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
181
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
182
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
183
	}
184 185
}

186 187
static void print_pkt(unsigned char *buf, int len)
{
188 189
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
190 191 192 193
}

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
	unsigned avail;

	if (priv->dirty_tx > priv->cur_tx)
		avail = priv->dirty_tx - priv->cur_tx - 1;
	else
		avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;

	return avail;
}

static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
{
	unsigned dirty;

	if (priv->dirty_rx <= priv->cur_rx)
		dirty = priv->cur_rx - priv->dirty_rx;
	else
		dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;

	return dirty;
214 215
}

216
/**
217
 * stmmac_hw_fix_mac_speed - callback for speed selection
218 219 220
 * @priv: driver private structure
 * Description: on some platforms (e.g. ST), some HW system configuraton
 * registers have to be set according to the link speed negotiated.
221 222 223
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
224 225
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
226 227

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
228
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
229 230
}

231
/**
232
 * stmmac_enable_eee_mode - check and enter in LPI mode
233
 * @priv: driver private structure
234 235
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
236
 */
237 238 239 240 241
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
242
		priv->hw->mac->set_eee_mode(priv->hw);
243 244
}

245
/**
246
 * stmmac_disable_eee_mode - disable and exit from LPI mode
247 248 249 250
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
251 252
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
253
	priv->hw->mac->reset_eee_mode(priv->hw);
254 255 256 257 258
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
259
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
260 261
 * @arg : data hook
 * Description:
262
 *  if there is no data transfer and if we are not in LPI state,
263 264 265 266 267 268 269
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
270
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
271 272 273
}

/**
274
 * stmmac_eee_init - init EEE
275
 * @priv: driver private structure
276
 * Description:
277 278 279
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
280 281 282
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
283
	struct net_device *ndev = priv->dev;
284
	unsigned long flags;
285 286
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
287 288 289
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
290 291 292
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
293 294
		goto out;

295 296
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
297 298
		int tx_lpi_timer = priv->tx_lpi_timer;

299
		/* Check if the PHY supports EEE */
300
		if (phy_init_eee(ndev->phydev, 1)) {
301 302 303 304 305
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
306
			spin_lock_irqsave(&priv->lock, flags);
307
			if (priv->eee_active) {
308
				netdev_dbg(priv->dev, "disable EEE\n");
309
				del_timer_sync(&priv->eee_ctrl_timer);
310
				priv->hw->mac->set_eee_timer(priv->hw, 0,
311 312 313
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
314
			spin_unlock_irqrestore(&priv->lock, flags);
315
			goto out;
316 317
		}
		/* Activate the EEE and start timers */
318
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
319 320
		if (!priv->eee_active) {
			priv->eee_active = 1;
321 322 323 324 325
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
326

327
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
328
						     STMMAC_DEFAULT_LIT_LS,
329
						     tx_lpi_timer);
330 331
		}
		/* Set HW EEE according to the speed */
332
		priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
333 334

		ret = true;
335 336
		spin_unlock_irqrestore(&priv->lock, flags);

337
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
338 339 340 341 342
	}
out:
	return ret;
}

343
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
344
 * @priv: driver private structure
345
 * @p : descriptor pointer
346 347 348 349 350 351
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
352
				   struct dma_desc *p, struct sk_buff *skb)
353 354 355 356 357 358 359
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
360
	/* exit if skb doesn't support hw tstamp */
361
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
362 363 364
		return;

	/* check tx tstamp status */
365 366 367
	if (!priv->hw->desc->get_tx_timestamp_status(p)) {
		/* get the valid tstamp */
		ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
368

369 370
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
371

372 373 374 375
		netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
376 377 378 379

	return;
}

380
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
381
 * @priv: driver private structure
382 383
 * @p : descriptor pointer
 * @np : next descriptor pointer
384 385 386 387 388
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
389 390
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
391 392 393 394 395 396 397
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;

	if (!priv->hwts_rx_en)
		return;

398 399 400 401 402 403 404
	/* Check if timestamp is available */
	if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
		/* For GMAC4, the valid timestamp is from CTX next desc. */
		if (priv->plat->has_gmac4)
			ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
		else
			ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
405

406 407 408 409 410 411 412
		netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
		netdev_err(priv->dev, "cannot get RX hw timestamp\n");
	}
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
430
	struct timespec64 now;
431 432 433 434 435 436 437 438 439 440
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
441
	u32 sec_inc;
442 443 444 445 446 447 448 449 450 451

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
452
			   sizeof(struct hwtstamp_config)))
453 454
		return -EFAULT;

455 456
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
457 458 459 460 461

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

462 463
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
464 465 466 467 468
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
469
			/* time stamp no incoming packet at all */
470 471 472 473
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
474
			/* PTP v1, UDP, any kind of event packet */
475 476 477 478 479 480 481 482 483
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
484
			/* PTP v1, UDP, Sync packet */
485 486 487 488 489 490 491 492 493
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
494
			/* PTP v1, UDP, Delay_req packet */
495 496 497 498 499 500 501 502 503 504
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
505
			/* PTP v2, UDP, any kind of event packet */
506 507 508 509 510 511 512 513 514 515
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
516
			/* PTP v2, UDP, Sync packet */
517 518 519 520 521 522 523 524 525 526
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
527
			/* PTP v2, UDP, Delay_req packet */
528 529 530 531 532 533 534 535 536 537 538
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
539
			/* PTP v2/802.AS1 any layer, any kind of event packet */
540 541 542 543 544 545 546 547 548 549 550
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
551
			/* PTP v2/802.AS1, any layer, Sync packet */
552 553 554 555 556 557 558 559 560 561 562
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
563
			/* PTP v2/802.AS1, any layer, Delay_req packet */
564 565 566 567 568 569 570 571 572 573 574 575
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
576
			/* time stamp any incoming packet */
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
596
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
597 598

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
599
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
600 601
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
602 603 604
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
605
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
606 607

		/* program Sub Second Increment reg */
608
		sec_inc = priv->hw->ptp->config_sub_second_increment(
609 610
			priv->ptpaddr, priv->clk_ptp_rate,
			priv->plat->has_gmac4);
611
		temp = div_u64(1000000000ULL, sec_inc);
612 613 614 615

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
616
		 * where, freq_div_ratio = 1e9ns/sec_inc
617
		 */
618
		temp = (u64)(temp << 32);
619
		priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
620
		priv->hw->ptp->config_addend(priv->ptpaddr,
621 622 623
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
624 625 626
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
627
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
628 629 630 631 632 633 634
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

635
/**
636
 * stmmac_init_ptp - init PTP
637
 * @priv: driver private structure
638
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
639
 * This is done by looking at the HW cap. register.
640
 * This function also registers the ptp driver.
641
 */
642
static int stmmac_init_ptp(struct stmmac_priv *priv)
643
{
644 645 646
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

647 648 649 650 651
	/* Fall-back to main clock in case of no PTP ref is passed */
	priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
	if (IS_ERR(priv->clk_ptp_ref)) {
		priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
		priv->clk_ptp_ref = NULL;
652
		netdev_dbg(priv->dev, "PTP uses main clock\n");
653 654 655
	} else {
		clk_prepare_enable(priv->clk_ptp_ref);
		priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
656
		netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
657 658
	}

659
	priv->adv_ts = 0;
660 661 662 663 664
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
665 666
		priv->adv_ts = 1;

667 668
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
669

670 671 672
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
673 674 675 676

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
677

678 679 680
	stmmac_ptp_register(priv);

	return 0;
681 682 683 684
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
685 686
	if (priv->clk_ptp_ref)
		clk_disable_unprepare(priv->clk_ptp_ref);
687
	stmmac_ptp_unregister(priv);
688 689
}

690
/**
691
 * stmmac_adjust_link - adjusts the link parameters
692
 * @dev: net device structure
693 694 695 696 697
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
698 699 700 701
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
702
	struct phy_device *phydev = dev->phydev;
703 704 705 706 707 708 709 710
	unsigned long flags;
	int new_state = 0;
	unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;

	if (phydev == NULL)
		return;

	spin_lock_irqsave(&priv->lock, flags);
711

712
	if (phydev->link) {
713
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
714 715 716 717 718 719

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
720
				ctrl &= ~priv->hw->link.duplex;
721
			else
722
				ctrl |= priv->hw->link.duplex;
723 724 725 726
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
727
			priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
728
						 fc, pause_time);
729 730 731 732 733

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
A
Alexandre TORGUE 已提交
734 735
				if (likely((priv->plat->has_gmac) ||
					   (priv->plat->has_gmac4)))
736
					ctrl &= ~priv->hw->link.port;
G
Giuseppe CAVALLARO 已提交
737
				stmmac_hw_fix_mac_speed(priv);
738 739 740
				break;
			case 100:
			case 10:
A
Alexandre TORGUE 已提交
741 742
				if (likely((priv->plat->has_gmac) ||
					   (priv->plat->has_gmac4))) {
743
					ctrl |= priv->hw->link.port;
744
					if (phydev->speed == SPEED_100) {
745
						ctrl |= priv->hw->link.speed;
746
					} else {
747
						ctrl &= ~(priv->hw->link.speed);
748 749
					}
				} else {
750
					ctrl &= ~priv->hw->link.port;
751
				}
752
				stmmac_hw_fix_mac_speed(priv);
753 754
				break;
			default:
755 756 757
				netif_warn(priv, link, priv->dev,
					   "Speed (%d) not 10/100\n",
					   phydev->speed);
758 759 760 761 762 763
				break;
			}

			priv->speed = phydev->speed;
		}

764
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
		priv->speed = 0;
		priv->oldduplex = -1;
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

780 781
	spin_unlock_irqrestore(&priv->lock, flags);

782 783 784 785 786 787 788 789 790 791
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
792 793
}

794
/**
795
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
796 797 798 799 800
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
801 802 803 804 805
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
806 807 808 809
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
810
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
811
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
812
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
813
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
814
			priv->hw->pcs = STMMAC_PCS_SGMII;
815 816 817 818
		}
	}
}

819 820 821 822 823 824 825 826 827 828 829 830
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
831
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
832
	char bus_id[MII_BUS_ID_SIZE];
833
	int interface = priv->plat->interface;
834
	int max_speed = priv->plat->max_speed;
835 836 837 838
	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;

839 840 841 842
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
843 844
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
845 846 847

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
848
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
849
			   phy_id_fmt);
850 851 852 853

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
854

855
	if (IS_ERR_OR_NULL(phydev)) {
856
		netdev_err(priv->dev, "Could not attach to PHY\n");
857 858 859
		if (!phydev)
			return -ENODEV;

860 861 862
		return PTR_ERR(phydev);
	}

863
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
864
	if ((interface == PHY_INTERFACE_MODE_MII) ||
865
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
866
		(max_speed < 1000 && max_speed > 0))
867 868
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
869

870 871 872 873 874 875 876
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
877
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
878 879 880
		phy_disconnect(phydev);
		return -ENODEV;
	}
881

882 883 884 885 886 887 888
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

889 890
	netdev_dbg(priv->dev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
		   __func__, phydev->phy_id, phydev->link);
891 892 893 894

	return 0;
}

895 896
static void stmmac_display_rings(struct stmmac_priv *priv)
{
897 898
	void *head_rx, *head_tx;

899
	if (priv->extend_desc) {
900 901
		head_rx = (void *)priv->dma_erx;
		head_tx = (void *)priv->dma_etx;
902
	} else {
903 904
		head_rx = (void *)priv->dma_rx;
		head_tx = (void *)priv->dma_tx;
905
	}
906 907 908 909 910

	/* Display Rx ring */
	priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
	/* Display Tx ring */
	priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
911 912
}

913 914 915 916 917 918 919 920
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
921
	else if (mtu > DEFAULT_BUFSIZE)
922 923
		ret = BUF_SIZE_2KiB;
	else
924
		ret = DEFAULT_BUFSIZE;
925 926 927 928

	return ret;
}

929
/**
930
 * stmmac_clear_descriptors - clear descriptors
931 932 933 934
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
935 936 937 938 939
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;

	/* Clear the Rx/Tx descriptors */
940
	for (i = 0; i < DMA_RX_SIZE; i++)
941 942 943
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
944
						     (i == DMA_RX_SIZE - 1));
945 946 947
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
948 949
						     (i == DMA_RX_SIZE - 1));
	for (i = 0; i < DMA_TX_SIZE; i++)
950 951 952
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
953
						     (i == DMA_TX_SIZE - 1));
954 955 956
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
957
						     (i == DMA_TX_SIZE - 1));
958 959
}

960 961 962 963 964 965 966 967 968
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
969
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
970
				  int i, gfp_t flags)
971 972 973
{
	struct sk_buff *skb;

974
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
975
	if (!skb) {
976 977
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
978
		return -ENOMEM;
979 980 981 982 983
	}
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
984
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
985
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
986 987 988
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
989

A
Alexandre TORGUE 已提交
990
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
991
		p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
992
	else
993
		p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
994

G
Giuseppe CAVALLARO 已提交
995
	if ((priv->hw->mode->init_desc3) &&
996
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
997
		priv->hw->mode->init_desc3(p);
998 999 1000 1001

	return 0;
}

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

1012 1013 1014
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
1015 1016
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
1017 1018
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
1019
 */
1020
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1021 1022 1023
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
1024
	unsigned int bfsize = 0;
1025
	int ret = -ENOMEM;
1026

G
Giuseppe CAVALLARO 已提交
1027 1028
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1029

1030
	if (bfsize < BUF_SIZE_16KiB)
1031
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1032

1033 1034
	priv->dma_buf_sz = bfsize;

1035 1036 1037 1038 1039 1040 1041
	netif_dbg(priv, probe, priv->dev,
		  "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
		  __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);

	/* RX INITIALIZATION */
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1042

1043
	for (i = 0; i < DMA_RX_SIZE; i++) {
1044 1045 1046 1047 1048
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1049

1050
		ret = stmmac_init_rx_buffers(priv, p, i, flags);
1051 1052
		if (ret)
			goto err_init_rx_buffers;
1053

1054 1055 1056
		netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
			  priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
			  (unsigned int)priv->rx_skbuff_dma[i]);
1057 1058
	}
	priv->cur_rx = 0;
1059
	priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1060 1061
	buf_sz = bfsize;

1062 1063 1064
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
1065
			priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1066
					     DMA_RX_SIZE, 1);
G
Giuseppe CAVALLARO 已提交
1067
			priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1068
					     DMA_TX_SIZE, 1);
1069
		} else {
G
Giuseppe CAVALLARO 已提交
1070
			priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1071
					     DMA_RX_SIZE, 0);
G
Giuseppe CAVALLARO 已提交
1072
			priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1073
					     DMA_TX_SIZE, 0);
1074 1075 1076
		}
	}

1077
	/* TX INITIALIZATION */
1078
	for (i = 0; i < DMA_TX_SIZE; i++) {
1079 1080 1081 1082 1083
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
A
Alexandre TORGUE 已提交
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			p->des0 = 0;
			p->des1 = 0;
			p->des2 = 0;
			p->des3 = 0;
		} else {
			p->des2 = 0;
		}

G
Giuseppe CAVALLARO 已提交
1094 1095
		priv->tx_skbuff_dma[i].buf = 0;
		priv->tx_skbuff_dma[i].map_as_page = false;
1096
		priv->tx_skbuff_dma[i].len = 0;
1097
		priv->tx_skbuff_dma[i].last_segment = false;
1098 1099
		priv->tx_skbuff[i] = NULL;
	}
1100

1101 1102
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1103
	netdev_reset_queue(priv->dev);
1104

1105
	stmmac_clear_descriptors(priv);
1106

1107 1108
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1109 1110 1111 1112 1113 1114

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	return ret;
1115 1116 1117 1118 1119 1120
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1121
	for (i = 0; i < DMA_RX_SIZE; i++)
1122
		stmmac_free_rx_buffers(priv, i);
1123 1124 1125 1126 1127 1128
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

1129
	for (i = 0; i < DMA_TX_SIZE; i++) {
1130 1131 1132 1133 1134 1135 1136
		struct dma_desc *p;

		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;

G
Giuseppe CAVALLARO 已提交
1137 1138 1139 1140
		if (priv->tx_skbuff_dma[i].buf) {
			if (priv->tx_skbuff_dma[i].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[i].buf,
1141
					       priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1142 1143 1144 1145
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i].buf,
1146
						 priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1147
						 DMA_TO_DEVICE);
1148
		}
1149

1150
		if (priv->tx_skbuff[i] != NULL) {
1151 1152
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
G
Giuseppe CAVALLARO 已提交
1153 1154
			priv->tx_skbuff_dma[i].buf = 0;
			priv->tx_skbuff_dma[i].map_as_page = false;
1155 1156 1157 1158
		}
	}
}

1159 1160 1161 1162 1163 1164 1165 1166
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
1167 1168 1169 1170
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
	int ret = -ENOMEM;

1171
	priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1172 1173 1174 1175
					    GFP_KERNEL);
	if (!priv->rx_skbuff_dma)
		return -ENOMEM;

1176
	priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1177 1178 1179 1180
					GFP_KERNEL);
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1181
	priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
G
Giuseppe CAVALLARO 已提交
1182
					    sizeof(*priv->tx_skbuff_dma),
1183 1184 1185 1186
					    GFP_KERNEL);
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1187
	priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1188 1189 1190 1191 1192
					GFP_KERNEL);
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

	if (priv->extend_desc) {
1193
		priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1194 1195 1196 1197
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_rx_phy,
						    GFP_KERNEL);
1198 1199 1200
		if (!priv->dma_erx)
			goto err_dma;

1201
		priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1202 1203 1204 1205
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_tx_phy,
						    GFP_KERNEL);
1206
		if (!priv->dma_etx) {
1207
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1208 1209
					  sizeof(struct dma_extended_desc),
					  priv->dma_erx, priv->dma_rx_phy);
1210 1211 1212
			goto err_dma;
		}
	} else {
1213
		priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1214 1215 1216
						   sizeof(struct dma_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1217 1218 1219
		if (!priv->dma_rx)
			goto err_dma;

1220
		priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1221 1222 1223
						   sizeof(struct dma_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1224
		if (!priv->dma_tx) {
1225
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1226 1227
					  sizeof(struct dma_desc),
					  priv->dma_rx, priv->dma_rx_phy);
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
			goto err_dma;
		}
	}

	return 0;

err_dma:
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
	return ret;
}

1245 1246 1247 1248 1249 1250
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1251
	/* Free DMA regions of consistent memory previously allocated */
1252 1253
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
1254
				  DMA_TX_SIZE * sizeof(struct dma_desc),
1255 1256
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
1257
				  DMA_RX_SIZE * sizeof(struct dma_desc),
1258 1259
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
1260
		dma_free_coherent(priv->device, DMA_TX_SIZE *
1261 1262
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
1263
		dma_free_coherent(priv->device, DMA_RX_SIZE *
1264 1265 1266
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1267 1268
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1269
	kfree(priv->tx_skbuff_dma);
1270 1271 1272 1273 1274
	kfree(priv->tx_skbuff);
}

/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1275
 *  @priv: driver private structure
1276 1277
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1278 1279 1280
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1281 1282
	int rxfifosz = priv->plat->rx_fifo_size;

1283
	if (priv->plat->force_thresh_dma_mode)
1284
		priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
1285
	else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1286 1287 1288
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1289 1290 1291 1292
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1293 1294
		priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
					rxfifosz);
1295
		priv->xstats.threshold = SF_DMA_MODE;
1296
	} else
1297 1298
		priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
					rxfifosz);
1299 1300 1301
}

/**
1302
 * stmmac_tx_clean - to manage the transmission completion
1303
 * @priv: driver private structure
1304
 * Description: it reclaims the transmit resources after transmission completes.
1305
 */
1306
static void stmmac_tx_clean(struct stmmac_priv *priv)
1307
{
B
Beniamino Galvani 已提交
1308
	unsigned int bytes_compl = 0, pkts_compl = 0;
1309
	unsigned int entry = priv->dirty_tx;
1310

1311
	netif_tx_lock(priv->dev);
1312

1313 1314
	priv->xstats.tx_clean++;

1315
	while (entry != priv->cur_tx) {
1316
		struct sk_buff *skb = priv->tx_skbuff[entry];
1317
		struct dma_desc *p;
1318
		int status;
1319 1320

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1321
			p = (struct dma_desc *)(priv->dma_etx + entry);
1322 1323
		else
			p = priv->dma_tx + entry;
1324

1325
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1326 1327
						      &priv->xstats, p,
						      priv->ioaddr);
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1338 1339
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1340
			}
1341
			stmmac_get_tx_hwtstamp(priv, p, skb);
1342 1343
		}

G
Giuseppe CAVALLARO 已提交
1344 1345 1346 1347
		if (likely(priv->tx_skbuff_dma[entry].buf)) {
			if (priv->tx_skbuff_dma[entry].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[entry].buf,
1348
					       priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1349 1350 1351 1352
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[entry].buf,
1353
						 priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1354 1355
						 DMA_TO_DEVICE);
			priv->tx_skbuff_dma[entry].buf = 0;
A
Alexandre TORGUE 已提交
1356
			priv->tx_skbuff_dma[entry].len = 0;
G
Giuseppe CAVALLARO 已提交
1357
			priv->tx_skbuff_dma[entry].map_as_page = false;
1358
		}
A
Alexandre TORGUE 已提交
1359 1360 1361 1362

		if (priv->hw->mode->clean_desc3)
			priv->hw->mode->clean_desc3(priv, p);

1363
		priv->tx_skbuff_dma[entry].last_segment = false;
1364
		priv->tx_skbuff_dma[entry].is_jumbo = false;
1365 1366

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1367 1368
			pkts_compl++;
			bytes_compl += skb->len;
1369
			dev_consume_skb_any(skb);
1370 1371 1372
			priv->tx_skbuff[entry] = NULL;
		}

1373
		priv->hw->desc->release_tx_desc(p, priv->mode);
1374

1375
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1376
	}
1377
	priv->dirty_tx = entry;
B
Beniamino Galvani 已提交
1378 1379 1380

	netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);

1381
	if (unlikely(netif_queue_stopped(priv->dev) &&
1382 1383 1384 1385
	    stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
		netif_wake_queue(priv->dev);
1386
	}
1387 1388 1389

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1390
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1391
	}
1392
	netif_tx_unlock(priv->dev);
1393 1394
}

1395
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
1396
{
1397
	priv->hw->dma->enable_dma_irq(priv->ioaddr);
1398 1399
}

1400
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
1401
{
1402
	priv->hw->dma->disable_dma_irq(priv->ioaddr);
1403 1404 1405
}

/**
1406
 * stmmac_tx_err - to manage the tx error
1407
 * @priv: driver private structure
1408
 * Description: it cleans the descriptors and restarts the transmission
1409
 * in case of transmission errors.
1410 1411 1412
 */
static void stmmac_tx_err(struct stmmac_priv *priv)
{
1413
	int i;
1414 1415
	netif_stop_queue(priv->dev);

1416
	priv->hw->dma->stop_tx(priv->ioaddr);
1417
	dma_free_tx_skbufs(priv);
1418
	for (i = 0; i < DMA_TX_SIZE; i++)
1419 1420 1421
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
1422
						     (i == DMA_TX_SIZE - 1));
1423 1424 1425
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
1426
						     (i == DMA_TX_SIZE - 1));
1427 1428
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1429
	netdev_reset_queue(priv->dev);
1430
	priv->hw->dma->start_tx(priv->ioaddr);
1431 1432 1433 1434 1435

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1436
/**
1437
 * stmmac_dma_interrupt - DMA ISR
1438 1439
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1440 1441
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1442
 */
1443 1444 1445
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
	int status;
1446
	int rxfifosz = priv->plat->rx_fifo_size;
1447

1448
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1449 1450 1451 1452 1453 1454 1455
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
			stmmac_disable_dma_irq(priv);
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1456
		/* Try to bump up the dma threshold on this failure */
1457 1458
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    (tc <= 256)) {
1459
			tc += 64;
1460
			if (priv->plat->force_thresh_dma_mode)
1461 1462
				priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
							rxfifosz);
1463 1464
			else
				priv->hw->dma->dma_mode(priv->ioaddr, tc,
1465
							SF_DMA_MODE, rxfifosz);
1466
			priv->xstats.threshold = tc;
1467
		}
1468 1469
	} else if (unlikely(status == tx_hard_error))
		stmmac_tx_err(priv);
1470 1471
}

1472 1473 1474 1475 1476
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1477 1478 1479
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
1480
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1481

1482 1483
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
1484
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1485 1486
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
1487
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
1488
	}
1489 1490

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
1491 1492

	if (priv->dma_cap.rmon) {
1493
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
1494 1495
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1496
		netdev_info(priv->dev, "No MAC Management Counters available\n");
1497 1498
}

1499
/**
1500
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1501 1502
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1503 1504
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1505
 */
1506 1507 1508
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
1509
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
1510 1511 1512

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1513
			dev_info(priv->device, "Enabled extended descriptors\n");
1514 1515
			priv->extend_desc = 1;
		} else
1516
			dev_warn(priv->device, "Extended descriptors not supported\n");
1517

1518 1519
		priv->hw->desc = &enh_desc_ops;
	} else {
1520
		dev_info(priv->device, "Normal descriptors\n");
1521 1522 1523 1524 1525
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1526
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1527
 * @priv: driver private structure
1528 1529 1530 1531 1532
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1533 1534 1535
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1536
	u32 ret = 0;
1537

1538
	if (priv->hw->dma->get_hw_feature) {
1539 1540 1541
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
1542
	}
1543

1544
	return ret;
1545 1546
}

1547
/**
1548
 * stmmac_check_ether_addr - check if the MAC addr is valid
1549 1550 1551 1552 1553
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1554 1555 1556
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1557
		priv->hw->mac->get_umac_addr(priv->hw,
1558
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1559
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1560
			eth_hw_addr_random(priv->dev);
1561 1562
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
1563 1564 1565
	}
}

1566
/**
1567
 * stmmac_init_dma_engine - DMA init.
1568 1569 1570 1571 1572 1573
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1574 1575
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
1576
	int atds = 0;
1577
	int ret = 0;
1578

1579 1580
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
1581
		return -EINVAL;
1582 1583
	}

1584 1585 1586
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1587 1588 1589 1590 1591 1592
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

1593
	priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
1594
			    priv->dma_tx_phy, priv->dma_rx_phy, atds);
1595

A
Alexandre TORGUE 已提交
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->rx_tail_addr = priv->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
					       STMMAC_CHAN0);

		priv->tx_tail_addr = priv->dma_tx_phy +
			    (DMA_TX_SIZE * sizeof(struct dma_desc));
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
					       STMMAC_CHAN0);
	}

	if (priv->plat->axi && priv->hw->dma->axi)
1609 1610
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

1611
	return ret;
1612 1613
}

1614
/**
1615
 * stmmac_tx_timer - mitigation sw timer for tx.
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1628
 * stmmac_init_tx_coalesce - init tx mitigation options.
1629
 * @priv: driver private structure
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1646
/**
1647
 * stmmac_hw_setup - setup mac in a usable state.
1648 1649
 *  @dev : pointer to the device structure.
 *  Description:
1650 1651 1652 1653
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
1654 1655 1656 1657
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
1658
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
1659 1660 1661 1662 1663 1664 1665
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
1666 1667
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
1668 1669 1670 1671
		return ret;
	}

	/* Copy the MAC addr into the HW  */
1672
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
1673 1674 1675 1676 1677

	/* If required, perform hw setup of the bus. */
	if (priv->plat->bus_setup)
		priv->plat->bus_setup(priv->ioaddr);

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

1691
	/* Initialize the MAC Core */
1692
	priv->hw->mac->core_init(priv->hw, dev->mtu);
1693

1694 1695
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
1696
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
1697
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1698
		priv->hw->rx_csum = 0;
1699 1700
	}

1701
	/* Enable the MAC Rx/Tx */
A
Alexandre TORGUE 已提交
1702 1703 1704 1705
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_dwmac4_set_mac(priv->ioaddr, true);
	else
		stmmac_set_mac(priv->ioaddr, true);
1706 1707 1708 1709 1710 1711

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

	stmmac_mmc_setup(priv);

1712 1713
	if (init_ptp) {
		ret = stmmac_init_ptp(priv);
1714
		if (ret)
1715
			netdev_warn(priv->dev, "fail to init PTP.\n");
1716
	}
1717

1718
#ifdef CONFIG_DEBUG_FS
1719 1720
	ret = stmmac_init_fs(dev);
	if (ret < 0)
1721 1722
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
1723 1724
#endif
	/* Start the ball rolling... */
1725
	netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
1726 1727 1728 1729 1730
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);

	/* Dump DMA/MAC registers */
	if (netif_msg_hw(priv)) {
1731
		priv->hw->mac->dump_regs(priv->hw);
1732 1733 1734 1735 1736 1737 1738 1739 1740
		priv->hw->dma->dump_regs(priv->ioaddr);
	}
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

1741
	if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
1742
		priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
1743

A
Alexandre TORGUE 已提交
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
	/*  set TX ring length */
	if (priv->hw->dma->set_tx_ring_len)
		priv->hw->dma->set_tx_ring_len(priv->ioaddr,
					       (DMA_TX_SIZE - 1));
	/*  set RX ring length */
	if (priv->hw->dma->set_rx_ring_len)
		priv->hw->dma->set_rx_ring_len(priv->ioaddr,
					       (DMA_RX_SIZE - 1));
	/* Enable TSO */
	if (priv->tso)
		priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);

1756 1757 1758
	return 0;
}

1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

1773 1774
	stmmac_check_ether_addr(priv);

1775 1776 1777
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
1778 1779
		ret = stmmac_init_phy(dev);
		if (ret) {
1780 1781 1782
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
1783
			return ret;
1784
		}
1785
	}
1786

1787 1788 1789 1790
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

1791
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
1792
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
1793

1794
	ret = alloc_dma_desc_resources(priv);
1795
	if (ret < 0) {
1796 1797
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
1798 1799 1800
		goto dma_desc_error;
	}

1801 1802
	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
1803 1804
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
1805 1806 1807
		goto init_error;
	}

1808
	ret = stmmac_hw_setup(dev, true);
1809
	if (ret < 0) {
1810
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
1811
		goto init_error;
1812 1813
	}

1814 1815
	stmmac_init_tx_coalesce(priv);

1816 1817
	if (dev->phydev)
		phy_start(dev->phydev);
1818

1819 1820
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
1821
			  IRQF_SHARED, dev->name, dev);
1822
	if (unlikely(ret < 0)) {
1823 1824 1825
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
1826
		goto init_error;
1827 1828
	}

1829 1830 1831 1832 1833
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
1834 1835 1836
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
1837
			goto wolirq_error;
1838 1839 1840
		}
	}

1841
	/* Request the IRQ lines */
1842
	if (priv->lpi_irq > 0) {
1843 1844 1845
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
1846 1847 1848
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
1849
			goto lpiirq_error;
1850 1851 1852
		}
	}

1853 1854
	napi_enable(&priv->napi);
	netif_start_queue(dev);
1855

1856
	return 0;
1857

1858
lpiirq_error:
1859 1860
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1861
wolirq_error:
1862 1863
	free_irq(dev->irq, dev);

1864 1865
init_error:
	free_dma_desc_resources(priv);
1866
dma_desc_error:
1867 1868
	if (dev->phydev)
		phy_disconnect(dev->phydev);
1869

1870
	return ret;
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

1883 1884 1885
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

1886
	/* Stop and disconnect the PHY */
1887 1888 1889
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
1890 1891 1892 1893 1894 1895
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

1896 1897
	del_timer_sync(&priv->txtimer);

1898 1899
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
1900 1901
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1902
	if (priv->lpi_irq > 0)
1903
		free_irq(priv->lpi_irq, dev);
1904 1905

	/* Stop TX/RX DMA and clear the descriptors */
1906 1907
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
1908 1909 1910 1911

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

1912
	/* Disable the MAC Rx/Tx */
1913
	stmmac_set_mac(priv->ioaddr, false);
1914 1915 1916

	netif_carrier_off(dev);

1917
#ifdef CONFIG_DEBUG_FS
1918
	stmmac_exit_fs(dev);
1919 1920
#endif

1921 1922
	stmmac_release_ptp(priv);

1923 1924 1925
	return 0;
}

A
Alexandre TORGUE 已提交
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
				 int total_len, bool last_segment)
{
	struct dma_desc *desc;
	int tmp_len;
	u32 buff_size;

	tmp_len = total_len;

	while (tmp_len > 0) {
		priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
		desc = priv->dma_tx + priv->cur_tx;

1949
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

		priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
			0, 1,
			(last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
			0, 0);

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
	u32 pay_len, mss;
	int tmp_pay_len = 0;
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
	unsigned int first_entry, des;
	struct dma_desc *desc, *first, *mss_desc = NULL;
	u8 proto_hdr_len;
	int i;

	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
	if (unlikely(stmmac_tx_avail(priv) <
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
2009 2010 2011
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
	if (mss != priv->mss) {
		mss_desc = priv->dma_tx + priv->cur_tx;
		priv->hw->desc->set_mss(mss_desc, mss);
		priv->mss = mss;
		priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

	first_entry = priv->cur_tx;

	desc = priv->dma_tx + first_entry;
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

	priv->tx_skbuff_dma[first_entry].buf = des;
	priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
	priv->tx_skbuff[first_entry] = skb;

2050
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2051 2052 2053

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2054
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
				     (i == nfrags - 1));

		priv->tx_skbuff_dma[priv->cur_tx].buf = des;
		priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
		priv->tx_skbuff[priv->cur_tx] = NULL;
		priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
	}

	priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;

	priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);

	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2083 2084
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
A
Alexandre TORGUE 已提交
2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	/* Complete the first descriptor before granting the DMA */
	priv->hw->desc->prepare_tso_tx_desc(first, 1,
			proto_hdr_len,
			pay_len,
			1, priv->tx_skbuff_dma[first_entry].last_segment,
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
	if (mss_desc)
		priv->hw->desc->set_tx_owner(mss_desc);

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
P
Pavel Machek 已提交
2128
	dma_wmb();
A
Alexandre TORGUE 已提交
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
			__func__, priv->cur_tx, priv->dirty_tx, first_entry,
			priv->cur_tx, first, nfrags);

		priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
					     0);

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

	netdev_sent_queue(dev, skb->len);

	priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
				       STMMAC_CHAN0);

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

2156
/**
2157
 *  stmmac_xmit - Tx entry point of the driver
2158 2159
 *  @skb : the socket buffer
 *  @dev : device pointer
2160 2161 2162
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
2163 2164 2165 2166
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2167
	unsigned int nopaged_len = skb_headlen(skb);
2168
	int i, csum_insertion = 0, is_jumbo = 0;
2169
	int nfrags = skb_shinfo(skb)->nr_frags;
2170
	unsigned int entry, first_entry;
2171
	struct dma_desc *desc, *first;
2172
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
2173 2174 2175 2176 2177 2178 2179
	unsigned int des;

	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
		if (ip_hdr(skb)->protocol == IPPROTO_TCP)
			return stmmac_tso_xmit(skb, dev);
	}
2180 2181 2182 2183 2184

	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
2185 2186 2187
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
2188 2189 2190 2191
		}
		return NETDEV_TX_BUSY;
	}

2192 2193 2194
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

2195
	entry = priv->cur_tx;
2196
	first_entry = entry;
2197

2198
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
2199

2200
	if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
2201
		desc = (struct dma_desc *)(priv->dma_etx + entry);
2202 2203 2204
	else
		desc = priv->dma_tx + entry;

2205 2206
	first = desc;

2207 2208 2209
	priv->tx_skbuff[first_entry] = skb;

	enh_desc = priv->plat->enh_desc;
2210
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
2211 2212 2213
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
2214 2215
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
G
Giuseppe CAVALLARO 已提交
2216
		entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
2217 2218
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
2219
	}
2220 2221

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
2222 2223
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
2224
		bool last_segment = (i == (nfrags - 1));
2225

2226 2227
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

2228
		if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
2229
			desc = (struct dma_desc *)(priv->dma_etx + entry);
2230 2231
		else
			desc = priv->dma_tx + entry;
2232

A
Alexandre TORGUE 已提交
2233 2234 2235
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
2236 2237
			goto dma_map_err; /* should reuse desc w/o issues */

2238
		priv->tx_skbuff[entry] = NULL;
A
Alexandre TORGUE 已提交
2239

2240 2241 2242 2243 2244
		priv->tx_skbuff_dma[entry].buf = des;
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2245

G
Giuseppe CAVALLARO 已提交
2246
		priv->tx_skbuff_dma[entry].map_as_page = true;
2247
		priv->tx_skbuff_dma[entry].len = len;
2248 2249 2250
		priv->tx_skbuff_dma[entry].last_segment = last_segment;

		/* Prepare the descriptor and set the own bit too */
2251
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2252
						priv->mode, 1, last_segment);
2253 2254
	}

2255 2256 2257
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

	priv->cur_tx = entry;
2258 2259

	if (netif_msg_pktdata(priv)) {
2260 2261
		void *tx_head;

2262 2263 2264 2265
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
			   __func__, priv->cur_tx, priv->dirty_tx, first_entry,
			   entry, first, nfrags);
2266

2267
		if (priv->extend_desc)
2268
			tx_head = (void *)priv->dma_etx;
2269
		else
2270 2271 2272
			tx_head = (void *)priv->dma_tx;

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
2273

2274
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
2275 2276
		print_pkt(skb->data, skb->len);
	}
2277

2278
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2279 2280
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2281 2282 2283 2284 2285
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
2299 2300 2301 2302
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
2303

2304 2305 2306 2307 2308 2309 2310
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
2311 2312 2313
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
2314 2315
			goto dma_map_err;

2316 2317 2318 2319 2320
		priv->tx_skbuff_dma[first_entry].buf = des;
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2321

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
		priv->tx_skbuff_dma[first_entry].len = nopaged_len;
		priv->tx_skbuff_dma[first_entry].last_segment = last_segment;

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
						last_segment);

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
P
Pavel Machek 已提交
2341
		dma_wmb();
2342 2343
	}

B
Beniamino Galvani 已提交
2344
	netdev_sent_queue(dev, skb->len);
A
Alexandre TORGUE 已提交
2345 2346 2347 2348 2349 2350

	if (priv->synopsys_id < DWMAC_CORE_4_00)
		priv->hw->dma->enable_dma_transmission(priv->ioaddr);
	else
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
					       STMMAC_CHAN0);
2351

G
Giuseppe CAVALLARO 已提交
2352
	return NETDEV_TX_OK;
2353

G
Giuseppe CAVALLARO 已提交
2354
dma_map_err:
2355
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
2356 2357
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
2358 2359 2360
	return NETDEV_TX_OK;
}

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


2378 2379 2380 2381 2382 2383 2384 2385
static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
{
	if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
		return 0;

	return 1;
}

2386
/**
2387
 * stmmac_rx_refill - refill used skb preallocated buffers
2388 2389 2390 2391
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
2392 2393 2394
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	int bfsize = priv->dma_buf_sz;
2395 2396
	unsigned int entry = priv->dirty_rx;
	int dirty = stmmac_rx_dirty(priv);
2397

2398
	while (dirty-- > 0) {
2399 2400 2401
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2402
			p = (struct dma_desc *)(priv->dma_erx + entry);
2403 2404 2405
		else
			p = priv->dma_rx + entry;

2406 2407 2408
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
2409
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
2410 2411 2412 2413 2414 2415 2416
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
				priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
2417
				break;
2418
			}
2419 2420 2421 2422 2423

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
2424 2425
			if (dma_mapping_error(priv->device,
					      priv->rx_skbuff_dma[entry])) {
2426
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
2427 2428 2429
				dev_kfree_skb(skb);
				break;
			}
2430

A
Alexandre TORGUE 已提交
2431
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2432
				p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
2433 2434
				p->des1 = 0;
			} else {
2435
				p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
2436 2437 2438
			}
			if (priv->hw->mode->refill_desc3)
				priv->hw->mode->refill_desc3(priv, p);
2439

2440 2441 2442
			if (priv->rx_zeroc_thresh > 0)
				priv->rx_zeroc_thresh--;

2443 2444
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
2445
		}
P
Pavel Machek 已提交
2446
		dma_wmb();
A
Alexandre TORGUE 已提交
2447 2448 2449 2450 2451 2452

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
		else
			priv->hw->desc->set_rx_owner(p);

P
Pavel Machek 已提交
2453
		dma_wmb();
2454 2455

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
2456
	}
2457
	priv->dirty_rx = entry;
2458 2459
}

2460
/**
2461
 * stmmac_rx - manage the receive process
2462 2463 2464 2465 2466
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2467 2468
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
2469
	unsigned int entry = priv->cur_rx;
2470 2471
	unsigned int next_entry;
	unsigned int count = 0;
2472
	int coe = priv->hw->rx_csum;
2473

2474
	if (netif_msg_rx_status(priv)) {
2475 2476
		void *rx_head;

2477
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
2478
		if (priv->extend_desc)
2479
			rx_head = (void *)priv->dma_erx;
2480
		else
2481 2482 2483
			rx_head = (void *)priv->dma_rx;

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
2484
	}
2485
	while (count < limit) {
2486
		int status;
2487
		struct dma_desc *p;
2488
		struct dma_desc *np;
2489

2490
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2491
			p = (struct dma_desc *)(priv->dma_erx + entry);
2492
		else
G
Giuseppe CAVALLARO 已提交
2493
			p = priv->dma_rx + entry;
2494

2495 2496 2497 2498 2499
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
2500 2501 2502 2503
			break;

		count++;

2504 2505 2506
		priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
		next_entry = priv->cur_rx;

2507
		if (priv->extend_desc)
2508
			np = (struct dma_desc *)(priv->dma_erx + next_entry);
2509
		else
2510 2511 2512
			np = priv->dma_rx + next_entry;

		prefetch(np);
2513

2514 2515 2516 2517 2518
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2519
		if (unlikely(status == discard_frame)) {
2520
			priv->dev->stats.rx_errors++;
2521 2522 2523 2524 2525 2526 2527 2528
			if (priv->hwts_rx_en && !priv->extend_desc) {
				/* DESC2 & DESC3 will be overwitten by device
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2529 2530 2531
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2532 2533
			}
		} else {
2534
			struct sk_buff *skb;
2535
			int frame_len;
A
Alexandre TORGUE 已提交
2536 2537 2538
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2539
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
2540
			else
2541
				des = le32_to_cpu(p->des2);
2542

G
Giuseppe CAVALLARO 已提交
2543 2544
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

A
Alexandre TORGUE 已提交
2545 2546 2547 2548
			/*  If frame length is greather than skb buffer size
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
2549
			if (frame_len > priv->dma_buf_sz) {
2550 2551 2552
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
2553 2554 2555 2556
				priv->dev->stats.rx_length_errors++;
				break;
			}

2557
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2558 2559
			 * Type frames (LLC/LLC-SNAP)
			 */
2560 2561
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2562

2563
			if (netif_msg_rx_status(priv)) {
2564 2565
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
2566
				if (frame_len > ETH_FRAME_LEN)
2567 2568
					netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
						   frame_len, status);
2569
			}
2570

A
Alexandre TORGUE 已提交
2571 2572 2573 2574 2575 2576 2577
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
				     stmmac_rx_threshold_count(priv)))) {
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
							priv->rx_skbuff_dma
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
							priv->
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
							   priv->rx_skbuff_dma
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
				skb = priv->rx_skbuff[entry];
				if (unlikely(!skb)) {
2605 2606 2607
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
2608 2609 2610 2611 2612
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
				priv->rx_skbuff[entry] = NULL;
2613
				priv->rx_zeroc_thresh++;
2614 2615 2616 2617 2618 2619

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2620 2621 2622
			}

			if (netif_msg_pktdata(priv)) {
2623 2624
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
2625 2626
				print_pkt(skb->data, frame_len);
			}
2627

2628 2629
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

2630 2631
			stmmac_rx_vlan(priv->dev, skb);

2632 2633
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2634
			if (unlikely(!coe))
2635
				skb_checksum_none_assert(skb);
2636
			else
2637
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2638 2639

			napi_gro_receive(&priv->napi, skb);
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2660
 *  To look at the incoming frames and clear the tx resources.
2661 2662 2663 2664 2665 2666
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;

2667 2668
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2669

2670
	work_done = stmmac_rx(priv, budget);
2671 2672
	if (work_done < budget) {
		napi_complete(napi);
2673
		stmmac_enable_dma_irq(priv);
2674 2675 2676 2677 2678 2679 2680 2681
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2682
 *   complete within a reasonable time. The driver will mark the error in the
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Clear Tx resources and restart transmitting again */
	stmmac_tx_err(priv);
}

/**
2695
 *  stmmac_set_rx_mode - entry point for multicast addressing
2696 2697 2698 2699 2700 2701 2702
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2703
static void stmmac_set_rx_mode(struct net_device *dev)
2704 2705 2706
{
	struct stmmac_priv *priv = netdev_priv(dev);

2707
	priv->hw->mac->set_filter(priv->hw, dev);
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
2723 2724
	struct stmmac_priv *priv = netdev_priv(dev);

2725
	if (netif_running(dev)) {
2726
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
2727 2728 2729
		return -EBUSY;
	}

2730
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
2731

2732 2733 2734 2735 2736
	netdev_update_features(dev);

	return 0;
}

2737
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2738
					     netdev_features_t features)
2739 2740 2741
{
	struct stmmac_priv *priv = netdev_priv(dev);

2742
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
2743
		features &= ~NETIF_F_RXCSUM;
2744

2745
	if (!priv->plat->tx_coe)
2746
		features &= ~NETIF_F_CSUM_MASK;
2747

2748 2749 2750
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
G
Giuseppe CAVALLARO 已提交
2751 2752
	 * the TX csum insertionin the TDES and not use SF.
	 */
2753
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2754
		features &= ~NETIF_F_CSUM_MASK;
2755

A
Alexandre TORGUE 已提交
2756 2757 2758 2759 2760 2761 2762 2763
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

2764
	return features;
2765 2766
}

2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

2785 2786 2787 2788 2789
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
2790 2791 2792 2793 2794
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
2795
 */
2796 2797 2798 2799 2800
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

2801 2802 2803
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

2804
	if (unlikely(!dev)) {
2805
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
2806 2807 2808
		return IRQ_NONE;
	}

2809
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
2810
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
2811
		int status = priv->hw->mac->host_irq_status(priv->hw,
2812
							    &priv->xstats);
2813 2814
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
2815
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
2816
				priv->tx_path_in_lpi_mode = true;
2817
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
2818
				priv->tx_path_in_lpi_mode = false;
2819
			if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
A
Alexandre TORGUE 已提交
2820 2821 2822
				priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
							priv->rx_tail_addr,
							STMMAC_CHAN0);
2823
		}
2824 2825

		/* PCS link status */
2826
		if (priv->hw->pcs) {
2827 2828 2829 2830 2831
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
2832
	}
2833

2834
	/* To handle DMA interrupts */
2835
	stmmac_dma_interrupt(priv);
2836 2837 2838 2839 2840 2841

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
2842 2843
 * to allow network I/O with interrupts disabled.
 */
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
2859
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
2860 2861 2862
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
2863
	int ret = -EOPNOTSUPP;
2864 2865 2866 2867

	if (!netif_running(dev))
		return -EINVAL;

2868 2869 2870 2871
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
2872
		if (!dev->phydev)
2873
			return -EINVAL;
2874
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
2875 2876 2877 2878 2879 2880 2881
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
2882

2883 2884 2885
	return ret;
}

2886
#ifdef CONFIG_DEBUG_FS
2887 2888
static struct dentry *stmmac_fs_dir;

2889
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
2890
			       struct seq_file *seq)
2891 2892
{
	int i;
G
Giuseppe CAVALLARO 已提交
2893 2894
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
2895

2896 2897 2898 2899 2900
	for (i = 0; i < size; i++) {
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2901
				   i, (unsigned int)virt_to_phys(ep),
2902 2903 2904 2905
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
2906 2907 2908 2909
			ep++;
		} else {
			x = *(u64 *) p;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2910
				   i, (unsigned int)virt_to_phys(ep),
2911 2912
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
2913 2914
			p++;
		}
2915 2916
		seq_printf(seq, "\n");
	}
2917
}
2918

2919 2920 2921 2922
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
2923

2924 2925
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
2926
		sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
2927
		seq_printf(seq, "Extended TX descriptor ring:\n");
2928
		sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
2929 2930
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
2931
		sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
2932
		seq_printf(seq, "TX descriptor ring:\n");
2933
		sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

2944 2945
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

2946 2947 2948 2949 2950
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
2951
	.release = single_release,
2952 2953
};

2954 2955 2956 2957 2958
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

2959
	if (!priv->hw_cap_support) {
2960 2961 2962 2963 2964 2965 2966 2967
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

2968
	seq_printf(seq, "\t10/100 Mbps: %s\n",
2969
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2970
	seq_printf(seq, "\t1000 Mbps: %s\n",
2971
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
2972
	seq_printf(seq, "\tHalf duplex: %s\n",
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
2990
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
2991
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
2992
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
2993 2994 2995 2996
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
2997 2998 2999 3000 3001 3002 3003 3004 3005
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
3028
	.release = single_release,
3029 3030
};

3031 3032
static int stmmac_init_fs(struct net_device *dev)
{
3033 3034 3035 3036
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3037

3038
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3039
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3040 3041 3042 3043 3044

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
3045 3046 3047 3048
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
3049

3050
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
3051
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
3052
		debugfs_remove_recursive(priv->dbgfs_dir);
3053 3054 3055 3056

		return -ENOMEM;
	}

3057
	/* Entry to report the DMA HW features */
3058 3059 3060
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
3061

3062
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
3063
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
3064
		debugfs_remove_recursive(priv->dbgfs_dir);
3065 3066 3067 3068

		return -ENOMEM;
	}

3069 3070 3071
	return 0;
}

3072
static void stmmac_exit_fs(struct net_device *dev)
3073
{
3074 3075 3076
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
3077
}
3078
#endif /* CONFIG_DEBUG_FS */
3079

3080 3081 3082 3083 3084
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
3085
	.ndo_fix_features = stmmac_fix_features,
3086
	.ndo_set_features = stmmac_set_features,
3087
	.ndo_set_rx_mode = stmmac_set_rx_mode,
3088 3089 3090 3091 3092 3093 3094 3095
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

3096 3097
/**
 *  stmmac_hw_init - Init the MAC device
3098
 *  @priv: driver private structure
3099 3100 3101 3102
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
3103 3104 3105 3106 3107 3108
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
3109 3110
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
3111 3112
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
3113 3114
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
3115 3116 3117 3118 3119 3120
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
3121
	} else {
3122
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
3123
	}
3124 3125 3126 3127 3128
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

3129
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
3130 3131
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
3132
	} else {
A
Alexandre TORGUE 已提交
3133 3134
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
3135
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
3136 3137 3138
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
3139
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
3140 3141
			priv->mode = STMMAC_RING_MODE;
		}
3142 3143
	}

3144 3145 3146
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
3147
		dev_info(priv->device, "DMA HW capability register supported\n");
3148 3149 3150 3151 3152 3153 3154 3155

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
3156
		priv->hw->pmt = priv->plat->pmt;
3157

3158 3159 3160 3161 3162 3163
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
3164 3165
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
3166 3167 3168 3169 3170 3171

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

3172 3173 3174
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
3175

A
Alexandre TORGUE 已提交
3176 3177 3178 3179 3180
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
3181

3182 3183
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
3184
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
3185
		if (priv->synopsys_id < DWMAC_CORE_4_00)
3186
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
3187
	}
3188
	if (priv->plat->tx_coe)
3189
		dev_info(priv->device, "TX Checksum insertion supported\n");
3190 3191

	if (priv->plat->pmt) {
3192
		dev_info(priv->device, "Wake-Up On Lan supported\n");
3193 3194 3195
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
3196
	if (priv->dma_cap.tsoen)
3197
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
3198

3199
	return 0;
3200 3201
}

3202
/**
3203 3204
 * stmmac_dvr_probe
 * @device: device pointer
3205
 * @plat_dat: platform data pointer
3206
 * @res: stmmac resource pointer
3207 3208
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
3209
 * Return:
3210
 * returns 0 on success, otherwise errno.
3211
 */
3212 3213 3214
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
3215 3216
{
	int ret = 0;
3217 3218
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
3219

3220
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
3221
	if (!ndev)
3222
		return -ENOMEM;
3223 3224 3225 3226 3227 3228

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
3229

3230
	stmmac_set_ethtool_ops(ndev);
3231 3232
	priv->pause = pause;
	priv->plat = plat_dat;
3233 3234 3235 3236 3237 3238 3239 3240 3241
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
3242

3243
	dev_set_drvdata(device, priv->dev);
3244

3245 3246
	/* Verify driver arguments */
	stmmac_verify_args();
3247

3248
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
3249 3250
	 * this needs to have multiple instances
	 */
3251 3252 3253
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

3254 3255
	priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_clk)) {
3256 3257
		netdev_warn(priv->dev, "%s: warning: cannot get CSR clock\n",
			    __func__);
3258 3259 3260 3261 3262 3263 3264 3265 3266
		/* If failed to obtain stmmac_clk and specific clk_csr value
		 * is NOT passed from the platform, probe fail.
		 */
		if (!priv->plat->clk_csr) {
			ret = PTR_ERR(priv->stmmac_clk);
			goto error_clk_get;
		} else {
			priv->stmmac_clk = NULL;
		}
3267 3268 3269
	}
	clk_prepare_enable(priv->stmmac_clk);

3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
	priv->pclk = devm_clk_get(priv->device, "pclk");
	if (IS_ERR(priv->pclk)) {
		if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_pclk_get;
		}
		priv->pclk = NULL;
	}
	clk_prepare_enable(priv->pclk);

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292
	priv->stmmac_rst = devm_reset_control_get(priv->device,
						  STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_rst)) {
		if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_hw_init;
		}
		dev_info(priv->device, "no reset control found\n");
		priv->stmmac_rst = NULL;
	}
	if (priv->stmmac_rst)
		reset_control_deassert(priv->stmmac_rst);

3293
	/* Init MAC and get the capabilities */
3294 3295
	ret = stmmac_hw_init(priv);
	if (ret)
3296
		goto error_hw_init;
3297 3298

	ndev->netdev_ops = &stmmac_netdev_ops;
3299

3300 3301
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
3302 3303 3304 3305

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		ndev->hw_features |= NETIF_F_TSO;
		priv->tso = true;
3306
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
3307
	}
3308 3309
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
3310 3311
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
3312
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
3313 3314 3315
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

3316 3317 3318 3319 3320 3321
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3322 3323 3324 3325 3326
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
3327
		ndev->max_mtu = priv->plat->maxmtu;
3328 3329 3330 3331
	else if (priv->plat->maxmtu < ndev->min_mtu)
		netdev_warn(priv->dev,
			    "%s: warning: maxmtu having invalid value (%d)\n",
			    __func__, priv->plat->maxmtu);
3332

3333 3334 3335
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

3336 3337 3338 3339 3340 3341 3342
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
3343
		netdev_info(priv->dev, "Enable RX Mitigation via HW Watchdog Timer\n");
3344 3345
	}

3346
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
3347

3348 3349
	spin_lock_init(&priv->lock);

3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

3361 3362
	stmmac_check_pcs_mode(priv);

3363 3364 3365
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
3366 3367 3368
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
3369 3370 3371
			netdev_err(priv->dev,
				   "%s: MDIO bus (id: %d) registration failed",
				   __func__, priv->plat->bus_id);
3372 3373
			goto error_mdio_register;
		}
3374 3375
	}

3376
	ret = register_netdev(ndev);
3377
	if (ret) {
3378 3379
		netdev_err(priv->dev, "%s: ERROR %i registering the device\n",
			   __func__, ret);
3380 3381
		goto error_netdev_register;
	}
3382 3383

	return ret;
3384

3385 3386 3387 3388 3389
error_netdev_register:
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
3390 3391
error_mdio_register:
	netif_napi_del(&priv->napi);
3392
error_hw_init:
3393 3394
	clk_disable_unprepare(priv->pclk);
error_pclk_get:
3395 3396
	clk_disable_unprepare(priv->stmmac_clk);
error_clk_get:
3397
	free_netdev(ndev);
3398

3399
	return ret;
3400
}
3401
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
3402 3403 3404

/**
 * stmmac_dvr_remove
3405
 * @dev: device pointer
3406
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
3407
 * changes the link status, releases the DMA descriptor rings.
3408
 */
3409
int stmmac_dvr_remove(struct device *dev)
3410
{
3411
	struct net_device *ndev = dev_get_drvdata(dev);
3412
	struct stmmac_priv *priv = netdev_priv(ndev);
3413

3414
	netdev_info(priv->dev, "%s: removing driver", __func__);
3415

3416 3417
	priv->hw->dma->stop_rx(priv->ioaddr);
	priv->hw->dma->stop_tx(priv->ioaddr);
3418

3419
	stmmac_set_mac(priv->ioaddr, false);
3420 3421
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
3422 3423
	if (priv->stmmac_rst)
		reset_control_assert(priv->stmmac_rst);
3424
	clk_disable_unprepare(priv->pclk);
3425
	clk_disable_unprepare(priv->stmmac_clk);
3426 3427 3428
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
3429
		stmmac_mdio_unregister(ndev);
3430 3431 3432 3433
	free_netdev(ndev);

	return 0;
}
3434
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
3435

3436 3437
/**
 * stmmac_suspend - suspend callback
3438
 * @dev: device pointer
3439 3440 3441 3442
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
3443
int stmmac_suspend(struct device *dev)
3444
{
3445
	struct net_device *ndev = dev_get_drvdata(dev);
3446
	struct stmmac_priv *priv = netdev_priv(ndev);
3447
	unsigned long flags;
3448

3449
	if (!ndev || !netif_running(ndev))
3450 3451
		return 0;

3452 3453
	if (ndev->phydev)
		phy_stop(ndev->phydev);
3454

3455
	spin_lock_irqsave(&priv->lock, flags);
3456

3457 3458
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
3459

3460 3461 3462 3463 3464
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
3465

3466
	/* Enable Power down mode by programming the PMT regs */
3467
	if (device_may_wakeup(priv->device)) {
3468
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
3469 3470
		priv->irq_wake = 1;
	} else {
3471
		stmmac_set_mac(priv->ioaddr, false);
3472
		pinctrl_pm_select_sleep_state(priv->device);
3473
		/* Disable clock in case of PWM is off */
3474
		clk_disable(priv->pclk);
3475
		clk_disable(priv->stmmac_clk);
3476
	}
3477
	spin_unlock_irqrestore(&priv->lock, flags);
3478 3479 3480 3481

	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;
3482 3483
	return 0;
}
3484
EXPORT_SYMBOL_GPL(stmmac_suspend);
3485

3486 3487
/**
 * stmmac_resume - resume callback
3488
 * @dev: device pointer
3489 3490 3491
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
3492
int stmmac_resume(struct device *dev)
3493
{
3494
	struct net_device *ndev = dev_get_drvdata(dev);
3495
	struct stmmac_priv *priv = netdev_priv(ndev);
3496
	unsigned long flags;
3497

3498
	if (!netif_running(ndev))
3499 3500 3501 3502 3503 3504
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
3505 3506
	 * from another devices (e.g. serial console).
	 */
3507
	if (device_may_wakeup(priv->device)) {
3508
		spin_lock_irqsave(&priv->lock, flags);
3509
		priv->hw->mac->pmt(priv->hw, 0);
3510
		spin_unlock_irqrestore(&priv->lock, flags);
3511
		priv->irq_wake = 0;
3512
	} else {
3513
		pinctrl_pm_select_default_state(priv->device);
3514
		/* enable the clk prevously disabled */
3515
		clk_enable(priv->stmmac_clk);
3516
		clk_enable(priv->pclk);
3517 3518 3519 3520
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
3521

3522
	netif_device_attach(ndev);
3523

3524 3525
	spin_lock_irqsave(&priv->lock, flags);

3526 3527 3528 3529
	priv->cur_rx = 0;
	priv->dirty_rx = 0;
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
A
Alexandre TORGUE 已提交
3530 3531 3532 3533 3534
	/* reset private mss value to force mss context settings at
	 * next tso xmit (only used for gmac4).
	 */
	priv->mss = 0;

3535 3536
	stmmac_clear_descriptors(priv);

3537
	stmmac_hw_setup(ndev, false);
3538
	stmmac_init_tx_coalesce(priv);
3539
	stmmac_set_rx_mode(ndev);
3540 3541 3542

	napi_enable(&priv->napi);

3543
	netif_start_queue(ndev);
3544

3545
	spin_unlock_irqrestore(&priv->lock, flags);
3546

3547 3548
	if (ndev->phydev)
		phy_start(ndev->phydev);
3549

3550 3551
	return 0;
}
3552
EXPORT_SYMBOL_GPL(stmmac_resume);
3553

3554 3555 3556 3557 3558 3559 3560 3561
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
3562
		if (!strncmp(opt, "debug:", 6)) {
3563
			if (kstrtoint(opt + 6, 0, &debug))
3564 3565
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
3566
			if (kstrtoint(opt + 8, 0, &phyaddr))
3567 3568
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
3569
			if (kstrtoint(opt + 7, 0, &buf_sz))
3570 3571
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
3572
			if (kstrtoint(opt + 3, 0, &tc))
3573 3574
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
3575
			if (kstrtoint(opt + 9, 0, &watchdog))
3576 3577
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
3578
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
3579 3580
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
3581
			if (kstrtoint(opt + 6, 0, &pause))
3582
				goto err;
3583
		} else if (!strncmp(opt, "eee_timer:", 10)) {
3584 3585
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
3586 3587 3588
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
3589
		}
3590 3591
	}
	return 0;
3592 3593 3594 3595

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
3596 3597 3598
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
3599
#endif /* MODULE */
3600

3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

3630 3631 3632
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");