stmmac_main.c 127.0 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47 48
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
49
#include "stmmac.h"
50
#include <linux/reset.h>
51
#include <linux/of_mdio.h>
52
#include "dwmac1000.h"
53
#include "hwif.h"
54 55

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
56
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
57 58

/* Module parameters */
59
#define TX_TIMEO	5000
60
static int watchdog = TX_TIMEO;
61
module_param(watchdog, int, 0644);
62
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
63

64
static int debug = -1;
65
module_param(debug, int, 0644);
66
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
67

68
static int phyaddr = -1;
69
module_param(phyaddr, int, 0444);
70 71
MODULE_PARM_DESC(phyaddr, "Physical device address");

72
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
73
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
74 75

static int flow_ctrl = FLOW_OFF;
76
module_param(flow_ctrl, int, 0644);
77 78 79
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
80
module_param(pause, int, 0644);
81 82 83 84
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
85
module_param(tc, int, 0644);
86 87
MODULE_PARM_DESC(tc, "DMA threshold control value");

88 89
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
90
module_param(buf_sz, int, 0644);
91 92
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

93 94
#define	STMMAC_RX_COPYBREAK	256

95 96 97 98
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

99 100
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
101
module_param(eee_timer, int, 0644);
102
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
103
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
104

105 106
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
107 108
 */
static unsigned int chain_mode;
109
module_param(chain_mode, int, 0444);
110 111
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

112 113
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

114
#ifdef CONFIG_DEBUG_FS
115
static int stmmac_init_fs(struct net_device *dev);
116
static void stmmac_exit_fs(struct net_device *dev);
117 118
#endif

119 120
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

121 122
/**
 * stmmac_verify_args - verify the driver parameters.
123 124
 * Description: it checks the driver parameters and set a default in case of
 * errors.
125 126 127 128 129
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
130 131
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
132 133 134 135 136 137
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
138 139
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
140 141
}

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_disable(&rx_q->napi);
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_enable(&rx_q->napi);
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

200 201 202 203 204 205 206 207 208 209 210 211 212 213
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

214 215 216 217 218 219 220 221 222 223 224 225
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
226 227 228 229
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

230
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
231 232

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
233 234 235 236 237 238
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
239 240 241 242 243 244 245 246 247 248 249
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
250
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
251
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
252
	}
253 254 255 256 257 258 259 260 261 262 263

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
264 265
}

266 267
static void print_pkt(unsigned char *buf, int len)
{
268 269
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
270 271
}

272
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
273
{
274
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
275
	u32 avail;
276

277 278
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
279
	else
280
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
281 282 283 284

	return avail;
}

285 286 287 288 289 290
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
291
{
292
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
293
	u32 dirty;
294

295 296
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
297
	else
298
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
299 300

	return dirty;
301 302
}

303
/**
304
 * stmmac_hw_fix_mac_speed - callback for speed selection
305
 * @priv: driver private structure
306
 * Description: on some platforms (e.g. ST), some HW system configuration
307
 * registers have to be set according to the link speed negotiated.
308 309 310
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
311 312
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
313 314

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
315
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
316 317
}

318
/**
319
 * stmmac_enable_eee_mode - check and enter in LPI mode
320
 * @priv: driver private structure
321 322
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
323
 */
324 325
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
326 327 328 329 330 331 332 333 334 335 336
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

337
	/* Check and enter in LPI mode */
338
	if (!priv->tx_path_in_lpi_mode)
339 340
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
341 342
}

343
/**
344
 * stmmac_disable_eee_mode - disable and exit from LPI mode
345 346 347 348
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
349 350
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
351
	stmmac_reset_eee_mode(priv, priv->hw);
352 353 354 355 356
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
357
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
358 359
 * @arg : data hook
 * Description:
360
 *  if there is no data transfer and if we are not in LPI state,
361 362
 *  then MAC Transmitter can be moved to LPI state.
 */
363
static void stmmac_eee_ctrl_timer(struct timer_list *t)
364
{
365
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
366 367

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
368
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
369 370 371
}

/**
372
 * stmmac_eee_init - init EEE
373
 * @priv: driver private structure
374
 * Description:
375 376 377
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
378 379 380
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
381
	struct net_device *ndev = priv->dev;
382
	int interface = priv->plat->interface;
383
	unsigned long flags;
384 385
	bool ret = false;

386 387 388 389 390
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
391 392 393
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
394 395 396
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
397 398
		goto out;

399 400
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
401 402
		int tx_lpi_timer = priv->tx_lpi_timer;

403
		/* Check if the PHY supports EEE */
404
		if (phy_init_eee(ndev->phydev, 1)) {
405 406 407 408 409
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
410
			spin_lock_irqsave(&priv->lock, flags);
411
			if (priv->eee_active) {
412
				netdev_dbg(priv->dev, "disable EEE\n");
413
				del_timer_sync(&priv->eee_ctrl_timer);
414 415
				stmmac_set_eee_timer(priv, priv->hw, 0,
						tx_lpi_timer);
416 417
			}
			priv->eee_active = 0;
418
			spin_unlock_irqrestore(&priv->lock, flags);
419
			goto out;
420 421
		}
		/* Activate the EEE and start timers */
422
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
423 424
		if (!priv->eee_active) {
			priv->eee_active = 1;
425 426
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
427 428
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
429

430 431
			stmmac_set_eee_timer(priv, priv->hw,
					STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
432 433
		}
		/* Set HW EEE according to the speed */
434
		stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
435 436

		ret = true;
437 438
		spin_unlock_irqrestore(&priv->lock, flags);

439
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
440 441 442 443 444
	}
out:
	return ret;
}

445
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
446
 * @priv: driver private structure
447
 * @p : descriptor pointer
448 449 450 451 452 453
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
454
				   struct dma_desc *p, struct sk_buff *skb)
455 456 457 458 459 460 461
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
462
	/* exit if skb doesn't support hw tstamp */
463
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
464 465 466
		return;

	/* check tx tstamp status */
467
	if (stmmac_get_tx_timestamp_status(priv, p)) {
468
		/* get the valid tstamp */
469
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
470

471 472
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
473

474
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
475 476 477
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
478 479 480 481

	return;
}

482
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
483
 * @priv: driver private structure
484 485
 * @p : descriptor pointer
 * @np : next descriptor pointer
486 487 488 489 490
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
491 492
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
493 494
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
495
	struct dma_desc *desc = p;
496 497 498 499
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
500 501 502
	/* For GMAC4, the valid timestamp is from CTX next desc. */
	if (priv->plat->has_gmac4)
		desc = np;
503

504
	/* Check if timestamp is available */
505 506
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
507
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
508 509 510 511
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
512
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
513
	}
514 515 516 517 518
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
519
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
520 521 522 523 524 525 526 527 528 529 530
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
531
	struct timespec64 now;
532 533 534 535 536 537 538 539 540 541
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
542
	u32 sec_inc;
543 544 545 546 547 548 549 550 551 552

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
553
			   sizeof(struct hwtstamp_config)))
554 555
		return -EFAULT;

556 557
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
558 559 560 561 562

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

563 564
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
565 566 567 568 569
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
570
			/* time stamp no incoming packet at all */
571 572 573 574
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
575
			/* PTP v1, UDP, any kind of event packet */
576 577
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
578 579 580 581
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
582 583 584 585 586 587

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
588
			/* PTP v1, UDP, Sync packet */
589 590 591 592 593 594 595 596 597
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
598
			/* PTP v1, UDP, Delay_req packet */
599 600 601 602 603 604 605 606 607 608
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
609
			/* PTP v2, UDP, any kind of event packet */
610 611 612
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
613 614 615 616
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
617 618 619 620 621 622

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
623
			/* PTP v2, UDP, Sync packet */
624 625 626 627 628 629 630 631 632 633
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
634
			/* PTP v2, UDP, Delay_req packet */
635 636 637 638 639 640 641 642 643 644 645
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
646
			/* PTP v2/802.AS1 any layer, any kind of event packet */
647 648 649
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
650 651 652 653
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
654 655 656 657 658 659 660

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
661
			/* PTP v2/802.AS1, any layer, Sync packet */
662 663 664 665 666 667 668 669 670 671 672
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
673
			/* PTP v2/802.AS1, any layer, Delay_req packet */
674 675 676 677 678 679 680 681 682 683 684
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

685
		case HWTSTAMP_FILTER_NTP_ALL:
686
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
687
			/* time stamp any incoming packet */
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
707
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
708 709

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
710
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
711 712
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
713 714 715
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
716
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
717 718

		/* program Sub Second Increment reg */
719
		sec_inc = priv->hw->ptp->config_sub_second_increment(
720
			priv->ptpaddr, priv->plat->clk_ptp_rate,
721
			priv->plat->has_gmac4);
722
		temp = div_u64(1000000000ULL, sec_inc);
723 724 725 726

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
727
		 * where, freq_div_ratio = 1e9ns/sec_inc
728
		 */
729
		temp = (u64)(temp << 32);
730
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
731
		priv->hw->ptp->config_addend(priv->ptpaddr,
732 733 734
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
735 736 737
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
738
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
739 740 741 742 743 744 745
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

746
/**
747
 * stmmac_init_ptp - init PTP
748
 * @priv: driver private structure
749
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
750
 * This is done by looking at the HW cap. register.
751
 * This function also registers the ptp driver.
752
 */
753
static int stmmac_init_ptp(struct stmmac_priv *priv)
754
{
755 756 757
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

758
	priv->adv_ts = 0;
759 760 761 762 763
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
764 765
		priv->adv_ts = 1;

766 767
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
768

769 770 771
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
772 773 774 775

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
776

777 778 779
	stmmac_ptp_register(priv);

	return 0;
780 781 782 783
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
784 785
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
786
	stmmac_ptp_unregister(priv);
787 788
}

789 790 791 792 793 794 795 796 797
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

798 799
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
800 801
}

802
/**
803
 * stmmac_adjust_link - adjusts the link parameters
804
 * @dev: net device structure
805 806 807 808 809
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
810 811 812 813
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
814
	struct phy_device *phydev = dev->phydev;
815
	unsigned long flags;
816
	bool new_state = false;
817

818
	if (!phydev)
819 820 821
		return;

	spin_lock_irqsave(&priv->lock, flags);
822

823
	if (phydev->link) {
824
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
825 826 827 828

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
829
			new_state = true;
830
			if (!phydev->duplex)
831
				ctrl &= ~priv->hw->link.duplex;
832
			else
833
				ctrl |= priv->hw->link.duplex;
834 835 836 837
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
838
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
839 840

		if (phydev->speed != priv->speed) {
841
			new_state = true;
842
			ctrl &= ~priv->hw->link.speed_mask;
843
			switch (phydev->speed) {
844
			case SPEED_1000:
845
				ctrl |= priv->hw->link.speed1000;
846
				break;
847
			case SPEED_100:
848
				ctrl |= priv->hw->link.speed100;
849
				break;
850
			case SPEED_10:
851
				ctrl |= priv->hw->link.speed10;
852 853
				break;
			default:
854
				netif_warn(priv, link, priv->dev,
855
					   "broken speed: %d\n", phydev->speed);
856
				phydev->speed = SPEED_UNKNOWN;
857 858
				break;
			}
859 860
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
861 862 863
			priv->speed = phydev->speed;
		}

864
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
865 866

		if (!priv->oldlink) {
867
			new_state = true;
868
			priv->oldlink = true;
869 870
		}
	} else if (priv->oldlink) {
871
		new_state = true;
872
		priv->oldlink = false;
873 874
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
875 876 877 878 879
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

880 881
	spin_unlock_irqrestore(&priv->lock, flags);

882 883 884 885 886 887 888 889 890 891
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
892 893
}

894
/**
895
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
896 897 898 899 900
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
901 902 903 904 905
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
906 907 908 909
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
910
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
911
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
912
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
913
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
914
			priv->hw->pcs = STMMAC_PCS_SGMII;
915 916 917 918
		}
	}
}

919 920 921 922 923 924 925 926 927 928 929 930
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
931
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
932
	char bus_id[MII_BUS_ID_SIZE];
933
	int interface = priv->plat->interface;
934
	int max_speed = priv->plat->max_speed;
935
	priv->oldlink = false;
936 937
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
938

939 940 941 942
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
943 944
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
945 946 947

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
948
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
949
			   phy_id_fmt);
950 951 952 953

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
954

955
	if (IS_ERR_OR_NULL(phydev)) {
956
		netdev_err(priv->dev, "Could not attach to PHY\n");
957 958 959
		if (!phydev)
			return -ENODEV;

960 961 962
		return PTR_ERR(phydev);
	}

963
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
964
	if ((interface == PHY_INTERFACE_MODE_MII) ||
965
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
966
		(max_speed < 1000 && max_speed > 0))
967 968
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
969

970 971 972 973 974 975 976
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
977
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
978 979 980
		phy_disconnect(phydev);
		return -ENODEV;
	}
981

982 983 984 985 986 987 988
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

989
	phy_attached_info(phydev);
990 991 992
	return 0;
}

993
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
994
{
995
	u32 rx_cnt = priv->plat->rx_queues_to_use;
996
	void *head_rx;
997
	u32 queue;
998

999 1000 1001
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1002

1003 1004 1005 1006 1007 1008 1009 1010
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1011
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1012
	}
1013 1014 1015 1016
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1017
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1018
	void *head_tx;
1019
	u32 queue;
1020

1021 1022 1023
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1024

1025 1026 1027 1028 1029 1030 1031
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1032
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1033
	}
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043 1044
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1045 1046 1047 1048 1049 1050 1051 1052
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1053
	else if (mtu > DEFAULT_BUFSIZE)
1054 1055
		ret = BUF_SIZE_2KiB;
	else
1056
		ret = DEFAULT_BUFSIZE;
1057 1058 1059 1060

	return ret;
}

1061
/**
1062
 * stmmac_clear_rx_descriptors - clear RX descriptors
1063
 * @priv: driver private structure
1064
 * @queue: RX queue index
1065
 * Description: this function is called to clear the RX descriptors
1066 1067
 * in case of both basic and extended descriptors are used.
 */
1068
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1069
{
1070
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1071
	int i;
1072

1073
	/* Clear the RX descriptors */
1074
	for (i = 0; i < DMA_RX_SIZE; i++)
1075
		if (priv->extend_desc)
1076 1077 1078
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1079
		else
1080 1081 1082
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1083 1084 1085 1086 1087
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1088
 * @queue: TX queue index.
1089 1090 1091
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1092
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1093
{
1094
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1095 1096 1097
	int i;

	/* Clear the TX descriptors */
1098
	for (i = 0; i < DMA_TX_SIZE; i++)
1099
		if (priv->extend_desc)
1100 1101
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1102
		else
1103 1104
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1105 1106
}

1107 1108 1109 1110 1111 1112 1113 1114
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1115
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1116
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1117 1118
	u32 queue;

1119
	/* Clear the RX descriptors */
1120 1121
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1122 1123

	/* Clear the TX descriptors */
1124 1125
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1126 1127
}

1128 1129 1130 1131 1132
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1133 1134
 * @flags: gfp flag
 * @queue: RX queue index
1135 1136 1137
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1138
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1139
				  int i, gfp_t flags, u32 queue)
1140
{
1141
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1142 1143
	struct sk_buff *skb;

1144
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1145
	if (!skb) {
1146 1147
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1148
		return -ENOMEM;
1149
	}
1150 1151
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1152 1153
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1154
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1155
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1156 1157 1158
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1159

A
Alexandre TORGUE 已提交
1160
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
1161
		p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
1162
	else
1163
		p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
1164

G
Giuseppe CAVALLARO 已提交
1165
	if ((priv->hw->mode->init_desc3) &&
1166
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1167
		priv->hw->mode->init_desc3(p);
1168 1169 1170 1171

	return 0;
}

1172 1173 1174
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1175
 * @queue: RX queue index
1176 1177
 * @i: buffer index.
 */
1178
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1179
{
1180 1181 1182 1183
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1184
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1185
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1186
	}
1187
	rx_q->rx_skbuff[i] = NULL;
1188 1189 1190
}

/**
1191 1192
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1193
 * @queue: RX queue index
1194 1195
 * @i: buffer index.
 */
1196
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1197
{
1198 1199 1200 1201
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1202
			dma_unmap_page(priv->device,
1203 1204
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1205 1206 1207
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1208 1209
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1210 1211 1212
					 DMA_TO_DEVICE);
	}

1213 1214 1215 1216 1217
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1218 1219 1220 1221 1222
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1223
 * @dev: net device structure
1224
 * @flags: gfp flag.
1225
 * Description: this function initializes the DMA RX descriptors
1226
 * and allocates the socket buffers. It supports the chained and ring
1227
 * modes.
1228
 */
1229
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1230 1231
{
	struct stmmac_priv *priv = netdev_priv(dev);
1232
	u32 rx_count = priv->plat->rx_queues_to_use;
1233
	unsigned int bfsize = 0;
1234
	int ret = -ENOMEM;
1235
	int queue;
1236
	int i;
1237

G
Giuseppe CAVALLARO 已提交
1238 1239
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1240

1241
	if (bfsize < BUF_SIZE_16KiB)
1242
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1243

1244 1245
	priv->dma_buf_sz = bfsize;

1246
	/* RX INITIALIZATION */
1247 1248
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1249

1250 1251
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1252

1253 1254 1255
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1256

1257 1258
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1259

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(rx_q->dma_erx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 1);
			else
				priv->hw->mode->init(rx_q->dma_rx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 0);
		}
1291 1292
	}

1293 1294
	buf_sz = bfsize;

1295
	return 0;
1296

1297
err_init_rx_buffers:
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1322 1323
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1324 1325
	int i;

1326 1327
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1328

1329 1330 1331
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1332

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(tx_q->dma_etx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 1);
			else
				priv->hw->mode->init(tx_q->dma_tx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 0);
		}
1344

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

			if (priv->synopsys_id >= DWMAC_CORE_4_00) {
				p->des0 = 0;
				p->des1 = 0;
				p->des2 = 0;
				p->des3 = 0;
			} else {
				p->des2 = 0;
			}

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1366
		}
1367

1368 1369
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1370
		tx_q->mss = 0;
1371

1372 1373
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1397
	stmmac_clear_descriptors(priv);
1398

1399 1400
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1401 1402

	return ret;
1403 1404
}

1405 1406 1407
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1408
 * @queue: RX queue index
1409
 */
1410
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1411 1412 1413
{
	int i;

1414
	for (i = 0; i < DMA_RX_SIZE; i++)
1415
		stmmac_free_rx_buffer(priv, queue, i);
1416 1417
}

1418 1419 1420
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1421
 * @queue: TX queue index
1422
 */
1423
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1424 1425 1426
{
	int i;

1427
	for (i = 0; i < DMA_TX_SIZE; i++)
1428
		stmmac_free_tx_buffer(priv, queue, i);
1429 1430
}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1462 1463 1464 1465 1466 1467 1468
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1469
	u32 queue;
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1493
/**
1494
 * alloc_dma_rx_desc_resources - alloc RX resources.
1495 1496
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1497 1498 1499
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1500
 */
1501
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1502
{
1503
	u32 rx_count = priv->plat->rx_queues_to_use;
1504
	int ret = -ENOMEM;
1505
	u32 queue;
1506

1507 1508 1509
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1510

1511 1512
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1513

1514 1515
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1516
						    GFP_KERNEL);
1517
		if (!rx_q->rx_skbuff_dma)
1518
			goto err_dma;
1519

1520 1521 1522 1523
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1524
			goto err_dma;
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545

		if (priv->extend_desc) {
			rx_q->dma_erx = dma_zalloc_coherent(priv->device,
							    DMA_RX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &rx_q->dma_rx_phy,
							    GFP_KERNEL);
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
			rx_q->dma_rx = dma_zalloc_coherent(priv->device,
							   DMA_RX_SIZE *
							   sizeof(struct
							   dma_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1546 1547 1548 1549 1550
	}

	return 0;

err_dma:
1551 1552
	free_dma_rx_desc_resources(priv);

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1566
	u32 tx_count = priv->plat->tx_queues_to_use;
1567
	int ret = -ENOMEM;
1568
	u32 queue;
1569

1570 1571 1572
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1573

1574 1575
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1576

1577 1578
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1579
						    GFP_KERNEL);
1580
		if (!tx_q->tx_skbuff_dma)
1581
			goto err_dma;
1582 1583 1584 1585 1586

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1587
			goto err_dma;
1588 1589 1590 1591 1592 1593 1594 1595 1596

		if (priv->extend_desc) {
			tx_q->dma_etx = dma_zalloc_coherent(priv->device,
							    DMA_TX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &tx_q->dma_tx_phy,
							    GFP_KERNEL);
			if (!tx_q->dma_etx)
1597
				goto err_dma;
1598 1599 1600 1601 1602 1603 1604 1605
		} else {
			tx_q->dma_tx = dma_zalloc_coherent(priv->device,
							   DMA_TX_SIZE *
							   sizeof(struct
								  dma_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
			if (!tx_q->dma_tx)
1606
				goto err_dma;
1607
		}
1608 1609 1610 1611
	}

	return 0;

1612
err_dma:
1613 1614
	free_dma_tx_desc_resources(priv);

1615 1616 1617
	return ret;
}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1628
	/* RX Allocation */
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1652 1653 1654 1655 1656 1657 1658
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1659 1660 1661
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1662

1663 1664
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1665
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1666
	}
J
jpinto 已提交
1667 1668
}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1679
	stmmac_start_rx(priv, priv->ioaddr, chan);
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1692
	stmmac_start_tx(priv, priv->ioaddr, chan);
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1705
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1718
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1759 1760
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1761
 *  @priv: driver private structure
1762 1763
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1764 1765 1766
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1767 1768
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1769
	int rxfifosz = priv->plat->rx_fifo_size;
1770
	int txfifosz = priv->plat->tx_fifo_size;
1771 1772 1773
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1774
	u8 qmode = 0;
1775

1776 1777
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1778 1779 1780 1781 1782 1783
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1784

1785 1786 1787 1788
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1789 1790 1791
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1792 1793 1794 1795
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1796 1797
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1798
		priv->xstats.threshold = SF_DMA_MODE;
1799 1800 1801 1802 1803 1804 1805
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1806 1807 1808
		for (chan = 0; chan < rx_channels_count; chan++) {
			qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;

1809 1810
			stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
					rxfifosz, qmode);
1811 1812 1813 1814
		}

		for (chan = 0; chan < tx_channels_count; chan++) {
			qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1815

1816 1817
			stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
					txfifosz, qmode);
1818
		}
1819
	} else {
1820
		stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
1821
	}
1822 1823 1824
}

/**
1825
 * stmmac_tx_clean - to manage the transmission completion
1826
 * @priv: driver private structure
1827
 * @queue: TX queue index
1828
 * Description: it reclaims the transmit resources after transmission completes.
1829
 */
1830
static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
1831
{
1832
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1833
	unsigned int bytes_compl = 0, pkts_compl = 0;
1834
	unsigned int entry;
1835

1836
	netif_tx_lock(priv->dev);
1837

1838 1839
	priv->xstats.tx_clean++;

1840
	entry = tx_q->dirty_tx;
1841 1842
	while (entry != tx_q->cur_tx) {
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1843
		struct dma_desc *p;
1844
		int status;
1845 1846

		if (priv->extend_desc)
1847
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1848
		else
1849
			p = tx_q->dma_tx + entry;
1850

1851 1852
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1853 1854 1855 1856
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1857 1858 1859 1860 1861
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1862 1863 1864 1865 1866 1867
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1868 1869
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1870
			}
1871
			stmmac_get_tx_hwtstamp(priv, p, skb);
1872 1873
		}

1874 1875
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1876
				dma_unmap_page(priv->device,
1877 1878
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1879 1880 1881
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1882 1883
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1884
						 DMA_TO_DEVICE);
1885 1886 1887
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1888
		}
A
Alexandre TORGUE 已提交
1889 1890

		if (priv->hw->mode->clean_desc3)
1891
			priv->hw->mode->clean_desc3(tx_q, p);
A
Alexandre TORGUE 已提交
1892

1893 1894
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1895 1896

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1897 1898
			pkts_compl++;
			bytes_compl += skb->len;
1899
			dev_consume_skb_any(skb);
1900
			tx_q->tx_skbuff[entry] = NULL;
1901 1902
		}

1903
		stmmac_release_tx_desc(priv, p, priv->mode);
1904

1905
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1906
	}
1907
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1908

1909 1910 1911 1912 1913 1914
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1915

1916 1917
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1918
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1919
	}
1920 1921 1922

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1923
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1924
	}
1925
	netif_tx_unlock(priv->dev);
1926 1927 1928
}

/**
1929
 * stmmac_tx_err - to manage the tx error
1930
 * @priv: driver private structure
1931
 * @chan: channel index
1932
 * Description: it cleans the descriptors and restarts the transmission
1933
 * in case of transmission errors.
1934
 */
1935
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1936
{
1937
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1938
	int i;
1939

1940
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1941

1942
	stmmac_stop_tx_dma(priv, chan);
1943
	dma_free_tx_skbufs(priv, chan);
1944
	for (i = 0; i < DMA_TX_SIZE; i++)
1945
		if (priv->extend_desc)
1946 1947
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1948
		else
1949 1950
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1951 1952
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1953
	tx_q->mss = 0;
1954
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1955
	stmmac_start_tx_dma(priv, chan);
1956 1957

	priv->dev->stats.tx_errors++;
1958
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1959 1960
}

1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
1974 1975
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1976 1977
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1978
	int rxfifosz = priv->plat->rx_fifo_size;
1979
	int txfifosz = priv->plat->tx_fifo_size;
1980 1981 1982

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1983 1984 1985 1986 1987 1988
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1989 1990

	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1991 1992 1993 1994
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
				rxqmode);
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
				txqmode);
1995
	} else {
1996
		stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
1997 1998 1999
	}
}

2000 2001
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2002
	int ret = false;
2003 2004 2005 2006

	/* Safety features are only available in cores >= 5.10 */
	if (priv->synopsys_id < DWMAC_CORE_5_10)
		return ret;
2007 2008 2009
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2010
		stmmac_global_err(priv);
2011 2012 2013 2014
		return true;
	}

	return false;
2015 2016
}

2017
/**
2018
 * stmmac_dma_interrupt - DMA ISR
2019 2020
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2021 2022
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2023
 */
2024 2025
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2026
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2027 2028 2029
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2030
	u32 chan;
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	bool poll_scheduled = false;
	int status[channels_to_check];

	/* Each DMA channel can be used for rx and tx simultaneously, yet
	 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
	 * stmmac_channel struct.
	 * Because of this, stmmac_poll currently checks (and possibly wakes)
	 * all tx queues rather than just a single tx queue.
	 */
	for (chan = 0; chan < channels_to_check; chan++)
2041 2042
		status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
				&priv->xstats, chan);
2043

2044 2045 2046
	for (chan = 0; chan < rx_channel_count; chan++) {
		if (likely(status[chan] & handle_rx)) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2047 2048

			if (likely(napi_schedule_prep(&rx_q->napi))) {
2049
				stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
2050
				__napi_schedule(&rx_q->napi);
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
				poll_scheduled = true;
			}
		}
	}

	/* If we scheduled poll, we already know that tx queues will be checked.
	 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
	 * completed transmission, if so, call stmmac_poll (once).
	 */
	if (!poll_scheduled) {
		for (chan = 0; chan < tx_channel_count; chan++) {
			if (status[chan] & handle_tx) {
				/* It doesn't matter what rx queue we choose
				 * here. We use 0 since it always exists.
				 */
				struct stmmac_rx_queue *rx_q =
					&priv->rx_queue[0];

				if (likely(napi_schedule_prep(&rx_q->napi))) {
2070 2071
					stmmac_disable_dma_irq(priv,
							priv->ioaddr, chan);
2072 2073 2074
					__napi_schedule(&rx_q->napi);
				}
				break;
2075
			}
2076
		}
2077
	}
2078

2079 2080
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2097
		} else if (unlikely(status[chan] == tx_hard_error)) {
2098
			stmmac_tx_err(priv, chan);
2099
		}
2100
	}
2101 2102
}

2103 2104 2105 2106 2107
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2108 2109 2110
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2111
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2112

2113 2114
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
2115
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
2116 2117
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
2118
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
2119
	}
2120 2121

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2122 2123

	if (priv->dma_cap.rmon) {
2124
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2125 2126
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2127
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2128 2129
}

2130
/**
2131
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
2132 2133
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
2134 2135
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
2136
 */
2137 2138 2139
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
2140
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
2141 2142 2143

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
2144
			dev_info(priv->device, "Enabled extended descriptors\n");
2145 2146
			priv->extend_desc = 1;
		} else
2147
			dev_warn(priv->device, "Extended descriptors not supported\n");
2148

2149 2150
		priv->hw->desc = &enh_desc_ops;
	} else {
2151
		dev_info(priv->device, "Normal descriptors\n");
2152 2153 2154 2155 2156
		priv->hw->desc = &ndesc_ops;
	}
}

/**
2157
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2158
 * @priv: driver private structure
2159 2160 2161 2162 2163
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2164 2165 2166
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2167
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2168 2169
}

2170
/**
2171
 * stmmac_check_ether_addr - check if the MAC addr is valid
2172 2173 2174 2175 2176
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2177 2178 2179
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2180
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2181
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2182
			eth_hw_addr_random(priv->dev);
2183 2184
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2185 2186 2187
	}
}

2188
/**
2189
 * stmmac_init_dma_engine - DMA init.
2190 2191 2192 2193 2194 2195
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2196 2197
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2198 2199
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2200
	struct stmmac_rx_queue *rx_q;
2201
	struct stmmac_tx_queue *tx_q;
2202 2203 2204
	u32 dummy_dma_rx_phy = 0;
	u32 dummy_dma_tx_phy = 0;
	u32 chan = 0;
2205
	int atds = 0;
2206
	int ret = 0;
2207

2208 2209
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2210
		return -EINVAL;
2211 2212
	}

2213 2214 2215
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2216
	ret = stmmac_reset(priv, priv->ioaddr);
2217 2218 2219 2220 2221
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

A
Alexandre TORGUE 已提交
2222
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2223
		/* DMA Configuration */
2224 2225
		stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
				dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
2226 2227 2228

		/* DMA RX Channel Configuration */
		for (chan = 0; chan < rx_channels_count; chan++) {
2229 2230
			rx_q = &priv->rx_queue[chan];

2231 2232 2233
			stmmac_init_rx_chan(priv, priv->ioaddr,
					priv->plat->dma_cfg, rx_q->dma_rx_phy,
					chan);
2234

2235
			rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2236
				    (DMA_RX_SIZE * sizeof(struct dma_desc));
2237 2238
			stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
					rx_q->rx_tail_addr, chan);
2239 2240 2241 2242
		}

		/* DMA TX Channel Configuration */
		for (chan = 0; chan < tx_channels_count; chan++) {
2243 2244
			tx_q = &priv->tx_queue[chan];

2245 2246
			stmmac_init_chan(priv, priv->ioaddr,
					priv->plat->dma_cfg, chan);
2247

2248 2249 2250
			stmmac_init_tx_chan(priv, priv->ioaddr,
					priv->plat->dma_cfg, tx_q->dma_tx_phy,
					chan);
2251

2252
			tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2253
				    (DMA_TX_SIZE * sizeof(struct dma_desc));
2254 2255
			stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
					tx_q->tx_tail_addr, chan);
2256 2257
		}
	} else {
2258
		rx_q = &priv->rx_queue[chan];
2259
		tx_q = &priv->tx_queue[chan];
2260 2261
		stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
				tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
A
Alexandre TORGUE 已提交
2262 2263
	}

2264 2265
	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
2266

2267
	return ret;
2268 2269
}

2270
/**
2271
 * stmmac_tx_timer - mitigation sw timer for tx.
2272 2273 2274 2275
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2276
static void stmmac_tx_timer(struct timer_list *t)
2277
{
2278
	struct stmmac_priv *priv = from_timer(priv, t, txtimer);
2279 2280
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
2281

2282 2283 2284
	/* let's scan all the tx queues */
	for (queue = 0; queue < tx_queues_count; queue++)
		stmmac_tx_clean(priv, queue);
2285 2286 2287
}

/**
2288
 * stmmac_init_tx_coalesce - init tx mitigation options.
2289
 * @priv: driver private structure
2290 2291 2292 2293 2294 2295 2296 2297 2298
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2299
	timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
2300 2301 2302 2303
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	add_timer(&priv->txtimer);
}

2304 2305 2306 2307 2308 2309 2310
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2311 2312 2313
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2314 2315

	/* set RX ring length */
2316 2317 2318
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2319 2320
}

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2334
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2335 2336 2337
	}
}

2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2349 2350
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2351 2352 2353 2354
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2355
		stmmac_config_cbs(priv, priv->hw,
2356 2357 2358 2359 2360 2361 2362 2363
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2377
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2378 2379 2380
	}
}

2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2397
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2417
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2418 2419 2420
	}
}

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2438
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2439 2440 2441
	}
}

2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2452
	if (tx_queues_count > 1)
2453 2454
		stmmac_set_tx_queue_weight(priv);

2455
	/* Configure MTL RX algorithms */
2456 2457 2458
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2459 2460

	/* Configure MTL TX algorithms */
2461 2462 2463
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2464

2465
	/* Configure CBS in AVB TX queues */
2466
	if (tx_queues_count > 1)
2467 2468
		stmmac_configure_cbs(priv);

2469
	/* Map RX MTL to DMA channels */
2470
	stmmac_rx_queue_dma_chan_map(priv);
2471

2472
	/* Enable MAC RX Queues */
2473
	stmmac_mac_enable_rx_queues(priv);
2474

2475
	/* Set RX priorities */
2476
	if (rx_queues_count > 1)
2477 2478 2479
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2480
	if (tx_queues_count > 1)
2481
		stmmac_mac_config_tx_queues_prio(priv);
2482 2483

	/* Set RX routing */
2484
	if (rx_queues_count > 1)
2485
		stmmac_mac_config_rx_queues_routing(priv);
2486 2487
}

2488 2489
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2490
	if (priv->dma_cap.asp) {
2491
		netdev_info(priv->dev, "Enabling Safety Features\n");
2492
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2493 2494 2495 2496 2497
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2498
/**
2499
 * stmmac_hw_setup - setup mac in a usable state.
2500 2501
 *  @dev : pointer to the device structure.
 *  Description:
2502 2503 2504 2505
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2506 2507 2508 2509
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2510
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2511 2512
{
	struct stmmac_priv *priv = netdev_priv(dev);
2513
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2514 2515
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2516 2517 2518 2519 2520
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2521 2522
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2523 2524 2525 2526
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2527
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2528

2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2542
	/* Initialize the MAC Core */
2543
	stmmac_core_init(priv, priv->hw, dev);
2544

2545 2546 2547
	/* Initialize MTL*/
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_mtl_configuration(priv);
J
jpinto 已提交
2548

2549 2550 2551 2552
	/* Initialize Safety Features */
	if (priv->synopsys_id >= DWMAC_CORE_5_10)
		stmmac_safety_feat_configuration(priv);

2553
	ret = stmmac_rx_ipc(priv, priv->hw);
2554
	if (!ret) {
2555
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2556
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2557
		priv->hw->rx_csum = 0;
2558 2559
	}

2560
	/* Enable the MAC Rx/Tx */
2561
	stmmac_mac_set(priv, priv->ioaddr, true);
2562

2563 2564 2565
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2566 2567
	stmmac_mmc_setup(priv);

2568
	if (init_ptp) {
2569 2570 2571 2572
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2573
		ret = stmmac_init_ptp(priv);
2574 2575 2576 2577
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2578
	}
2579

2580
#ifdef CONFIG_DEBUG_FS
2581 2582
	ret = stmmac_init_fs(dev);
	if (ret < 0)
2583 2584
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
2585 2586
#endif
	/* Start the ball rolling... */
2587
	stmmac_start_all_dma(priv);
2588 2589 2590

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2591 2592 2593 2594
	if (priv->use_riwt) {
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
		if (!ret)
			priv->rx_riwt = MAX_DMA_RIWT;
2595 2596
	}

2597 2598
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2599

2600 2601 2602
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2603
	/* Enable TSO */
2604 2605
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2606
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2607
	}
A
Alexandre TORGUE 已提交
2608

2609 2610 2611
	return 0;
}

2612 2613 2614 2615 2616 2617 2618
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2633 2634
	stmmac_check_ether_addr(priv);

2635 2636 2637
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2638 2639
		ret = stmmac_init_phy(dev);
		if (ret) {
2640 2641 2642
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2643
			return ret;
2644
		}
2645
	}
2646

2647 2648 2649 2650
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2651
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2652
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2653

2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2668
	ret = stmmac_hw_setup(dev, true);
2669
	if (ret < 0) {
2670
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2671
		goto init_error;
2672 2673
	}

2674 2675
	stmmac_init_tx_coalesce(priv);

2676 2677
	if (dev->phydev)
		phy_start(dev->phydev);
2678

2679 2680
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2681
			  IRQF_SHARED, dev->name, dev);
2682
	if (unlikely(ret < 0)) {
2683 2684 2685
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2686
		goto irq_error;
2687 2688
	}

2689 2690 2691 2692 2693
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2694 2695 2696
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2697
			goto wolirq_error;
2698 2699 2700
		}
	}

2701
	/* Request the IRQ lines */
2702
	if (priv->lpi_irq > 0) {
2703 2704 2705
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2706 2707 2708
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2709
			goto lpiirq_error;
2710 2711 2712
		}
	}

2713 2714
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2715

2716
	return 0;
2717

2718
lpiirq_error:
2719 2720
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2721
wolirq_error:
2722
	free_irq(dev->irq, dev);
2723 2724 2725
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2726

2727
	del_timer_sync(&priv->txtimer);
2728
	stmmac_hw_teardown(dev);
2729 2730
init_error:
	free_dma_desc_resources(priv);
2731
dma_desc_error:
2732 2733
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2734

2735
	return ret;
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2748 2749 2750
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2751
	/* Stop and disconnect the PHY */
2752 2753 2754
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2755 2756
	}

2757
	stmmac_stop_all_queues(priv);
2758

2759
	stmmac_disable_all_queues(priv);
2760

2761 2762
	del_timer_sync(&priv->txtimer);

2763 2764
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2765 2766
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2767
	if (priv->lpi_irq > 0)
2768
		free_irq(priv->lpi_irq, dev);
2769 2770

	/* Stop TX/RX DMA and clear the descriptors */
2771
	stmmac_stop_all_dma(priv);
2772 2773 2774 2775

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2776
	/* Disable the MAC Rx/Tx */
2777
	stmmac_mac_set(priv, priv->ioaddr, false);
2778 2779 2780

	netif_carrier_off(dev);

2781
#ifdef CONFIG_DEBUG_FS
2782
	stmmac_exit_fs(dev);
2783 2784
#endif

2785 2786
	stmmac_release_ptp(priv);

2787 2788 2789
	return 0;
}

A
Alexandre TORGUE 已提交
2790 2791 2792 2793 2794 2795
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2796
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2797 2798 2799 2800 2801
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2802
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2803
{
2804
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2805
	struct dma_desc *desc;
2806
	u32 buff_size;
2807
	int tmp_len;
A
Alexandre TORGUE 已提交
2808 2809 2810 2811

	tmp_len = total_len;

	while (tmp_len > 0) {
2812
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2813
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2814
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2815

2816
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2817 2818 2819
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2820 2821 2822 2823
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2858
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2859 2860
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2861
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2862
	unsigned int first_entry, des;
2863 2864 2865
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2866 2867 2868
	u8 proto_hdr_len;
	int i;

2869 2870
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2871 2872 2873 2874
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2875
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2876
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2877 2878 2879
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2880
			/* This is a hard error, log it. */
2881 2882 2883
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2884 2885 2886 2887 2888 2889 2890 2891 2892
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2893
	if (mss != tx_q->mss) {
2894
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2895
		stmmac_set_mss(priv, mss_desc, mss);
2896
		tx_q->mss = mss;
2897
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2898
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2899 2900 2901 2902 2903 2904 2905 2906 2907
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2908
	first_entry = tx_q->cur_tx;
2909
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2910

2911
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2912 2913 2914 2915 2916 2917 2918 2919
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2920 2921
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2922

2923
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2924 2925 2926

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2927
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2928 2929 2930 2931

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2932
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2933 2934 2935 2936 2937 2938 2939 2940

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2941 2942
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2943 2944

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2945
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2946

2947 2948 2949
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2950 2951
	}

2952
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2953

2954 2955 2956 2957 2958 2959 2960 2961
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2962
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2963

2964
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2965 2966
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2967
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
2981
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2982 2983 2984
		priv->xstats.tx_set_ic_bit++;
	}

2985
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2986 2987 2988 2989 2990

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2991
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2992 2993 2994
	}

	/* Complete the first descriptor before granting the DMA */
2995
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2996 2997
			proto_hdr_len,
			pay_len,
2998
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2999 3000 3001
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
3002 3003 3004 3005 3006 3007 3008
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
3009
		stmmac_set_tx_owner(priv, mss_desc);
3010
	}
A
Alexandre TORGUE 已提交
3011 3012 3013 3014 3015

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3016
	wmb();
A
Alexandre TORGUE 已提交
3017 3018 3019

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3020 3021
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3022

3023
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
3024 3025 3026 3027 3028

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3029
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3030

3031
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3042
/**
3043
 *  stmmac_xmit - Tx entry point of the driver
3044 3045
 *  @skb : the socket buffer
 *  @dev : device pointer
3046 3047 3048
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3049 3050 3051 3052
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3053
	unsigned int nopaged_len = skb_headlen(skb);
3054
	int i, csum_insertion = 0, is_jumbo = 0;
3055
	u32 queue = skb_get_queue_mapping(skb);
3056
	int nfrags = skb_shinfo(skb)->nr_frags;
3057 3058
	int entry;
	unsigned int first_entry;
3059
	struct dma_desc *desc, *first;
3060
	struct stmmac_tx_queue *tx_q;
3061
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3062 3063
	unsigned int des;

3064 3065
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
3066 3067
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
N
Niklas Cassel 已提交
3068
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3069 3070
			return stmmac_tso_xmit(skb, dev);
	}
3071

3072
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3073 3074 3075
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3076
			/* This is a hard error, log it. */
3077 3078 3079
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3080 3081 3082 3083
		}
		return NETDEV_TX_BUSY;
	}

3084 3085 3086
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

3087
	entry = tx_q->cur_tx;
3088
	first_entry = entry;
3089
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3090

3091
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3092

3093
	if (likely(priv->extend_desc))
3094
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3095
	else
3096
		desc = tx_q->dma_tx + entry;
3097

3098 3099
	first = desc;

3100
	enh_desc = priv->plat->enh_desc;
3101
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3102 3103 3104
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
3105 3106
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
3107
		entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
3108 3109
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3110
	}
3111 3112

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3113 3114
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3115
		bool last_segment = (i == (nfrags - 1));
3116

3117
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3118
		WARN_ON(tx_q->tx_skbuff[entry]);
3119

3120
		if (likely(priv->extend_desc))
3121
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3122
		else
3123
			desc = tx_q->dma_tx + entry;
3124

A
Alexandre TORGUE 已提交
3125 3126 3127
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3128 3129
			goto dma_map_err; /* should reuse desc w/o issues */

3130
		tx_q->tx_skbuff_dma[entry].buf = des;
3131 3132 3133 3134
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3135

3136 3137 3138
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3139 3140

		/* Prepare the descriptor and set the own bit too */
3141 3142
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3143 3144
	}

3145 3146
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3147

3148 3149 3150 3151 3152 3153
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3154
	tx_q->cur_tx = entry;
3155 3156

	if (netif_msg_pktdata(priv)) {
3157 3158
		void *tx_head;

3159 3160
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3161
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3162
			   entry, first, nfrags);
3163

3164
		if (priv->extend_desc)
3165
			tx_head = (void *)tx_q->dma_etx;
3166
		else
3167
			tx_head = (void *)tx_q->dma_tx;
3168

3169
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3170

3171
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3172 3173
		print_pkt(skb->data, skb->len);
	}
3174

3175
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3176 3177
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3178
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3179 3180 3181 3182
	}

	dev->stats.tx_bytes += skb->len;

3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
3194
		stmmac_set_tx_ic(priv, desc);
3195
		priv->xstats.tx_set_ic_bit++;
3196 3197
	}

3198
	skb_tx_timestamp(skb);
3199

3200 3201 3202 3203 3204 3205 3206
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3207 3208 3209
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3210 3211
			goto dma_map_err;

3212
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3213 3214 3215 3216
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3217

3218 3219
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3220 3221 3222 3223 3224

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3225
			stmmac_enable_tx_timestamp(priv, first);
3226 3227 3228
		}

		/* Prepare the first descriptor setting the OWN bit too */
3229 3230 3231
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3232 3233 3234 3235 3236

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
3237
		wmb();
3238 3239
	}

3240
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3241 3242

	if (priv->synopsys_id < DWMAC_CORE_4_00)
3243
		stmmac_enable_dma_transmission(priv, priv->ioaddr);
A
Alexandre TORGUE 已提交
3244
	else
3245 3246
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
				queue);
3247

G
Giuseppe CAVALLARO 已提交
3248
	return NETDEV_TX_OK;
3249

G
Giuseppe CAVALLARO 已提交
3250
dma_map_err:
3251
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3252 3253
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3254 3255 3256
	return NETDEV_TX_OK;
}

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


3274
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3275
{
3276
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3277 3278 3279 3280 3281
		return 0;

	return 1;
}

3282
/**
3283
 * stmmac_rx_refill - refill used skb preallocated buffers
3284
 * @priv: driver private structure
3285
 * @queue: RX queue index
3286 3287 3288
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3289
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3290
{
3291 3292 3293 3294
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3295 3296
	int bfsize = priv->dma_buf_sz;

3297
	while (dirty-- > 0) {
3298 3299 3300
		struct dma_desc *p;

		if (priv->extend_desc)
3301
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3302
		else
3303
			p = rx_q->dma_rx + entry;
3304

3305
		if (likely(!rx_q->rx_skbuff[entry])) {
3306 3307
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3308
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3309 3310
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3311
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3312 3313 3314 3315
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3316
				break;
3317
			}
3318

3319 3320
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3321 3322
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3323
			if (dma_mapping_error(priv->device,
3324
					      rx_q->rx_skbuff_dma[entry])) {
3325
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3326 3327 3328
				dev_kfree_skb(skb);
				break;
			}
3329

A
Alexandre TORGUE 已提交
3330
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
3331
				p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3332 3333
				p->des1 = 0;
			} else {
3334
				p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3335 3336
			}
			if (priv->hw->mode->refill_desc3)
3337
				priv->hw->mode->refill_desc3(rx_q, p);
3338

3339 3340
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3341

3342 3343
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3344
		}
P
Pavel Machek 已提交
3345
		dma_wmb();
A
Alexandre TORGUE 已提交
3346 3347

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3348
			stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
A
Alexandre TORGUE 已提交
3349
		else
3350
			stmmac_set_rx_owner(priv, p);
A
Alexandre TORGUE 已提交
3351

P
Pavel Machek 已提交
3352
		dma_wmb();
3353 3354

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3355
	}
3356
	rx_q->dirty_rx = entry;
3357 3358
}

3359
/**
3360
 * stmmac_rx - manage the receive process
3361
 * @priv: driver private structure
3362 3363
 * @limit: napi bugget
 * @queue: RX queue index.
3364 3365 3366
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3367
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3368
{
3369 3370 3371
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3372 3373 3374
	unsigned int next_entry;
	unsigned int count = 0;

3375
	if (netif_msg_rx_status(priv)) {
3376 3377
		void *rx_head;

3378
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3379
		if (priv->extend_desc)
3380
			rx_head = (void *)rx_q->dma_erx;
3381
		else
3382
			rx_head = (void *)rx_q->dma_rx;
3383

3384
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3385
	}
3386
	while (count < limit) {
3387
		int status;
3388
		struct dma_desc *p;
3389
		struct dma_desc *np;
3390

3391
		if (priv->extend_desc)
3392
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3393
		else
3394
			p = rx_q->dma_rx + entry;
3395

3396
		/* read the status of the incoming frame */
3397 3398
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3399 3400
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3401 3402 3403 3404
			break;

		count++;

3405 3406
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3407

3408
		if (priv->extend_desc)
3409
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3410
		else
3411
			np = rx_q->dma_rx + next_entry;
3412 3413

		prefetch(np);
3414

3415 3416 3417
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3418
		if (unlikely(status == discard_frame)) {
3419
			priv->dev->stats.rx_errors++;
3420
			if (priv->hwts_rx_en && !priv->extend_desc) {
3421
				/* DESC2 & DESC3 will be overwritten by device
3422 3423 3424 3425
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3426
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3427
				rx_q->rx_skbuff[entry] = NULL;
3428
				dma_unmap_single(priv->device,
3429
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3430 3431
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3432 3433
			}
		} else {
3434
			struct sk_buff *skb;
3435
			int frame_len;
A
Alexandre TORGUE 已提交
3436 3437 3438
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3439
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
3440
			else
3441
				des = le32_to_cpu(p->des2);
3442

3443
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3444

3445
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3446 3447 3448
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3449
			if (frame_len > priv->dma_buf_sz) {
3450 3451 3452
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3453 3454 3455 3456
				priv->dev->stats.rx_length_errors++;
				break;
			}

3457
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3458 3459
			 * Type frames (LLC/LLC-SNAP)
			 */
3460 3461
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
3462

3463
			if (netif_msg_rx_status(priv)) {
3464 3465
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3466 3467
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3468
			}
3469

A
Alexandre TORGUE 已提交
3470 3471 3472 3473 3474 3475
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
3476
				     stmmac_rx_threshold_count(rx_q)))) {
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3488
							rx_q->rx_skbuff_dma
3489 3490 3491
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3492
							rx_q->
3493 3494 3495 3496 3497
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3498
							   rx_q->rx_skbuff_dma
3499 3500 3501
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3502
				skb = rx_q->rx_skbuff[entry];
3503
				if (unlikely(!skb)) {
3504 3505 3506
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3507 3508 3509 3510
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3511 3512
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3513 3514 3515

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3516
						 rx_q->rx_skbuff_dma[entry],
3517 3518
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3519 3520 3521
			}

			if (netif_msg_pktdata(priv)) {
3522 3523
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3524 3525
				print_pkt(skb->data, frame_len);
			}
3526

3527 3528
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3529 3530
			stmmac_rx_vlan(priv->dev, skb);

3531 3532
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3533
			if (unlikely(!coe))
3534
				skb_checksum_none_assert(skb);
3535
			else
3536
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3537

3538
			napi_gro_receive(&rx_q->napi, skb);
3539 3540 3541 3542 3543 3544 3545

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3546
	stmmac_rx_refill(priv, queue);
3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3559
 *  To look at the incoming frames and clear the tx resources.
3560 3561 3562
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
3563 3564 3565
	struct stmmac_rx_queue *rx_q =
		container_of(napi, struct stmmac_rx_queue, napi);
	struct stmmac_priv *priv = rx_q->priv_data;
3566
	u32 tx_count = priv->plat->tx_queues_to_use;
3567
	u32 chan = rx_q->queue_index;
3568
	int work_done = 0;
3569
	u32 queue;
3570

3571
	priv->xstats.napi_poll++;
3572 3573 3574 3575 3576

	/* check all the queues */
	for (queue = 0; queue < tx_count; queue++)
		stmmac_tx_clean(priv, queue);

3577
	work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3578
	if (work_done < budget) {
3579
		napi_complete_done(napi, work_done);
3580
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3581 3582 3583 3584 3585 3586 3587 3588
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3589
 *   complete within a reasonable time. The driver will mark the error in the
3590 3591 3592 3593 3594 3595 3596
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3597
	stmmac_global_err(priv);
3598 3599 3600
}

/**
3601
 *  stmmac_set_rx_mode - entry point for multicast addressing
3602 3603 3604 3605 3606 3607 3608
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3609
static void stmmac_set_rx_mode(struct net_device *dev)
3610 3611 3612
{
	struct stmmac_priv *priv = netdev_priv(dev);

3613
	stmmac_set_filter(priv, priv->hw, dev);
3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3629 3630
	struct stmmac_priv *priv = netdev_priv(dev);

3631
	if (netif_running(dev)) {
3632
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3633 3634 3635
		return -EBUSY;
	}

3636
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3637

3638 3639 3640 3641 3642
	netdev_update_features(dev);

	return 0;
}

3643
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3644
					     netdev_features_t features)
3645 3646 3647
{
	struct stmmac_priv *priv = netdev_priv(dev);

3648
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3649
		features &= ~NETIF_F_RXCSUM;
3650

3651
	if (!priv->plat->tx_coe)
3652
		features &= ~NETIF_F_CSUM_MASK;
3653

3654 3655 3656
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3657
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3658
	 */
3659
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3660
		features &= ~NETIF_F_CSUM_MASK;
3661

A
Alexandre TORGUE 已提交
3662 3663 3664 3665 3666 3667 3668 3669
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3670
	return features;
3671 3672
}

3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3686
	stmmac_rx_ipc(priv, priv->hw);
3687 3688 3689 3690

	return 0;
}

3691 3692 3693 3694 3695
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3696 3697 3698 3699 3700
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3701
 */
3702 3703 3704 3705
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3706 3707 3708 3709 3710 3711
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;

	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3712

3713 3714 3715
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3716
	if (unlikely(!dev)) {
3717
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3718 3719 3720
		return IRQ_NONE;
	}

3721 3722 3723
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3724 3725 3726
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3727

3728
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
3729
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
3730
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3731

3732 3733
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3734
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3735
				priv->tx_path_in_lpi_mode = true;
3736
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3737
				priv->tx_path_in_lpi_mode = false;
3738 3739 3740 3741
		}

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			for (queue = 0; queue < queues_count; queue++) {
3742 3743 3744
				struct stmmac_rx_queue *rx_q =
				&priv->rx_queue[queue];

3745 3746
				status |= stmmac_host_mtl_irq_status(priv,
						priv->hw, queue);
3747

3748 3749 3750 3751 3752
				if (status & CORE_IRQ_MTL_RX_OVERFLOW)
					stmmac_set_rx_tail_ptr(priv,
							priv->ioaddr,
							rx_q->rx_tail_addr,
							queue);
3753
			}
3754
		}
3755 3756

		/* PCS link status */
3757
		if (priv->hw->pcs) {
3758 3759 3760 3761 3762
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3763
	}
3764

3765
	/* To handle DMA interrupts */
3766
	stmmac_dma_interrupt(priv);
3767 3768 3769 3770 3771 3772

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3773 3774
 * to allow network I/O with interrupts disabled.
 */
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3790
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3791 3792 3793
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3794
	int ret = -EOPNOTSUPP;
3795 3796 3797 3798

	if (!netif_running(dev))
		return -EINVAL;

3799 3800 3801 3802
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3803
		if (!dev->phydev)
3804
			return -EINVAL;
3805
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3806 3807 3808 3809 3810 3811 3812
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3813

3814 3815 3816
	return ret;
}

3817 3818 3819 3820 3821 3822 3823 3824 3825
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3826
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3827 3828 3829 3830

	return ret;
}

3831
#ifdef CONFIG_DEBUG_FS
3832 3833
static struct dentry *stmmac_fs_dir;

3834
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3835
			       struct seq_file *seq)
3836 3837
{
	int i;
G
Giuseppe CAVALLARO 已提交
3838 3839
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3840

3841 3842 3843
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3844
				   i, (unsigned int)virt_to_phys(ep),
3845 3846 3847 3848
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3849 3850 3851
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3852
				   i, (unsigned int)virt_to_phys(p),
3853 3854
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3855 3856
			p++;
		}
3857 3858
		seq_printf(seq, "\n");
	}
3859
}
3860

3861 3862 3863 3864
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3865
	u32 rx_count = priv->plat->rx_queues_to_use;
3866
	u32 tx_count = priv->plat->tx_queues_to_use;
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
	u32 queue;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3884

3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3909 3910
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3911 3912 3913 3914 3915
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3916
	.release = single_release,
3917 3918
};

3919 3920 3921 3922 3923
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3924
	if (!priv->hw_cap_support) {
3925 3926 3927 3928 3929 3930 3931 3932
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3933
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3934
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3935
	seq_printf(seq, "\t1000 Mbps: %s\n",
3936
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3937
	seq_printf(seq, "\tHalf duplex: %s\n",
3938 3939 3940 3941 3942
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3943
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3955
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3956
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3957
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3958 3959 3960 3961
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3962 3963 3964 3965 3966 3967 3968 3969 3970
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
3993
	.release = single_release,
3994 3995
};

3996 3997
static int stmmac_init_fs(struct net_device *dev)
{
3998 3999 4000 4001
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4002

4003
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4004
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4005 4006 4007 4008 4009

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4010
	priv->dbgfs_rings_status =
4011
		debugfs_create_file("descriptors_status", 0444,
4012 4013
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4014

4015
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4016
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4017
		debugfs_remove_recursive(priv->dbgfs_dir);
4018 4019 4020 4021

		return -ENOMEM;
	}

4022
	/* Entry to report the DMA HW features */
4023 4024 4025
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4026

4027
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4028
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4029
		debugfs_remove_recursive(priv->dbgfs_dir);
4030 4031 4032 4033

		return -ENOMEM;
	}

4034 4035 4036
	return 0;
}

4037
static void stmmac_exit_fs(struct net_device *dev)
4038
{
4039 4040 4041
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4042
}
4043
#endif /* CONFIG_DEBUG_FS */
4044

4045 4046 4047 4048 4049
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4050
	.ndo_fix_features = stmmac_fix_features,
4051
	.ndo_set_features = stmmac_set_features,
4052
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4053 4054 4055 4056 4057
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4058
	.ndo_set_mac_address = stmmac_set_mac_address,
4059 4060
};

4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
	dev_open(priv->dev);
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4092 4093
/**
 *  stmmac_hw_init - Init the MAC device
4094
 *  @priv: driver private structure
4095 4096 4097 4098
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4099 4100 4101 4102 4103 4104
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
4105 4106 4107
	if (priv->plat->setup) {
		mac = priv->plat->setup(priv);
	} else if (priv->plat->has_gmac) {
4108
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
4109 4110
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
4111 4112
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
4113 4114 4115 4116 4117 4118
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
4119
	} else {
4120
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
4121
	}
4122 4123 4124 4125 4126
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

4127 4128 4129 4130
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;

4131
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
4132 4133
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
4134
	} else {
A
Alexandre TORGUE 已提交
4135 4136
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
4137
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
4138 4139 4140
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
4141
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
4142 4143
			priv->mode = STMMAC_RING_MODE;
		}
4144 4145
	}

4146 4147 4148
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4149
		dev_info(priv->device, "DMA HW capability register supported\n");
4150 4151 4152 4153 4154 4155 4156 4157

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4158
		priv->hw->pmt = priv->plat->pmt;
4159

4160 4161 4162 4163 4164 4165
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4166 4167
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4168 4169 4170 4171 4172 4173

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4174 4175 4176
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4177

A
Alexandre TORGUE 已提交
4178 4179 4180 4181 4182
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
4183

4184 4185
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4186
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4187
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4188
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4189
	}
4190
	if (priv->plat->tx_coe)
4191
		dev_info(priv->device, "TX Checksum insertion supported\n");
4192 4193

	if (priv->plat->pmt) {
4194
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4195 4196 4197
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4198
	if (priv->dma_cap.tsoen)
4199
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4200

4201
	return 0;
4202 4203
}

4204
/**
4205 4206
 * stmmac_dvr_probe
 * @device: device pointer
4207
 * @plat_dat: platform data pointer
4208
 * @res: stmmac resource pointer
4209 4210
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4211
 * Return:
4212
 * returns 0 on success, otherwise errno.
4213
 */
4214 4215 4216
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4217
{
4218 4219
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4220 4221
	int ret = 0;
	u32 queue;
4222

4223 4224 4225
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4226
	if (!ndev)
4227
		return -ENOMEM;
4228 4229 4230 4231 4232 4233

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4234

4235
	stmmac_set_ethtool_ops(ndev);
4236 4237
	priv->pause = pause;
	priv->plat = plat_dat;
4238 4239 4240 4241 4242 4243 4244 4245 4246
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4247

4248
	dev_set_drvdata(device, priv->dev);
4249

4250 4251
	/* Verify driver arguments */
	stmmac_verify_args();
4252

4253 4254 4255 4256 4257 4258 4259 4260 4261
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
		goto error_wq;
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4262
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4263 4264
	 * this needs to have multiple instances
	 */
4265 4266 4267
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4268 4269
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4270
		reset_control_deassert(priv->plat->stmmac_rst);
4271 4272 4273 4274 4275 4276
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4277

4278
	/* Init MAC and get the capabilities */
4279 4280
	ret = stmmac_hw_init(priv);
	if (ret)
4281
		goto error_hw_init;
4282

4283
	/* Configure real RX and TX queues */
4284 4285
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4286

4287
	ndev->netdev_ops = &stmmac_netdev_ops;
4288

4289 4290
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4291 4292

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4293
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4294
		priv->tso = true;
4295
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4296
	}
4297 4298
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4299 4300
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4301
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
4302 4303 4304
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4305 4306 4307 4308 4309 4310
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4311 4312 4313 4314 4315
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4316
		ndev->max_mtu = priv->plat->maxmtu;
4317
	else if (priv->plat->maxmtu < ndev->min_mtu)
4318 4319 4320
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4321

4322 4323 4324
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4325 4326 4327 4328 4329 4330 4331
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
4332 4333
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
4334 4335
	}

4336 4337 4338 4339 4340 4341
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
			       (8 * priv->plat->rx_queues_to_use));
	}
4342

4343 4344
	spin_lock_init(&priv->lock);

4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4356 4357
	stmmac_check_pcs_mode(priv);

4358 4359 4360
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4361 4362 4363
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4364 4365 4366
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4367 4368
			goto error_mdio_register;
		}
4369 4370
	}

4371
	ret = register_netdev(ndev);
4372
	if (ret) {
4373 4374
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4375 4376
		goto error_netdev_register;
	}
4377 4378

	return ret;
4379

4380
error_netdev_register:
4381 4382 4383 4384
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4385
error_mdio_register:
4386 4387 4388 4389 4390
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_del(&rx_q->napi);
	}
4391
error_hw_init:
4392 4393
	destroy_workqueue(priv->wq);
error_wq:
4394
	free_netdev(ndev);
4395

4396
	return ret;
4397
}
4398
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4399 4400 4401

/**
 * stmmac_dvr_remove
4402
 * @dev: device pointer
4403
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4404
 * changes the link status, releases the DMA descriptor rings.
4405
 */
4406
int stmmac_dvr_remove(struct device *dev)
4407
{
4408
	struct net_device *ndev = dev_get_drvdata(dev);
4409
	struct stmmac_priv *priv = netdev_priv(ndev);
4410

4411
	netdev_info(priv->dev, "%s: removing driver", __func__);
4412

4413
	stmmac_stop_all_dma(priv);
4414

4415
	stmmac_mac_set(priv, priv->ioaddr, false);
4416 4417
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4418 4419 4420 4421
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4422 4423 4424
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4425
		stmmac_mdio_unregister(ndev);
4426
	destroy_workqueue(priv->wq);
4427 4428 4429 4430
	free_netdev(ndev);

	return 0;
}
4431
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4432

4433 4434
/**
 * stmmac_suspend - suspend callback
4435
 * @dev: device pointer
4436 4437 4438 4439
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4440
int stmmac_suspend(struct device *dev)
4441
{
4442
	struct net_device *ndev = dev_get_drvdata(dev);
4443
	struct stmmac_priv *priv = netdev_priv(ndev);
4444
	unsigned long flags;
4445

4446
	if (!ndev || !netif_running(ndev))
4447 4448
		return 0;

4449 4450
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4451

4452
	spin_lock_irqsave(&priv->lock, flags);
4453

4454
	netif_device_detach(ndev);
4455
	stmmac_stop_all_queues(priv);
4456

4457
	stmmac_disable_all_queues(priv);
4458 4459

	/* Stop TX/RX DMA */
4460
	stmmac_stop_all_dma(priv);
4461

4462
	/* Enable Power down mode by programming the PMT regs */
4463
	if (device_may_wakeup(priv->device)) {
4464
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4465 4466
		priv->irq_wake = 1;
	} else {
4467
		stmmac_mac_set(priv, priv->ioaddr, false);
4468
		pinctrl_pm_select_sleep_state(priv->device);
4469
		/* Disable clock in case of PWM is off */
4470 4471
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4472
	}
4473
	spin_unlock_irqrestore(&priv->lock, flags);
4474

4475
	priv->oldlink = false;
4476 4477
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4478 4479
	return 0;
}
4480
EXPORT_SYMBOL_GPL(stmmac_suspend);
4481

4482 4483 4484 4485 4486 4487 4488
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4489
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4490 4491 4492 4493 4494 4495 4496 4497 4498
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4499 4500 4501 4502 4503
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4504
		tx_q->mss = 0;
4505
	}
4506 4507
}

4508 4509
/**
 * stmmac_resume - resume callback
4510
 * @dev: device pointer
4511 4512 4513
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4514
int stmmac_resume(struct device *dev)
4515
{
4516
	struct net_device *ndev = dev_get_drvdata(dev);
4517
	struct stmmac_priv *priv = netdev_priv(ndev);
4518
	unsigned long flags;
4519

4520
	if (!netif_running(ndev))
4521 4522 4523 4524 4525 4526
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4527 4528
	 * from another devices (e.g. serial console).
	 */
4529
	if (device_may_wakeup(priv->device)) {
4530
		spin_lock_irqsave(&priv->lock, flags);
4531
		stmmac_pmt(priv, priv->hw, 0);
4532
		spin_unlock_irqrestore(&priv->lock, flags);
4533
		priv->irq_wake = 0;
4534
	} else {
4535
		pinctrl_pm_select_default_state(priv->device);
4536
		/* enable the clk previously disabled */
4537 4538
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4539 4540 4541 4542
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4543

4544
	netif_device_attach(ndev);
4545

4546 4547
	spin_lock_irqsave(&priv->lock, flags);

4548 4549
	stmmac_reset_queues_param(priv);

4550 4551
	stmmac_clear_descriptors(priv);

4552
	stmmac_hw_setup(ndev, false);
4553
	stmmac_init_tx_coalesce(priv);
4554
	stmmac_set_rx_mode(ndev);
4555

4556
	stmmac_enable_all_queues(priv);
4557

4558
	stmmac_start_all_queues(priv);
4559

4560
	spin_unlock_irqrestore(&priv->lock, flags);
4561

4562 4563
	if (ndev->phydev)
		phy_start(ndev->phydev);
4564

4565 4566
	return 0;
}
4567
EXPORT_SYMBOL_GPL(stmmac_resume);
4568

4569 4570 4571 4572 4573 4574 4575 4576
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4577
		if (!strncmp(opt, "debug:", 6)) {
4578
			if (kstrtoint(opt + 6, 0, &debug))
4579 4580
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4581
			if (kstrtoint(opt + 8, 0, &phyaddr))
4582 4583
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4584
			if (kstrtoint(opt + 7, 0, &buf_sz))
4585 4586
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4587
			if (kstrtoint(opt + 3, 0, &tc))
4588 4589
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4590
			if (kstrtoint(opt + 9, 0, &watchdog))
4591 4592
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4593
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4594 4595
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4596
			if (kstrtoint(opt + 6, 0, &pause))
4597
				goto err;
4598
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4599 4600
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4601 4602 4603
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4604
		}
4605 4606
	}
	return 0;
4607 4608 4609 4610

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4611 4612 4613
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4614
#endif /* MODULE */
4615

4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4645 4646 4647
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");