stmmac_main.c 127.5 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47 48
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
49
#include "stmmac.h"
50
#include <linux/reset.h>
51
#include <linux/of_mdio.h>
52
#include "dwmac1000.h"
53 54

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
55
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
56 57

/* Module parameters */
58
#define TX_TIMEO	5000
59
static int watchdog = TX_TIMEO;
60
module_param(watchdog, int, 0644);
61
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
62

63
static int debug = -1;
64
module_param(debug, int, 0644);
65
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
66

67
static int phyaddr = -1;
68
module_param(phyaddr, int, 0444);
69 70
MODULE_PARM_DESC(phyaddr, "Physical device address");

71
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
72
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
73 74

static int flow_ctrl = FLOW_OFF;
75
module_param(flow_ctrl, int, 0644);
76 77 78
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
79
module_param(pause, int, 0644);
80 81 82 83
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
84
module_param(tc, int, 0644);
85 86
MODULE_PARM_DESC(tc, "DMA threshold control value");

87 88
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
89
module_param(buf_sz, int, 0644);
90 91
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

92 93
#define	STMMAC_RX_COPYBREAK	256

94 95 96 97
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100
module_param(eee_timer, int, 0644);
101
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
106 107
 */
static unsigned int chain_mode;
108
module_param(chain_mode, int, 0444);
109 110
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_disable(&rx_q->napi);
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_enable(&rx_q->napi);
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

199 200 201 202 203 204 205 206 207 208 209 210 211 212
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

213 214 215 216 217 218 219 220 221 222 223 224
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
225 226 227 228
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

229
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
230 231

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
232 233 234 235 236 237
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
238 239 240 241 242 243 244 245 246 247 248
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
249
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
250
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
251
	}
252 253 254 255 256 257 258 259 260 261 262

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
263 264
}

265 266
static void print_pkt(unsigned char *buf, int len)
{
267 268
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
269 270
}

271
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
272
{
273
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
274
	u32 avail;
275

276 277
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
278
	else
279
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
280 281 282 283

	return avail;
}

284 285 286 287 288 289
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
290
{
291
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
292
	u32 dirty;
293

294 295
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
296
	else
297
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
298 299

	return dirty;
300 301
}

302
/**
303
 * stmmac_hw_fix_mac_speed - callback for speed selection
304
 * @priv: driver private structure
305
 * Description: on some platforms (e.g. ST), some HW system configuration
306
 * registers have to be set according to the link speed negotiated.
307 308 309
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
310 311
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
312 313

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
314
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
315 316
}

317
/**
318
 * stmmac_enable_eee_mode - check and enter in LPI mode
319
 * @priv: driver private structure
320 321
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
322
 */
323 324
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
325 326 327 328 329 330 331 332 333 334 335
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

336
	/* Check and enter in LPI mode */
337
	if (!priv->tx_path_in_lpi_mode)
338 339
		priv->hw->mac->set_eee_mode(priv->hw,
					    priv->plat->en_tx_lpi_clockgating);
340 341
}

342
/**
343
 * stmmac_disable_eee_mode - disable and exit from LPI mode
344 345 346 347
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
348 349
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
350
	priv->hw->mac->reset_eee_mode(priv->hw);
351 352 353 354 355
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
356
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
357 358
 * @arg : data hook
 * Description:
359
 *  if there is no data transfer and if we are not in LPI state,
360 361
 *  then MAC Transmitter can be moved to LPI state.
 */
362
static void stmmac_eee_ctrl_timer(struct timer_list *t)
363
{
364
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
365 366

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
367
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
368 369 370
}

/**
371
 * stmmac_eee_init - init EEE
372
 * @priv: driver private structure
373
 * Description:
374 375 376
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
377 378 379
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
380
	struct net_device *ndev = priv->dev;
381
	int interface = priv->plat->interface;
382
	unsigned long flags;
383 384
	bool ret = false;

385 386 387 388 389
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
390 391 392
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
393 394 395
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
396 397
		goto out;

398 399
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
400 401
		int tx_lpi_timer = priv->tx_lpi_timer;

402
		/* Check if the PHY supports EEE */
403
		if (phy_init_eee(ndev->phydev, 1)) {
404 405 406 407 408
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
409
			spin_lock_irqsave(&priv->lock, flags);
410
			if (priv->eee_active) {
411
				netdev_dbg(priv->dev, "disable EEE\n");
412
				del_timer_sync(&priv->eee_ctrl_timer);
413
				priv->hw->mac->set_eee_timer(priv->hw, 0,
414 415 416
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
417
			spin_unlock_irqrestore(&priv->lock, flags);
418
			goto out;
419 420
		}
		/* Activate the EEE and start timers */
421
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
422 423
		if (!priv->eee_active) {
			priv->eee_active = 1;
424 425
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
426 427
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
428

429
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
430
						     STMMAC_DEFAULT_LIT_LS,
431
						     tx_lpi_timer);
432 433
		}
		/* Set HW EEE according to the speed */
434
		priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
435 436

		ret = true;
437 438
		spin_unlock_irqrestore(&priv->lock, flags);

439
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
440 441 442 443 444
	}
out:
	return ret;
}

445
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
446
 * @priv: driver private structure
447
 * @p : descriptor pointer
448 449 450 451 452 453
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
454
				   struct dma_desc *p, struct sk_buff *skb)
455 456 457 458 459 460 461
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
462
	/* exit if skb doesn't support hw tstamp */
463
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
464 465 466
		return;

	/* check tx tstamp status */
467
	if (priv->hw->desc->get_tx_timestamp_status(p)) {
468 469
		/* get the valid tstamp */
		ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
470

471 472
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
473

474
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
475 476 477
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
478 479 480 481

	return;
}

482
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
483
 * @priv: driver private structure
484 485
 * @p : descriptor pointer
 * @np : next descriptor pointer
486 487 488 489 490
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
491 492
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
493 494
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
495
	struct dma_desc *desc = p;
496 497 498 499
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
500 501 502
	/* For GMAC4, the valid timestamp is from CTX next desc. */
	if (priv->plat->has_gmac4)
		desc = np;
503

504
	/* Check if timestamp is available */
505
	if (priv->hw->desc->get_rx_timestamp_status(p, np, priv->adv_ts)) {
506
		ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
507
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
508 509 510 511
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
512
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
513
	}
514 515 516 517 518
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
519
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
520 521 522 523 524 525 526 527 528 529 530
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
531
	struct timespec64 now;
532 533 534 535 536 537 538 539 540 541
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
542
	u32 sec_inc;
543 544 545 546 547 548 549 550 551 552

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
553
			   sizeof(struct hwtstamp_config)))
554 555
		return -EFAULT;

556 557
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
558 559 560 561 562

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

563 564
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
565 566 567 568 569
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
570
			/* time stamp no incoming packet at all */
571 572 573 574
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
575
			/* PTP v1, UDP, any kind of event packet */
576 577
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
578 579 580 581
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
582 583 584 585 586 587

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
588
			/* PTP v1, UDP, Sync packet */
589 590 591 592 593 594 595 596 597
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
598
			/* PTP v1, UDP, Delay_req packet */
599 600 601 602 603 604 605 606 607 608
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
609
			/* PTP v2, UDP, any kind of event packet */
610 611 612
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
613 614 615 616
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
617 618 619 620 621 622

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
623
			/* PTP v2, UDP, Sync packet */
624 625 626 627 628 629 630 631 632 633
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
634
			/* PTP v2, UDP, Delay_req packet */
635 636 637 638 639 640 641 642 643 644 645
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
646
			/* PTP v2/802.AS1 any layer, any kind of event packet */
647 648 649
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
650 651 652 653
			if (priv->plat->has_gmac4)
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
654 655 656 657 658 659 660

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
661
			/* PTP v2/802.AS1, any layer, Sync packet */
662 663 664 665 666 667 668 669 670 671 672
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
673
			/* PTP v2/802.AS1, any layer, Delay_req packet */
674 675 676 677 678 679 680 681 682 683 684
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

685
		case HWTSTAMP_FILTER_NTP_ALL:
686
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
687
			/* time stamp any incoming packet */
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
707
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
708 709

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
710
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
711 712
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
713 714 715
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
716
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
717 718

		/* program Sub Second Increment reg */
719
		sec_inc = priv->hw->ptp->config_sub_second_increment(
720
			priv->ptpaddr, priv->plat->clk_ptp_rate,
721
			priv->plat->has_gmac4);
722
		temp = div_u64(1000000000ULL, sec_inc);
723 724 725 726

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
727
		 * where, freq_div_ratio = 1e9ns/sec_inc
728
		 */
729
		temp = (u64)(temp << 32);
730
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
731
		priv->hw->ptp->config_addend(priv->ptpaddr,
732 733 734
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
735 736 737
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
738
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
739 740 741 742 743 744 745
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

746
/**
747
 * stmmac_init_ptp - init PTP
748
 * @priv: driver private structure
749
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
750
 * This is done by looking at the HW cap. register.
751
 * This function also registers the ptp driver.
752
 */
753
static int stmmac_init_ptp(struct stmmac_priv *priv)
754
{
755 756 757
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

758
	priv->adv_ts = 0;
759 760 761 762 763
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
764 765
		priv->adv_ts = 1;

766 767
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
768

769 770 771
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
772 773 774 775

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
776

777 778 779
	stmmac_ptp_register(priv);

	return 0;
780 781 782 783
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
784 785
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
786
	stmmac_ptp_unregister(priv);
787 788
}

789 790 791 792 793 794 795 796 797 798 799 800 801
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

	priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
				 priv->pause, tx_cnt);
}

802
/**
803
 * stmmac_adjust_link - adjusts the link parameters
804
 * @dev: net device structure
805 806 807 808 809
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
810 811 812 813
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
814
	struct phy_device *phydev = dev->phydev;
815
	unsigned long flags;
816
	bool new_state = false;
817

818
	if (!phydev)
819 820 821
		return;

	spin_lock_irqsave(&priv->lock, flags);
822

823
	if (phydev->link) {
824
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
825 826 827 828

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
829
			new_state = true;
830
			if (!phydev->duplex)
831
				ctrl &= ~priv->hw->link.duplex;
832
			else
833
				ctrl |= priv->hw->link.duplex;
834 835 836 837
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
838
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
839 840

		if (phydev->speed != priv->speed) {
841
			new_state = true;
842
			ctrl &= ~priv->hw->link.speed_mask;
843
			switch (phydev->speed) {
844
			case SPEED_1000:
845
				ctrl |= priv->hw->link.speed1000;
846
				break;
847
			case SPEED_100:
848
				ctrl |= priv->hw->link.speed100;
849
				break;
850
			case SPEED_10:
851
				ctrl |= priv->hw->link.speed10;
852 853
				break;
			default:
854
				netif_warn(priv, link, priv->dev,
855
					   "broken speed: %d\n", phydev->speed);
856
				phydev->speed = SPEED_UNKNOWN;
857 858
				break;
			}
859 860
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
861 862 863
			priv->speed = phydev->speed;
		}

864
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
865 866

		if (!priv->oldlink) {
867
			new_state = true;
868
			priv->oldlink = true;
869 870
		}
	} else if (priv->oldlink) {
871
		new_state = true;
872
		priv->oldlink = false;
873 874
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
875 876 877 878 879
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

880 881
	spin_unlock_irqrestore(&priv->lock, flags);

882 883 884 885 886 887 888 889 890 891
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
892 893
}

894
/**
895
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
896 897 898 899 900
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
901 902 903 904 905
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
906 907 908 909
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
910
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
911
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
912
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
913
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
914
			priv->hw->pcs = STMMAC_PCS_SGMII;
915 916 917 918
		}
	}
}

919 920 921 922 923 924 925 926 927 928 929 930
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
931
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
932
	char bus_id[MII_BUS_ID_SIZE];
933
	int interface = priv->plat->interface;
934
	int max_speed = priv->plat->max_speed;
935
	priv->oldlink = false;
936 937
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
938

939 940 941 942
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
943 944
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
945 946 947

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
948
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
949
			   phy_id_fmt);
950 951 952 953

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
954

955
	if (IS_ERR_OR_NULL(phydev)) {
956
		netdev_err(priv->dev, "Could not attach to PHY\n");
957 958 959
		if (!phydev)
			return -ENODEV;

960 961 962
		return PTR_ERR(phydev);
	}

963
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
964
	if ((interface == PHY_INTERFACE_MODE_MII) ||
965
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
966
		(max_speed < 1000 && max_speed > 0))
967 968
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
969

970 971 972 973 974 975 976
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
977
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
978 979 980
		phy_disconnect(phydev);
		return -ENODEV;
	}
981

982 983 984 985 986 987 988
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

989
	phy_attached_info(phydev);
990 991 992
	return 0;
}

993
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
994
{
995
	u32 rx_cnt = priv->plat->rx_queues_to_use;
996
	void *head_rx;
997
	u32 queue;
998

999 1000 1001
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
		priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
	}
1013 1014 1015 1016
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1017
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1018
	void *head_tx;
1019
	u32 queue;
1020

1021 1022 1023
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1024

1025 1026 1027 1028 1029 1030 1031 1032 1033
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

		priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
	}
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043 1044
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1045 1046 1047 1048 1049 1050 1051 1052
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1053
	else if (mtu > DEFAULT_BUFSIZE)
1054 1055
		ret = BUF_SIZE_2KiB;
	else
1056
		ret = DEFAULT_BUFSIZE;
1057 1058 1059 1060

	return ret;
}

1061
/**
1062
 * stmmac_clear_rx_descriptors - clear RX descriptors
1063
 * @priv: driver private structure
1064
 * @queue: RX queue index
1065
 * Description: this function is called to clear the RX descriptors
1066 1067
 * in case of both basic and extended descriptors are used.
 */
1068
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1069
{
1070
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1071
	int i;
1072

1073
	/* Clear the RX descriptors */
1074
	for (i = 0; i < DMA_RX_SIZE; i++)
1075
		if (priv->extend_desc)
1076
			priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
1077
						     priv->use_riwt, priv->mode,
1078
						     (i == DMA_RX_SIZE - 1));
1079
		else
1080
			priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
1081
						     priv->use_riwt, priv->mode,
1082
						     (i == DMA_RX_SIZE - 1));
1083 1084 1085 1086 1087
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1088
 * @queue: TX queue index.
1089 1090 1091
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1092
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1093
{
1094
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1095 1096 1097
	int i;

	/* Clear the TX descriptors */
1098
	for (i = 0; i < DMA_TX_SIZE; i++)
1099
		if (priv->extend_desc)
1100
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1101
						     priv->mode,
1102
						     (i == DMA_TX_SIZE - 1));
1103
		else
1104
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1105
						     priv->mode,
1106
						     (i == DMA_TX_SIZE - 1));
1107 1108
}

1109 1110 1111 1112 1113 1114 1115 1116
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1117
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1118
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1119 1120
	u32 queue;

1121
	/* Clear the RX descriptors */
1122 1123
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1124 1125

	/* Clear the TX descriptors */
1126 1127
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1128 1129
}

1130 1131 1132 1133 1134
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1135 1136
 * @flags: gfp flag
 * @queue: RX queue index
1137 1138 1139
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1140
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1141
				  int i, gfp_t flags, u32 queue)
1142
{
1143
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1144 1145
	struct sk_buff *skb;

1146
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1147
	if (!skb) {
1148 1149
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1150
		return -ENOMEM;
1151
	}
1152 1153
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1154 1155
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1156
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1157
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1158 1159 1160
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1161

A
Alexandre TORGUE 已提交
1162
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
1163
		p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
1164
	else
1165
		p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
1166

G
Giuseppe CAVALLARO 已提交
1167
	if ((priv->hw->mode->init_desc3) &&
1168
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1169
		priv->hw->mode->init_desc3(p);
1170 1171 1172 1173

	return 0;
}

1174 1175 1176
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1177
 * @queue: RX queue index
1178 1179
 * @i: buffer index.
 */
1180
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1181
{
1182 1183 1184 1185
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1186
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1187
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1188
	}
1189
	rx_q->rx_skbuff[i] = NULL;
1190 1191 1192
}

/**
1193 1194
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1195
 * @queue: RX queue index
1196 1197
 * @i: buffer index.
 */
1198
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1199
{
1200 1201 1202 1203
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1204
			dma_unmap_page(priv->device,
1205 1206
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1207 1208 1209
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1210 1211
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1212 1213 1214
					 DMA_TO_DEVICE);
	}

1215 1216 1217 1218 1219
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1220 1221 1222 1223 1224
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1225
 * @dev: net device structure
1226
 * @flags: gfp flag.
1227
 * Description: this function initializes the DMA RX descriptors
1228
 * and allocates the socket buffers. It supports the chained and ring
1229
 * modes.
1230
 */
1231
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1232 1233
{
	struct stmmac_priv *priv = netdev_priv(dev);
1234
	u32 rx_count = priv->plat->rx_queues_to_use;
1235
	unsigned int bfsize = 0;
1236
	int ret = -ENOMEM;
1237
	int queue;
1238
	int i;
1239

G
Giuseppe CAVALLARO 已提交
1240 1241
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1242

1243
	if (bfsize < BUF_SIZE_16KiB)
1244
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1245

1246 1247
	priv->dma_buf_sz = bfsize;

1248
	/* RX INITIALIZATION */
1249 1250
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1251

1252 1253
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1254

1255 1256 1257
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1258

1259 1260
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1261

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(rx_q->dma_erx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 1);
			else
				priv->hw->mode->init(rx_q->dma_rx,
						     rx_q->dma_rx_phy,
						     DMA_RX_SIZE, 0);
		}
1293 1294
	}

1295 1296
	buf_sz = bfsize;

1297
	return 0;
1298

1299
err_init_rx_buffers:
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1324 1325
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1326 1327
	int i;

1328 1329
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1330

1331 1332 1333
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1334

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
				priv->hw->mode->init(tx_q->dma_etx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 1);
			else
				priv->hw->mode->init(tx_q->dma_tx,
						     tx_q->dma_tx_phy,
						     DMA_TX_SIZE, 0);
		}
1346

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

			if (priv->synopsys_id >= DWMAC_CORE_4_00) {
				p->des0 = 0;
				p->des1 = 0;
				p->des2 = 0;
				p->des3 = 0;
			} else {
				p->des2 = 0;
			}

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1368
		}
1369

1370 1371
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1372
		tx_q->mss = 0;
1373

1374 1375
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1376

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1399
	stmmac_clear_descriptors(priv);
1400

1401 1402
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1403 1404

	return ret;
1405 1406
}

1407 1408 1409
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1410
 * @queue: RX queue index
1411
 */
1412
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1413 1414 1415
{
	int i;

1416
	for (i = 0; i < DMA_RX_SIZE; i++)
1417
		stmmac_free_rx_buffer(priv, queue, i);
1418 1419
}

1420 1421 1422
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1423
 * @queue: TX queue index
1424
 */
1425
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1426 1427 1428
{
	int i;

1429
	for (i = 0; i < DMA_TX_SIZE; i++)
1430
		stmmac_free_tx_buffer(priv, queue, i);
1431 1432
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1464 1465 1466 1467 1468 1469 1470
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1471
	u32 queue;
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1495
/**
1496
 * alloc_dma_rx_desc_resources - alloc RX resources.
1497 1498
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1499 1500 1501
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1502
 */
1503
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1504
{
1505
	u32 rx_count = priv->plat->rx_queues_to_use;
1506
	int ret = -ENOMEM;
1507
	u32 queue;
1508

1509 1510 1511
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1512

1513 1514
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1515

1516 1517
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1518
						    GFP_KERNEL);
1519
		if (!rx_q->rx_skbuff_dma)
1520
			goto err_dma;
1521

1522 1523 1524 1525
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1526
			goto err_dma;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547

		if (priv->extend_desc) {
			rx_q->dma_erx = dma_zalloc_coherent(priv->device,
							    DMA_RX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &rx_q->dma_rx_phy,
							    GFP_KERNEL);
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
			rx_q->dma_rx = dma_zalloc_coherent(priv->device,
							   DMA_RX_SIZE *
							   sizeof(struct
							   dma_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1548 1549 1550 1551 1552
	}

	return 0;

err_dma:
1553 1554
	free_dma_rx_desc_resources(priv);

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1568
	u32 tx_count = priv->plat->tx_queues_to_use;
1569
	int ret = -ENOMEM;
1570
	u32 queue;
1571

1572 1573 1574
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1575

1576 1577
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1578

1579 1580
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1581
						    GFP_KERNEL);
1582
		if (!tx_q->tx_skbuff_dma)
1583
			goto err_dma;
1584 1585 1586 1587 1588

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1589
			goto err_dma;
1590 1591 1592 1593 1594 1595 1596 1597 1598

		if (priv->extend_desc) {
			tx_q->dma_etx = dma_zalloc_coherent(priv->device,
							    DMA_TX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &tx_q->dma_tx_phy,
							    GFP_KERNEL);
			if (!tx_q->dma_etx)
1599
				goto err_dma;
1600 1601 1602 1603 1604 1605 1606 1607
		} else {
			tx_q->dma_tx = dma_zalloc_coherent(priv->device,
							   DMA_TX_SIZE *
							   sizeof(struct
								  dma_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
			if (!tx_q->dma_tx)
1608
				goto err_dma;
1609
		}
1610 1611 1612 1613
	}

	return 0;

1614
err_dma:
1615 1616
	free_dma_tx_desc_resources(priv);

1617 1618 1619
	return ret;
}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1630
	/* RX Allocation */
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1654 1655 1656 1657 1658 1659 1660
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1661 1662 1663
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1664

1665 1666 1667 1668
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
		priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
	}
J
jpinto 已提交
1669 1670
}

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
	priv->hw->dma->start_rx(priv->ioaddr, chan);
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
	priv->hw->dma->start_tx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_rx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_tx(priv->ioaddr, chan);
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1761 1762
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1763
 *  @priv: driver private structure
1764 1765
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1766 1767 1768
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1769 1770
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1771
	int rxfifosz = priv->plat->rx_fifo_size;
1772
	int txfifosz = priv->plat->tx_fifo_size;
1773 1774 1775
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1776
	u8 qmode = 0;
1777

1778 1779
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1780 1781 1782 1783 1784 1785
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1786

1787 1788 1789 1790
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1791 1792 1793
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1794 1795 1796 1797
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1798 1799
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1800
		priv->xstats.threshold = SF_DMA_MODE;
1801 1802 1803 1804 1805 1806 1807
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1808 1809 1810
		for (chan = 0; chan < rx_channels_count; chan++) {
			qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;

1811
			priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1812 1813 1814 1815 1816
						   rxfifosz, qmode);
		}

		for (chan = 0; chan < tx_channels_count; chan++) {
			qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1817

1818
			priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
1819 1820
						   txfifosz, qmode);
		}
1821 1822
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1823
					rxfifosz);
1824
	}
1825 1826 1827
}

/**
1828
 * stmmac_tx_clean - to manage the transmission completion
1829
 * @priv: driver private structure
1830
 * @queue: TX queue index
1831
 * Description: it reclaims the transmit resources after transmission completes.
1832
 */
1833
static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
1834
{
1835
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1836
	unsigned int bytes_compl = 0, pkts_compl = 0;
1837
	unsigned int entry;
1838

1839
	netif_tx_lock(priv->dev);
1840

1841 1842
	priv->xstats.tx_clean++;

1843
	entry = tx_q->dirty_tx;
1844 1845
	while (entry != tx_q->cur_tx) {
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1846
		struct dma_desc *p;
1847
		int status;
1848 1849

		if (priv->extend_desc)
1850
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1851
		else
1852
			p = tx_q->dma_tx + entry;
1853

1854
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1855 1856
						      &priv->xstats, p,
						      priv->ioaddr);
1857 1858 1859 1860
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1861 1862 1863 1864 1865
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1866 1867 1868 1869 1870 1871
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1872 1873
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1874
			}
1875
			stmmac_get_tx_hwtstamp(priv, p, skb);
1876 1877
		}

1878 1879
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1880
				dma_unmap_page(priv->device,
1881 1882
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1883 1884 1885
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1886 1887
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1888
						 DMA_TO_DEVICE);
1889 1890 1891
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1892
		}
A
Alexandre TORGUE 已提交
1893 1894

		if (priv->hw->mode->clean_desc3)
1895
			priv->hw->mode->clean_desc3(tx_q, p);
A
Alexandre TORGUE 已提交
1896

1897 1898
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1899 1900

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1901 1902
			pkts_compl++;
			bytes_compl += skb->len;
1903
			dev_consume_skb_any(skb);
1904
			tx_q->tx_skbuff[entry] = NULL;
1905 1906
		}

1907
		priv->hw->desc->release_tx_desc(p, priv->mode);
1908

1909
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1910
	}
1911
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1912

1913 1914 1915 1916 1917 1918
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1919

1920 1921
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1922
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1923
	}
1924 1925 1926

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1927
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1928
	}
1929
	netif_tx_unlock(priv->dev);
1930 1931
}

1932
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
1933
{
1934
	priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
1935 1936
}

1937
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
1938
{
1939
	priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
1940 1941 1942
}

/**
1943
 * stmmac_tx_err - to manage the tx error
1944
 * @priv: driver private structure
1945
 * @chan: channel index
1946
 * Description: it cleans the descriptors and restarts the transmission
1947
 * in case of transmission errors.
1948
 */
1949
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1950
{
1951
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1952
	int i;
1953

1954
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1955

1956
	stmmac_stop_tx_dma(priv, chan);
1957
	dma_free_tx_skbufs(priv, chan);
1958
	for (i = 0; i < DMA_TX_SIZE; i++)
1959
		if (priv->extend_desc)
1960
			priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
1961
						     priv->mode,
1962
						     (i == DMA_TX_SIZE - 1));
1963
		else
1964
			priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
1965
						     priv->mode,
1966
						     (i == DMA_TX_SIZE - 1));
1967 1968
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1969
	tx_q->mss = 0;
1970
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1971
	stmmac_start_tx_dma(priv, chan);
1972 1973

	priv->dev->stats.tx_errors++;
1974
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1975 1976
}

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
1990 1991
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1992 1993
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1994
	int rxfifosz = priv->plat->rx_fifo_size;
1995
	int txfifosz = priv->plat->tx_fifo_size;
1996 1997 1998

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1999 2000 2001 2002 2003 2004
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2005 2006 2007

	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
2008
					   rxfifosz, rxqmode);
2009
		priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
2010
					   txfifosz, txqmode);
2011 2012 2013 2014 2015 2016
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
					rxfifosz);
	}
}

2017
/**
2018
 * stmmac_dma_interrupt - DMA ISR
2019 2020
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2021 2022
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2023
 */
2024 2025
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2026
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2027 2028 2029
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2030
	u32 chan;
2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	bool poll_scheduled = false;
	int status[channels_to_check];

	/* Each DMA channel can be used for rx and tx simultaneously, yet
	 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
	 * stmmac_channel struct.
	 * Because of this, stmmac_poll currently checks (and possibly wakes)
	 * all tx queues rather than just a single tx queue.
	 */
	for (chan = 0; chan < channels_to_check; chan++)
		status[chan] = priv->hw->dma->dma_interrupt(priv->ioaddr,
							    &priv->xstats,
							    chan);
2044

2045 2046 2047
	for (chan = 0; chan < rx_channel_count; chan++) {
		if (likely(status[chan] & handle_rx)) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2048 2049

			if (likely(napi_schedule_prep(&rx_q->napi))) {
2050
				stmmac_disable_dma_irq(priv, chan);
2051
				__napi_schedule(&rx_q->napi);
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
				poll_scheduled = true;
			}
		}
	}

	/* If we scheduled poll, we already know that tx queues will be checked.
	 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
	 * completed transmission, if so, call stmmac_poll (once).
	 */
	if (!poll_scheduled) {
		for (chan = 0; chan < tx_channel_count; chan++) {
			if (status[chan] & handle_tx) {
				/* It doesn't matter what rx queue we choose
				 * here. We use 0 since it always exists.
				 */
				struct stmmac_rx_queue *rx_q =
					&priv->rx_queue[0];

				if (likely(napi_schedule_prep(&rx_q->napi))) {
					stmmac_disable_dma_irq(priv, chan);
					__napi_schedule(&rx_q->napi);
				}
				break;
2075
			}
2076
		}
2077
	}
2078

2079 2080
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2097
		} else if (unlikely(status[chan] == tx_hard_error)) {
2098
			stmmac_tx_err(priv, chan);
2099
		}
2100
	}
2101 2102
}

2103 2104 2105 2106 2107
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2108 2109 2110
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2111
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2112

2113 2114
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
2115
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
2116 2117
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
2118
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
2119
	}
2120 2121

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2122 2123

	if (priv->dma_cap.rmon) {
2124
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2125 2126
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2127
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2128 2129
}

2130
/**
2131
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
2132 2133
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
2134 2135
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
2136
 */
2137 2138 2139
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
2140
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
2141 2142 2143

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
2144
			dev_info(priv->device, "Enabled extended descriptors\n");
2145 2146
			priv->extend_desc = 1;
		} else
2147
			dev_warn(priv->device, "Extended descriptors not supported\n");
2148

2149 2150
		priv->hw->desc = &enh_desc_ops;
	} else {
2151
		dev_info(priv->device, "Normal descriptors\n");
2152 2153 2154 2155 2156
		priv->hw->desc = &ndesc_ops;
	}
}

/**
2157
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2158
 * @priv: driver private structure
2159 2160 2161 2162 2163
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2164 2165 2166
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2167
	u32 ret = 0;
2168

2169
	if (priv->hw->dma->get_hw_feature) {
2170 2171 2172
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
2173
	}
2174

2175
	return ret;
2176 2177
}

2178
/**
2179
 * stmmac_check_ether_addr - check if the MAC addr is valid
2180 2181 2182 2183 2184
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2185 2186 2187
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2188
		priv->hw->mac->get_umac_addr(priv->hw,
2189
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2190
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2191
			eth_hw_addr_random(priv->dev);
2192 2193
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2194 2195 2196
	}
}

2197
/**
2198
 * stmmac_init_dma_engine - DMA init.
2199 2200 2201 2202 2203 2204
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2205 2206
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2207 2208
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2209
	struct stmmac_rx_queue *rx_q;
2210
	struct stmmac_tx_queue *tx_q;
2211 2212 2213
	u32 dummy_dma_rx_phy = 0;
	u32 dummy_dma_tx_phy = 0;
	u32 chan = 0;
2214
	int atds = 0;
2215
	int ret = 0;
2216

2217 2218
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2219
		return -EINVAL;
2220 2221
	}

2222 2223 2224
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2225 2226 2227 2228 2229 2230
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

A
Alexandre TORGUE 已提交
2231
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2232 2233 2234 2235 2236 2237
		/* DMA Configuration */
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
				    dummy_dma_tx_phy, dummy_dma_rx_phy, atds);

		/* DMA RX Channel Configuration */
		for (chan = 0; chan < rx_channels_count; chan++) {
2238 2239
			rx_q = &priv->rx_queue[chan];

2240 2241
			priv->hw->dma->init_rx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2242
						    rx_q->dma_rx_phy, chan);
2243

2244
			rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2245 2246
				    (DMA_RX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2247
						       rx_q->rx_tail_addr,
2248 2249 2250 2251 2252
						       chan);
		}

		/* DMA TX Channel Configuration */
		for (chan = 0; chan < tx_channels_count; chan++) {
2253 2254
			tx_q = &priv->tx_queue[chan];

2255
			priv->hw->dma->init_chan(priv->ioaddr,
2256 2257
						 priv->plat->dma_cfg,
						 chan);
2258 2259 2260

			priv->hw->dma->init_tx_chan(priv->ioaddr,
						    priv->plat->dma_cfg,
2261
						    tx_q->dma_tx_phy, chan);
2262

2263
			tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2264 2265
				    (DMA_TX_SIZE * sizeof(struct dma_desc));
			priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
2266
						       tx_q->tx_tail_addr,
2267 2268 2269
						       chan);
		}
	} else {
2270
		rx_q = &priv->rx_queue[chan];
2271
		tx_q = &priv->tx_queue[chan];
2272
		priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2273
				    tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
A
Alexandre TORGUE 已提交
2274 2275 2276
	}

	if (priv->plat->axi && priv->hw->dma->axi)
2277 2278
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

2279
	return ret;
2280 2281
}

2282
/**
2283
 * stmmac_tx_timer - mitigation sw timer for tx.
2284 2285 2286 2287
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2288
static void stmmac_tx_timer(struct timer_list *t)
2289
{
2290
	struct stmmac_priv *priv = from_timer(priv, t, txtimer);
2291 2292
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
2293

2294 2295 2296
	/* let's scan all the tx queues */
	for (queue = 0; queue < tx_queues_count; queue++)
		stmmac_tx_clean(priv, queue);
2297 2298 2299
}

/**
2300
 * stmmac_init_tx_coalesce - init tx mitigation options.
2301
 * @priv: driver private structure
2302 2303 2304 2305 2306 2307 2308 2309 2310
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2311
	timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
2312 2313 2314 2315
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	add_timer(&priv->txtimer);
}

2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
	if (priv->hw->dma->set_tx_ring_len) {
		for (chan = 0; chan < tx_channels_count; chan++)
			priv->hw->dma->set_tx_ring_len(priv->ioaddr,
						       (DMA_TX_SIZE - 1), chan);
	}

	/* set RX ring length */
	if (priv->hw->dma->set_rx_ring_len) {
		for (chan = 0; chan < rx_channels_count; chan++)
			priv->hw->dma->set_rx_ring_len(priv->ioaddr,
						       (DMA_RX_SIZE - 1), chan);
	}
}

2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
		priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
	}
}

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2365 2366
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

		priv->hw->mac->config_cbs(priv->hw,
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
		priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
	}
}

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
		priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
		priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
	}
}

2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2454
		priv->hw->mac->rx_queue_routing(priv->hw, packet, queue);
2455 2456 2457
	}
}

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2468 2469 2470
	if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
		stmmac_set_tx_queue_weight(priv);

2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	/* Configure MTL RX algorithms */
	if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
		priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
						priv->plat->rx_sched_algorithm);

	/* Configure MTL TX algorithms */
	if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
		priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
						priv->plat->tx_sched_algorithm);

2481 2482 2483 2484
	/* Configure CBS in AVB TX queues */
	if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
		stmmac_configure_cbs(priv);

2485
	/* Map RX MTL to DMA channels */
2486
	if (priv->hw->mac->map_mtl_to_dma)
2487 2488
		stmmac_rx_queue_dma_chan_map(priv);

2489
	/* Enable MAC RX Queues */
2490
	if (priv->hw->mac->rx_queue_enable)
2491
		stmmac_mac_enable_rx_queues(priv);
2492

2493 2494 2495 2496 2497 2498 2499
	/* Set RX priorities */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
	if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
		stmmac_mac_config_tx_queues_prio(priv);
2500 2501 2502 2503

	/* Set RX routing */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
		stmmac_mac_config_rx_queues_routing(priv);
2504 2505
}

2506
/**
2507
 * stmmac_hw_setup - setup mac in a usable state.
2508 2509
 *  @dev : pointer to the device structure.
 *  Description:
2510 2511 2512 2513
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2514 2515 2516 2517
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2518
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2519 2520
{
	struct stmmac_priv *priv = netdev_priv(dev);
2521
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2522 2523
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2524 2525 2526 2527 2528
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2529 2530
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2531 2532 2533 2534
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2535
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
2536

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2550
	/* Initialize the MAC Core */
2551
	priv->hw->mac->core_init(priv->hw, dev);
2552

2553 2554 2555
	/* Initialize MTL*/
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_mtl_configuration(priv);
J
jpinto 已提交
2556

2557 2558
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
2559
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2560
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2561
		priv->hw->rx_csum = 0;
2562 2563
	}

2564
	/* Enable the MAC Rx/Tx */
2565
	priv->hw->mac->set_mac(priv->ioaddr, true);
2566

2567 2568 2569
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2570 2571
	stmmac_mmc_setup(priv);

2572
	if (init_ptp) {
2573 2574 2575 2576
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2577
		ret = stmmac_init_ptp(priv);
2578 2579 2580 2581
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2582
	}
2583

2584
#ifdef CONFIG_DEBUG_FS
2585 2586
	ret = stmmac_init_fs(dev);
	if (ret < 0)
2587 2588
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
2589 2590
#endif
	/* Start the ball rolling... */
2591
	stmmac_start_all_dma(priv);
2592 2593 2594 2595 2596

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
2597
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2598 2599
	}

2600
	if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
2601
		priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
2602

2603 2604 2605
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2606
	/* Enable TSO */
2607 2608 2609 2610
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
			priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
	}
A
Alexandre TORGUE 已提交
2611

2612 2613 2614
	return 0;
}

2615 2616 2617 2618 2619 2620 2621
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2636 2637
	stmmac_check_ether_addr(priv);

2638 2639 2640
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2641 2642
		ret = stmmac_init_phy(dev);
		if (ret) {
2643 2644 2645
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2646
			return ret;
2647
		}
2648
	}
2649

2650 2651 2652 2653
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2654
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2655
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2656

2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2671
	ret = stmmac_hw_setup(dev, true);
2672
	if (ret < 0) {
2673
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2674
		goto init_error;
2675 2676
	}

2677 2678
	stmmac_init_tx_coalesce(priv);

2679 2680
	if (dev->phydev)
		phy_start(dev->phydev);
2681

2682 2683
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2684
			  IRQF_SHARED, dev->name, dev);
2685
	if (unlikely(ret < 0)) {
2686 2687 2688
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2689
		goto irq_error;
2690 2691
	}

2692 2693 2694 2695 2696
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2697 2698 2699
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2700
			goto wolirq_error;
2701 2702 2703
		}
	}

2704
	/* Request the IRQ lines */
2705
	if (priv->lpi_irq > 0) {
2706 2707 2708
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2709 2710 2711
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2712
			goto lpiirq_error;
2713 2714 2715
		}
	}

2716 2717
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2718

2719
	return 0;
2720

2721
lpiirq_error:
2722 2723
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2724
wolirq_error:
2725
	free_irq(dev->irq, dev);
2726 2727 2728
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2729

2730
	del_timer_sync(&priv->txtimer);
2731
	stmmac_hw_teardown(dev);
2732 2733
init_error:
	free_dma_desc_resources(priv);
2734
dma_desc_error:
2735 2736
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2737

2738
	return ret;
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2751 2752 2753
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2754
	/* Stop and disconnect the PHY */
2755 2756 2757
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2758 2759
	}

2760
	stmmac_stop_all_queues(priv);
2761

2762
	stmmac_disable_all_queues(priv);
2763

2764 2765
	del_timer_sync(&priv->txtimer);

2766 2767
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2768 2769
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2770
	if (priv->lpi_irq > 0)
2771
		free_irq(priv->lpi_irq, dev);
2772 2773

	/* Stop TX/RX DMA and clear the descriptors */
2774
	stmmac_stop_all_dma(priv);
2775 2776 2777 2778

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2779
	/* Disable the MAC Rx/Tx */
2780
	priv->hw->mac->set_mac(priv->ioaddr, false);
2781 2782 2783

	netif_carrier_off(dev);

2784
#ifdef CONFIG_DEBUG_FS
2785
	stmmac_exit_fs(dev);
2786 2787
#endif

2788 2789
	stmmac_release_ptp(priv);

2790 2791 2792
	return 0;
}

A
Alexandre TORGUE 已提交
2793 2794 2795 2796 2797 2798
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2799
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2800 2801 2802 2803 2804
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2805
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2806
{
2807
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2808
	struct dma_desc *desc;
2809
	u32 buff_size;
2810
	int tmp_len;
A
Alexandre TORGUE 已提交
2811 2812 2813 2814

	tmp_len = total_len;

	while (tmp_len > 0) {
2815
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2816
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2817
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2818

2819
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2820 2821 2822 2823 2824
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

		priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
			0, 1,
2825
			(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
A
Alexandre TORGUE 已提交
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
			0, 0);

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2861
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2862 2863
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2864
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2865
	unsigned int first_entry, des;
2866 2867 2868
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2869 2870 2871
	u8 proto_hdr_len;
	int i;

2872 2873
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2874 2875 2876 2877
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2878
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2879
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2880 2881 2882
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2883
			/* This is a hard error, log it. */
2884 2885 2886
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2887 2888 2889 2890 2891 2892 2893 2894 2895
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2896
	if (mss != tx_q->mss) {
2897
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2898
		priv->hw->desc->set_mss(mss_desc, mss);
2899
		tx_q->mss = mss;
2900
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2901
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2902 2903 2904 2905 2906 2907 2908 2909 2910
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2911
	first_entry = tx_q->cur_tx;
2912
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2913

2914
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2915 2916 2917 2918 2919 2920 2921 2922
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2923 2924
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2925

2926
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2927 2928 2929

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2930
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2931 2932 2933 2934

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2935
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2936 2937 2938 2939 2940 2941 2942 2943

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2944 2945
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2946 2947

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2948
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2949

2950 2951 2952
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2953 2954
	}

2955
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2956

2957 2958 2959 2960 2961 2962 2963 2964
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2965
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2966

2967
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2968 2969
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2970
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
	}

2988
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	/* Complete the first descriptor before granting the DMA */
	priv->hw->desc->prepare_tso_tx_desc(first, 1,
			proto_hdr_len,
			pay_len,
3001
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
3002 3003 3004
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
3005 3006 3007 3008 3009 3010 3011
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
A
Alexandre TORGUE 已提交
3012
		priv->hw->desc->set_tx_owner(mss_desc);
3013
	}
A
Alexandre TORGUE 已提交
3014 3015 3016 3017 3018

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3019
	wmb();
A
Alexandre TORGUE 已提交
3020 3021 3022

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3023 3024
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3025

3026
		priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
A
Alexandre TORGUE 已提交
3027 3028 3029 3030 3031 3032
					     0);

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3033
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3034

3035 3036
	priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
				       queue);
A
Alexandre TORGUE 已提交
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3047
/**
3048
 *  stmmac_xmit - Tx entry point of the driver
3049 3050
 *  @skb : the socket buffer
 *  @dev : device pointer
3051 3052 3053
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3054 3055 3056 3057
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3058
	unsigned int nopaged_len = skb_headlen(skb);
3059
	int i, csum_insertion = 0, is_jumbo = 0;
3060
	u32 queue = skb_get_queue_mapping(skb);
3061
	int nfrags = skb_shinfo(skb)->nr_frags;
3062 3063
	int entry;
	unsigned int first_entry;
3064
	struct dma_desc *desc, *first;
3065
	struct stmmac_tx_queue *tx_q;
3066
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3067 3068
	unsigned int des;

3069 3070
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
3071 3072
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
N
Niklas Cassel 已提交
3073
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3074 3075
			return stmmac_tso_xmit(skb, dev);
	}
3076

3077
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3078 3079 3080
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3081
			/* This is a hard error, log it. */
3082 3083 3084
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3085 3086 3087 3088
		}
		return NETDEV_TX_BUSY;
	}

3089 3090 3091
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

3092
	entry = tx_q->cur_tx;
3093
	first_entry = entry;
3094
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3095

3096
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3097

3098
	if (likely(priv->extend_desc))
3099
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3100
	else
3101
		desc = tx_q->dma_tx + entry;
3102

3103 3104
	first = desc;

3105
	enh_desc = priv->plat->enh_desc;
3106
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3107 3108 3109
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
3110 3111
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
3112
		entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
3113 3114
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3115
	}
3116 3117

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3118 3119
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3120
		bool last_segment = (i == (nfrags - 1));
3121

3122
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3123
		WARN_ON(tx_q->tx_skbuff[entry]);
3124

3125
		if (likely(priv->extend_desc))
3126
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3127
		else
3128
			desc = tx_q->dma_tx + entry;
3129

A
Alexandre TORGUE 已提交
3130 3131 3132
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3133 3134
			goto dma_map_err; /* should reuse desc w/o issues */

3135
		tx_q->tx_skbuff_dma[entry].buf = des;
3136 3137 3138 3139
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3140

3141 3142 3143
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3144 3145

		/* Prepare the descriptor and set the own bit too */
3146
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
3147 3148
						priv->mode, 1, last_segment,
						skb->len);
3149 3150
	}

3151 3152
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3153

3154 3155 3156 3157 3158 3159
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3160
	tx_q->cur_tx = entry;
3161 3162

	if (netif_msg_pktdata(priv)) {
3163 3164
		void *tx_head;

3165 3166
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3167
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3168
			   entry, first, nfrags);
3169

3170
		if (priv->extend_desc)
3171
			tx_head = (void *)tx_q->dma_etx;
3172
		else
3173
			tx_head = (void *)tx_q->dma_tx;
3174 3175

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
3176

3177
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3178 3179
		print_pkt(skb->data, skb->len);
	}
3180

3181
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3182 3183
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3184
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3185 3186 3187 3188
	}

	dev->stats.tx_bytes += skb->len;

3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
3202 3203
	}

3204
	skb_tx_timestamp(skb);
3205

3206 3207 3208 3209 3210 3211 3212
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3213 3214 3215
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3216 3217
			goto dma_map_err;

3218
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3219 3220 3221 3222
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
3223

3224 3225
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
3237
						last_segment, skb->len);
3238 3239 3240 3241 3242

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
3243
		wmb();
3244 3245
	}

3246
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3247 3248 3249 3250

	if (priv->synopsys_id < DWMAC_CORE_4_00)
		priv->hw->dma->enable_dma_transmission(priv->ioaddr);
	else
3251 3252
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
					       queue);
3253

G
Giuseppe CAVALLARO 已提交
3254
	return NETDEV_TX_OK;
3255

G
Giuseppe CAVALLARO 已提交
3256
dma_map_err:
3257
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3258 3259
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3260 3261 3262
	return NETDEV_TX_OK;
}

3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


3280
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3281
{
3282
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3283 3284 3285 3286 3287
		return 0;

	return 1;
}

3288
/**
3289
 * stmmac_rx_refill - refill used skb preallocated buffers
3290
 * @priv: driver private structure
3291
 * @queue: RX queue index
3292 3293 3294
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3295
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3296
{
3297 3298 3299 3300
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3301 3302
	int bfsize = priv->dma_buf_sz;

3303
	while (dirty-- > 0) {
3304 3305 3306
		struct dma_desc *p;

		if (priv->extend_desc)
3307
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3308
		else
3309
			p = rx_q->dma_rx + entry;
3310

3311
		if (likely(!rx_q->rx_skbuff[entry])) {
3312 3313
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3314
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3315 3316
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3317
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3318 3319 3320 3321
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3322
				break;
3323
			}
3324

3325 3326
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3327 3328
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3329
			if (dma_mapping_error(priv->device,
3330
					      rx_q->rx_skbuff_dma[entry])) {
3331
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3332 3333 3334
				dev_kfree_skb(skb);
				break;
			}
3335

A
Alexandre TORGUE 已提交
3336
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
3337
				p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3338 3339
				p->des1 = 0;
			} else {
3340
				p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
3341 3342
			}
			if (priv->hw->mode->refill_desc3)
3343
				priv->hw->mode->refill_desc3(rx_q, p);
3344

3345 3346
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3347

3348 3349
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3350
		}
P
Pavel Machek 已提交
3351
		dma_wmb();
A
Alexandre TORGUE 已提交
3352 3353 3354 3355 3356 3357

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
		else
			priv->hw->desc->set_rx_owner(p);

P
Pavel Machek 已提交
3358
		dma_wmb();
3359 3360

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3361
	}
3362
	rx_q->dirty_rx = entry;
3363 3364
}

3365
/**
3366
 * stmmac_rx - manage the receive process
3367
 * @priv: driver private structure
3368 3369
 * @limit: napi bugget
 * @queue: RX queue index.
3370 3371 3372
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3373
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3374
{
3375 3376 3377
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3378 3379 3380
	unsigned int next_entry;
	unsigned int count = 0;

3381
	if (netif_msg_rx_status(priv)) {
3382 3383
		void *rx_head;

3384
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3385
		if (priv->extend_desc)
3386
			rx_head = (void *)rx_q->dma_erx;
3387
		else
3388
			rx_head = (void *)rx_q->dma_rx;
3389 3390

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
3391
	}
3392
	while (count < limit) {
3393
		int status;
3394
		struct dma_desc *p;
3395
		struct dma_desc *np;
3396

3397
		if (priv->extend_desc)
3398
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3399
		else
3400
			p = rx_q->dma_rx + entry;
3401

3402 3403 3404 3405 3406
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3407 3408 3409 3410
			break;

		count++;

3411 3412
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3413

3414
		if (priv->extend_desc)
3415
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3416
		else
3417
			np = rx_q->dma_rx + next_entry;
3418 3419

		prefetch(np);
3420

3421 3422 3423
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
3424
							   rx_q->dma_erx +
3425
							   entry);
3426
		if (unlikely(status == discard_frame)) {
3427
			priv->dev->stats.rx_errors++;
3428
			if (priv->hwts_rx_en && !priv->extend_desc) {
3429
				/* DESC2 & DESC3 will be overwritten by device
3430 3431 3432 3433
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3434
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3435
				rx_q->rx_skbuff[entry] = NULL;
3436
				dma_unmap_single(priv->device,
3437
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3438 3439
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3440 3441
			}
		} else {
3442
			struct sk_buff *skb;
3443
			int frame_len;
A
Alexandre TORGUE 已提交
3444 3445 3446
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3447
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
3448
			else
3449
				des = le32_to_cpu(p->des2);
3450

G
Giuseppe CAVALLARO 已提交
3451 3452
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

3453
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3454 3455 3456
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3457
			if (frame_len > priv->dma_buf_sz) {
3458 3459 3460
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3461 3462 3463 3464
				priv->dev->stats.rx_length_errors++;
				break;
			}

3465
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3466 3467
			 * Type frames (LLC/LLC-SNAP)
			 */
3468 3469
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
3470

3471
			if (netif_msg_rx_status(priv)) {
3472 3473
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3474 3475
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3476
			}
3477

A
Alexandre TORGUE 已提交
3478 3479 3480 3481 3482 3483
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
3484
				     stmmac_rx_threshold_count(rx_q)))) {
3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3496
							rx_q->rx_skbuff_dma
3497 3498 3499
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3500
							rx_q->
3501 3502 3503 3504 3505
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3506
							   rx_q->rx_skbuff_dma
3507 3508 3509
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3510
				skb = rx_q->rx_skbuff[entry];
3511
				if (unlikely(!skb)) {
3512 3513 3514
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3515 3516 3517 3518
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3519 3520
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3521 3522 3523

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3524
						 rx_q->rx_skbuff_dma[entry],
3525 3526
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3527 3528 3529
			}

			if (netif_msg_pktdata(priv)) {
3530 3531
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3532 3533
				print_pkt(skb->data, frame_len);
			}
3534

3535 3536
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3537 3538
			stmmac_rx_vlan(priv->dev, skb);

3539 3540
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3541
			if (unlikely(!coe))
3542
				skb_checksum_none_assert(skb);
3543
			else
3544
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3545

3546
			napi_gro_receive(&rx_q->napi, skb);
3547 3548 3549 3550 3551 3552 3553

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3554
	stmmac_rx_refill(priv, queue);
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3567
 *  To look at the incoming frames and clear the tx resources.
3568 3569 3570
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
3571 3572 3573
	struct stmmac_rx_queue *rx_q =
		container_of(napi, struct stmmac_rx_queue, napi);
	struct stmmac_priv *priv = rx_q->priv_data;
3574
	u32 tx_count = priv->plat->tx_queues_to_use;
3575
	u32 chan = rx_q->queue_index;
3576
	int work_done = 0;
3577
	u32 queue;
3578

3579
	priv->xstats.napi_poll++;
3580 3581 3582 3583 3584

	/* check all the queues */
	for (queue = 0; queue < tx_count; queue++)
		stmmac_tx_clean(priv, queue);

3585
	work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3586
	if (work_done < budget) {
3587
		napi_complete_done(napi, work_done);
3588
		stmmac_enable_dma_irq(priv, chan);
3589 3590 3591 3592 3593 3594 3595 3596
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3597
 *   complete within a reasonable time. The driver will mark the error in the
3598 3599 3600 3601 3602 3603 3604
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3605
	stmmac_global_err(priv);
3606 3607 3608
}

/**
3609
 *  stmmac_set_rx_mode - entry point for multicast addressing
3610 3611 3612 3613 3614 3615 3616
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3617
static void stmmac_set_rx_mode(struct net_device *dev)
3618 3619 3620
{
	struct stmmac_priv *priv = netdev_priv(dev);

3621
	priv->hw->mac->set_filter(priv->hw, dev);
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3637 3638
	struct stmmac_priv *priv = netdev_priv(dev);

3639
	if (netif_running(dev)) {
3640
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3641 3642 3643
		return -EBUSY;
	}

3644
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3645

3646 3647 3648 3649 3650
	netdev_update_features(dev);

	return 0;
}

3651
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3652
					     netdev_features_t features)
3653 3654 3655
{
	struct stmmac_priv *priv = netdev_priv(dev);

3656
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3657
		features &= ~NETIF_F_RXCSUM;
3658

3659
	if (!priv->plat->tx_coe)
3660
		features &= ~NETIF_F_CSUM_MASK;
3661

3662 3663 3664
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3665
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3666
	 */
3667
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3668
		features &= ~NETIF_F_CSUM_MASK;
3669

A
Alexandre TORGUE 已提交
3670 3671 3672 3673 3674 3675 3676 3677
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3678
	return features;
3679 3680
}

3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

3699 3700 3701 3702 3703
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3704 3705 3706 3707 3708
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3709
 */
3710 3711 3712 3713
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3714 3715 3716 3717 3718 3719
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;

	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3720

3721 3722 3723
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3724
	if (unlikely(!dev)) {
3725
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3726 3727 3728
		return IRQ_NONE;
	}

3729 3730 3731 3732
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;

3733
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
3734
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
3735
		int status = priv->hw->mac->host_irq_status(priv->hw,
3736
							    &priv->xstats);
3737

3738 3739
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3740
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3741
				priv->tx_path_in_lpi_mode = true;
3742
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3743
				priv->tx_path_in_lpi_mode = false;
3744 3745 3746 3747
		}

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			for (queue = 0; queue < queues_count; queue++) {
3748 3749 3750
				struct stmmac_rx_queue *rx_q =
				&priv->rx_queue[queue];

3751 3752 3753 3754 3755 3756 3757
				status |=
				priv->hw->mac->host_mtl_irq_status(priv->hw,
								   queue);

				if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
				    priv->hw->dma->set_rx_tail_ptr)
					priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
3758
								rx_q->rx_tail_addr,
3759 3760
								queue);
			}
3761
		}
3762 3763

		/* PCS link status */
3764
		if (priv->hw->pcs) {
3765 3766 3767 3768 3769
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3770
	}
3771

3772
	/* To handle DMA interrupts */
3773
	stmmac_dma_interrupt(priv);
3774 3775 3776 3777 3778 3779

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3780 3781
 * to allow network I/O with interrupts disabled.
 */
3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3797
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3798 3799 3800
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3801
	int ret = -EOPNOTSUPP;
3802 3803 3804 3805

	if (!netif_running(dev))
		return -EINVAL;

3806 3807 3808 3809
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3810
		if (!dev->phydev)
3811
			return -EINVAL;
3812
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3813 3814 3815 3816 3817 3818 3819
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3820

3821 3822 3823
	return ret;
}

3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

	priv->hw->mac->set_umac_addr(priv->hw, ndev->dev_addr, 0);

	return ret;
}

3838
#ifdef CONFIG_DEBUG_FS
3839 3840
static struct dentry *stmmac_fs_dir;

3841
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3842
			       struct seq_file *seq)
3843 3844
{
	int i;
G
Giuseppe CAVALLARO 已提交
3845 3846
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3847

3848 3849 3850
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3851
				   i, (unsigned int)virt_to_phys(ep),
3852 3853 3854 3855
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3856 3857 3858
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3859
				   i, (unsigned int)virt_to_phys(p),
3860 3861
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3862 3863
			p++;
		}
3864 3865
		seq_printf(seq, "\n");
	}
3866
}
3867

3868 3869 3870 3871
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3872
	u32 rx_count = priv->plat->rx_queues_to_use;
3873
	u32 tx_count = priv->plat->tx_queues_to_use;
3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890
	u32 queue;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3891

3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3916 3917
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3918 3919 3920 3921 3922
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3923
	.release = single_release,
3924 3925
};

3926 3927 3928 3929 3930
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3931
	if (!priv->hw_cap_support) {
3932 3933 3934 3935 3936 3937 3938 3939
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3940
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3941
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3942
	seq_printf(seq, "\t1000 Mbps: %s\n",
3943
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3944
	seq_printf(seq, "\tHalf duplex: %s\n",
3945 3946 3947 3948 3949
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3950
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3962
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3963
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3964
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3965 3966 3967 3968
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3969 3970 3971 3972 3973 3974 3975 3976 3977
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
4000
	.release = single_release,
4001 4002
};

4003 4004
static int stmmac_init_fs(struct net_device *dev)
{
4005 4006 4007 4008
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4009

4010
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4011
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4012 4013 4014 4015 4016

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4017
	priv->dbgfs_rings_status =
4018
		debugfs_create_file("descriptors_status", 0444,
4019 4020
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4021

4022
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4023
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4024
		debugfs_remove_recursive(priv->dbgfs_dir);
4025 4026 4027 4028

		return -ENOMEM;
	}

4029
	/* Entry to report the DMA HW features */
4030 4031 4032
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4033

4034
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4035
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4036
		debugfs_remove_recursive(priv->dbgfs_dir);
4037 4038 4039 4040

		return -ENOMEM;
	}

4041 4042 4043
	return 0;
}

4044
static void stmmac_exit_fs(struct net_device *dev)
4045
{
4046 4047 4048
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4049
}
4050
#endif /* CONFIG_DEBUG_FS */
4051

4052 4053 4054 4055 4056
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4057
	.ndo_fix_features = stmmac_fix_features,
4058
	.ndo_set_features = stmmac_set_features,
4059
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4060 4061 4062 4063 4064
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4065
	.ndo_set_mac_address = stmmac_set_mac_address,
4066 4067
};

4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
	dev_open(priv->dev);
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4099 4100
/**
 *  stmmac_hw_init - Init the MAC device
4101
 *  @priv: driver private structure
4102 4103 4104 4105
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4106 4107 4108 4109 4110 4111
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
4112 4113 4114
	if (priv->plat->setup) {
		mac = priv->plat->setup(priv);
	} else if (priv->plat->has_gmac) {
4115
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
4116 4117
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
4118 4119
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
4120 4121 4122 4123 4124 4125
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
4126
	} else {
4127
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
4128
	}
4129 4130 4131 4132 4133
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

4134 4135 4136 4137
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;

4138
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
4139 4140
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
4141
	} else {
A
Alexandre TORGUE 已提交
4142 4143
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
4144
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
4145 4146 4147
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
4148
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
4149 4150
			priv->mode = STMMAC_RING_MODE;
		}
4151 4152
	}

4153 4154 4155
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4156
		dev_info(priv->device, "DMA HW capability register supported\n");
4157 4158 4159 4160 4161 4162 4163 4164

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4165
		priv->hw->pmt = priv->plat->pmt;
4166

4167 4168 4169 4170 4171 4172
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4173 4174
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4175 4176 4177 4178 4179 4180

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4181 4182 4183
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4184

A
Alexandre TORGUE 已提交
4185 4186 4187 4188 4189
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
4190

4191 4192
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4193
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4194
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4195
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4196
	}
4197
	if (priv->plat->tx_coe)
4198
		dev_info(priv->device, "TX Checksum insertion supported\n");
4199 4200

	if (priv->plat->pmt) {
4201
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4202 4203 4204
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4205
	if (priv->dma_cap.tsoen)
4206
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4207

4208
	return 0;
4209 4210
}

4211
/**
4212 4213
 * stmmac_dvr_probe
 * @device: device pointer
4214
 * @plat_dat: platform data pointer
4215
 * @res: stmmac resource pointer
4216 4217
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4218
 * Return:
4219
 * returns 0 on success, otherwise errno.
4220
 */
4221 4222 4223
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4224
{
4225 4226
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4227 4228
	int ret = 0;
	u32 queue;
4229

4230 4231 4232
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4233
	if (!ndev)
4234
		return -ENOMEM;
4235 4236 4237 4238 4239 4240

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4241

4242
	stmmac_set_ethtool_ops(ndev);
4243 4244
	priv->pause = pause;
	priv->plat = plat_dat;
4245 4246 4247 4248 4249 4250 4251 4252 4253
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4254

4255
	dev_set_drvdata(device, priv->dev);
4256

4257 4258
	/* Verify driver arguments */
	stmmac_verify_args();
4259

4260 4261 4262 4263 4264 4265 4266 4267 4268
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
		goto error_wq;
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4269
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4270 4271
	 * this needs to have multiple instances
	 */
4272 4273 4274
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4275 4276
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4277
		reset_control_deassert(priv->plat->stmmac_rst);
4278 4279 4280 4281 4282 4283
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4284

4285
	/* Init MAC and get the capabilities */
4286 4287
	ret = stmmac_hw_init(priv);
	if (ret)
4288
		goto error_hw_init;
4289

4290
	/* Configure real RX and TX queues */
4291 4292
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4293

4294
	ndev->netdev_ops = &stmmac_netdev_ops;
4295

4296 4297
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4298 4299

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4300
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4301
		priv->tso = true;
4302
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4303
	}
4304 4305
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4306 4307
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4308
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
4309 4310 4311
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4312 4313 4314 4315 4316 4317
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4318 4319 4320 4321 4322
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4323
		ndev->max_mtu = priv->plat->maxmtu;
4324
	else if (priv->plat->maxmtu < ndev->min_mtu)
4325 4326 4327
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4328

4329 4330 4331
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4332 4333 4334 4335 4336 4337 4338
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
4339 4340
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
4341 4342
	}

4343 4344 4345 4346 4347 4348
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
			       (8 * priv->plat->rx_queues_to_use));
	}
4349

4350 4351
	spin_lock_init(&priv->lock);

4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4363 4364
	stmmac_check_pcs_mode(priv);

4365 4366 4367
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4368 4369 4370
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4371 4372 4373
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4374 4375
			goto error_mdio_register;
		}
4376 4377
	}

4378
	ret = register_netdev(ndev);
4379
	if (ret) {
4380 4381
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4382 4383
		goto error_netdev_register;
	}
4384 4385

	return ret;
4386

4387
error_netdev_register:
4388 4389 4390 4391
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4392
error_mdio_register:
4393 4394 4395 4396 4397
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_del(&rx_q->napi);
	}
4398
error_hw_init:
4399 4400
	destroy_workqueue(priv->wq);
error_wq:
4401
	free_netdev(ndev);
4402

4403
	return ret;
4404
}
4405
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4406 4407 4408

/**
 * stmmac_dvr_remove
4409
 * @dev: device pointer
4410
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4411
 * changes the link status, releases the DMA descriptor rings.
4412
 */
4413
int stmmac_dvr_remove(struct device *dev)
4414
{
4415
	struct net_device *ndev = dev_get_drvdata(dev);
4416
	struct stmmac_priv *priv = netdev_priv(ndev);
4417

4418
	netdev_info(priv->dev, "%s: removing driver", __func__);
4419

4420
	stmmac_stop_all_dma(priv);
4421

4422
	priv->hw->mac->set_mac(priv->ioaddr, false);
4423 4424
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4425 4426 4427 4428
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4429 4430 4431
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4432
		stmmac_mdio_unregister(ndev);
4433
	destroy_workqueue(priv->wq);
4434 4435 4436 4437
	free_netdev(ndev);

	return 0;
}
4438
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4439

4440 4441
/**
 * stmmac_suspend - suspend callback
4442
 * @dev: device pointer
4443 4444 4445 4446
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4447
int stmmac_suspend(struct device *dev)
4448
{
4449
	struct net_device *ndev = dev_get_drvdata(dev);
4450
	struct stmmac_priv *priv = netdev_priv(ndev);
4451
	unsigned long flags;
4452

4453
	if (!ndev || !netif_running(ndev))
4454 4455
		return 0;

4456 4457
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4458

4459
	spin_lock_irqsave(&priv->lock, flags);
4460

4461
	netif_device_detach(ndev);
4462
	stmmac_stop_all_queues(priv);
4463

4464
	stmmac_disable_all_queues(priv);
4465 4466

	/* Stop TX/RX DMA */
4467
	stmmac_stop_all_dma(priv);
4468

4469
	/* Enable Power down mode by programming the PMT regs */
4470
	if (device_may_wakeup(priv->device)) {
4471
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
4472 4473
		priv->irq_wake = 1;
	} else {
4474
		priv->hw->mac->set_mac(priv->ioaddr, false);
4475
		pinctrl_pm_select_sleep_state(priv->device);
4476
		/* Disable clock in case of PWM is off */
4477 4478
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4479
	}
4480
	spin_unlock_irqrestore(&priv->lock, flags);
4481

4482
	priv->oldlink = false;
4483 4484
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4485 4486
	return 0;
}
4487
EXPORT_SYMBOL_GPL(stmmac_suspend);
4488

4489 4490 4491 4492 4493 4494 4495
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4496
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4497 4498 4499 4500 4501 4502 4503 4504 4505
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4506 4507 4508 4509 4510
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4511
		tx_q->mss = 0;
4512
	}
4513 4514
}

4515 4516
/**
 * stmmac_resume - resume callback
4517
 * @dev: device pointer
4518 4519 4520
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4521
int stmmac_resume(struct device *dev)
4522
{
4523
	struct net_device *ndev = dev_get_drvdata(dev);
4524
	struct stmmac_priv *priv = netdev_priv(ndev);
4525
	unsigned long flags;
4526

4527
	if (!netif_running(ndev))
4528 4529 4530 4531 4532 4533
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4534 4535
	 * from another devices (e.g. serial console).
	 */
4536
	if (device_may_wakeup(priv->device)) {
4537
		spin_lock_irqsave(&priv->lock, flags);
4538
		priv->hw->mac->pmt(priv->hw, 0);
4539
		spin_unlock_irqrestore(&priv->lock, flags);
4540
		priv->irq_wake = 0;
4541
	} else {
4542
		pinctrl_pm_select_default_state(priv->device);
4543
		/* enable the clk previously disabled */
4544 4545
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4546 4547 4548 4549
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4550

4551
	netif_device_attach(ndev);
4552

4553 4554
	spin_lock_irqsave(&priv->lock, flags);

4555 4556
	stmmac_reset_queues_param(priv);

4557 4558
	stmmac_clear_descriptors(priv);

4559
	stmmac_hw_setup(ndev, false);
4560
	stmmac_init_tx_coalesce(priv);
4561
	stmmac_set_rx_mode(ndev);
4562

4563
	stmmac_enable_all_queues(priv);
4564

4565
	stmmac_start_all_queues(priv);
4566

4567
	spin_unlock_irqrestore(&priv->lock, flags);
4568

4569 4570
	if (ndev->phydev)
		phy_start(ndev->phydev);
4571

4572 4573
	return 0;
}
4574
EXPORT_SYMBOL_GPL(stmmac_resume);
4575

4576 4577 4578 4579 4580 4581 4582 4583
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4584
		if (!strncmp(opt, "debug:", 6)) {
4585
			if (kstrtoint(opt + 6, 0, &debug))
4586 4587
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4588
			if (kstrtoint(opt + 8, 0, &phyaddr))
4589 4590
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4591
			if (kstrtoint(opt + 7, 0, &buf_sz))
4592 4593
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4594
			if (kstrtoint(opt + 3, 0, &tc))
4595 4596
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4597
			if (kstrtoint(opt + 9, 0, &watchdog))
4598 4599
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4600
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4601 4602
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4603
			if (kstrtoint(opt + 6, 0, &pause))
4604
				goto err;
4605
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4606 4607
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4608 4609 4610
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4611
		}
4612 4613
	}
	return 0;
4614 4615 4616 4617

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4618 4619 4620
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4621
#endif /* MODULE */
4622

4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4652 4653 4654
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");