stmmac_main.c 127.7 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47
#include <linux/net_tstamp.h>
48
#include <net/pkt_cls.h>
49
#include "stmmac_ptp.h"
50
#include "stmmac.h"
51
#include <linux/reset.h>
52
#include <linux/of_mdio.h>
53
#include "dwmac1000.h"
54
#include "dwxgmac2.h"
55
#include "hwif.h"
56

57
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
58
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
59 60

/* Module parameters */
61
#define TX_TIMEO	5000
62
static int watchdog = TX_TIMEO;
63
module_param(watchdog, int, 0644);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, 0644);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71
module_param(phyaddr, int, 0444);
72 73
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
76

77
static int flow_ctrl = FLOW_AUTO;
78
module_param(flow_ctrl, int, 0644);
79 80 81
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
82
module_param(pause, int, 0644);
83 84 85 86
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
87
module_param(tc, int, 0644);
88 89
MODULE_PARM_DESC(tc, "DMA threshold control value");

90 91
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
92
module_param(buf_sz, int, 0644);
93 94
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

95 96
#define	STMMAC_RX_COPYBREAK	256

97 98 99 100
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

101 102
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
103
module_param(eee_timer, int, 0644);
104
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
105
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
106

107 108
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
109 110
 */
static unsigned int chain_mode;
111
module_param(chain_mode, int, 0444);
112 113
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

114 115
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

116
#ifdef CONFIG_DEBUG_FS
117
static int stmmac_init_fs(struct net_device *dev);
118
static void stmmac_exit_fs(struct net_device *dev);
119 120
#endif

121 122
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

123 124
/**
 * stmmac_verify_args - verify the driver parameters.
125 126
 * Description: it checks the driver parameters and set a default in case of
 * errors.
127 128 129 130 131
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
132 133
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
134 135 136 137 138 139
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
140 141
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
142 143
}

144 145 146 147 148 149 150
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
151 152
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
153 154
	u32 queue;

155 156
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
157

158 159 160 161
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
162 163 164 165 166 167 168 169 170 171
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
172 173
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
174 175
	u32 queue;

176 177
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
178

179 180 181 182
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

226 227 228 229 230 231 232 233 234 235 236 237
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
238 239 240 241
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

242
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
243 244

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
245 246 247 248 249 250
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
251 252 253 254 255 256 257 258 259 260 261
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
262
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
263
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
264
	}
265 266 267 268 269 270 271 272 273 274 275

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
291 292
}

293 294
static void print_pkt(unsigned char *buf, int len)
{
295 296
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
297 298
}

299
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
300
{
301
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
302
	u32 avail;
303

304 305
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
306
	else
307
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
308 309 310 311

	return avail;
}

312 313 314 315 316 317
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
318
{
319
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
320
	u32 dirty;
321

322 323
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
324
	else
325
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
326 327

	return dirty;
328 329
}

330
/**
331
 * stmmac_hw_fix_mac_speed - callback for speed selection
332
 * @priv: driver private structure
333
 * Description: on some platforms (e.g. ST), some HW system configuration
334
 * registers have to be set according to the link speed negotiated.
335 336 337
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
338 339
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
340 341

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
342
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
343 344
}

345
/**
346
 * stmmac_enable_eee_mode - check and enter in LPI mode
347
 * @priv: driver private structure
348 349
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
350
 */
351 352
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
353 354 355 356 357 358 359 360 361 362 363
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

364
	/* Check and enter in LPI mode */
365
	if (!priv->tx_path_in_lpi_mode)
366 367
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
368 369
}

370
/**
371
 * stmmac_disable_eee_mode - disable and exit from LPI mode
372 373 374 375
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
376 377
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
378
	stmmac_reset_eee_mode(priv, priv->hw);
379 380 381 382 383
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
384
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
385 386
 * @arg : data hook
 * Description:
387
 *  if there is no data transfer and if we are not in LPI state,
388 389
 *  then MAC Transmitter can be moved to LPI state.
 */
390
static void stmmac_eee_ctrl_timer(struct timer_list *t)
391
{
392
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
393 394

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
395
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
396 397 398
}

/**
399
 * stmmac_eee_init - init EEE
400
 * @priv: driver private structure
401
 * Description:
402 403 404
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
405 406 407
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
408
	struct net_device *ndev = priv->dev;
409
	int interface = priv->plat->interface;
410 411
	bool ret = false;

412 413 414 415 416
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
417 418 419
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
420 421 422
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
423 424
		goto out;

425 426
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
427 428
		int tx_lpi_timer = priv->tx_lpi_timer;

429
		/* Check if the PHY supports EEE */
430
		if (phy_init_eee(ndev->phydev, 1)) {
431 432 433 434 435
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
436
			mutex_lock(&priv->lock);
437
			if (priv->eee_active) {
438
				netdev_dbg(priv->dev, "disable EEE\n");
439
				del_timer_sync(&priv->eee_ctrl_timer);
440 441
				stmmac_set_eee_timer(priv, priv->hw, 0,
						tx_lpi_timer);
442 443
			}
			priv->eee_active = 0;
444
			mutex_unlock(&priv->lock);
445
			goto out;
446 447
		}
		/* Activate the EEE and start timers */
448
		mutex_lock(&priv->lock);
G
Giuseppe CAVALLARO 已提交
449 450
		if (!priv->eee_active) {
			priv->eee_active = 1;
451 452
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
453 454
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
455

456 457
			stmmac_set_eee_timer(priv, priv->hw,
					STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
458 459
		}
		/* Set HW EEE according to the speed */
460
		stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
461 462

		ret = true;
463
		mutex_unlock(&priv->lock);
464

465
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
466 467 468 469 470
	}
out:
	return ret;
}

471
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
472
 * @priv: driver private structure
473
 * @p : descriptor pointer
474 475 476 477 478 479
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
480
				   struct dma_desc *p, struct sk_buff *skb)
481 482
{
	struct skb_shared_hwtstamps shhwtstamp;
483
	u64 ns = 0;
484 485 486 487

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
488
	/* exit if skb doesn't support hw tstamp */
489
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
490 491 492
		return;

	/* check tx tstamp status */
493
	if (stmmac_get_tx_timestamp_status(priv, p)) {
494
		/* get the valid tstamp */
495
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
496

497 498
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
499

500
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
501 502 503
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
504 505 506 507

	return;
}

508
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
509
 * @priv: driver private structure
510 511
 * @p : descriptor pointer
 * @np : next descriptor pointer
512 513 514 515 516
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
517 518
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
519 520
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
521
	struct dma_desc *desc = p;
522
	u64 ns = 0;
523 524 525

	if (!priv->hwts_rx_en)
		return;
526
	/* For GMAC4, the valid timestamp is from CTX next desc. */
527
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
528
		desc = np;
529

530
	/* Check if timestamp is available */
531 532
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
533
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
534 535 536 537
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
538
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
539
	}
540 541 542
}

/**
543
 *  stmmac_hwtstamp_set - control hardware timestamping.
544
 *  @dev: device pointer.
545
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
546 547 548 549 550 551 552
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
553
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
554 555 556
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
557
	struct timespec64 now;
558 559 560 561 562 563 564 565 566
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
567
	u32 sec_inc = 0;
568
	u32 value = 0;
569 570 571
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
572 573 574 575 576 577 578 579 580 581

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
582
			   sizeof(config)))
583 584
		return -EFAULT;

585 586
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
587 588 589 590 591

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

592 593
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
594 595 596 597 598
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
599
			/* time stamp no incoming packet at all */
600 601 602 603
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
604
			/* PTP v1, UDP, any kind of event packet */
605
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
606 607 608 609 610 611 612
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
613 614 615 616 617
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
618
			/* PTP v1, UDP, Sync packet */
619 620 621 622 623 624 625 626 627
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
628
			/* PTP v1, UDP, Delay_req packet */
629 630 631 632 633 634 635 636 637 638
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
639
			/* PTP v2, UDP, any kind of event packet */
640 641 642
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
643
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
644 645 646 647 648 649

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
650
			/* PTP v2, UDP, Sync packet */
651 652 653 654 655 656 657 658 659 660
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
661
			/* PTP v2, UDP, Delay_req packet */
662 663 664 665 666 667 668 669 670 671 672
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
673
			/* PTP v2/802.AS1 any layer, any kind of event packet */
674 675
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
676
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
677 678 679 680 681 682
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
683
			/* PTP v2/802.AS1, any layer, Sync packet */
684 685 686 687 688 689 690 691 692 693 694
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
695
			/* PTP v2/802.AS1, any layer, Delay_req packet */
696 697 698 699 700 701 702 703 704 705 706
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

707
		case HWTSTAMP_FILTER_NTP_ALL:
708
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
709
			/* time stamp any incoming packet */
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
729
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
730 731

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
732
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
733 734
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
735 736 737
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
738
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
739 740

		/* program Sub Second Increment reg */
741 742
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
743
				xmac, &sec_inc);
744
		temp = div_u64(1000000000ULL, sec_inc);
745

746 747 748 749
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

750 751 752
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
753
		 * where, freq_div_ratio = 1e9ns/sec_inc
754
		 */
755
		temp = (u64)(temp << 32);
756
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
757
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
758 759

		/* initialize system time */
A
Arnd Bergmann 已提交
760 761 762
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
763 764
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
765 766
	}

767 768
	memcpy(&priv->tstamp_config, &config, sizeof(config));

769
	return copy_to_user(ifr->ifr_data, &config,
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
    as requested.
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
792 793
}

794
/**
795
 * stmmac_init_ptp - init PTP
796
 * @priv: driver private structure
797
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
798
 * This is done by looking at the HW cap. register.
799
 * This function also registers the ptp driver.
800
 */
801
static int stmmac_init_ptp(struct stmmac_priv *priv)
802
{
803 804
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

805 806 807
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

808
	priv->adv_ts = 0;
809 810
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
811 812 813
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
814 815
		priv->adv_ts = 1;

816 817
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
818

819 820 821
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
822 823 824

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
825

826 827 828
	stmmac_ptp_register(priv);

	return 0;
829 830 831 832
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
833 834
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
835
	stmmac_ptp_unregister(priv);
836 837
}

838 839 840 841 842 843 844 845 846
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

847 848
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
849 850
}

851
/**
852
 * stmmac_adjust_link - adjusts the link parameters
853
 * @dev: net device structure
854 855 856 857 858
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
859 860 861 862
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
863
	struct phy_device *phydev = dev->phydev;
864
	bool new_state = false;
865

866
	if (!phydev)
867 868
		return;

869
	mutex_lock(&priv->lock);
870

871
	if (phydev->link) {
872
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
873 874 875 876

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
877
			new_state = true;
878
			if (!phydev->duplex)
879
				ctrl &= ~priv->hw->link.duplex;
880
			else
881
				ctrl |= priv->hw->link.duplex;
882 883 884 885
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
886
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
887 888

		if (phydev->speed != priv->speed) {
889
			new_state = true;
890
			ctrl &= ~priv->hw->link.speed_mask;
891
			switch (phydev->speed) {
892
			case SPEED_1000:
893
				ctrl |= priv->hw->link.speed1000;
894
				break;
895
			case SPEED_100:
896
				ctrl |= priv->hw->link.speed100;
897
				break;
898
			case SPEED_10:
899
				ctrl |= priv->hw->link.speed10;
900 901
				break;
			default:
902
				netif_warn(priv, link, priv->dev,
903
					   "broken speed: %d\n", phydev->speed);
904
				phydev->speed = SPEED_UNKNOWN;
905 906
				break;
			}
907 908
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
909 910 911
			priv->speed = phydev->speed;
		}

912
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
913 914

		if (!priv->oldlink) {
915
			new_state = true;
916
			priv->oldlink = true;
917 918
		}
	} else if (priv->oldlink) {
919
		new_state = true;
920
		priv->oldlink = false;
921 922
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
923 924 925 926 927
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

928
	mutex_unlock(&priv->lock);
929

930 931 932 933 934 935 936 937 938 939
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
940 941
}

942
/**
943
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
944 945 946 947 948
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
949 950 951 952 953
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
954 955 956 957
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
958
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
959
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
960
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
961
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
962
			priv->hw->pcs = STMMAC_PCS_SGMII;
963 964 965 966
		}
	}
}

967 968 969 970 971 972 973 974 975 976 977
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
978
	u32 tx_cnt = priv->plat->tx_queues_to_use;
979
	struct phy_device *phydev;
980
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
981
	char bus_id[MII_BUS_ID_SIZE];
982
	int interface = priv->plat->interface;
983
	int max_speed = priv->plat->max_speed;
984
	priv->oldlink = false;
985 986
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
987

988 989 990 991
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
992 993
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
994 995 996

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
997
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
998
			   phy_id_fmt);
999 1000 1001 1002

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
1003

1004
	if (IS_ERR_OR_NULL(phydev)) {
1005
		netdev_err(priv->dev, "Could not attach to PHY\n");
1006 1007 1008
		if (!phydev)
			return -ENODEV;

1009 1010 1011
		return PTR_ERR(phydev);
	}

1012
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
1013
	if ((interface == PHY_INTERFACE_MODE_MII) ||
1014
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
1015
		(max_speed < 1000 && max_speed > 0))
1016
		phy_set_max_speed(phydev, SPEED_100);
1017

1018 1019 1020 1021
	/*
	 * Half-duplex mode not supported with multiqueue
	 * half-duplex can only works with single queue
	 */
1022 1023 1024 1025 1026 1027 1028 1029
	if (tx_cnt > 1) {
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_10baseT_Half_BIT);
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_100baseT_Half_BIT);
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
	}
1030

1031 1032 1033 1034 1035 1036 1037
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
1038
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
1039 1040 1041
		phy_disconnect(phydev);
		return -ENODEV;
	}
1042

1043 1044 1045 1046 1047 1048 1049
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

1050
	phy_attached_info(phydev);
1051 1052 1053
	return 0;
}

1054
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1055
{
1056
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1057
	void *head_rx;
1058
	u32 queue;
1059

1060 1061 1062
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1063

1064 1065 1066 1067 1068 1069 1070 1071
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1072
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1073
	}
1074 1075 1076 1077
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1078
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1079
	void *head_tx;
1080
	u32 queue;
1081

1082 1083 1084
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1085

1086 1087 1088 1089 1090 1091 1092
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1093
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1094
	}
1095 1096
}

1097 1098 1099 1100 1101 1102 1103 1104 1105
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1106 1107 1108 1109 1110 1111 1112 1113
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1114
	else if (mtu > DEFAULT_BUFSIZE)
1115 1116
		ret = BUF_SIZE_2KiB;
	else
1117
		ret = DEFAULT_BUFSIZE;
1118 1119 1120 1121

	return ret;
}

1122
/**
1123
 * stmmac_clear_rx_descriptors - clear RX descriptors
1124
 * @priv: driver private structure
1125
 * @queue: RX queue index
1126
 * Description: this function is called to clear the RX descriptors
1127 1128
 * in case of both basic and extended descriptors are used.
 */
1129
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1130
{
1131
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1132
	int i;
1133

1134
	/* Clear the RX descriptors */
1135
	for (i = 0; i < DMA_RX_SIZE; i++)
1136
		if (priv->extend_desc)
1137 1138
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1139 1140
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1141
		else
1142 1143
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1144 1145
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1146 1147 1148 1149 1150
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1151
 * @queue: TX queue index.
1152 1153 1154
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1155
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1156
{
1157
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1158 1159 1160
	int i;

	/* Clear the TX descriptors */
1161
	for (i = 0; i < DMA_TX_SIZE; i++)
1162
		if (priv->extend_desc)
1163 1164
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1165
		else
1166 1167
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1168 1169
}

1170 1171 1172 1173 1174 1175 1176 1177
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1178
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1179
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1180 1181
	u32 queue;

1182
	/* Clear the RX descriptors */
1183 1184
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1185 1186

	/* Clear the TX descriptors */
1187 1188
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1189 1190
}

1191 1192 1193 1194 1195
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1196 1197
 * @flags: gfp flag
 * @queue: RX queue index
1198 1199 1200
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1201
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1202
				  int i, gfp_t flags, u32 queue)
1203
{
1204
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1205 1206
	struct sk_buff *skb;

1207
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1208
	if (!skb) {
1209 1210
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1211
		return -ENOMEM;
1212
	}
1213 1214
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1215 1216
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1217
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1218
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1219 1220 1221
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1222

1223
	stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
1224

1225 1226
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1227 1228 1229 1230

	return 0;
}

1231 1232 1233
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1234
 * @queue: RX queue index
1235 1236
 * @i: buffer index.
 */
1237
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1238
{
1239 1240 1241 1242
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1243
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1244
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1245
	}
1246
	rx_q->rx_skbuff[i] = NULL;
1247 1248 1249
}

/**
1250 1251
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1252
 * @queue: RX queue index
1253 1254
 * @i: buffer index.
 */
1255
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1256
{
1257 1258 1259 1260
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1261
			dma_unmap_page(priv->device,
1262 1263
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1264 1265 1266
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1267 1268
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1269 1270 1271
					 DMA_TO_DEVICE);
	}

1272 1273 1274 1275 1276
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1277 1278 1279 1280 1281
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1282
 * @dev: net device structure
1283
 * @flags: gfp flag.
1284
 * Description: this function initializes the DMA RX descriptors
1285
 * and allocates the socket buffers. It supports the chained and ring
1286
 * modes.
1287
 */
1288
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1289 1290
{
	struct stmmac_priv *priv = netdev_priv(dev);
1291
	u32 rx_count = priv->plat->rx_queues_to_use;
1292
	int ret = -ENOMEM;
1293
	int bfsize = 0;
1294
	int queue;
1295
	int i;
1296

1297 1298 1299
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1300

1301
	if (bfsize < BUF_SIZE_16KiB)
1302
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1303

1304 1305
	priv->dma_buf_sz = bfsize;

1306
	/* RX INITIALIZATION */
1307 1308
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1309

1310 1311
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1312

1313 1314 1315
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1316

1317 1318
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1343 1344
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1345
			else
1346 1347
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1348
		}
1349 1350
	}

1351 1352
	buf_sz = bfsize;

1353
	return 0;
1354

1355
err_init_rx_buffers:
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1380 1381
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1382 1383
	int i;

1384 1385
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1386

1387 1388 1389
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1390

1391 1392 1393
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1394 1395
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1396
			else
1397 1398
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1399
		}
1400

1401 1402 1403 1404 1405 1406 1407
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1408
			stmmac_clear_desc(priv, p);
1409 1410 1411 1412 1413 1414

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1415
		}
1416

1417 1418
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1419
		tx_q->mss = 0;
1420

1421 1422
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1423

1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1446
	stmmac_clear_descriptors(priv);
1447

1448 1449
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1450 1451

	return ret;
1452 1453
}

1454 1455 1456
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1457
 * @queue: RX queue index
1458
 */
1459
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1460 1461 1462
{
	int i;

1463
	for (i = 0; i < DMA_RX_SIZE; i++)
1464
		stmmac_free_rx_buffer(priv, queue, i);
1465 1466
}

1467 1468 1469
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1470
 * @queue: TX queue index
1471
 */
1472
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1473 1474 1475
{
	int i;

1476
	for (i = 0; i < DMA_TX_SIZE; i++)
1477
		stmmac_free_tx_buffer(priv, queue, i);
1478 1479
}

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1511 1512 1513 1514 1515 1516 1517
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1518
	u32 queue;
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1542
/**
1543
 * alloc_dma_rx_desc_resources - alloc RX resources.
1544 1545
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1546 1547 1548
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1549
 */
1550
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1551
{
1552
	u32 rx_count = priv->plat->rx_queues_to_use;
1553
	int ret = -ENOMEM;
1554
	u32 queue;
1555

1556 1557 1558
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1559

1560 1561
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1562

1563 1564
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1565
						    GFP_KERNEL);
1566
		if (!rx_q->rx_skbuff_dma)
1567
			goto err_dma;
1568

1569 1570 1571 1572
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1573
			goto err_dma;
1574 1575

		if (priv->extend_desc) {
1576 1577 1578 1579
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
							   DMA_RX_SIZE * sizeof(struct dma_extended_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1580 1581 1582 1583
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1584 1585 1586 1587
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
							  DMA_RX_SIZE * sizeof(struct dma_desc),
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1588 1589 1590
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1591 1592 1593 1594 1595
	}

	return 0;

err_dma:
1596 1597
	free_dma_rx_desc_resources(priv);

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1611
	u32 tx_count = priv->plat->tx_queues_to_use;
1612
	int ret = -ENOMEM;
1613
	u32 queue;
1614

1615 1616 1617
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1618

1619 1620
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1621

1622 1623
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1624
						    GFP_KERNEL);
1625
		if (!tx_q->tx_skbuff_dma)
1626
			goto err_dma;
1627 1628 1629 1630 1631

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1632
			goto err_dma;
1633 1634

		if (priv->extend_desc) {
1635 1636 1637 1638
			tx_q->dma_etx = dma_alloc_coherent(priv->device,
							   DMA_TX_SIZE * sizeof(struct dma_extended_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
1639
			if (!tx_q->dma_etx)
1640
				goto err_dma;
1641
		} else {
1642 1643 1644 1645
			tx_q->dma_tx = dma_alloc_coherent(priv->device,
							  DMA_TX_SIZE * sizeof(struct dma_desc),
							  &tx_q->dma_tx_phy,
							  GFP_KERNEL);
1646
			if (!tx_q->dma_tx)
1647
				goto err_dma;
1648
		}
1649 1650 1651 1652
	}

	return 0;

1653
err_dma:
1654 1655
	free_dma_tx_desc_resources(priv);

1656 1657 1658
	return ret;
}

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1669
	/* RX Allocation */
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1693 1694 1695 1696 1697 1698 1699
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1700 1701 1702
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1703

1704 1705
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1706
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1707
	}
J
jpinto 已提交
1708 1709
}

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1720
	stmmac_start_rx(priv, priv->ioaddr, chan);
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1733
	stmmac_start_tx(priv, priv->ioaddr, chan);
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1746
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1759
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1800 1801
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1802
 *  @priv: driver private structure
1803 1804
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1805 1806 1807
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1808 1809
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1810
	int rxfifosz = priv->plat->rx_fifo_size;
1811
	int txfifosz = priv->plat->tx_fifo_size;
1812 1813 1814
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1815
	u8 qmode = 0;
1816

1817 1818
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1819 1820 1821 1822 1823 1824
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1825

1826 1827 1828 1829
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1830 1831 1832
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1833 1834 1835 1836
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1837 1838
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1839
		priv->xstats.threshold = SF_DMA_MODE;
1840 1841 1842 1843 1844 1845
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1846 1847
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1848

1849 1850
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1851 1852
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1853
	}
1854

1855 1856
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1857

1858 1859
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1860
	}
1861 1862 1863
}

/**
1864
 * stmmac_tx_clean - to manage the transmission completion
1865
 * @priv: driver private structure
1866
 * @queue: TX queue index
1867
 * Description: it reclaims the transmit resources after transmission completes.
1868
 */
1869
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
1870
{
1871
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1872
	unsigned int bytes_compl = 0, pkts_compl = 0;
1873
	unsigned int entry, count = 0;
1874

1875
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
1876

1877 1878
	priv->xstats.tx_clean++;

1879
	entry = tx_q->dirty_tx;
1880
	while ((entry != tx_q->cur_tx) && (count < budget)) {
1881
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1882
		struct dma_desc *p;
1883
		int status;
1884 1885

		if (priv->extend_desc)
1886
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1887
		else
1888
			p = tx_q->dma_tx + entry;
1889

1890 1891
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1892 1893 1894 1895
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1896 1897
		count++;

1898 1899 1900 1901 1902
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1903 1904 1905 1906 1907 1908
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1909 1910
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1911
			}
1912
			stmmac_get_tx_hwtstamp(priv, p, skb);
1913 1914
		}

1915 1916
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1917
				dma_unmap_page(priv->device,
1918 1919
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1920 1921 1922
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1923 1924
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1925
						 DMA_TO_DEVICE);
1926 1927 1928
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1929
		}
A
Alexandre TORGUE 已提交
1930

1931
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1932

1933 1934
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1935 1936

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1937 1938
			pkts_compl++;
			bytes_compl += skb->len;
1939
			dev_consume_skb_any(skb);
1940
			tx_q->tx_skbuff[entry] = NULL;
1941 1942
		}

1943
		stmmac_release_tx_desc(priv, p, priv->mode);
1944

1945
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1946
	}
1947
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1948

1949 1950 1951 1952 1953 1954
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1955

1956 1957
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1958
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1959
	}
1960 1961 1962

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1963
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1964
	}
1965

1966 1967 1968 1969
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));

1970 1971 1972
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
1973 1974 1975
}

/**
1976
 * stmmac_tx_err - to manage the tx error
1977
 * @priv: driver private structure
1978
 * @chan: channel index
1979
 * Description: it cleans the descriptors and restarts the transmission
1980
 * in case of transmission errors.
1981
 */
1982
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1983
{
1984
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1985
	int i;
1986

1987
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1988

1989
	stmmac_stop_tx_dma(priv, chan);
1990
	dma_free_tx_skbufs(priv, chan);
1991
	for (i = 0; i < DMA_TX_SIZE; i++)
1992
		if (priv->extend_desc)
1993 1994
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1995
		else
1996 1997
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1998 1999
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
2000
	tx_q->mss = 0;
2001
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2002
	stmmac_start_tx_dma(priv, chan);
2003 2004

	priv->dev->stats.tx_errors++;
2005
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2006 2007
}

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2021 2022
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2023 2024
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2025
	int rxfifosz = priv->plat->rx_fifo_size;
2026
	int txfifosz = priv->plat->tx_fifo_size;
2027 2028 2029

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2030 2031 2032 2033 2034 2035
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2036

2037 2038
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2039 2040
}

2041 2042
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2043
	int ret;
2044

2045 2046 2047
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2048
		stmmac_global_err(priv);
2049 2050 2051 2052
		return true;
	}

	return false;
2053 2054
}

2055 2056 2057 2058 2059 2060
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];

2061 2062 2063
	if (status)
		status |= handle_rx | handle_tx;

2064 2065 2066
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
		napi_schedule_irqoff(&ch->rx_napi);
2067 2068
	}

2069
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
2070
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
2071
		napi_schedule_irqoff(&ch->tx_napi);
2072 2073 2074 2075 2076
	}

	return status;
}

2077
/**
2078
 * stmmac_dma_interrupt - DMA ISR
2079 2080
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2081 2082
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2083
 */
2084 2085
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2086
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2087 2088 2089
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2090
	u32 chan;
K
Kees Cook 已提交
2091 2092 2093 2094 2095
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2096 2097

	for (chan = 0; chan < channels_to_check; chan++)
2098
		status[chan] = stmmac_napi_check(priv, chan);
2099

2100 2101
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2118
		} else if (unlikely(status[chan] == tx_hard_error)) {
2119
			stmmac_tx_err(priv, chan);
2120
		}
2121
	}
2122 2123
}

2124 2125 2126 2127 2128
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2129 2130 2131
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2132
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2133

2134
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2135 2136

	if (priv->dma_cap.rmon) {
2137
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2138 2139
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2140
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2141 2142
}

2143
/**
2144
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2145
 * @priv: driver private structure
2146 2147 2148 2149 2150
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2151 2152 2153
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2154
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2155 2156
}

2157
/**
2158
 * stmmac_check_ether_addr - check if the MAC addr is valid
2159 2160 2161 2162 2163
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2164 2165 2166
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2167
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2168
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2169
			eth_hw_addr_random(priv->dev);
2170 2171
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2172 2173 2174
	}
}

2175
/**
2176
 * stmmac_init_dma_engine - DMA init.
2177 2178 2179 2180 2181 2182
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2183 2184
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2185 2186
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2187
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2188
	struct stmmac_rx_queue *rx_q;
2189
	struct stmmac_tx_queue *tx_q;
2190
	u32 chan = 0;
2191
	int atds = 0;
2192
	int ret = 0;
2193

2194 2195
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2196
		return -EINVAL;
2197 2198
	}

2199 2200 2201
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2202
	ret = stmmac_reset(priv, priv->ioaddr);
2203 2204 2205 2206 2207
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2208 2209 2210 2211 2212 2213
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2214 2215 2216 2217
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2218 2219 2220
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2221

2222 2223
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2224

2225 2226 2227 2228 2229
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2230

2231 2232 2233
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2234

2235 2236
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2237

2238
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2239 2240 2241
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2242

2243
	return ret;
2244 2245
}

2246 2247 2248 2249 2250 2251 2252
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
}

2253
/**
2254
 * stmmac_tx_timer - mitigation sw timer for tx.
2255 2256 2257 2258
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2259
static void stmmac_tx_timer(struct timer_list *t)
2260
{
2261 2262 2263 2264 2265
	struct stmmac_tx_queue *tx_q = from_timer(tx_q, t, txtimer);
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2266

2267 2268 2269 2270 2271 2272 2273 2274
	/*
	 * If NAPI is already running we can miss some events. Let's rearm
	 * the timer and try again.
	 */
	if (likely(napi_schedule_prep(&ch->tx_napi)))
		__napi_schedule(&ch->tx_napi);
	else
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));
2275 2276 2277
}

/**
2278
 * stmmac_init_tx_coalesce - init tx mitigation options.
2279
 * @priv: driver private structure
2280 2281 2282 2283 2284 2285 2286
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
2287 2288 2289
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2290 2291
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2292 2293 2294 2295 2296 2297

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

		timer_setup(&tx_q->txtimer, stmmac_tx_timer, 0);
	}
2298 2299
}

2300 2301 2302 2303 2304 2305 2306
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2307 2308 2309
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2310 2311

	/* set RX ring length */
2312 2313 2314
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2315 2316
}

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2330
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2331 2332 2333
	}
}

2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2345 2346
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2347 2348 2349 2350
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2351
		stmmac_config_cbs(priv, priv->hw,
2352 2353 2354 2355 2356 2357 2358 2359
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2373
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2374 2375 2376
	}
}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2393
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2413
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2414 2415 2416
	}
}

2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2434
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2435 2436 2437
	}
}

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2448
	if (tx_queues_count > 1)
2449 2450
		stmmac_set_tx_queue_weight(priv);

2451
	/* Configure MTL RX algorithms */
2452 2453 2454
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2455 2456

	/* Configure MTL TX algorithms */
2457 2458 2459
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2460

2461
	/* Configure CBS in AVB TX queues */
2462
	if (tx_queues_count > 1)
2463 2464
		stmmac_configure_cbs(priv);

2465
	/* Map RX MTL to DMA channels */
2466
	stmmac_rx_queue_dma_chan_map(priv);
2467

2468
	/* Enable MAC RX Queues */
2469
	stmmac_mac_enable_rx_queues(priv);
2470

2471
	/* Set RX priorities */
2472
	if (rx_queues_count > 1)
2473 2474 2475
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2476
	if (tx_queues_count > 1)
2477
		stmmac_mac_config_tx_queues_prio(priv);
2478 2479

	/* Set RX routing */
2480
	if (rx_queues_count > 1)
2481
		stmmac_mac_config_rx_queues_routing(priv);
2482 2483
}

2484 2485
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2486
	if (priv->dma_cap.asp) {
2487
		netdev_info(priv->dev, "Enabling Safety Features\n");
2488
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2489 2490 2491 2492 2493
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2494
/**
2495
 * stmmac_hw_setup - setup mac in a usable state.
2496 2497
 *  @dev : pointer to the device structure.
 *  Description:
2498 2499 2500 2501
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2502 2503 2504 2505
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2506
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2507 2508
{
	struct stmmac_priv *priv = netdev_priv(dev);
2509
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2510 2511
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2512 2513 2514 2515 2516
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2517 2518
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2519 2520 2521 2522
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2523
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2524

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2538
	/* Initialize the MAC Core */
2539
	stmmac_core_init(priv, priv->hw, dev);
2540

2541
	/* Initialize MTL*/
2542
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2543

2544
	/* Initialize Safety Features */
2545
	stmmac_safety_feat_configuration(priv);
2546

2547
	ret = stmmac_rx_ipc(priv, priv->hw);
2548
	if (!ret) {
2549
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2550
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2551
		priv->hw->rx_csum = 0;
2552 2553
	}

2554
	/* Enable the MAC Rx/Tx */
2555
	stmmac_mac_set(priv, priv->ioaddr, true);
2556

2557 2558 2559
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2560 2561
	stmmac_mmc_setup(priv);

2562
	if (init_ptp) {
2563 2564 2565 2566
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2567
		ret = stmmac_init_ptp(priv);
2568 2569 2570 2571
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2572
	}
2573 2574 2575

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2576 2577 2578 2579
	if (priv->use_riwt) {
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
		if (!ret)
			priv->rx_riwt = MAX_DMA_RIWT;
2580 2581
	}

2582 2583
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2584

2585 2586 2587
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2588
	/* Enable TSO */
2589 2590
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2591
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2592
	}
A
Alexandre TORGUE 已提交
2593

2594 2595 2596
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2597 2598 2599
	return 0;
}

2600 2601 2602 2603 2604 2605 2606
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2619
	u32 chan;
2620 2621
	int ret;

2622 2623 2624
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2625 2626
		ret = stmmac_init_phy(dev);
		if (ret) {
2627 2628 2629
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2630
			return ret;
2631
		}
2632
	}
2633

2634 2635 2636 2637
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2638
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2639
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2640

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2655
	ret = stmmac_hw_setup(dev, true);
2656
	if (ret < 0) {
2657
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2658
		goto init_error;
2659 2660
	}

2661 2662
	stmmac_init_tx_coalesce(priv);

2663 2664
	if (dev->phydev)
		phy_start(dev->phydev);
2665

2666 2667
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2668
			  IRQF_SHARED, dev->name, dev);
2669
	if (unlikely(ret < 0)) {
2670 2671 2672
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2673
		goto irq_error;
2674 2675
	}

2676 2677 2678 2679 2680
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2681 2682 2683
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2684
			goto wolirq_error;
2685 2686 2687
		}
	}

2688
	/* Request the IRQ lines */
2689
	if (priv->lpi_irq > 0) {
2690 2691 2692
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2693 2694 2695
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2696
			goto lpiirq_error;
2697 2698 2699
		}
	}

2700 2701
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2702

2703
	return 0;
2704

2705
lpiirq_error:
2706 2707
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2708
wolirq_error:
2709
	free_irq(dev->irq, dev);
2710 2711 2712
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2713

2714 2715 2716
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);

2717
	stmmac_hw_teardown(dev);
2718 2719
init_error:
	free_dma_desc_resources(priv);
2720
dma_desc_error:
2721 2722
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2723

2724
	return ret;
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2736
	u32 chan;
2737

2738 2739 2740
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2741
	/* Stop and disconnect the PHY */
2742 2743 2744
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2745 2746
	}

2747
	stmmac_stop_all_queues(priv);
2748

2749
	stmmac_disable_all_queues(priv);
2750

2751 2752
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);
2753

2754 2755
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2756 2757
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2758
	if (priv->lpi_irq > 0)
2759
		free_irq(priv->lpi_irq, dev);
2760 2761

	/* Stop TX/RX DMA and clear the descriptors */
2762
	stmmac_stop_all_dma(priv);
2763 2764 2765 2766

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2767
	/* Disable the MAC Rx/Tx */
2768
	stmmac_mac_set(priv, priv->ioaddr, false);
2769 2770 2771

	netif_carrier_off(dev);

2772 2773
	stmmac_release_ptp(priv);

2774 2775 2776
	return 0;
}

A
Alexandre TORGUE 已提交
2777 2778 2779 2780 2781 2782
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2783
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2784 2785 2786 2787 2788
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2789
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2790
{
2791
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2792
	struct dma_desc *desc;
2793
	u32 buff_size;
2794
	int tmp_len;
A
Alexandre TORGUE 已提交
2795 2796 2797 2798

	tmp_len = total_len;

	while (tmp_len > 0) {
2799
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2800
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2801
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2802

2803
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2804 2805 2806
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2807 2808 2809 2810
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2845
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2846 2847
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2848
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2849
	unsigned int first_entry, des;
2850 2851 2852
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2853 2854 2855
	u8 proto_hdr_len;
	int i;

2856 2857
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2858 2859 2860 2861
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2862
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2863
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2864 2865 2866
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2867
			/* This is a hard error, log it. */
2868 2869 2870
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2871 2872 2873 2874 2875 2876 2877 2878 2879
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2880
	if (mss != tx_q->mss) {
2881
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2882
		stmmac_set_mss(priv, mss_desc, mss);
2883
		tx_q->mss = mss;
2884
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2885
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2886 2887 2888 2889 2890 2891 2892 2893 2894
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2895
	first_entry = tx_q->cur_tx;
2896
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2897

2898
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2899 2900 2901 2902 2903 2904 2905 2906
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2907 2908
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2909

2910
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2911 2912 2913

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2914
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2915 2916 2917 2918

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2919
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2920 2921 2922 2923 2924 2925 2926 2927

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2928 2929
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2930 2931

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2932
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2933

2934 2935 2936
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2937 2938
	}

2939
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2940

2941 2942 2943 2944 2945 2946 2947 2948
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2949
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2950

2951
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2952 2953
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2954
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2955 2956 2957 2958 2959 2960 2961
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
2962 2963
	tx_q->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames <= tx_q->tx_count_frames) {
2964
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2965
		priv->xstats.tx_set_ic_bit++;
2966 2967 2968
		tx_q->tx_count_frames = 0;
	} else {
		stmmac_tx_timer_arm(priv, queue);
A
Alexandre TORGUE 已提交
2969 2970
	}

2971
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2972 2973 2974 2975 2976

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2977
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2978 2979 2980
	}

	/* Complete the first descriptor before granting the DMA */
2981
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2982 2983
			proto_hdr_len,
			pay_len,
2984
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2985 2986 2987
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2988 2989 2990 2991 2992 2993 2994
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
2995
		stmmac_set_tx_owner(priv, mss_desc);
2996
	}
A
Alexandre TORGUE 已提交
2997 2998 2999 3000 3001

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
3002
	wmb();
A
Alexandre TORGUE 已提交
3003 3004 3005

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
3006 3007
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3008

3009
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
3010 3011 3012 3013 3014

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3015
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3016

3017
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3018
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3029
/**
3030
 *  stmmac_xmit - Tx entry point of the driver
3031 3032
 *  @skb : the socket buffer
 *  @dev : device pointer
3033 3034 3035
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3036 3037 3038 3039
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3040
	unsigned int nopaged_len = skb_headlen(skb);
3041
	int i, csum_insertion = 0, is_jumbo = 0;
3042
	u32 queue = skb_get_queue_mapping(skb);
3043
	int nfrags = skb_shinfo(skb)->nr_frags;
3044 3045
	int entry;
	unsigned int first_entry;
3046
	struct dma_desc *desc, *first;
3047
	struct stmmac_tx_queue *tx_q;
3048
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3049 3050
	unsigned int des;

3051 3052
	tx_q = &priv->tx_queue[queue];

3053 3054 3055
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3056 3057
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3058 3059 3060 3061 3062 3063 3064 3065 3066
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
			/*
			 * There is no way to determine the number of TSO
			 * capable Queues. Let's use always the Queue 0
			 * because if TSO is supported then at least this
			 * one will be capable.
			 */
			skb_set_queue_mapping(skb, 0);

A
Alexandre TORGUE 已提交
3067
			return stmmac_tso_xmit(skb, dev);
3068
		}
A
Alexandre TORGUE 已提交
3069
	}
3070

3071
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3072 3073 3074
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3075
			/* This is a hard error, log it. */
3076 3077 3078
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3079 3080 3081 3082
		}
		return NETDEV_TX_BUSY;
	}

3083
	entry = tx_q->cur_tx;
3084
	first_entry = entry;
3085
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3086

3087
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3088

3089
	if (likely(priv->extend_desc))
3090
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3091
	else
3092
		desc = tx_q->dma_tx + entry;
3093

3094 3095
	first = desc;

3096
	enh_desc = priv->plat->enh_desc;
3097
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3098
	if (enh_desc)
3099
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3100

3101
	if (unlikely(is_jumbo)) {
3102
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3103
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3104
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3105
	}
3106 3107

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3108 3109
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3110
		bool last_segment = (i == (nfrags - 1));
3111

3112
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3113
		WARN_ON(tx_q->tx_skbuff[entry]);
3114

3115
		if (likely(priv->extend_desc))
3116
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3117
		else
3118
			desc = tx_q->dma_tx + entry;
3119

A
Alexandre TORGUE 已提交
3120 3121 3122
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3123 3124
			goto dma_map_err; /* should reuse desc w/o issues */

3125
		tx_q->tx_skbuff_dma[entry].buf = des;
3126 3127

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3128

3129 3130 3131
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3132 3133

		/* Prepare the descriptor and set the own bit too */
3134 3135
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3136 3137
	}

3138 3139
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3140

3141 3142 3143 3144 3145 3146
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3147
	tx_q->cur_tx = entry;
3148 3149

	if (netif_msg_pktdata(priv)) {
3150 3151
		void *tx_head;

3152 3153
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3154
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3155
			   entry, first, nfrags);
3156

3157
		if (priv->extend_desc)
3158
			tx_head = (void *)tx_q->dma_etx;
3159
		else
3160
			tx_head = (void *)tx_q->dma_tx;
3161

3162
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3163

3164
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3165 3166
		print_pkt(skb->data, skb->len);
	}
3167

3168
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3169 3170
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3171
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3172 3173 3174 3175
	}

	dev->stats.tx_bytes += skb->len;

3176 3177 3178 3179 3180
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
3181 3182
	tx_q->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames <= tx_q->tx_count_frames) {
3183
		stmmac_set_tx_ic(priv, desc);
3184
		priv->xstats.tx_set_ic_bit++;
3185 3186 3187
		tx_q->tx_count_frames = 0;
	} else {
		stmmac_tx_timer_arm(priv, queue);
3188 3189
	}

3190
	skb_tx_timestamp(skb);
3191

3192 3193 3194 3195 3196 3197 3198
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3199 3200 3201
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3202 3203
			goto dma_map_err;

3204
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3205 3206

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3207

3208 3209
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3210 3211 3212 3213 3214

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3215
			stmmac_enable_tx_timestamp(priv, first);
3216 3217 3218
		}

		/* Prepare the first descriptor setting the OWN bit too */
3219 3220 3221
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3222 3223
	} else {
		stmmac_set_tx_owner(priv, first);
3224 3225
	}

3226 3227 3228 3229 3230 3231
	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

3232
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3233

3234
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3235

3236
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3237
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3238

G
Giuseppe CAVALLARO 已提交
3239
	return NETDEV_TX_OK;
3240

G
Giuseppe CAVALLARO 已提交
3241
dma_map_err:
3242
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3243 3244
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3245 3246 3247
	return NETDEV_TX_OK;
}

3248 3249
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3250 3251
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3252 3253
	u16 vlanid;

3254 3255 3256 3257 3258 3259 3260
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3261
		/* pop the vlan tag */
3262 3263
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3264
		skb_pull(skb, VLAN_HLEN);
3265
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3266 3267 3268 3269
	}
}


3270
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3271
{
3272
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3273 3274 3275 3276 3277
		return 0;

	return 1;
}

3278
/**
3279
 * stmmac_rx_refill - refill used skb preallocated buffers
3280
 * @priv: driver private structure
3281
 * @queue: RX queue index
3282 3283 3284
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3285
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3286
{
3287 3288 3289 3290
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3291 3292
	int bfsize = priv->dma_buf_sz;

3293
	while (dirty-- > 0) {
3294 3295 3296
		struct dma_desc *p;

		if (priv->extend_desc)
3297
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3298
		else
3299
			p = rx_q->dma_rx + entry;
3300

3301
		if (likely(!rx_q->rx_skbuff[entry])) {
3302 3303
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3304
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3305 3306
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3307
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3308 3309 3310 3311
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3312
				break;
3313
			}
3314

3315 3316
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3317 3318
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3319
			if (dma_mapping_error(priv->device,
3320
					      rx_q->rx_skbuff_dma[entry])) {
3321
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3322 3323 3324
				dev_kfree_skb(skb);
				break;
			}
3325

3326
			stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
3327
			stmmac_refill_desc3(priv, rx_q, p);
3328

3329 3330
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3331

3332 3333
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3334
		}
P
Pavel Machek 已提交
3335
		dma_wmb();
A
Alexandre TORGUE 已提交
3336

3337
		stmmac_set_rx_owner(priv, p, priv->use_riwt);
A
Alexandre TORGUE 已提交
3338

P
Pavel Machek 已提交
3339
		dma_wmb();
3340 3341

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3342
	}
3343
	rx_q->dirty_rx = entry;
3344 3345
}

3346
/**
3347
 * stmmac_rx - manage the receive process
3348
 * @priv: driver private structure
3349 3350
 * @limit: napi bugget
 * @queue: RX queue index.
3351 3352 3353
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3354
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3355
{
3356
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3357
	struct stmmac_channel *ch = &priv->channel[queue];
3358
	unsigned int next_entry = rx_q->cur_rx;
3359
	int coe = priv->hw->rx_csum;
3360
	unsigned int count = 0;
3361 3362 3363
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3364

3365
	if (netif_msg_rx_status(priv)) {
3366 3367
		void *rx_head;

3368
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3369
		if (priv->extend_desc)
3370
			rx_head = (void *)rx_q->dma_erx;
3371
		else
3372
			rx_head = (void *)rx_q->dma_rx;
3373

3374
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3375
	}
3376
	while (count < limit) {
3377
		int entry, status;
3378
		struct dma_desc *p;
3379
		struct dma_desc *np;
3380

3381 3382
		entry = next_entry;

3383
		if (priv->extend_desc)
3384
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3385
		else
3386
			p = rx_q->dma_rx + entry;
3387

3388
		/* read the status of the incoming frame */
3389 3390
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3391 3392
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3393 3394 3395 3396
			break;

		count++;

3397 3398
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3399

3400
		if (priv->extend_desc)
3401
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3402
		else
3403
			np = rx_q->dma_rx + next_entry;
3404 3405

		prefetch(np);
3406

3407 3408 3409
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3410
		if (unlikely(status == discard_frame)) {
3411
			priv->dev->stats.rx_errors++;
3412
			if (priv->hwts_rx_en && !priv->extend_desc) {
3413
				/* DESC2 & DESC3 will be overwritten by device
3414 3415 3416 3417
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3418
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3419
				rx_q->rx_skbuff[entry] = NULL;
3420
				dma_unmap_single(priv->device,
3421
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3422 3423
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3424 3425
			}
		} else {
3426
			struct sk_buff *skb;
3427
			int frame_len;
A
Alexandre TORGUE 已提交
3428 3429
			unsigned int des;

3430
			stmmac_get_desc_addr(priv, p, &des);
3431
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3432

3433
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3434 3435 3436
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3437
			if (frame_len > priv->dma_buf_sz) {
3438 3439 3440 3441
				if (net_ratelimit())
					netdev_err(priv->dev,
						   "len %d larger than size (%d)\n",
						   frame_len, priv->dma_buf_sz);
3442
				priv->dev->stats.rx_length_errors++;
3443
				continue;
3444 3445
			}

3446
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3447
			 * Type frames (LLC/LLC-SNAP)
3448 3449 3450 3451
			 *
			 * llc_snap is never checked in GMAC >= 4, so this ACS
			 * feature is always disabled and packets need to be
			 * stripped manually.
G
Giuseppe CAVALLARO 已提交
3452
			 */
3453 3454
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
			    unlikely(status != llc_snap))
3455
				frame_len -= ETH_FCS_LEN;
3456

3457
			if (netif_msg_rx_status(priv)) {
3458 3459
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3460 3461
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3462
			}
3463

A
Alexandre TORGUE 已提交
3464 3465 3466 3467
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
3468
			if (unlikely(!xmac &&
A
Alexandre TORGUE 已提交
3469
				     ((frame_len < priv->rx_copybreak) ||
3470
				     stmmac_rx_threshold_count(rx_q)))) {
3471 3472 3473 3474 3475 3476 3477
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
3478
					continue;
3479 3480 3481
				}

				dma_sync_single_for_cpu(priv->device,
3482
							rx_q->rx_skbuff_dma
3483 3484 3485
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3486
							rx_q->
3487 3488 3489 3490 3491
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3492
							   rx_q->rx_skbuff_dma
3493 3494 3495
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3496
				skb = rx_q->rx_skbuff[entry];
3497
				if (unlikely(!skb)) {
3498 3499 3500 3501
					if (net_ratelimit())
						netdev_err(priv->dev,
							   "%s: Inconsistent Rx chain\n",
							   priv->dev->name);
3502
					priv->dev->stats.rx_dropped++;
3503
					continue;
3504 3505
				}
				prefetch(skb->data - NET_IP_ALIGN);
3506 3507
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3508 3509 3510

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3511
						 rx_q->rx_skbuff_dma[entry],
3512 3513
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3514 3515 3516
			}

			if (netif_msg_pktdata(priv)) {
3517 3518
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3519 3520
				print_pkt(skb->data, frame_len);
			}
3521

3522 3523
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3524 3525
			stmmac_rx_vlan(priv->dev, skb);

3526 3527
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3528
			if (unlikely(!coe))
3529
				skb_checksum_none_assert(skb);
3530
			else
3531
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3532

3533
			napi_gro_receive(&ch->rx_napi, skb);
3534 3535 3536 3537 3538 3539

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
	}

3540
	stmmac_rx_refill(priv, queue);
3541 3542 3543 3544 3545 3546

	priv->xstats.rx_pkt_n += count;

	return count;
}

3547
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
3548
{
3549
	struct stmmac_channel *ch =
3550
		container_of(napi, struct stmmac_channel, rx_napi);
3551 3552
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
3553
	int work_done;
3554

3555
	priv->xstats.napi_poll++;
3556

3557 3558 3559 3560 3561
	work_done = stmmac_rx(priv, budget, chan);
	if (work_done < budget && napi_complete_done(napi, work_done))
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
	return work_done;
}
3562

3563 3564 3565 3566 3567 3568 3569 3570
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	struct stmmac_tx_queue *tx_q;
	u32 chan = ch->index;
	int work_done;
3571

3572 3573 3574 3575
	priv->xstats.napi_poll++;

	work_done = stmmac_tx_clean(priv, DMA_TX_SIZE, chan);
	work_done = min(work_done, budget);
3576

3577
	if (work_done < budget && napi_complete_done(napi, work_done))
3578
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3579 3580 3581 3582 3583 3584 3585

	/* Force transmission restart */
	tx_q = &priv->tx_queue[chan];
	if (tx_q->cur_tx != tx_q->dirty_tx) {
		stmmac_enable_dma_transmission(priv, priv->ioaddr);
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
				       chan);
3586
	}
3587

3588 3589 3590 3591 3592 3593 3594
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3595
 *   complete within a reasonable time. The driver will mark the error in the
3596 3597 3598 3599 3600 3601 3602
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3603
	stmmac_global_err(priv);
3604 3605 3606
}

/**
3607
 *  stmmac_set_rx_mode - entry point for multicast addressing
3608 3609 3610 3611 3612 3613 3614
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3615
static void stmmac_set_rx_mode(struct net_device *dev)
3616 3617 3618
{
	struct stmmac_priv *priv = netdev_priv(dev);

3619
	stmmac_set_filter(priv, priv->hw, dev);
3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3635 3636
	struct stmmac_priv *priv = netdev_priv(dev);

3637
	if (netif_running(dev)) {
3638
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3639 3640 3641
		return -EBUSY;
	}

3642
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3643

3644 3645 3646 3647 3648
	netdev_update_features(dev);

	return 0;
}

3649
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3650
					     netdev_features_t features)
3651 3652 3653
{
	struct stmmac_priv *priv = netdev_priv(dev);

3654
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3655
		features &= ~NETIF_F_RXCSUM;
3656

3657
	if (!priv->plat->tx_coe)
3658
		features &= ~NETIF_F_CSUM_MASK;
3659

3660 3661 3662
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3663
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3664
	 */
3665
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3666
		features &= ~NETIF_F_CSUM_MASK;
3667

A
Alexandre TORGUE 已提交
3668 3669 3670 3671 3672 3673 3674 3675
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3676
	return features;
3677 3678
}

3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3692
	stmmac_rx_ipc(priv, priv->hw);
3693 3694 3695 3696

	return 0;
}

3697 3698 3699 3700 3701
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3702 3703 3704 3705 3706
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3707
 */
3708 3709 3710 3711
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3712 3713 3714 3715
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3716
	bool xmac;
3717

3718
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3719
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3720

3721 3722 3723
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3724
	if (unlikely(!dev)) {
3725
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3726 3727 3728
		return IRQ_NONE;
	}

3729 3730 3731
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3732 3733 3734
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3735

3736
	/* To handle GMAC own interrupts */
3737
	if ((priv->plat->has_gmac) || xmac) {
3738
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3739
		int mtl_status;
3740

3741 3742
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3743
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3744
				priv->tx_path_in_lpi_mode = true;
3745
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3746
				priv->tx_path_in_lpi_mode = false;
3747 3748
		}

3749 3750
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3751

3752 3753 3754 3755
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3756

3757 3758 3759 3760
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3761
		}
3762 3763

		/* PCS link status */
3764
		if (priv->hw->pcs) {
3765 3766 3767 3768 3769
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3770
	}
3771

3772
	/* To handle DMA interrupts */
3773
	stmmac_dma_interrupt(priv);
3774 3775 3776 3777 3778 3779

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3780 3781
 * to allow network I/O with interrupts disabled.
 */
3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3797
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3798 3799 3800
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3801
	int ret = -EOPNOTSUPP;
3802 3803 3804 3805

	if (!netif_running(dev))
		return -EINVAL;

3806 3807 3808 3809
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3810
		if (!dev->phydev)
3811
			return -EINVAL;
3812
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3813 3814
		break;
	case SIOCSHWTSTAMP:
3815 3816 3817 3818
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
3819 3820 3821 3822
		break;
	default:
		break;
	}
3823

3824 3825 3826
	return ret;
}

3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
		if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
			ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

static int stmmac_setup_tc_block(struct stmmac_priv *priv,
				 struct tc_block_offload *f)
{
	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3857
				priv, priv, f->extack);
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
		return stmmac_setup_tc_block(priv, type_data);
3874 3875
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
3876 3877 3878 3879 3880
	default:
		return -EOPNOTSUPP;
	}
}

3881 3882 3883 3884 3885 3886 3887 3888 3889
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3890
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3891 3892 3893 3894

	return ret;
}

3895
#ifdef CONFIG_DEBUG_FS
3896 3897
static struct dentry *stmmac_fs_dir;

3898
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3899
			       struct seq_file *seq)
3900 3901
{
	int i;
G
Giuseppe CAVALLARO 已提交
3902 3903
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3904

3905 3906 3907
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3908
				   i, (unsigned int)virt_to_phys(ep),
3909 3910 3911 3912
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3913 3914 3915
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3916
				   i, (unsigned int)virt_to_phys(p),
3917 3918
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3919 3920
			p++;
		}
3921 3922
		seq_printf(seq, "\n");
	}
3923
}
3924

3925
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
3926 3927 3928
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3929
	u32 rx_count = priv->plat->rx_queues_to_use;
3930
	u32 tx_count = priv->plat->tx_queues_to_use;
3931 3932
	u32 queue;

3933 3934 3935
	if ((dev->flags & IFF_UP) == 0)
		return 0;

3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3951

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3966 3967 3968 3969
	}

	return 0;
}
3970
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
3971

3972
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
3973 3974 3975 3976
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3977
	if (!priv->hw_cap_support) {
3978 3979 3980 3981 3982 3983 3984 3985
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3986
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3987
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3988
	seq_printf(seq, "\t1000 Mbps: %s\n",
3989
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3990
	seq_printf(seq, "\tHalf duplex: %s\n",
3991 3992 3993 3994 3995
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3996
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
4008
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
4009
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
4010
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
4011 4012 4013 4014
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
4015 4016 4017 4018 4019 4020 4021 4022 4023
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}
4035
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
4036

4037 4038
static int stmmac_init_fs(struct net_device *dev)
{
4039 4040 4041 4042
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4043

4044
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4045
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4046 4047 4048 4049 4050

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4051
	priv->dbgfs_rings_status =
4052
		debugfs_create_file("descriptors_status", 0444,
4053 4054
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4055

4056
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4057
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4058
		debugfs_remove_recursive(priv->dbgfs_dir);
4059 4060 4061 4062

		return -ENOMEM;
	}

4063
	/* Entry to report the DMA HW features */
4064 4065 4066
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4067

4068
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4069
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4070
		debugfs_remove_recursive(priv->dbgfs_dir);
4071 4072 4073 4074

		return -ENOMEM;
	}

4075 4076 4077
	return 0;
}

4078
static void stmmac_exit_fs(struct net_device *dev)
4079
{
4080 4081 4082
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4083
}
4084
#endif /* CONFIG_DEBUG_FS */
4085

4086 4087 4088 4089 4090
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4091
	.ndo_fix_features = stmmac_fix_features,
4092
	.ndo_set_features = stmmac_set_features,
4093
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4094 4095
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4096
	.ndo_setup_tc = stmmac_setup_tc,
4097 4098 4099
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4100
	.ndo_set_mac_address = stmmac_set_mac_address,
4101 4102
};

4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4119
	dev_open(priv->dev, NULL);
4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4134 4135
/**
 *  stmmac_hw_init - Init the MAC device
4136
 *  @priv: driver private structure
4137 4138 4139 4140
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4141 4142 4143
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4144
	int ret;
4145

4146 4147 4148
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4149
	priv->chain_mode = chain_mode;
4150

4151 4152 4153 4154
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4155

4156 4157 4158
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4159
		dev_info(priv->device, "DMA HW capability register supported\n");
4160 4161 4162 4163 4164 4165 4166 4167

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4168
		priv->hw->pmt = priv->plat->pmt;
4169

4170 4171 4172 4173 4174 4175
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4176 4177
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4178 4179 4180 4181 4182 4183

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4184 4185 4186
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4187

4188 4189
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4190
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4191
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4192
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4193
	}
4194
	if (priv->plat->tx_coe)
4195
		dev_info(priv->device, "TX Checksum insertion supported\n");
4196 4197

	if (priv->plat->pmt) {
4198
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4199 4200 4201
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4202
	if (priv->dma_cap.tsoen)
4203
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4204

4205 4206 4207 4208 4209 4210 4211
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4224
	return 0;
4225 4226
}

4227
/**
4228 4229
 * stmmac_dvr_probe
 * @device: device pointer
4230
 * @plat_dat: platform data pointer
4231
 * @res: stmmac resource pointer
4232 4233
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4234
 * Return:
4235
 * returns 0 on success, otherwise errno.
4236
 */
4237 4238 4239
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4240
{
4241 4242
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4243
	u32 queue, maxq;
4244
	int ret = 0;
4245

4246 4247 4248
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4249
	if (!ndev)
4250
		return -ENOMEM;
4251 4252 4253 4254 4255 4256

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4257

4258
	stmmac_set_ethtool_ops(ndev);
4259 4260
	priv->pause = pause;
	priv->plat = plat_dat;
4261 4262 4263 4264 4265 4266 4267
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

4268
	if (!IS_ERR_OR_NULL(res->mac))
4269
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4270

4271
	dev_set_drvdata(device, priv->dev);
4272

4273 4274
	/* Verify driver arguments */
	stmmac_verify_args();
4275

4276 4277 4278 4279
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4280
		ret = -ENOMEM;
4281 4282 4283 4284 4285
		goto error_wq;
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4286
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4287 4288
	 * this needs to have multiple instances
	 */
4289 4290 4291
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4292 4293
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4294
		reset_control_deassert(priv->plat->stmmac_rst);
4295 4296 4297 4298 4299 4300
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4301

4302
	/* Init MAC and get the capabilities */
4303 4304
	ret = stmmac_hw_init(priv);
	if (ret)
4305
		goto error_hw_init;
4306

4307 4308
	stmmac_check_ether_addr(priv);

4309
	/* Configure real RX and TX queues */
4310 4311
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4312

4313
	ndev->netdev_ops = &stmmac_netdev_ops;
4314

4315 4316
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4317

4318 4319 4320 4321 4322
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4323
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4324
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4325
		priv->tso = true;
4326
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4327
	}
4328 4329
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4330 4331
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4332
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4333 4334 4335
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4336 4337 4338 4339
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4340 4341
	else if (priv->plat->has_xgmac)
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4342 4343
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4344 4345 4346 4347 4348
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4349
		ndev->max_mtu = priv->plat->maxmtu;
4350
	else if (priv->plat->maxmtu < ndev->min_mtu)
4351 4352 4353
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4354

4355 4356 4357
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4358 4359
	/* Setup channels NAPI */
	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4360

4361 4362 4363 4364 4365 4366
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;

4367 4368 4369 4370 4371 4372 4373 4374
		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(ndev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_napi_add(ndev, &ch->tx_napi, stmmac_napi_poll_tx,
				       NAPI_POLL_WEIGHT);
		}
4375
	}
4376

4377
	mutex_init(&priv->lock);
4378

4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4390 4391
	stmmac_check_pcs_mode(priv);

4392 4393 4394
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4395 4396 4397
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4398 4399 4400
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4401 4402
			goto error_mdio_register;
		}
4403 4404
	}

4405
	ret = register_netdev(ndev);
4406
	if (ret) {
4407 4408
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4409 4410
		goto error_netdev_register;
	}
4411

4412 4413 4414 4415 4416 4417 4418
#ifdef CONFIG_DEBUG_FS
	ret = stmmac_init_fs(ndev);
	if (ret < 0)
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
#endif

4419
	return ret;
4420

4421
error_netdev_register:
4422 4423 4424 4425
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4426
error_mdio_register:
4427 4428
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
4429

4430 4431 4432 4433
		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
4434
	}
4435
error_hw_init:
4436 4437
	destroy_workqueue(priv->wq);
error_wq:
4438
	free_netdev(ndev);
4439

4440
	return ret;
4441
}
4442
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4443 4444 4445

/**
 * stmmac_dvr_remove
4446
 * @dev: device pointer
4447
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4448
 * changes the link status, releases the DMA descriptor rings.
4449
 */
4450
int stmmac_dvr_remove(struct device *dev)
4451
{
4452
	struct net_device *ndev = dev_get_drvdata(dev);
4453
	struct stmmac_priv *priv = netdev_priv(ndev);
4454

4455
	netdev_info(priv->dev, "%s: removing driver", __func__);
4456

4457 4458 4459
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
4460
	stmmac_stop_all_dma(priv);
4461

4462
	stmmac_mac_set(priv, priv->ioaddr, false);
4463 4464
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4465 4466 4467 4468
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4469 4470 4471
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4472
		stmmac_mdio_unregister(ndev);
4473
	destroy_workqueue(priv->wq);
4474
	mutex_destroy(&priv->lock);
4475 4476 4477 4478
	free_netdev(ndev);

	return 0;
}
4479
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4480

4481 4482
/**
 * stmmac_suspend - suspend callback
4483
 * @dev: device pointer
4484 4485 4486 4487
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4488
int stmmac_suspend(struct device *dev)
4489
{
4490
	struct net_device *ndev = dev_get_drvdata(dev);
4491
	struct stmmac_priv *priv = netdev_priv(ndev);
4492

4493
	if (!ndev || !netif_running(ndev))
4494 4495
		return 0;

4496 4497
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4498

4499
	mutex_lock(&priv->lock);
4500

4501
	netif_device_detach(ndev);
4502
	stmmac_stop_all_queues(priv);
4503

4504
	stmmac_disable_all_queues(priv);
4505 4506

	/* Stop TX/RX DMA */
4507
	stmmac_stop_all_dma(priv);
4508

4509
	/* Enable Power down mode by programming the PMT regs */
4510
	if (device_may_wakeup(priv->device)) {
4511
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4512 4513
		priv->irq_wake = 1;
	} else {
4514
		stmmac_mac_set(priv, priv->ioaddr, false);
4515
		pinctrl_pm_select_sleep_state(priv->device);
4516
		/* Disable clock in case of PWM is off */
4517 4518
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4519
	}
4520
	mutex_unlock(&priv->lock);
4521

4522
	priv->oldlink = false;
4523 4524
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4525 4526
	return 0;
}
4527
EXPORT_SYMBOL_GPL(stmmac_suspend);
4528

4529 4530 4531 4532 4533 4534 4535
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4536
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4537 4538 4539 4540 4541 4542 4543 4544 4545
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4546 4547 4548 4549 4550
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4551
		tx_q->mss = 0;
4552
	}
4553 4554
}

4555 4556
/**
 * stmmac_resume - resume callback
4557
 * @dev: device pointer
4558 4559 4560
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4561
int stmmac_resume(struct device *dev)
4562
{
4563
	struct net_device *ndev = dev_get_drvdata(dev);
4564
	struct stmmac_priv *priv = netdev_priv(ndev);
4565

4566
	if (!netif_running(ndev))
4567 4568 4569 4570 4571 4572
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4573 4574
	 * from another devices (e.g. serial console).
	 */
4575
	if (device_may_wakeup(priv->device)) {
4576
		mutex_lock(&priv->lock);
4577
		stmmac_pmt(priv, priv->hw, 0);
4578
		mutex_unlock(&priv->lock);
4579
		priv->irq_wake = 0;
4580
	} else {
4581
		pinctrl_pm_select_default_state(priv->device);
4582
		/* enable the clk previously disabled */
4583 4584
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4585 4586 4587 4588
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4589

4590
	netif_device_attach(ndev);
4591

4592
	mutex_lock(&priv->lock);
4593

4594 4595
	stmmac_reset_queues_param(priv);

4596 4597
	stmmac_clear_descriptors(priv);

4598
	stmmac_hw_setup(ndev, false);
4599
	stmmac_init_tx_coalesce(priv);
4600
	stmmac_set_rx_mode(ndev);
4601

4602
	stmmac_enable_all_queues(priv);
4603

4604
	stmmac_start_all_queues(priv);
4605

4606
	mutex_unlock(&priv->lock);
4607

4608 4609
	if (ndev->phydev)
		phy_start(ndev->phydev);
4610

4611 4612
	return 0;
}
4613
EXPORT_SYMBOL_GPL(stmmac_resume);
4614

4615 4616 4617 4618 4619 4620 4621 4622
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4623
		if (!strncmp(opt, "debug:", 6)) {
4624
			if (kstrtoint(opt + 6, 0, &debug))
4625 4626
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4627
			if (kstrtoint(opt + 8, 0, &phyaddr))
4628 4629
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4630
			if (kstrtoint(opt + 7, 0, &buf_sz))
4631 4632
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4633
			if (kstrtoint(opt + 3, 0, &tc))
4634 4635
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4636
			if (kstrtoint(opt + 9, 0, &watchdog))
4637 4638
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4639
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4640 4641
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4642
			if (kstrtoint(opt + 6, 0, &pause))
4643
				goto err;
4644
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4645 4646
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4647 4648 4649
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4650
		}
4651 4652
	}
	return 0;
4653 4654 4655 4656

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4657 4658 4659
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4660
#endif /* MODULE */
4661

4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4691 4692 4693
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");