stmmac_main.c 90.4 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

31
#include <linux/clk.h>
32 33 34 35 36 37 38 39 40
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
44
#include <linux/slab.h>
45
#include <linux/prefetch.h>
46
#include <linux/pinctrl/consumer.h>
47
#ifdef CONFIG_DEBUG_FS
48 49
#include <linux/debugfs.h>
#include <linux/seq_file.h>
50
#endif /* CONFIG_DEBUG_FS */
51 52
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
53
#include "stmmac.h"
54
#include <linux/reset.h>
55
#include <linux/of_mdio.h>
56
#include "dwmac1000.h"
57 58 59 60

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)

/* Module parameters */
61
#define TX_TIMEO	5000
62 63
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, S_IRUGO | S_IWUSR);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71 72 73
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
76 77 78 79 80 81 82 83 84 85 86 87 88 89

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

90 91
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
92 93 94
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

95 96
#define	STMMAC_RX_COPYBREAK	256

97 98 99 100
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

101 102 103 104
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
105
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
106

107 108 109 110 111 112 113
/* By default the driver will use the ring mode to manage tx and rx descriptors
 * but passing this value so user can force to use the chain instead of the ring
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

114 115
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

116
#ifdef CONFIG_DEBUG_FS
117
static int stmmac_init_fs(struct net_device *dev);
118
static void stmmac_exit_fs(struct net_device *dev);
119 120
#endif

121 122
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

123 124
/**
 * stmmac_verify_args - verify the driver parameters.
125 126
 * Description: it checks the driver parameters and set a default in case of
 * errors.
127 128 129 130 131
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
132 133
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
134 135 136 137 138 139
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
140 141
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
142 143
}

144 145 146 147 148 149 150 151 152 153 154 155
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
156 157 158 159 160 161 162
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

	clk_rate = clk_get_rate(priv->stmmac_clk);

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
163 164 165 166 167 168
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
169 170 171 172 173 174 175 176 177 178 179
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
180
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
181
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
182
	}
183 184
}

185 186
static void print_pkt(unsigned char *buf, int len)
{
187 188
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
189 190 191 192
}

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	unsigned avail;

	if (priv->dirty_tx > priv->cur_tx)
		avail = priv->dirty_tx - priv->cur_tx - 1;
	else
		avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;

	return avail;
}

static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
{
	unsigned dirty;

	if (priv->dirty_rx <= priv->cur_rx)
		dirty = priv->cur_rx - priv->dirty_rx;
	else
		dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;

	return dirty;
213 214
}

215
/**
216
 * stmmac_hw_fix_mac_speed - callback for speed selection
217 218 219
 * @priv: driver private structure
 * Description: on some platforms (e.g. ST), some HW system configuraton
 * registers have to be set according to the link speed negotiated.
220 221 222 223 224 225
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
	struct phy_device *phydev = priv->phydev;

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
226
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
227 228
}

229
/**
230
 * stmmac_enable_eee_mode - check and enter in LPI mode
231
 * @priv: driver private structure
232 233
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
234
 */
235 236 237 238 239
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
240
		priv->hw->mac->set_eee_mode(priv->hw);
241 242
}

243
/**
244
 * stmmac_disable_eee_mode - disable and exit from LPI mode
245 246 247 248
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
249 250
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
251
	priv->hw->mac->reset_eee_mode(priv->hw);
252 253 254 255 256
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
257
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
258 259
 * @arg : data hook
 * Description:
260
 *  if there is no data transfer and if we are not in LPI state,
261 262 263 264 265 266 267
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
268
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
269 270 271
}

/**
272
 * stmmac_eee_init - init EEE
273
 * @priv: driver private structure
274
 * Description:
275 276 277
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
278 279 280
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
281
	unsigned long flags;
282 283
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
284 285 286 287 288 289 290
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
	if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
	    (priv->pcs == STMMAC_PCS_RTBI))
		goto out;

291
	/* Never init EEE in case of a switch is attached */
G
Giuseppe CAVALLARO 已提交
292
	if (priv->phydev->is_pseudo_fixed_link)
293 294
		goto out;

295 296
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
297 298
		int tx_lpi_timer = priv->tx_lpi_timer;

299
		/* Check if the PHY supports EEE */
300 301 302 303 304 305
		if (phy_init_eee(priv->phydev, 1)) {
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
306
			spin_lock_irqsave(&priv->lock, flags);
307 308 309
			if (priv->eee_active) {
				pr_debug("stmmac: disable EEE\n");
				del_timer_sync(&priv->eee_ctrl_timer);
310
				priv->hw->mac->set_eee_timer(priv->hw, 0,
311 312 313
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
314
			spin_unlock_irqrestore(&priv->lock, flags);
315
			goto out;
316 317
		}
		/* Activate the EEE and start timers */
318
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
319 320
		if (!priv->eee_active) {
			priv->eee_active = 1;
321 322 323 324 325
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
326

327
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
328
						     STMMAC_DEFAULT_LIT_LS,
329
						     tx_lpi_timer);
330 331 332
		}
		/* Set HW EEE according to the speed */
		priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
333 334

		ret = true;
335 336 337
		spin_unlock_irqrestore(&priv->lock, flags);

		pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
338 339 340 341 342
	}
out:
	return ret;
}

343
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
344
 * @priv: driver private structure
345 346 347 348 349 350 351
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
352
				   unsigned int entry, struct sk_buff *skb)
353 354 355 356 357 358 359 360
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
361
	/* exit if skb doesn't support hw tstamp */
362
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
		return;

	if (priv->adv_ts)
		desc = (priv->dma_etx + entry);
	else
		desc = (priv->dma_tx + entry);

	/* check tx tstamp status */
	if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
		return;

	/* get the valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);

	memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp.hwtstamp = ns_to_ktime(ns);
	/* pass tstamp to stack */
	skb_tstamp_tx(skb, &shhwtstamp);

	return;
}

385
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
386
 * @priv: driver private structure
387 388 389 390 391 392 393
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
394
				   unsigned int entry, struct sk_buff *skb)
395 396 397 398 399 400 401 402 403 404 405 406 407
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_rx_en)
		return;

	if (priv->adv_ts)
		desc = (priv->dma_erx + entry);
	else
		desc = (priv->dma_rx + entry);

G
Giuseppe CAVALLARO 已提交
408
	/* exit if rx tstamp is not valid */
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
	if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
		return;

	/* get valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
	shhwtstamp = skb_hwtstamps(skb);
	memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp->hwtstamp = ns_to_ktime(ns);
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
434
	struct timespec64 now;
435 436 437 438 439 440 441 442 443 444
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
445
	u32 sec_inc;
446 447 448 449 450 451 452 453 454 455

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
456
			   sizeof(struct hwtstamp_config)))
457 458 459 460 461 462 463 464 465
		return -EFAULT;

	pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		 __func__, config.flags, config.tx_type, config.rx_filter);

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

466 467
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
468 469 470 471 472
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
473
			/* time stamp no incoming packet at all */
474 475 476 477
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
478
			/* PTP v1, UDP, any kind of event packet */
479 480 481 482 483 484 485 486 487
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
488
			/* PTP v1, UDP, Sync packet */
489 490 491 492 493 494 495 496 497
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
498
			/* PTP v1, UDP, Delay_req packet */
499 500 501 502 503 504 505 506 507 508
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
509
			/* PTP v2, UDP, any kind of event packet */
510 511 512 513 514 515 516 517 518 519
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
520
			/* PTP v2, UDP, Sync packet */
521 522 523 524 525 526 527 528 529 530
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
531
			/* PTP v2, UDP, Delay_req packet */
532 533 534 535 536 537 538 539 540 541 542
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
543
			/* PTP v2/802.AS1 any layer, any kind of event packet */
544 545 546 547 548 549 550 551 552 553 554
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
555
			/* PTP v2/802.AS1, any layer, Sync packet */
556 557 558 559 560 561 562 563 564 565 566
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
567
			/* PTP v2/802.AS1, any layer, Delay_req packet */
568 569 570 571 572 573 574 575 576 577 578 579
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
580
			/* time stamp any incoming packet */
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
600
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
601 602 603 604 605

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
606 607 608
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
609 610 611
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);

		/* program Sub Second Increment reg */
612 613 614
		sec_inc = priv->hw->ptp->config_sub_second_increment(
			priv->ioaddr, priv->clk_ptp_rate);
		temp = div_u64(1000000000ULL, sec_inc);
615 616 617 618

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
619
		 * where, freq_div_ratio = 1e9ns/sec_inc
620
		 */
621
		temp = (u64)(temp << 32);
622
		priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
623 624 625 626
		priv->hw->ptp->config_addend(priv->ioaddr,
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
627 628 629 630
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
		priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
631 632 633 634 635 636 637
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

638
/**
639
 * stmmac_init_ptp - init PTP
640
 * @priv: driver private structure
641
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
642
 * This is done by looking at the HW cap. register.
643
 * This function also registers the ptp driver.
644
 */
645
static int stmmac_init_ptp(struct stmmac_priv *priv)
646
{
647 648 649
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

650 651 652 653 654 655 656 657 658 659
	/* Fall-back to main clock in case of no PTP ref is passed */
	priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
	if (IS_ERR(priv->clk_ptp_ref)) {
		priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
		priv->clk_ptp_ref = NULL;
	} else {
		clk_prepare_enable(priv->clk_ptp_ref);
		priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
	}

660 661 662 663 664 665 666 667 668
	priv->adv_ts = 0;
	if (priv->dma_cap.atime_stamp && priv->extend_desc)
		priv->adv_ts = 1;

	if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
		pr_debug("IEEE 1588-2002 Time Stamp supported\n");

	if (netif_msg_hw(priv) && priv->adv_ts)
		pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
669 670 671 672

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
673 674 675 676 677 678

	return stmmac_ptp_register(priv);
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
679 680
	if (priv->clk_ptp_ref)
		clk_disable_unprepare(priv->clk_ptp_ref);
681
	stmmac_ptp_unregister(priv);
682 683
}

684
/**
685
 * stmmac_adjust_link - adjusts the link parameters
686
 * @dev: net device structure
687 688 689 690 691
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
692 693 694 695 696 697 698 699 700 701 702 703 704
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev = priv->phydev;
	unsigned long flags;
	int new_state = 0;
	unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;

	if (phydev == NULL)
		return;

	spin_lock_irqsave(&priv->lock, flags);
705

706
	if (phydev->link) {
707
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
708 709 710 711 712 713

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
714
				ctrl &= ~priv->hw->link.duplex;
715
			else
716
				ctrl |= priv->hw->link.duplex;
717 718 719 720
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
721
			priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
722
						 fc, pause_time);
723 724 725 726 727

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
728
				if (likely(priv->plat->has_gmac))
729
					ctrl &= ~priv->hw->link.port;
G
Giuseppe CAVALLARO 已提交
730
				stmmac_hw_fix_mac_speed(priv);
731 732 733
				break;
			case 100:
			case 10:
734
				if (priv->plat->has_gmac) {
735
					ctrl |= priv->hw->link.port;
736
					if (phydev->speed == SPEED_100) {
737
						ctrl |= priv->hw->link.speed;
738
					} else {
739
						ctrl &= ~(priv->hw->link.speed);
740 741
					}
				} else {
742
					ctrl &= ~priv->hw->link.port;
743
				}
744
				stmmac_hw_fix_mac_speed(priv);
745 746 747
				break;
			default:
				if (netif_msg_link(priv))
G
Giuseppe CAVALLARO 已提交
748 749
					pr_warn("%s: Speed (%d) not 10/100\n",
						dev->name, phydev->speed);
750 751 752 753 754 755
				break;
			}

			priv->speed = phydev->speed;
		}

756
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
		priv->speed = 0;
		priv->oldduplex = -1;
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

772 773
	spin_unlock_irqrestore(&priv->lock, flags);

G
Giuseppe CAVALLARO 已提交
774 775 776 777
	/* At this stage, it could be needed to setup the EEE or adjust some
	 * MAC related HW registers.
	 */
	priv->eee_enabled = stmmac_eee_init(priv);
778 779
}

780
/**
781
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
782 783 784 785 786
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
787 788 789 790 791
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
792 793 794 795
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
796 797
			pr_debug("STMMAC: PCS RGMII support enable\n");
			priv->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
798
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
799 800 801 802 803 804
			pr_debug("STMMAC: PCS SGMII support enable\n");
			priv->pcs = STMMAC_PCS_SGMII;
		}
	}
}

805 806 807 808 809 810 811 812 813 814 815 816
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
817
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
818
	char bus_id[MII_BUS_ID_SIZE];
819
	int interface = priv->plat->interface;
820
	int max_speed = priv->plat->max_speed;
821 822 823 824
	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;

825 826 827 828
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
829 830
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
831 832 833 834 835 836 837 838 839

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
		pr_debug("stmmac_init_phy:  trying to attach to %s\n",
			 phy_id_fmt);

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
840

841
	if (IS_ERR_OR_NULL(phydev)) {
842
		pr_err("%s: Could not attach to PHY\n", dev->name);
843 844 845
		if (!phydev)
			return -ENODEV;

846 847 848
		return PTR_ERR(phydev);
	}

849
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
850
	if ((interface == PHY_INTERFACE_MODE_MII) ||
851
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
852
		(max_speed < 1000 && max_speed > 0))
853 854
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
855

856 857 858 859 860 861 862
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
863
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
864 865 866
		phy_disconnect(phydev);
		return -ENODEV;
	}
867 868

	/* If attached to a switch, there is no reason to poll phy handler */
G
Giuseppe CAVALLARO 已提交
869 870
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_IGNORE_INTERRUPT;
871

872
	pr_debug("stmmac_init_phy:  %s: attached to PHY (UID 0x%x)"
873
		 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
874 875 876 877 878 879 880

	priv->phydev = phydev;

	return 0;
}

/**
881
 * stmmac_display_ring - display ring
882
 * @head: pointer to the head of the ring passed.
883
 * @size: size of the ring.
884
 * @extend_desc: to verify if extended descriptors are used.
885
 * Description: display the control/status and buffer descriptors.
886
 */
887
static void stmmac_display_ring(void *head, int size, int extend_desc)
888 889
{
	int i;
G
Giuseppe CAVALLARO 已提交
890 891
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
892

893
	for (i = 0; i < size; i++) {
894 895 896 897
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
898 899
				i, (unsigned int)virt_to_phys(ep),
				(unsigned int)x, (unsigned int)(x >> 32),
900 901 902 903 904
				ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
G
Giuseppe CAVALLARO 已提交
905 906
				i, (unsigned int)virt_to_phys(p),
				(unsigned int)x, (unsigned int)(x >> 32),
907 908 909
				p->des2, p->des3);
			p++;
		}
910 911 912 913
		pr_info("\n");
	}
}

914 915 916 917
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	if (priv->extend_desc) {
		pr_info("Extended RX descriptor ring:\n");
918
		stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
919
		pr_info("Extended TX descriptor ring:\n");
920
		stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
921 922
	} else {
		pr_info("RX descriptor ring:\n");
923
		stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
924
		pr_info("TX descriptor ring:\n");
925
		stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
926 927 928
	}
}

929 930 931 932 933 934 935 936
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
937
	else if (mtu > DEFAULT_BUFSIZE)
938 939
		ret = BUF_SIZE_2KiB;
	else
940
		ret = DEFAULT_BUFSIZE;
941 942 943 944

	return ret;
}

945
/**
946
 * stmmac_clear_descriptors - clear descriptors
947 948 949 950
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
951 952 953 954 955
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;

	/* Clear the Rx/Tx descriptors */
956
	for (i = 0; i < DMA_RX_SIZE; i++)
957 958 959
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
960
						     (i == DMA_RX_SIZE - 1));
961 962 963
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
964 965
						     (i == DMA_RX_SIZE - 1));
	for (i = 0; i < DMA_TX_SIZE; i++)
966 967 968
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
969
						     (i == DMA_TX_SIZE - 1));
970 971 972
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
973
						     (i == DMA_TX_SIZE - 1));
974 975
}

976 977 978 979 980 981 982 983 984
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
985
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
986
				  int i, gfp_t flags)
987 988 989
{
	struct sk_buff *skb;

990
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
991
	if (!skb) {
992
		pr_err("%s: Rx init fails; skb is NULL\n", __func__);
993
		return -ENOMEM;
994 995 996 997 998
	}
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
999 1000 1001 1002 1003
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
		pr_err("%s: DMA mapping error\n", __func__);
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1004 1005 1006

	p->des2 = priv->rx_skbuff_dma[i];

G
Giuseppe CAVALLARO 已提交
1007
	if ((priv->hw->mode->init_desc3) &&
1008
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1009
		priv->hw->mode->init_desc3(p);
1010 1011 1012 1013

	return 0;
}

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

1024 1025 1026
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
1027 1028
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
1029 1030
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
1031
 */
1032
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1033 1034 1035
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
1036
	unsigned int bfsize = 0;
1037
	int ret = -ENOMEM;
1038

G
Giuseppe CAVALLARO 已提交
1039 1040
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1041

1042
	if (bfsize < BUF_SIZE_16KiB)
1043
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1044

1045 1046
	priv->dma_buf_sz = bfsize;

1047
	if (netif_msg_probe(priv)) {
1048 1049
		pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
			 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
1050

1051 1052 1053
		/* RX INITIALIZATION */
		pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
	}
1054
	for (i = 0; i < DMA_RX_SIZE; i++) {
1055 1056 1057 1058 1059
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1060

1061
		ret = stmmac_init_rx_buffers(priv, p, i, flags);
1062 1063
		if (ret)
			goto err_init_rx_buffers;
1064

1065 1066 1067 1068
		if (netif_msg_probe(priv))
			pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
				 priv->rx_skbuff[i]->data,
				 (unsigned int)priv->rx_skbuff_dma[i]);
1069 1070
	}
	priv->cur_rx = 0;
1071
	priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1072 1073
	buf_sz = bfsize;

1074 1075 1076
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
1077
			priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1078
					     DMA_RX_SIZE, 1);
G
Giuseppe CAVALLARO 已提交
1079
			priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1080
					     DMA_TX_SIZE, 1);
1081
		} else {
G
Giuseppe CAVALLARO 已提交
1082
			priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1083
					     DMA_RX_SIZE, 0);
G
Giuseppe CAVALLARO 已提交
1084
			priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1085
					     DMA_TX_SIZE, 0);
1086 1087 1088
		}
	}

1089
	/* TX INITIALIZATION */
1090
	for (i = 0; i < DMA_TX_SIZE; i++) {
1091 1092 1093 1094 1095 1096
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
		p->des2 = 0;
G
Giuseppe CAVALLARO 已提交
1097 1098
		priv->tx_skbuff_dma[i].buf = 0;
		priv->tx_skbuff_dma[i].map_as_page = false;
1099
		priv->tx_skbuff_dma[i].len = 0;
1100
		priv->tx_skbuff_dma[i].last_segment = false;
1101 1102
		priv->tx_skbuff[i] = NULL;
	}
1103

1104 1105
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1106
	netdev_reset_queue(priv->dev);
1107

1108
	stmmac_clear_descriptors(priv);
1109

1110 1111
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1112 1113 1114 1115 1116 1117

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	return ret;
1118 1119 1120 1121 1122 1123
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1124
	for (i = 0; i < DMA_RX_SIZE; i++)
1125
		stmmac_free_rx_buffers(priv, i);
1126 1127 1128 1129 1130 1131
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

1132
	for (i = 0; i < DMA_TX_SIZE; i++) {
1133 1134 1135 1136 1137 1138 1139
		struct dma_desc *p;

		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;

G
Giuseppe CAVALLARO 已提交
1140 1141 1142 1143
		if (priv->tx_skbuff_dma[i].buf) {
			if (priv->tx_skbuff_dma[i].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[i].buf,
1144
					       priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1145 1146 1147 1148
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i].buf,
1149
						 priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1150
						 DMA_TO_DEVICE);
1151
		}
1152

1153
		if (priv->tx_skbuff[i] != NULL) {
1154 1155
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
G
Giuseppe CAVALLARO 已提交
1156 1157
			priv->tx_skbuff_dma[i].buf = 0;
			priv->tx_skbuff_dma[i].map_as_page = false;
1158 1159 1160 1161
		}
	}
}

1162 1163 1164 1165 1166 1167 1168 1169
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
1170 1171 1172 1173
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
	int ret = -ENOMEM;

1174
	priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1175 1176 1177 1178
					    GFP_KERNEL);
	if (!priv->rx_skbuff_dma)
		return -ENOMEM;

1179
	priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1180 1181 1182 1183
					GFP_KERNEL);
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1184
	priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
G
Giuseppe CAVALLARO 已提交
1185
					    sizeof(*priv->tx_skbuff_dma),
1186 1187 1188 1189
					    GFP_KERNEL);
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1190
	priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1191 1192 1193 1194 1195
					GFP_KERNEL);
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

	if (priv->extend_desc) {
1196
		priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1197 1198 1199 1200
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_rx_phy,
						    GFP_KERNEL);
1201 1202 1203
		if (!priv->dma_erx)
			goto err_dma;

1204
		priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1205 1206 1207 1208
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_tx_phy,
						    GFP_KERNEL);
1209
		if (!priv->dma_etx) {
1210
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1211 1212
					  sizeof(struct dma_extended_desc),
					  priv->dma_erx, priv->dma_rx_phy);
1213 1214 1215
			goto err_dma;
		}
	} else {
1216
		priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1217 1218 1219
						   sizeof(struct dma_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1220 1221 1222
		if (!priv->dma_rx)
			goto err_dma;

1223
		priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1224 1225 1226
						   sizeof(struct dma_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1227
		if (!priv->dma_tx) {
1228
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1229 1230
					  sizeof(struct dma_desc),
					  priv->dma_rx, priv->dma_rx_phy);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
			goto err_dma;
		}
	}

	return 0;

err_dma:
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
	return ret;
}

1248 1249 1250 1251 1252 1253
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1254
	/* Free DMA regions of consistent memory previously allocated */
1255 1256
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
1257
				  DMA_TX_SIZE * sizeof(struct dma_desc),
1258 1259
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
1260
				  DMA_RX_SIZE * sizeof(struct dma_desc),
1261 1262
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
1263
		dma_free_coherent(priv->device, DMA_TX_SIZE *
1264 1265
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
1266
		dma_free_coherent(priv->device, DMA_RX_SIZE *
1267 1268 1269
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1270 1271
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1272
	kfree(priv->tx_skbuff_dma);
1273 1274 1275 1276 1277
	kfree(priv->tx_skbuff);
}

/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1278
 *  @priv: driver private structure
1279 1280
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1281 1282 1283
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1284 1285
	int rxfifosz = priv->plat->rx_fifo_size;

1286
	if (priv->plat->force_thresh_dma_mode)
1287
		priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
1288
	else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1289 1290 1291
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1292 1293 1294 1295
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1296 1297
		priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
					rxfifosz);
1298
		priv->xstats.threshold = SF_DMA_MODE;
1299
	} else
1300 1301
		priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
					rxfifosz);
1302 1303 1304
}

/**
1305
 * stmmac_tx_clean - to manage the transmission completion
1306
 * @priv: driver private structure
1307
 * Description: it reclaims the transmit resources after transmission completes.
1308
 */
1309
static void stmmac_tx_clean(struct stmmac_priv *priv)
1310
{
B
Beniamino Galvani 已提交
1311
	unsigned int bytes_compl = 0, pkts_compl = 0;
1312
	unsigned int entry = priv->dirty_tx;
1313

1314 1315
	spin_lock(&priv->tx_lock);

1316 1317
	priv->xstats.tx_clean++;

1318
	while (entry != priv->cur_tx) {
1319
		struct sk_buff *skb = priv->tx_skbuff[entry];
1320
		struct dma_desc *p;
1321
		int status;
1322 1323

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1324
			p = (struct dma_desc *)(priv->dma_etx + entry);
1325 1326
		else
			p = priv->dma_tx + entry;
1327

1328
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1329 1330
						      &priv->xstats, p,
						      priv->ioaddr);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1341 1342
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1343
			}
1344
			stmmac_get_tx_hwtstamp(priv, entry, skb);
1345 1346
		}

G
Giuseppe CAVALLARO 已提交
1347 1348 1349 1350
		if (likely(priv->tx_skbuff_dma[entry].buf)) {
			if (priv->tx_skbuff_dma[entry].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[entry].buf,
1351
					       priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1352 1353 1354 1355
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[entry].buf,
1356
						 priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1357 1358 1359
						 DMA_TO_DEVICE);
			priv->tx_skbuff_dma[entry].buf = 0;
			priv->tx_skbuff_dma[entry].map_as_page = false;
1360
		}
G
Giuseppe CAVALLARO 已提交
1361
		priv->hw->mode->clean_desc3(priv, p);
1362
		priv->tx_skbuff_dma[entry].last_segment = false;
1363
		priv->tx_skbuff_dma[entry].is_jumbo = false;
1364 1365

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1366 1367
			pkts_compl++;
			bytes_compl += skb->len;
1368
			dev_consume_skb_any(skb);
1369 1370 1371
			priv->tx_skbuff[entry] = NULL;
		}

1372
		priv->hw->desc->release_tx_desc(p, priv->mode);
1373

1374
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1375
	}
1376
	priv->dirty_tx = entry;
B
Beniamino Galvani 已提交
1377 1378 1379

	netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);

1380
	if (unlikely(netif_queue_stopped(priv->dev) &&
1381
		     stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1382 1383
		netif_tx_lock(priv->dev);
		if (netif_queue_stopped(priv->dev) &&
1384
		    stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
1385 1386
			if (netif_msg_tx_done(priv))
				pr_debug("%s: restart transmit\n", __func__);
1387 1388 1389 1390
			netif_wake_queue(priv->dev);
		}
		netif_tx_unlock(priv->dev);
	}
1391 1392 1393

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1394
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1395
	}
1396
	spin_unlock(&priv->tx_lock);
1397 1398
}

1399
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
1400
{
1401
	priv->hw->dma->enable_dma_irq(priv->ioaddr);
1402 1403
}

1404
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
1405
{
1406
	priv->hw->dma->disable_dma_irq(priv->ioaddr);
1407 1408 1409
}

/**
1410
 * stmmac_tx_err - to manage the tx error
1411
 * @priv: driver private structure
1412
 * Description: it cleans the descriptors and restarts the transmission
1413
 * in case of transmission errors.
1414 1415 1416
 */
static void stmmac_tx_err(struct stmmac_priv *priv)
{
1417
	int i;
1418 1419
	netif_stop_queue(priv->dev);

1420
	priv->hw->dma->stop_tx(priv->ioaddr);
1421
	dma_free_tx_skbufs(priv);
1422
	for (i = 0; i < DMA_TX_SIZE; i++)
1423 1424 1425
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
1426
						     (i == DMA_TX_SIZE - 1));
1427 1428 1429
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
1430
						     (i == DMA_TX_SIZE - 1));
1431 1432
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1433
	netdev_reset_queue(priv->dev);
1434
	priv->hw->dma->start_tx(priv->ioaddr);
1435 1436 1437 1438 1439

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1440
/**
1441
 * stmmac_dma_interrupt - DMA ISR
1442 1443
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1444 1445
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1446
 */
1447 1448 1449
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
	int status;
1450
	int rxfifosz = priv->plat->rx_fifo_size;
1451

1452
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1453 1454 1455 1456 1457 1458 1459
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
			stmmac_disable_dma_irq(priv);
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1460
		/* Try to bump up the dma threshold on this failure */
1461 1462
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    (tc <= 256)) {
1463
			tc += 64;
1464
			if (priv->plat->force_thresh_dma_mode)
1465 1466
				priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
							rxfifosz);
1467 1468
			else
				priv->hw->dma->dma_mode(priv->ioaddr, tc,
1469
							SF_DMA_MODE, rxfifosz);
1470
			priv->xstats.threshold = tc;
1471
		}
1472 1473
	} else if (unlikely(status == tx_hard_error))
		stmmac_tx_err(priv);
1474 1475
}

1476 1477 1478 1479 1480
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1481 1482 1483
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
G
Giuseppe CAVALLARO 已提交
1484
	    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1485 1486

	dwmac_mmc_intr_all_mask(priv->ioaddr);
G
Giuseppe CAVALLARO 已提交
1487 1488 1489 1490 1491

	if (priv->dma_cap.rmon) {
		dwmac_mmc_ctrl(priv->ioaddr, mode);
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1492
		pr_info(" No MAC Management Counters available\n");
1493 1494
}

1495 1496 1497 1498 1499 1500
/**
 * stmmac_get_synopsys_id - return the SYINID.
 * @priv: driver private structure
 * Description: this simple function is to decode and return the SYINID
 * starting from the HW core register.
 */
1501 1502 1503 1504
static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
{
	u32 hwid = priv->hw->synopsys_uid;

G
Giuseppe CAVALLARO 已提交
1505
	/* Check Synopsys Id (not available on old chips) */
1506 1507 1508 1509
	if (likely(hwid)) {
		u32 uid = ((hwid & 0x0000ff00) >> 8);
		u32 synid = (hwid & 0x000000ff);

1510
		pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
1511 1512 1513 1514 1515 1516
			uid, synid);

		return synid;
	}
	return 0;
}
1517

1518
/**
1519
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1520 1521
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1522 1523
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1524
 */
1525 1526 1527 1528
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
		pr_info(" Enhanced/Alternate descriptors\n");
1529 1530 1531 1532 1533 1534 1535 1536

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
			pr_info("\tEnabled extended descriptors\n");
			priv->extend_desc = 1;
		} else
			pr_warn("Extended descriptors not supported\n");

1537 1538 1539 1540 1541 1542 1543 1544
		priv->hw->desc = &enh_desc_ops;
	} else {
		pr_info(" Normal descriptors\n");
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1545
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1546
 * @priv: driver private structure
1547 1548 1549 1550 1551
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1552 1553 1554
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1555
	u32 hw_cap = 0;
1556

1557 1558
	if (priv->hw->dma->get_hw_feature) {
		hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
1559

1560 1561 1562 1563
		priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
		priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
		priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
		priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
G
Giuseppe CAVALLARO 已提交
1564
		priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
1565 1566 1567
		priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
		priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
		priv->dma_cap.pmt_remote_wake_up =
G
Giuseppe CAVALLARO 已提交
1568
		    (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
1569
		priv->dma_cap.pmt_magic_frame =
G
Giuseppe CAVALLARO 已提交
1570
		    (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
1571
		/* MMC */
1572
		priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
G
Giuseppe CAVALLARO 已提交
1573
		/* IEEE 1588-2002 */
1574
		priv->dma_cap.time_stamp =
G
Giuseppe CAVALLARO 已提交
1575 1576
		    (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
		/* IEEE 1588-2008 */
1577
		priv->dma_cap.atime_stamp =
G
Giuseppe CAVALLARO 已提交
1578
		    (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
1579
		/* 802.3az - Energy-Efficient Ethernet (EEE) */
1580 1581
		priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
		priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
1582
		/* TX and RX csum */
1583 1584
		priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
		priv->dma_cap.rx_coe_type1 =
G
Giuseppe CAVALLARO 已提交
1585
		    (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
1586
		priv->dma_cap.rx_coe_type2 =
G
Giuseppe CAVALLARO 已提交
1587
		    (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
1588
		priv->dma_cap.rxfifo_over_2048 =
G
Giuseppe CAVALLARO 已提交
1589
		    (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
1590
		/* TX and RX number of channels */
1591
		priv->dma_cap.number_rx_channel =
G
Giuseppe CAVALLARO 已提交
1592
		    (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
1593
		priv->dma_cap.number_tx_channel =
G
Giuseppe CAVALLARO 已提交
1594 1595 1596
		    (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
		/* Alternate (enhanced) DESC mode */
		priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
1597
	}
1598 1599 1600 1601

	return hw_cap;
}

1602
/**
1603
 * stmmac_check_ether_addr - check if the MAC addr is valid
1604 1605 1606 1607 1608
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1609 1610 1611
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1612
		priv->hw->mac->get_umac_addr(priv->hw,
1613
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1614
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1615
			eth_hw_addr_random(priv->dev);
1616 1617
		pr_info("%s: device MAC address %pM\n", priv->dev->name,
			priv->dev->dev_addr);
1618 1619 1620
	}
}

1621
/**
1622
 * stmmac_init_dma_engine - DMA init.
1623 1624 1625 1626 1627 1628
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1629 1630
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
1631
	int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
1632
	int mixed_burst = 0;
1633
	int atds = 0;
1634
	int ret = 0;
1635 1636 1637 1638

	if (priv->plat->dma_cfg) {
		pbl = priv->plat->dma_cfg->pbl;
		fixed_burst = priv->plat->dma_cfg->fixed_burst;
1639
		mixed_burst = priv->plat->dma_cfg->mixed_burst;
1640
		aal = priv->plat->dma_cfg->aal;
1641 1642
	}

1643 1644 1645
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1646 1647 1648 1649 1650 1651 1652
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

	priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
1653 1654 1655 1656 1657 1658
			    aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);

	if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
	    (priv->plat->axi && priv->hw->dma->axi))
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

1659
	return ret;
1660 1661
}

1662
/**
1663
 * stmmac_tx_timer - mitigation sw timer for tx.
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1676
 * stmmac_init_tx_coalesce - init tx mitigation options.
1677
 * @priv: driver private structure
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1694
/**
1695
 * stmmac_hw_setup - setup mac in a usable state.
1696 1697
 *  @dev : pointer to the device structure.
 *  Description:
1698 1699 1700 1701
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
1702 1703 1704 1705
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
1706
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
		pr_err("%s: DMA engine initialization failed\n", __func__);
		return ret;
	}

	/* Copy the MAC addr into the HW  */
1719
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
1720 1721 1722 1723 1724 1725

	/* If required, perform hw setup of the bus. */
	if (priv->plat->bus_setup)
		priv->plat->bus_setup(priv->ioaddr);

	/* Initialize the MAC Core */
1726
	priv->hw->mac->core_init(priv->hw, dev->mtu);
1727

1728 1729 1730 1731
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
		pr_warn(" RX IPC Checksum Offload disabled\n");
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1732
		priv->hw->rx_csum = 0;
1733 1734
	}

1735 1736 1737 1738 1739 1740 1741 1742
	/* Enable the MAC Rx/Tx */
	stmmac_set_mac(priv->ioaddr, true);

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

	stmmac_mmc_setup(priv);

1743 1744 1745 1746 1747
	if (init_ptp) {
		ret = stmmac_init_ptp(priv);
		if (ret && ret != -EOPNOTSUPP)
			pr_warn("%s: failed PTP initialisation\n", __func__);
	}
1748

1749
#ifdef CONFIG_DEBUG_FS
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	ret = stmmac_init_fs(dev);
	if (ret < 0)
		pr_warn("%s: failed debugFS registration\n", __func__);
#endif
	/* Start the ball rolling... */
	pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);

	/* Dump DMA/MAC registers */
	if (netif_msg_hw(priv)) {
1761
		priv->hw->mac->dump_regs(priv->hw);
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
		priv->hw->dma->dump_regs(priv->ioaddr);
	}
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

	if (priv->pcs && priv->hw->mac->ctrl_ane)
1772
		priv->hw->mac->ctrl_ane(priv->hw, 0);
1773 1774 1775 1776

	return 0;
}

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

1791 1792
	stmmac_check_ether_addr(priv);

1793 1794
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
1795 1796 1797 1798
		ret = stmmac_init_phy(dev);
		if (ret) {
			pr_err("%s: Cannot attach to PHY (error: %d)\n",
			       __func__, ret);
1799
			return ret;
1800
		}
1801
	}
1802

1803 1804 1805 1806
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

1807
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
1808
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
1809

1810
	ret = alloc_dma_desc_resources(priv);
1811 1812 1813 1814 1815
	if (ret < 0) {
		pr_err("%s: DMA descriptors allocation failed\n", __func__);
		goto dma_desc_error;
	}

1816 1817 1818 1819 1820 1821
	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		pr_err("%s: DMA descriptors initialization failed\n", __func__);
		goto init_error;
	}

1822
	ret = stmmac_hw_setup(dev, true);
1823
	if (ret < 0) {
1824
		pr_err("%s: Hw setup failed\n", __func__);
1825
		goto init_error;
1826 1827
	}

1828 1829
	stmmac_init_tx_coalesce(priv);

1830 1831
	if (priv->phydev)
		phy_start(priv->phydev);
1832

1833 1834
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
1835
			  IRQF_SHARED, dev->name, dev);
1836 1837 1838
	if (unlikely(ret < 0)) {
		pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
		       __func__, dev->irq, ret);
1839
		goto init_error;
1840 1841
	}

1842 1843 1844 1845 1846
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
G
Giuseppe CAVALLARO 已提交
1847 1848
			pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
			       __func__, priv->wol_irq, ret);
1849
			goto wolirq_error;
1850 1851 1852
		}
	}

1853
	/* Request the IRQ lines */
1854
	if (priv->lpi_irq > 0) {
1855 1856 1857 1858 1859
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
			pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
			       __func__, priv->lpi_irq, ret);
1860
			goto lpiirq_error;
1861 1862 1863
		}
	}

1864 1865
	napi_enable(&priv->napi);
	netif_start_queue(dev);
1866

1867
	return 0;
1868

1869
lpiirq_error:
1870 1871
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1872
wolirq_error:
1873 1874
	free_irq(dev->irq, dev);

1875 1876
init_error:
	free_dma_desc_resources(priv);
1877
dma_desc_error:
1878 1879
	if (priv->phydev)
		phy_disconnect(priv->phydev);
1880

1881
	return ret;
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

1894 1895 1896
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
	/* Stop and disconnect the PHY */
	if (priv->phydev) {
		phy_stop(priv->phydev);
		phy_disconnect(priv->phydev);
		priv->phydev = NULL;
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

1908 1909
	del_timer_sync(&priv->txtimer);

1910 1911
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
1912 1913
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1914
	if (priv->lpi_irq > 0)
1915
		free_irq(priv->lpi_irq, dev);
1916 1917

	/* Stop TX/RX DMA and clear the descriptors */
1918 1919
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
1920 1921 1922 1923

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

1924
	/* Disable the MAC Rx/Tx */
1925
	stmmac_set_mac(priv->ioaddr, false);
1926 1927 1928

	netif_carrier_off(dev);

1929
#ifdef CONFIG_DEBUG_FS
1930
	stmmac_exit_fs(dev);
1931 1932
#endif

1933 1934
	stmmac_release_ptp(priv);

1935 1936 1937 1938
	return 0;
}

/**
1939
 *  stmmac_xmit - Tx entry point of the driver
1940 1941
 *  @skb : the socket buffer
 *  @dev : device pointer
1942 1943 1944
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
1945 1946 1947 1948
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1949
	unsigned int nopaged_len = skb_headlen(skb);
1950
	int i, csum_insertion = 0, is_jumbo = 0;
1951
	int nfrags = skb_shinfo(skb)->nr_frags;
1952
	unsigned int entry, first_entry;
1953
	struct dma_desc *desc, *first;
1954
	unsigned int enh_desc;
1955

1956 1957
	spin_lock(&priv->tx_lock);

1958
	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1959
		spin_unlock(&priv->tx_lock);
1960 1961 1962
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
G
Giuseppe CAVALLARO 已提交
1963
			pr_err("%s: Tx Ring full when queue awake\n", __func__);
1964 1965 1966 1967
		}
		return NETDEV_TX_BUSY;
	}

1968 1969 1970
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

1971
	entry = priv->cur_tx;
1972
	first_entry = entry;
1973

1974
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
1975

1976
	if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
1977
		desc = (struct dma_desc *)(priv->dma_etx + entry);
1978 1979 1980
	else
		desc = priv->dma_tx + entry;

1981 1982
	first = desc;

1983 1984 1985
	priv->tx_skbuff[first_entry] = skb;

	enh_desc = priv->plat->enh_desc;
1986
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
1987 1988 1989
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

1990
	if (unlikely(is_jumbo)) {
G
Giuseppe CAVALLARO 已提交
1991
		entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
1992 1993
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
1994
	}
1995 1996

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
1997 1998
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
1999
		bool last_segment = (i == (nfrags - 1));
2000

2001 2002
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

2003
		if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
2004
			desc = (struct dma_desc *)(priv->dma_etx + entry);
2005 2006
		else
			desc = priv->dma_tx + entry;
2007

2008 2009
		desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
					      DMA_TO_DEVICE);
G
Giuseppe CAVALLARO 已提交
2010 2011 2012
		if (dma_mapping_error(priv->device, desc->des2))
			goto dma_map_err; /* should reuse desc w/o issues */

2013
		priv->tx_skbuff[entry] = NULL;
G
Giuseppe CAVALLARO 已提交
2014 2015
		priv->tx_skbuff_dma[entry].buf = desc->des2;
		priv->tx_skbuff_dma[entry].map_as_page = true;
2016
		priv->tx_skbuff_dma[entry].len = len;
2017 2018 2019
		priv->tx_skbuff_dma[entry].last_segment = last_segment;

		/* Prepare the descriptor and set the own bit too */
2020
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2021
						priv->mode, 1, last_segment);
2022 2023
	}

2024 2025 2026
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

	priv->cur_tx = entry;
2027 2028

	if (netif_msg_pktdata(priv)) {
2029 2030 2031
		pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
			 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
			 entry, first, nfrags);
2032

2033
		if (priv->extend_desc)
2034 2035
			stmmac_display_ring((void *)priv->dma_etx,
					    DMA_TX_SIZE, 1);
2036
		else
2037 2038
			stmmac_display_ring((void *)priv->dma_tx,
					    DMA_TX_SIZE, 0);
2039

2040
		pr_debug(">>> frame to be transmitted: ");
2041 2042
		print_pkt(skb->data, skb->len);
	}
2043

2044
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2045 2046
		if (netif_msg_hw(priv))
			pr_debug("%s: stop transmitted packets\n", __func__);
2047 2048 2049 2050 2051
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
2065 2066 2067 2068
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
2069

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

		first->des2 = dma_map_single(priv->device, skb->data,
					     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, first->des2))
			goto dma_map_err;

		priv->tx_skbuff_dma[first_entry].buf = first->des2;
		priv->tx_skbuff_dma[first_entry].len = nopaged_len;
		priv->tx_skbuff_dma[first_entry].last_segment = last_segment;

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
						last_segment);

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
		smp_wmb();
	}

B
Beniamino Galvani 已提交
2105
	netdev_sent_queue(dev, skb->len);
2106 2107
	priv->hw->dma->enable_dma_transmission(priv->ioaddr);

2108
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2109
	return NETDEV_TX_OK;
2110

G
Giuseppe CAVALLARO 已提交
2111
dma_map_err:
2112
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2113 2114 2115
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
2116 2117 2118
	return NETDEV_TX_OK;
}

2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


2136 2137 2138 2139 2140 2141 2142 2143
static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
{
	if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
		return 0;

	return 1;
}

2144
/**
2145
 * stmmac_rx_refill - refill used skb preallocated buffers
2146 2147 2148 2149
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
2150 2151 2152
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	int bfsize = priv->dma_buf_sz;
2153 2154
	unsigned int entry = priv->dirty_rx;
	int dirty = stmmac_rx_dirty(priv);
2155

2156
	while (dirty-- > 0) {
2157 2158 2159
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2160
			p = (struct dma_desc *)(priv->dma_erx + entry);
2161 2162 2163
		else
			p = priv->dma_rx + entry;

2164 2165 2166
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
2167
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
2168 2169 2170 2171 2172 2173 2174
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
				priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
2175
				break;
2176
			}
2177 2178 2179 2180 2181

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
2182 2183 2184 2185 2186 2187
			if (dma_mapping_error(priv->device,
					      priv->rx_skbuff_dma[entry])) {
				dev_err(priv->device, "Rx dma map failed\n");
				dev_kfree_skb(skb);
				break;
			}
2188
			p->des2 = priv->rx_skbuff_dma[entry];
2189

G
Giuseppe CAVALLARO 已提交
2190
			priv->hw->mode->refill_desc3(priv, p);
2191

2192 2193 2194
			if (priv->rx_zeroc_thresh > 0)
				priv->rx_zeroc_thresh--;

2195 2196
			if (netif_msg_rx_status(priv))
				pr_debug("\trefill entry #%d\n", entry);
2197
		}
2198

2199
		wmb();
2200
		priv->hw->desc->set_rx_owner(p);
2201
		wmb();
2202 2203

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
2204
	}
2205
	priv->dirty_rx = entry;
2206 2207
}

2208
/**
2209
 * stmmac_rx - manage the receive process
2210 2211 2212 2213 2214
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2215 2216
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
2217
	unsigned int entry = priv->cur_rx;
2218 2219
	unsigned int next_entry;
	unsigned int count = 0;
2220
	int coe = priv->hw->rx_csum;
2221

2222 2223
	if (netif_msg_rx_status(priv)) {
		pr_debug("%s: descriptor ring:\n", __func__);
2224
		if (priv->extend_desc)
2225 2226
			stmmac_display_ring((void *)priv->dma_erx,
					    DMA_RX_SIZE, 1);
2227
		else
2228 2229
			stmmac_display_ring((void *)priv->dma_rx,
					    DMA_RX_SIZE, 0);
2230
	}
2231
	while (count < limit) {
2232
		int status;
2233
		struct dma_desc *p;
2234

2235
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2236
			p = (struct dma_desc *)(priv->dma_erx + entry);
2237
		else
G
Giuseppe CAVALLARO 已提交
2238
			p = priv->dma_rx + entry;
2239

2240 2241 2242 2243 2244
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
2245 2246 2247 2248
			break;

		count++;

2249 2250 2251
		priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
		next_entry = priv->cur_rx;

2252
		if (priv->extend_desc)
2253
			prefetch(priv->dma_erx + next_entry);
2254
		else
2255
			prefetch(priv->dma_rx + next_entry);
2256

2257 2258 2259 2260 2261
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2262
		if (unlikely(status == discard_frame)) {
2263
			priv->dev->stats.rx_errors++;
2264 2265 2266 2267 2268 2269 2270 2271
			if (priv->hwts_rx_en && !priv->extend_desc) {
				/* DESC2 & DESC3 will be overwitten by device
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2272 2273 2274
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2275 2276
			}
		} else {
2277
			struct sk_buff *skb;
2278
			int frame_len;
2279

G
Giuseppe CAVALLARO 已提交
2280 2281
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

2282 2283 2284 2285 2286 2287
			/*  check if frame_len fits the preallocated memory */
			if (frame_len > priv->dma_buf_sz) {
				priv->dev->stats.rx_length_errors++;
				break;
			}

2288
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2289 2290
			 * Type frames (LLC/LLC-SNAP)
			 */
2291 2292
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2293

2294
			if (netif_msg_rx_status(priv)) {
2295
				pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
G
Giuseppe CAVALLARO 已提交
2296
					 p, entry, p->des2);
2297 2298 2299 2300
				if (frame_len > ETH_FRAME_LEN)
					pr_debug("\tframe size %d, COE: %d\n",
						 frame_len, status);
			}
2301

2302 2303
			if (unlikely((frame_len < priv->rx_copybreak) ||
				     stmmac_rx_threshold_count(priv))) {
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
							priv->rx_skbuff_dma
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
							priv->
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
							   priv->rx_skbuff_dma
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
				skb = priv->rx_skbuff[entry];
				if (unlikely(!skb)) {
					pr_err("%s: Inconsistent Rx chain\n",
					       priv->dev->name);
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
				priv->rx_skbuff[entry] = NULL;
2338
				priv->rx_zeroc_thresh++;
2339 2340 2341 2342 2343 2344

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2345 2346
			}

2347 2348
			stmmac_get_rx_hwtstamp(priv, entry, skb);

2349
			if (netif_msg_pktdata(priv)) {
2350
				pr_debug("frame received (%dbytes)", frame_len);
2351 2352
				print_pkt(skb->data, frame_len);
			}
2353

2354 2355
			stmmac_rx_vlan(priv->dev, skb);

2356 2357
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2358
			if (unlikely(!coe))
2359
				skb_checksum_none_assert(skb);
2360
			else
2361
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2362 2363

			napi_gro_receive(&priv->napi, skb);
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2384
 *  To look at the incoming frames and clear the tx resources.
2385 2386 2387 2388 2389 2390
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;

2391 2392
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2393

2394
	work_done = stmmac_rx(priv, budget);
2395 2396
	if (work_done < budget) {
		napi_complete(napi);
2397
		stmmac_enable_dma_irq(priv);
2398 2399 2400 2401 2402 2403 2404 2405
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2406
 *   complete within a reasonable time. The driver will mark the error in the
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Clear Tx resources and restart transmitting again */
	stmmac_tx_err(priv);
}

/**
2419
 *  stmmac_set_rx_mode - entry point for multicast addressing
2420 2421 2422 2423 2424 2425 2426
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2427
static void stmmac_set_rx_mode(struct net_device *dev)
2428 2429 2430
{
	struct stmmac_priv *priv = netdev_priv(dev);

2431
	priv->hw->mac->set_filter(priv->hw, dev);
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int max_mtu;

	if (netif_running(dev)) {
		pr_err("%s: must be stopped to change its MTU\n", dev->name);
		return -EBUSY;
	}

2455
	if (priv->plat->enh_desc)
2456 2457
		max_mtu = JUMBO_LEN;
	else
2458
		max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
2459

2460 2461 2462
	if (priv->plat->maxmtu < max_mtu)
		max_mtu = priv->plat->maxmtu;

2463 2464 2465 2466 2467
	if ((new_mtu < 46) || (new_mtu > max_mtu)) {
		pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
		return -EINVAL;
	}

2468 2469 2470 2471 2472 2473
	dev->mtu = new_mtu;
	netdev_update_features(dev);

	return 0;
}

2474
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2475
					     netdev_features_t features)
2476 2477 2478
{
	struct stmmac_priv *priv = netdev_priv(dev);

2479
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
2480
		features &= ~NETIF_F_RXCSUM;
2481

2482
	if (!priv->plat->tx_coe)
2483
		features &= ~NETIF_F_CSUM_MASK;
2484

2485 2486 2487
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
G
Giuseppe CAVALLARO 已提交
2488 2489
	 * the TX csum insertionin the TDES and not use SF.
	 */
2490
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2491
		features &= ~NETIF_F_CSUM_MASK;
2492

2493
	return features;
2494 2495
}

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

2514 2515 2516 2517 2518
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
2519 2520 2521 2522 2523
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
2524
 */
2525 2526 2527 2528 2529
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

2530 2531 2532
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

2533 2534 2535 2536 2537
	if (unlikely(!dev)) {
		pr_err("%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

2538 2539
	/* To handle GMAC own interrupts */
	if (priv->plat->has_gmac) {
2540
		int status = priv->hw->mac->host_irq_status(priv->hw,
2541
							    &priv->xstats);
2542 2543
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
2544
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
2545
				priv->tx_path_in_lpi_mode = true;
2546
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
2547 2548 2549
				priv->tx_path_in_lpi_mode = false;
		}
	}
2550

2551
	/* To handle DMA interrupts */
2552
	stmmac_dma_interrupt(priv);
2553 2554 2555 2556 2557 2558

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
2559 2560
 * to allow network I/O with interrupts disabled.
 */
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
2576
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
2577 2578 2579 2580
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2581
	int ret = -EOPNOTSUPP;
2582 2583 2584 2585

	if (!netif_running(dev))
		return -EINVAL;

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (!priv->phydev)
			return -EINVAL;
		ret = phy_mii_ioctl(priv->phydev, rq, cmd);
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
2600

2601 2602 2603
	return ret;
}

2604
#ifdef CONFIG_DEBUG_FS
2605 2606
static struct dentry *stmmac_fs_dir;

2607
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
2608
			       struct seq_file *seq)
2609 2610
{
	int i;
G
Giuseppe CAVALLARO 已提交
2611 2612
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
2613

2614 2615 2616 2617 2618
	for (i = 0; i < size; i++) {
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2619 2620
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2621 2622 2623 2624 2625
				   ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2626 2627
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2628 2629 2630
				   p->des2, p->des3);
			p++;
		}
2631 2632
		seq_printf(seq, "\n");
	}
2633
}
2634

2635 2636 2637 2638
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
2639

2640 2641
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
2642
		sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
2643
		seq_printf(seq, "Extended TX descriptor ring:\n");
2644
		sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
2645 2646
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
2647
		sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
2648
		seq_printf(seq, "TX descriptor ring:\n");
2649
		sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
2665
	.release = single_release,
2666 2667
};

2668 2669 2670 2671 2672
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

2673
	if (!priv->hw_cap_support) {
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

	seq_printf(seq, "\t10/100 Mbps %s\n",
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
	seq_printf(seq, "\t1000 Mbps %s\n",
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
	seq_printf(seq, "\tHalf duple %s\n",
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
2737
	.release = single_release,
2738 2739
};

2740 2741
static int stmmac_init_fs(struct net_device *dev)
{
2742 2743 2744 2745
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2746

2747 2748 2749
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
		pr_err("ERROR %s/%s, debugfs create directory failed\n",
		       STMMAC_RESOURCE_NAME, dev->name);
2750 2751 2752 2753 2754

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
2755 2756 2757 2758
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
2759

2760
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
2761
		pr_info("ERROR creating stmmac ring debugfs file\n");
2762
		debugfs_remove_recursive(priv->dbgfs_dir);
2763 2764 2765 2766

		return -ENOMEM;
	}

2767
	/* Entry to report the DMA HW features */
2768 2769 2770
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
2771

2772
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
2773
		pr_info("ERROR creating stmmac MMC debugfs file\n");
2774
		debugfs_remove_recursive(priv->dbgfs_dir);
2775 2776 2777 2778

		return -ENOMEM;
	}

2779 2780 2781
	return 0;
}

2782
static void stmmac_exit_fs(struct net_device *dev)
2783
{
2784 2785 2786
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
2787
}
2788
#endif /* CONFIG_DEBUG_FS */
2789

2790 2791 2792 2793 2794
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
2795
	.ndo_fix_features = stmmac_fix_features,
2796
	.ndo_set_features = stmmac_set_features,
2797
	.ndo_set_rx_mode = stmmac_set_rx_mode,
2798 2799 2800 2801 2802 2803 2804 2805
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

2806 2807
/**
 *  stmmac_hw_init - Init the MAC device
2808
 *  @priv: driver private structure
2809 2810 2811 2812
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
2813 2814 2815 2816 2817 2818
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
2819 2820
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
2821 2822 2823
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
				      priv->plat->unicast_filter_entries);
2824
	} else {
2825
		mac = dwmac100_setup(priv->ioaddr);
2826
	}
2827 2828 2829 2830 2831 2832
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

	/* Get and dump the chip ID */
2833
	priv->synopsys_id = stmmac_get_synopsys_id(priv);
2834

2835
	/* To use the chained or ring mode */
G
Giuseppe CAVALLARO 已提交
2836
	if (chain_mode) {
G
Giuseppe CAVALLARO 已提交
2837
		priv->hw->mode = &chain_mode_ops;
2838 2839 2840
		pr_info(" Chain mode enabled\n");
		priv->mode = STMMAC_CHAIN_MODE;
	} else {
G
Giuseppe CAVALLARO 已提交
2841
		priv->hw->mode = &ring_mode_ops;
2842 2843 2844 2845
		pr_info(" Ring mode enabled\n");
		priv->mode = STMMAC_RING_MODE;
	}

2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
		pr_info(" DMA HW capability register supported");

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
2858

2859 2860 2861 2862 2863
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;
2864 2865 2866 2867 2868 2869

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

2870 2871 2872
	} else
		pr_info(" No HW DMA feature register supported");

2873 2874 2875
	/* To use alternate (extended) or normal descriptor structures */
	stmmac_selec_desc_mode(priv);

2876 2877
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
2878 2879
		pr_info(" RX Checksum Offload Engine supported (type %d)\n",
			priv->plat->rx_coe);
2880
	}
2881 2882 2883 2884 2885 2886 2887 2888
	if (priv->plat->tx_coe)
		pr_info(" TX Checksum insertion supported\n");

	if (priv->plat->pmt) {
		pr_info(" Wake-Up On Lan supported\n");
		device_set_wakeup_capable(priv->device, 1);
	}

2889
	return 0;
2890 2891
}

2892
/**
2893 2894
 * stmmac_dvr_probe
 * @device: device pointer
2895
 * @plat_dat: platform data pointer
2896
 * @res: stmmac resource pointer
2897 2898
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
2899
 * Return:
2900
 * returns 0 on success, otherwise errno.
2901
 */
2902 2903 2904
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
2905 2906
{
	int ret = 0;
2907 2908
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
2909

2910
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
2911
	if (!ndev)
2912
		return -ENOMEM;
2913 2914 2915 2916 2917 2918

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
2919

2920
	stmmac_set_ethtool_ops(ndev);
2921 2922
	priv->pause = pause;
	priv->plat = plat_dat;
2923 2924 2925 2926 2927 2928 2929 2930 2931
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
2932

2933
	dev_set_drvdata(device, priv->dev);
2934

2935 2936
	/* Verify driver arguments */
	stmmac_verify_args();
2937

2938
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
2939 2940
	 * this needs to have multiple instances
	 */
2941 2942 2943
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

2944 2945 2946 2947
	priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_clk)) {
		dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
			 __func__);
2948 2949 2950 2951 2952 2953 2954 2955 2956
		/* If failed to obtain stmmac_clk and specific clk_csr value
		 * is NOT passed from the platform, probe fail.
		 */
		if (!priv->plat->clk_csr) {
			ret = PTR_ERR(priv->stmmac_clk);
			goto error_clk_get;
		} else {
			priv->stmmac_clk = NULL;
		}
2957 2958 2959
	}
	clk_prepare_enable(priv->stmmac_clk);

2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
	priv->pclk = devm_clk_get(priv->device, "pclk");
	if (IS_ERR(priv->pclk)) {
		if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_pclk_get;
		}
		priv->pclk = NULL;
	}
	clk_prepare_enable(priv->pclk);

2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
	priv->stmmac_rst = devm_reset_control_get(priv->device,
						  STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_rst)) {
		if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_hw_init;
		}
		dev_info(priv->device, "no reset control found\n");
		priv->stmmac_rst = NULL;
	}
	if (priv->stmmac_rst)
		reset_control_deassert(priv->stmmac_rst);

2983
	/* Init MAC and get the capabilities */
2984 2985
	ret = stmmac_hw_init(priv);
	if (ret)
2986
		goto error_hw_init;
2987 2988

	ndev->netdev_ops = &stmmac_netdev_ops;
2989

2990 2991
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
2992 2993
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
2994 2995
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
2996
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
2997 2998 2999 3000 3001 3002
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
	}

3013
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
3014

3015
	spin_lock_init(&priv->lock);
3016
	spin_lock_init(&priv->tx_lock);
3017

3018
	ret = register_netdev(ndev);
3019
	if (ret) {
3020
		pr_err("%s: ERROR %i registering the device\n", __func__, ret);
3021
		goto error_netdev_register;
3022 3023
	}

3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

3035 3036
	stmmac_check_pcs_mode(priv);

3037 3038
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
3039 3040 3041 3042 3043 3044 3045
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
			pr_debug("%s: MDIO bus (id: %d) registration failed",
				 __func__, priv->plat->bus_id);
			goto error_mdio_register;
		}
3046 3047
	}

3048
	return 0;
3049

3050
error_mdio_register:
3051
	unregister_netdev(ndev);
3052 3053
error_netdev_register:
	netif_napi_del(&priv->napi);
3054
error_hw_init:
3055 3056
	clk_disable_unprepare(priv->pclk);
error_pclk_get:
3057 3058
	clk_disable_unprepare(priv->stmmac_clk);
error_clk_get:
3059
	free_netdev(ndev);
3060

3061
	return ret;
3062
}
3063
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
3064 3065 3066

/**
 * stmmac_dvr_remove
3067
 * @ndev: net device pointer
3068
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
3069
 * changes the link status, releases the DMA descriptor rings.
3070
 */
3071
int stmmac_dvr_remove(struct net_device *ndev)
3072
{
3073
	struct stmmac_priv *priv = netdev_priv(ndev);
3074 3075 3076

	pr_info("%s:\n\tremoving driver", __func__);

3077 3078
	priv->hw->dma->stop_rx(priv->ioaddr);
	priv->hw->dma->stop_tx(priv->ioaddr);
3079

3080
	stmmac_set_mac(priv->ioaddr, false);
3081 3082
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
3083 3084
	if (priv->stmmac_rst)
		reset_control_assert(priv->stmmac_rst);
3085
	clk_disable_unprepare(priv->pclk);
3086
	clk_disable_unprepare(priv->stmmac_clk);
3087 3088 3089
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
3090 3091 3092 3093
	free_netdev(ndev);

	return 0;
}
3094
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
3095

3096 3097 3098 3099 3100 3101 3102
/**
 * stmmac_suspend - suspend callback
 * @ndev: net device pointer
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
3103
int stmmac_suspend(struct net_device *ndev)
3104
{
3105
	struct stmmac_priv *priv = netdev_priv(ndev);
3106
	unsigned long flags;
3107

3108
	if (!ndev || !netif_running(ndev))
3109 3110
		return 0;

3111 3112 3113
	if (priv->phydev)
		phy_stop(priv->phydev);

3114
	spin_lock_irqsave(&priv->lock, flags);
3115

3116 3117
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
3118

3119 3120 3121 3122 3123
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
3124

3125
	/* Enable Power down mode by programming the PMT regs */
3126
	if (device_may_wakeup(priv->device)) {
3127
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
3128 3129
		priv->irq_wake = 1;
	} else {
3130
		stmmac_set_mac(priv->ioaddr, false);
3131
		pinctrl_pm_select_sleep_state(priv->device);
3132
		/* Disable clock in case of PWM is off */
3133
		clk_disable(priv->pclk);
3134
		clk_disable(priv->stmmac_clk);
3135
	}
3136
	spin_unlock_irqrestore(&priv->lock, flags);
3137 3138 3139 3140

	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;
3141 3142
	return 0;
}
3143
EXPORT_SYMBOL_GPL(stmmac_suspend);
3144

3145 3146 3147 3148 3149 3150
/**
 * stmmac_resume - resume callback
 * @ndev: net device pointer
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
3151
int stmmac_resume(struct net_device *ndev)
3152
{
3153
	struct stmmac_priv *priv = netdev_priv(ndev);
3154
	unsigned long flags;
3155

3156
	if (!netif_running(ndev))
3157 3158
		return 0;

3159
	spin_lock_irqsave(&priv->lock, flags);
3160

3161 3162 3163 3164
	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
3165 3166
	 * from another devices (e.g. serial console).
	 */
3167
	if (device_may_wakeup(priv->device)) {
3168
		priv->hw->mac->pmt(priv->hw, 0);
3169
		priv->irq_wake = 0;
3170
	} else {
3171
		pinctrl_pm_select_default_state(priv->device);
3172
		/* enable the clk prevously disabled */
3173
		clk_enable(priv->stmmac_clk);
3174
		clk_enable(priv->pclk);
3175 3176 3177 3178
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
3179

3180
	netif_device_attach(ndev);
3181

3182 3183 3184 3185 3186 3187
	priv->cur_rx = 0;
	priv->dirty_rx = 0;
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
	stmmac_clear_descriptors(priv);

3188
	stmmac_hw_setup(ndev, false);
3189
	stmmac_init_tx_coalesce(priv);
3190
	stmmac_set_rx_mode(ndev);
3191 3192 3193

	napi_enable(&priv->napi);

3194
	netif_start_queue(ndev);
3195

3196
	spin_unlock_irqrestore(&priv->lock, flags);
3197 3198 3199 3200

	if (priv->phydev)
		phy_start(priv->phydev);

3201 3202
	return 0;
}
3203
EXPORT_SYMBOL_GPL(stmmac_resume);
3204

3205 3206 3207 3208 3209 3210 3211 3212
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
3213
		if (!strncmp(opt, "debug:", 6)) {
3214
			if (kstrtoint(opt + 6, 0, &debug))
3215 3216
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
3217
			if (kstrtoint(opt + 8, 0, &phyaddr))
3218 3219
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
3220
			if (kstrtoint(opt + 7, 0, &buf_sz))
3221 3222
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
3223
			if (kstrtoint(opt + 3, 0, &tc))
3224 3225
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
3226
			if (kstrtoint(opt + 9, 0, &watchdog))
3227 3228
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
3229
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
3230 3231
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
3232
			if (kstrtoint(opt + 6, 0, &pause))
3233
				goto err;
3234
		} else if (!strncmp(opt, "eee_timer:", 10)) {
3235 3236
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
3237 3238 3239
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
3240
		}
3241 3242
	}
	return 0;
3243 3244 3245 3246

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
3247 3248 3249
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
3250
#endif /* MODULE */
3251

3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

3281 3282 3283
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");