stmmac_main.c 126.0 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47
#include <linux/net_tstamp.h>
48
#include <net/pkt_cls.h>
49
#include "stmmac_ptp.h"
50
#include "stmmac.h"
51
#include <linux/reset.h>
52
#include <linux/of_mdio.h>
53
#include "dwmac1000.h"
54
#include "dwxgmac2.h"
55
#include "hwif.h"
56

57
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
58
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
59 60

/* Module parameters */
61
#define TX_TIMEO	5000
62
static int watchdog = TX_TIMEO;
63
module_param(watchdog, int, 0644);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, 0644);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71
module_param(phyaddr, int, 0444);
72 73
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
76 77

static int flow_ctrl = FLOW_OFF;
78
module_param(flow_ctrl, int, 0644);
79 80 81
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
82
module_param(pause, int, 0644);
83 84 85 86
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
87
module_param(tc, int, 0644);
88 89
MODULE_PARM_DESC(tc, "DMA threshold control value");

90 91
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
92
module_param(buf_sz, int, 0644);
93 94
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

95 96
#define	STMMAC_RX_COPYBREAK	256

97 98 99 100
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

101 102
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
103
module_param(eee_timer, int, 0644);
104
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
105
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
106

107 108
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
109 110
 */
static unsigned int chain_mode;
111
module_param(chain_mode, int, 0444);
112 113
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

114 115
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

116
#ifdef CONFIG_DEBUG_FS
117
static int stmmac_init_fs(struct net_device *dev);
118
static void stmmac_exit_fs(struct net_device *dev);
119 120
#endif

121 122
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

123 124
/**
 * stmmac_verify_args - verify the driver parameters.
125 126
 * Description: it checks the driver parameters and set a default in case of
 * errors.
127 128 129 130 131
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
132 133
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
134 135 136 137 138 139
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
140 141
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
142 143
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_disable(&rx_q->napi);
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < rx_queues_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		napi_enable(&rx_q->napi);
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

202 203 204 205 206 207 208 209 210 211 212 213 214 215
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

216 217 218 219 220 221 222 223 224 225 226 227
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
228 229 230 231
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

232
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
233 234

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
235 236 237 238 239 240
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
241 242 243 244 245 246 247 248 249 250 251
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
252
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
253
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
254
	}
255 256 257 258 259 260 261 262 263 264 265

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
281 282
}

283 284
static void print_pkt(unsigned char *buf, int len)
{
285 286
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
287 288
}

289
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
290
{
291
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
292
	u32 avail;
293

294 295
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
296
	else
297
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
298 299 300 301

	return avail;
}

302 303 304 305 306 307
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
308
{
309
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
310
	u32 dirty;
311

312 313
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
314
	else
315
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
316 317

	return dirty;
318 319
}

320
/**
321
 * stmmac_hw_fix_mac_speed - callback for speed selection
322
 * @priv: driver private structure
323
 * Description: on some platforms (e.g. ST), some HW system configuration
324
 * registers have to be set according to the link speed negotiated.
325 326 327
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
328 329
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
330 331

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
332
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
333 334
}

335
/**
336
 * stmmac_enable_eee_mode - check and enter in LPI mode
337
 * @priv: driver private structure
338 339
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
340
 */
341 342
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
343 344 345 346 347 348 349 350 351 352 353
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

354
	/* Check and enter in LPI mode */
355
	if (!priv->tx_path_in_lpi_mode)
356 357
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
358 359
}

360
/**
361
 * stmmac_disable_eee_mode - disable and exit from LPI mode
362 363 364 365
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
366 367
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
368
	stmmac_reset_eee_mode(priv, priv->hw);
369 370 371 372 373
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
374
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
375 376
 * @arg : data hook
 * Description:
377
 *  if there is no data transfer and if we are not in LPI state,
378 379
 *  then MAC Transmitter can be moved to LPI state.
 */
380
static void stmmac_eee_ctrl_timer(struct timer_list *t)
381
{
382
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
383 384

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
385
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
386 387 388
}

/**
389
 * stmmac_eee_init - init EEE
390
 * @priv: driver private structure
391
 * Description:
392 393 394
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
395 396 397
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
398
	struct net_device *ndev = priv->dev;
399
	int interface = priv->plat->interface;
400 401
	bool ret = false;

402 403 404 405 406
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
407 408 409
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
410 411 412
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
413 414
		goto out;

415 416
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
417 418
		int tx_lpi_timer = priv->tx_lpi_timer;

419
		/* Check if the PHY supports EEE */
420
		if (phy_init_eee(ndev->phydev, 1)) {
421 422 423 424 425
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
426
			mutex_lock(&priv->lock);
427
			if (priv->eee_active) {
428
				netdev_dbg(priv->dev, "disable EEE\n");
429
				del_timer_sync(&priv->eee_ctrl_timer);
430 431
				stmmac_set_eee_timer(priv, priv->hw, 0,
						tx_lpi_timer);
432 433
			}
			priv->eee_active = 0;
434
			mutex_unlock(&priv->lock);
435
			goto out;
436 437
		}
		/* Activate the EEE and start timers */
438
		mutex_lock(&priv->lock);
G
Giuseppe CAVALLARO 已提交
439 440
		if (!priv->eee_active) {
			priv->eee_active = 1;
441 442
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
443 444
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
445

446 447
			stmmac_set_eee_timer(priv, priv->hw,
					STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
448 449
		}
		/* Set HW EEE according to the speed */
450
		stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
451 452

		ret = true;
453
		mutex_unlock(&priv->lock);
454

455
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
456 457 458 459 460
	}
out:
	return ret;
}

461
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
462
 * @priv: driver private structure
463
 * @p : descriptor pointer
464 465 466 467 468 469
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
470
				   struct dma_desc *p, struct sk_buff *skb)
471 472 473 474 475 476 477
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
478
	/* exit if skb doesn't support hw tstamp */
479
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
480 481 482
		return;

	/* check tx tstamp status */
483
	if (stmmac_get_tx_timestamp_status(priv, p)) {
484
		/* get the valid tstamp */
485
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
486

487 488
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
489

490
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
491 492 493
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
494 495 496 497

	return;
}

498
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
499
 * @priv: driver private structure
500 501
 * @p : descriptor pointer
 * @np : next descriptor pointer
502 503 504 505 506
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
507 508
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
509 510
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
511
	struct dma_desc *desc = p;
512 513 514 515
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
516
	/* For GMAC4, the valid timestamp is from CTX next desc. */
517
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
518
		desc = np;
519

520
	/* Check if timestamp is available */
521 522
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
523
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
524 525 526 527
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
528
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
529
	}
530 531 532 533 534
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
535
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
536 537 538 539 540 541 542 543 544 545 546
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
547
	struct timespec64 now;
548 549 550 551 552 553 554 555 556 557
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
558
	u32 sec_inc;
559 560 561
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
562 563 564 565 566 567 568 569 570 571

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
572
			   sizeof(struct hwtstamp_config)))
573 574
		return -EFAULT;

575 576
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
577 578 579 580 581

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

582 583
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
584 585 586 587 588
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
589
			/* time stamp no incoming packet at all */
590 591 592 593
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
594
			/* PTP v1, UDP, any kind of event packet */
595 596
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
597
			if (xmac)
598 599 600
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
601 602 603 604 605 606

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
607
			/* PTP v1, UDP, Sync packet */
608 609 610 611 612 613 614 615 616
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
617
			/* PTP v1, UDP, Delay_req packet */
618 619 620 621 622 623 624 625 626 627
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
628
			/* PTP v2, UDP, any kind of event packet */
629 630 631
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
632
			if (xmac)
633 634 635
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
636 637 638 639 640 641

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
642
			/* PTP v2, UDP, Sync packet */
643 644 645 646 647 648 649 650 651 652
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
653
			/* PTP v2, UDP, Delay_req packet */
654 655 656 657 658 659 660 661 662 663 664
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
665
			/* PTP v2/802.AS1 any layer, any kind of event packet */
666 667 668
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
669
			if (xmac)
670 671 672
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
673 674 675 676 677 678 679

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
680
			/* PTP v2/802.AS1, any layer, Sync packet */
681 682 683 684 685 686 687 688 689 690 691
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
692
			/* PTP v2/802.AS1, any layer, Delay_req packet */
693 694 695 696 697 698 699 700 701 702 703
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

704
		case HWTSTAMP_FILTER_NTP_ALL:
705
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
706
			/* time stamp any incoming packet */
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
726
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
727 728

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
729
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
730 731
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
732 733 734
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
735
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
736 737

		/* program Sub Second Increment reg */
738 739
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
740
				xmac, &sec_inc);
741
		temp = div_u64(1000000000ULL, sec_inc);
742

743 744 745 746
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

747 748 749
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
750
		 * where, freq_div_ratio = 1e9ns/sec_inc
751
		 */
752
		temp = (u64)(temp << 32);
753
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
754
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
755 756

		/* initialize system time */
A
Arnd Bergmann 已提交
757 758 759
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
760 761
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
762 763 764 765 766 767
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

768
/**
769
 * stmmac_init_ptp - init PTP
770
 * @priv: driver private structure
771
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
772
 * This is done by looking at the HW cap. register.
773
 * This function also registers the ptp driver.
774
 */
775
static int stmmac_init_ptp(struct stmmac_priv *priv)
776
{
777 778
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

779 780 781
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

782
	priv->adv_ts = 0;
783 784
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
785 786 787
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
788 789
		priv->adv_ts = 1;

790 791
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
792

793 794 795
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
796 797 798

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
799

800 801 802
	stmmac_ptp_register(priv);

	return 0;
803 804 805 806
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
807 808
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
809
	stmmac_ptp_unregister(priv);
810 811
}

812 813 814 815 816 817 818 819 820
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

821 822
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
823 824
}

825
/**
826
 * stmmac_adjust_link - adjusts the link parameters
827
 * @dev: net device structure
828 829 830 831 832
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
833 834 835 836
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
837
	struct phy_device *phydev = dev->phydev;
838
	bool new_state = false;
839

840
	if (!phydev)
841 842
		return;

843
	mutex_lock(&priv->lock);
844

845
	if (phydev->link) {
846
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
847 848 849 850

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
851
			new_state = true;
852
			if (!phydev->duplex)
853
				ctrl &= ~priv->hw->link.duplex;
854
			else
855
				ctrl |= priv->hw->link.duplex;
856 857 858 859
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
860
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
861 862

		if (phydev->speed != priv->speed) {
863
			new_state = true;
864
			ctrl &= ~priv->hw->link.speed_mask;
865
			switch (phydev->speed) {
866
			case SPEED_1000:
867
				ctrl |= priv->hw->link.speed1000;
868
				break;
869
			case SPEED_100:
870
				ctrl |= priv->hw->link.speed100;
871
				break;
872
			case SPEED_10:
873
				ctrl |= priv->hw->link.speed10;
874 875
				break;
			default:
876
				netif_warn(priv, link, priv->dev,
877
					   "broken speed: %d\n", phydev->speed);
878
				phydev->speed = SPEED_UNKNOWN;
879 880
				break;
			}
881 882
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
883 884 885
			priv->speed = phydev->speed;
		}

886
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
887 888

		if (!priv->oldlink) {
889
			new_state = true;
890
			priv->oldlink = true;
891 892
		}
	} else if (priv->oldlink) {
893
		new_state = true;
894
		priv->oldlink = false;
895 896
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
897 898 899 900 901
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

902
	mutex_unlock(&priv->lock);
903

904 905 906 907 908 909 910 911 912 913
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
914 915
}

916
/**
917
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
918 919 920 921 922
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
923 924 925 926 927
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
928 929 930 931
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
932
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
933
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
934
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
935
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
936
			priv->hw->pcs = STMMAC_PCS_SGMII;
937 938 939 940
		}
	}
}

941 942 943 944 945 946 947 948 949 950 951
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
952
	u32 tx_cnt = priv->plat->tx_queues_to_use;
953
	struct phy_device *phydev;
954
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
955
	char bus_id[MII_BUS_ID_SIZE];
956
	int interface = priv->plat->interface;
957
	int max_speed = priv->plat->max_speed;
958
	priv->oldlink = false;
959 960
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
961

962 963 964 965
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
966 967
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
968 969 970

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
971
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
972
			   phy_id_fmt);
973 974 975 976

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
977

978
	if (IS_ERR_OR_NULL(phydev)) {
979
		netdev_err(priv->dev, "Could not attach to PHY\n");
980 981 982
		if (!phydev)
			return -ENODEV;

983 984 985
		return PTR_ERR(phydev);
	}

986
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
987
	if ((interface == PHY_INTERFACE_MODE_MII) ||
988
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
989
		(max_speed < 1000 && max_speed > 0))
990 991
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
992

993 994 995 996 997 998 999 1000 1001
	/*
	 * Half-duplex mode not supported with multiqueue
	 * half-duplex can only works with single queue
	 */
	if (tx_cnt > 1)
		phydev->supported &= ~(SUPPORTED_1000baseT_Half |
				       SUPPORTED_100baseT_Half |
				       SUPPORTED_10baseT_Half);

1002 1003 1004 1005 1006 1007 1008
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
1009
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
1010 1011 1012
		phy_disconnect(phydev);
		return -ENODEV;
	}
1013

1014 1015 1016 1017 1018 1019 1020
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

1021
	phy_attached_info(phydev);
1022 1023 1024
	return 0;
}

1025
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1026
{
1027
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1028
	void *head_rx;
1029
	u32 queue;
1030

1031 1032 1033
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1034

1035 1036 1037 1038 1039 1040 1041 1042
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1043
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1044
	}
1045 1046 1047 1048
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1049
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1050
	void *head_tx;
1051
	u32 queue;
1052

1053 1054 1055
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1056

1057 1058 1059 1060 1061 1062 1063
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1064
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1065
	}
1066 1067
}

1068 1069 1070 1071 1072 1073 1074 1075 1076
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1077 1078 1079 1080 1081 1082 1083 1084
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1085
	else if (mtu > DEFAULT_BUFSIZE)
1086 1087
		ret = BUF_SIZE_2KiB;
	else
1088
		ret = DEFAULT_BUFSIZE;
1089 1090 1091 1092

	return ret;
}

1093
/**
1094
 * stmmac_clear_rx_descriptors - clear RX descriptors
1095
 * @priv: driver private structure
1096
 * @queue: RX queue index
1097
 * Description: this function is called to clear the RX descriptors
1098 1099
 * in case of both basic and extended descriptors are used.
 */
1100
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1101
{
1102
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1103
	int i;
1104

1105
	/* Clear the RX descriptors */
1106
	for (i = 0; i < DMA_RX_SIZE; i++)
1107
		if (priv->extend_desc)
1108 1109 1110
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1111
		else
1112 1113 1114
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1115 1116 1117 1118 1119
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1120
 * @queue: TX queue index.
1121 1122 1123
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1124
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1125
{
1126
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1127 1128 1129
	int i;

	/* Clear the TX descriptors */
1130
	for (i = 0; i < DMA_TX_SIZE; i++)
1131
		if (priv->extend_desc)
1132 1133
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1134
		else
1135 1136
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1137 1138
}

1139 1140 1141 1142 1143 1144 1145 1146
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1147
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1148
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1149 1150
	u32 queue;

1151
	/* Clear the RX descriptors */
1152 1153
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1154 1155

	/* Clear the TX descriptors */
1156 1157
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1158 1159
}

1160 1161 1162 1163 1164
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1165 1166
 * @flags: gfp flag
 * @queue: RX queue index
1167 1168 1169
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1170
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1171
				  int i, gfp_t flags, u32 queue)
1172
{
1173
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1174 1175
	struct sk_buff *skb;

1176
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1177
	if (!skb) {
1178 1179
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1180
		return -ENOMEM;
1181
	}
1182 1183
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1184 1185
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1186
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1187
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1188 1189 1190
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1191

1192
	stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
1193

1194 1195
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1196 1197 1198 1199

	return 0;
}

1200 1201 1202
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1203
 * @queue: RX queue index
1204 1205
 * @i: buffer index.
 */
1206
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1207
{
1208 1209 1210 1211
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1212
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1213
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1214
	}
1215
	rx_q->rx_skbuff[i] = NULL;
1216 1217 1218
}

/**
1219 1220
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1221
 * @queue: RX queue index
1222 1223
 * @i: buffer index.
 */
1224
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1225
{
1226 1227 1228 1229
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1230
			dma_unmap_page(priv->device,
1231 1232
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1233 1234 1235
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1236 1237
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1238 1239 1240
					 DMA_TO_DEVICE);
	}

1241 1242 1243 1244 1245
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1246 1247 1248 1249 1250
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1251
 * @dev: net device structure
1252
 * @flags: gfp flag.
1253
 * Description: this function initializes the DMA RX descriptors
1254
 * and allocates the socket buffers. It supports the chained and ring
1255
 * modes.
1256
 */
1257
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1258 1259
{
	struct stmmac_priv *priv = netdev_priv(dev);
1260
	u32 rx_count = priv->plat->rx_queues_to_use;
1261
	int ret = -ENOMEM;
1262
	int bfsize = 0;
1263
	int queue;
1264
	int i;
1265

1266 1267 1268
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1269

1270
	if (bfsize < BUF_SIZE_16KiB)
1271
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1272

1273 1274
	priv->dma_buf_sz = bfsize;

1275
	/* RX INITIALIZATION */
1276 1277
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1278

1279 1280
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1281

1282 1283 1284
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1285

1286 1287
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1312 1313
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1314
			else
1315 1316
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1317
		}
1318 1319
	}

1320 1321
	buf_sz = bfsize;

1322
	return 0;
1323

1324
err_init_rx_buffers:
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1349 1350
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1351 1352
	int i;

1353 1354
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1355

1356 1357 1358
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1359

1360 1361 1362
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1363 1364
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1365
			else
1366 1367
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1368
		}
1369

1370 1371 1372 1373 1374 1375 1376
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1377
			stmmac_clear_desc(priv, p);
1378 1379 1380 1381 1382 1383

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1384
		}
1385

1386 1387
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1388
		tx_q->mss = 0;
1389

1390 1391
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1392

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1415
	stmmac_clear_descriptors(priv);
1416

1417 1418
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1419 1420

	return ret;
1421 1422
}

1423 1424 1425
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1426
 * @queue: RX queue index
1427
 */
1428
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1429 1430 1431
{
	int i;

1432
	for (i = 0; i < DMA_RX_SIZE; i++)
1433
		stmmac_free_rx_buffer(priv, queue, i);
1434 1435
}

1436 1437 1438
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1439
 * @queue: TX queue index
1440
 */
1441
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1442 1443 1444
{
	int i;

1445
	for (i = 0; i < DMA_TX_SIZE; i++)
1446
		stmmac_free_tx_buffer(priv, queue, i);
1447 1448
}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1480 1481 1482 1483 1484 1485 1486
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1487
	u32 queue;
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1511
/**
1512
 * alloc_dma_rx_desc_resources - alloc RX resources.
1513 1514
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1515 1516 1517
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1518
 */
1519
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1520
{
1521
	u32 rx_count = priv->plat->rx_queues_to_use;
1522
	int ret = -ENOMEM;
1523
	u32 queue;
1524

1525 1526 1527
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1528

1529 1530
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1531

1532 1533
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1534
						    GFP_KERNEL);
1535
		if (!rx_q->rx_skbuff_dma)
1536
			goto err_dma;
1537

1538 1539 1540 1541
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1542
			goto err_dma;
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563

		if (priv->extend_desc) {
			rx_q->dma_erx = dma_zalloc_coherent(priv->device,
							    DMA_RX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &rx_q->dma_rx_phy,
							    GFP_KERNEL);
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
			rx_q->dma_rx = dma_zalloc_coherent(priv->device,
							   DMA_RX_SIZE *
							   sizeof(struct
							   dma_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1564 1565 1566 1567 1568
	}

	return 0;

err_dma:
1569 1570
	free_dma_rx_desc_resources(priv);

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1584
	u32 tx_count = priv->plat->tx_queues_to_use;
1585
	int ret = -ENOMEM;
1586
	u32 queue;
1587

1588 1589 1590
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1591

1592 1593
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1594

1595 1596
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1597
						    GFP_KERNEL);
1598
		if (!tx_q->tx_skbuff_dma)
1599
			goto err_dma;
1600 1601 1602 1603 1604

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1605
			goto err_dma;
1606 1607 1608 1609 1610 1611 1612 1613 1614

		if (priv->extend_desc) {
			tx_q->dma_etx = dma_zalloc_coherent(priv->device,
							    DMA_TX_SIZE *
							    sizeof(struct
							    dma_extended_desc),
							    &tx_q->dma_tx_phy,
							    GFP_KERNEL);
			if (!tx_q->dma_etx)
1615
				goto err_dma;
1616 1617 1618 1619 1620 1621 1622 1623
		} else {
			tx_q->dma_tx = dma_zalloc_coherent(priv->device,
							   DMA_TX_SIZE *
							   sizeof(struct
								  dma_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
			if (!tx_q->dma_tx)
1624
				goto err_dma;
1625
		}
1626 1627 1628 1629
	}

	return 0;

1630
err_dma:
1631 1632
	free_dma_tx_desc_resources(priv);

1633 1634 1635
	return ret;
}

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1646
	/* RX Allocation */
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1670 1671 1672 1673 1674 1675 1676
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1677 1678 1679
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1680

1681 1682
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1683
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1684
	}
J
jpinto 已提交
1685 1686
}

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1697
	stmmac_start_rx(priv, priv->ioaddr, chan);
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1710
	stmmac_start_tx(priv, priv->ioaddr, chan);
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1723
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1736
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1777 1778
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1779
 *  @priv: driver private structure
1780 1781
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1782 1783 1784
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1785 1786
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1787
	int rxfifosz = priv->plat->rx_fifo_size;
1788
	int txfifosz = priv->plat->tx_fifo_size;
1789 1790 1791
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1792
	u8 qmode = 0;
1793

1794 1795
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1796 1797 1798 1799 1800 1801
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1802

1803 1804 1805 1806
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1807 1808 1809
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1810 1811 1812 1813
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1814 1815
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1816
		priv->xstats.threshold = SF_DMA_MODE;
1817 1818 1819 1820 1821 1822
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1823 1824
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1825

1826 1827
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1828 1829
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1830
	}
1831

1832 1833
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1834

1835 1836
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1837
	}
1838 1839 1840
}

/**
1841
 * stmmac_tx_clean - to manage the transmission completion
1842
 * @priv: driver private structure
1843
 * @queue: TX queue index
1844
 * Description: it reclaims the transmit resources after transmission completes.
1845
 */
1846
static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
1847
{
1848
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1849
	unsigned int bytes_compl = 0, pkts_compl = 0;
1850
	unsigned int entry;
1851

1852
	netif_tx_lock(priv->dev);
1853

1854 1855
	priv->xstats.tx_clean++;

1856
	entry = tx_q->dirty_tx;
1857 1858
	while (entry != tx_q->cur_tx) {
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1859
		struct dma_desc *p;
1860
		int status;
1861 1862

		if (priv->extend_desc)
1863
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1864
		else
1865
			p = tx_q->dma_tx + entry;
1866

1867 1868
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1869 1870 1871 1872
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1873 1874 1875 1876 1877
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1878 1879 1880 1881 1882 1883
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1884 1885
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1886
			}
1887
			stmmac_get_tx_hwtstamp(priv, p, skb);
1888 1889
		}

1890 1891
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1892
				dma_unmap_page(priv->device,
1893 1894
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1895 1896 1897
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1898 1899
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1900
						 DMA_TO_DEVICE);
1901 1902 1903
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1904
		}
A
Alexandre TORGUE 已提交
1905

1906
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1907

1908 1909
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1910 1911

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1912 1913
			pkts_compl++;
			bytes_compl += skb->len;
1914
			dev_consume_skb_any(skb);
1915
			tx_q->tx_skbuff[entry] = NULL;
1916 1917
		}

1918
		stmmac_release_tx_desc(priv, p, priv->mode);
1919

1920
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1921
	}
1922
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1923

1924 1925 1926 1927 1928 1929
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1930

1931 1932
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1933
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1934
	}
1935 1936 1937

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1938
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1939
	}
1940
	netif_tx_unlock(priv->dev);
1941 1942 1943
}

/**
1944
 * stmmac_tx_err - to manage the tx error
1945
 * @priv: driver private structure
1946
 * @chan: channel index
1947
 * Description: it cleans the descriptors and restarts the transmission
1948
 * in case of transmission errors.
1949
 */
1950
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1951
{
1952
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1953
	int i;
1954

1955
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1956

1957
	stmmac_stop_tx_dma(priv, chan);
1958
	dma_free_tx_skbufs(priv, chan);
1959
	for (i = 0; i < DMA_TX_SIZE; i++)
1960
		if (priv->extend_desc)
1961 1962
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1963
		else
1964 1965
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1966 1967
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1968
	tx_q->mss = 0;
1969
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1970
	stmmac_start_tx_dma(priv, chan);
1971 1972

	priv->dev->stats.tx_errors++;
1973
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1974 1975
}

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
1989 1990
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1991 1992
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1993
	int rxfifosz = priv->plat->rx_fifo_size;
1994
	int txfifosz = priv->plat->tx_fifo_size;
1995 1996 1997

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1998 1999 2000 2001 2002 2003
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2004

2005 2006
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2007 2008
}

2009 2010
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2011
	int ret;
2012

2013 2014 2015
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2016
		stmmac_global_err(priv);
2017 2018 2019 2020
		return true;
	}

	return false;
2021 2022
}

2023
/**
2024
 * stmmac_dma_interrupt - DMA ISR
2025 2026
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2027 2028
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2029
 */
2030 2031
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2032
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2033 2034 2035
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2036
	u32 chan;
2037
	bool poll_scheduled = false;
K
Kees Cook 已提交
2038 2039 2040 2041 2042
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2043 2044 2045 2046 2047 2048 2049 2050

	/* Each DMA channel can be used for rx and tx simultaneously, yet
	 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
	 * stmmac_channel struct.
	 * Because of this, stmmac_poll currently checks (and possibly wakes)
	 * all tx queues rather than just a single tx queue.
	 */
	for (chan = 0; chan < channels_to_check; chan++)
2051 2052
		status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
				&priv->xstats, chan);
2053

2054 2055 2056
	for (chan = 0; chan < rx_channel_count; chan++) {
		if (likely(status[chan] & handle_rx)) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2057 2058

			if (likely(napi_schedule_prep(&rx_q->napi))) {
2059
				stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
2060
				__napi_schedule(&rx_q->napi);
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
				poll_scheduled = true;
			}
		}
	}

	/* If we scheduled poll, we already know that tx queues will be checked.
	 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
	 * completed transmission, if so, call stmmac_poll (once).
	 */
	if (!poll_scheduled) {
		for (chan = 0; chan < tx_channel_count; chan++) {
			if (status[chan] & handle_tx) {
				/* It doesn't matter what rx queue we choose
				 * here. We use 0 since it always exists.
				 */
				struct stmmac_rx_queue *rx_q =
					&priv->rx_queue[0];

				if (likely(napi_schedule_prep(&rx_q->napi))) {
2080 2081
					stmmac_disable_dma_irq(priv,
							priv->ioaddr, chan);
2082 2083 2084
					__napi_schedule(&rx_q->napi);
				}
				break;
2085
			}
2086
		}
2087
	}
2088

2089 2090
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2107
		} else if (unlikely(status[chan] == tx_hard_error)) {
2108
			stmmac_tx_err(priv, chan);
2109
		}
2110
	}
2111 2112
}

2113 2114 2115 2116 2117
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2118 2119 2120
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2121
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2122

2123
	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2124 2125

	if (priv->dma_cap.rmon) {
2126
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2127 2128
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2129
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2130 2131
}

2132
/**
2133
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2134
 * @priv: driver private structure
2135 2136 2137 2138 2139
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2140 2141 2142
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2143
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2144 2145
}

2146
/**
2147
 * stmmac_check_ether_addr - check if the MAC addr is valid
2148 2149 2150 2151 2152
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2153 2154 2155
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2156
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2157
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2158
			eth_hw_addr_random(priv->dev);
2159 2160
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2161 2162 2163
	}
}

2164
/**
2165
 * stmmac_init_dma_engine - DMA init.
2166 2167 2168 2169 2170 2171
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2172 2173
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2174 2175
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2176
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2177
	struct stmmac_rx_queue *rx_q;
2178
	struct stmmac_tx_queue *tx_q;
2179
	u32 chan = 0;
2180
	int atds = 0;
2181
	int ret = 0;
2182

2183 2184
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2185
		return -EINVAL;
2186 2187
	}

2188 2189 2190
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2191
	ret = stmmac_reset(priv, priv->ioaddr);
2192 2193 2194 2195 2196
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2197 2198 2199 2200 2201 2202
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2203 2204 2205
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2206

2207 2208
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2209

2210 2211 2212 2213 2214
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2215

2216 2217 2218
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2219

2220 2221
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2222

2223 2224 2225 2226 2227
		tx_q->tx_tail_addr = tx_q->dma_tx_phy +
			    (DMA_TX_SIZE * sizeof(struct dma_desc));
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2228

2229 2230 2231
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
2232

2233
	return ret;
2234 2235
}

2236
/**
2237
 * stmmac_tx_timer - mitigation sw timer for tx.
2238 2239 2240 2241
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2242
static void stmmac_tx_timer(struct timer_list *t)
2243
{
2244
	struct stmmac_priv *priv = from_timer(priv, t, txtimer);
2245 2246
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
2247

2248 2249 2250
	/* let's scan all the tx queues */
	for (queue = 0; queue < tx_queues_count; queue++)
		stmmac_tx_clean(priv, queue);
2251 2252 2253
}

/**
2254
 * stmmac_init_tx_coalesce - init tx mitigation options.
2255
 * @priv: driver private structure
2256 2257 2258 2259 2260 2261 2262 2263 2264
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2265
	timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
2266 2267 2268 2269
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	add_timer(&priv->txtimer);
}

2270 2271 2272 2273 2274 2275 2276
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2277 2278 2279
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2280 2281

	/* set RX ring length */
2282 2283 2284
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2285 2286
}

2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2300
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2301 2302 2303
	}
}

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2315 2316
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2317 2318 2319 2320
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2321
		stmmac_config_cbs(priv, priv->hw,
2322 2323 2324 2325 2326 2327 2328 2329
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2343
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2344 2345 2346
	}
}

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2363
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2383
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2384 2385 2386
	}
}

2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2404
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2405 2406 2407
	}
}

2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2418
	if (tx_queues_count > 1)
2419 2420
		stmmac_set_tx_queue_weight(priv);

2421
	/* Configure MTL RX algorithms */
2422 2423 2424
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2425 2426

	/* Configure MTL TX algorithms */
2427 2428 2429
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2430

2431
	/* Configure CBS in AVB TX queues */
2432
	if (tx_queues_count > 1)
2433 2434
		stmmac_configure_cbs(priv);

2435
	/* Map RX MTL to DMA channels */
2436
	stmmac_rx_queue_dma_chan_map(priv);
2437

2438
	/* Enable MAC RX Queues */
2439
	stmmac_mac_enable_rx_queues(priv);
2440

2441
	/* Set RX priorities */
2442
	if (rx_queues_count > 1)
2443 2444 2445
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2446
	if (tx_queues_count > 1)
2447
		stmmac_mac_config_tx_queues_prio(priv);
2448 2449

	/* Set RX routing */
2450
	if (rx_queues_count > 1)
2451
		stmmac_mac_config_rx_queues_routing(priv);
2452 2453
}

2454 2455
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2456
	if (priv->dma_cap.asp) {
2457
		netdev_info(priv->dev, "Enabling Safety Features\n");
2458
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2459 2460 2461 2462 2463
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2464
/**
2465
 * stmmac_hw_setup - setup mac in a usable state.
2466 2467
 *  @dev : pointer to the device structure.
 *  Description:
2468 2469 2470 2471
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2472 2473 2474 2475
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2476
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2477 2478
{
	struct stmmac_priv *priv = netdev_priv(dev);
2479
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2480 2481
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2482 2483 2484 2485 2486
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2487 2488
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2489 2490 2491 2492
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2493
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2494

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2508
	/* Initialize the MAC Core */
2509
	stmmac_core_init(priv, priv->hw, dev);
2510

2511
	/* Initialize MTL*/
2512
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2513

2514
	/* Initialize Safety Features */
2515
	stmmac_safety_feat_configuration(priv);
2516

2517
	ret = stmmac_rx_ipc(priv, priv->hw);
2518
	if (!ret) {
2519
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2520
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2521
		priv->hw->rx_csum = 0;
2522 2523
	}

2524
	/* Enable the MAC Rx/Tx */
2525
	stmmac_mac_set(priv, priv->ioaddr, true);
2526

2527 2528 2529
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2530 2531
	stmmac_mmc_setup(priv);

2532
	if (init_ptp) {
2533 2534 2535 2536
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2537
		ret = stmmac_init_ptp(priv);
2538 2539 2540 2541
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2542
	}
2543

2544
#ifdef CONFIG_DEBUG_FS
2545 2546
	ret = stmmac_init_fs(dev);
	if (ret < 0)
2547 2548
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
2549 2550 2551
#endif
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2552 2553 2554 2555
	if (priv->use_riwt) {
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
		if (!ret)
			priv->rx_riwt = MAX_DMA_RIWT;
2556 2557
	}

2558 2559
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2560

2561 2562 2563
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2564
	/* Enable TSO */
2565 2566
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2567
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2568
	}
A
Alexandre TORGUE 已提交
2569

2570 2571 2572
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2573 2574 2575
	return 0;
}

2576 2577 2578 2579 2580 2581 2582
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2597 2598
	stmmac_check_ether_addr(priv);

2599 2600 2601
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2602 2603
		ret = stmmac_init_phy(dev);
		if (ret) {
2604 2605 2606
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2607
			return ret;
2608
		}
2609
	}
2610

2611 2612 2613 2614
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2615
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2616
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2617

2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2632
	ret = stmmac_hw_setup(dev, true);
2633
	if (ret < 0) {
2634
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2635
		goto init_error;
2636 2637
	}

2638 2639
	stmmac_init_tx_coalesce(priv);

2640 2641
	if (dev->phydev)
		phy_start(dev->phydev);
2642

2643 2644
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2645
			  IRQF_SHARED, dev->name, dev);
2646
	if (unlikely(ret < 0)) {
2647 2648 2649
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2650
		goto irq_error;
2651 2652
	}

2653 2654 2655 2656 2657
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2658 2659 2660
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2661
			goto wolirq_error;
2662 2663 2664
		}
	}

2665
	/* Request the IRQ lines */
2666
	if (priv->lpi_irq > 0) {
2667 2668 2669
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2670 2671 2672
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2673
			goto lpiirq_error;
2674 2675 2676
		}
	}

2677 2678
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2679

2680
	return 0;
2681

2682
lpiirq_error:
2683 2684
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2685
wolirq_error:
2686
	free_irq(dev->irq, dev);
2687 2688 2689
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2690

2691
	del_timer_sync(&priv->txtimer);
2692
	stmmac_hw_teardown(dev);
2693 2694
init_error:
	free_dma_desc_resources(priv);
2695
dma_desc_error:
2696 2697
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2698

2699
	return ret;
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2712 2713 2714
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2715
	/* Stop and disconnect the PHY */
2716 2717 2718
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2719 2720
	}

2721
	stmmac_stop_all_queues(priv);
2722

2723
	stmmac_disable_all_queues(priv);
2724

2725 2726
	del_timer_sync(&priv->txtimer);

2727 2728
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2729 2730
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2731
	if (priv->lpi_irq > 0)
2732
		free_irq(priv->lpi_irq, dev);
2733 2734

	/* Stop TX/RX DMA and clear the descriptors */
2735
	stmmac_stop_all_dma(priv);
2736 2737 2738 2739

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2740
	/* Disable the MAC Rx/Tx */
2741
	stmmac_mac_set(priv, priv->ioaddr, false);
2742 2743 2744

	netif_carrier_off(dev);

2745
#ifdef CONFIG_DEBUG_FS
2746
	stmmac_exit_fs(dev);
2747 2748
#endif

2749 2750
	stmmac_release_ptp(priv);

2751 2752 2753
	return 0;
}

A
Alexandre TORGUE 已提交
2754 2755 2756 2757 2758 2759
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2760
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2761 2762 2763 2764 2765
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2766
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2767
{
2768
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2769
	struct dma_desc *desc;
2770
	u32 buff_size;
2771
	int tmp_len;
A
Alexandre TORGUE 已提交
2772 2773 2774 2775

	tmp_len = total_len;

	while (tmp_len > 0) {
2776
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2777
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2778
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2779

2780
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2781 2782 2783
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2784 2785 2786 2787
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2822
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2823 2824
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2825
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2826
	unsigned int first_entry, des;
2827 2828 2829
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2830 2831 2832
	u8 proto_hdr_len;
	int i;

2833 2834
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2835 2836 2837 2838
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2839
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2840
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2841 2842 2843
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2844
			/* This is a hard error, log it. */
2845 2846 2847
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2848 2849 2850 2851 2852 2853 2854 2855 2856
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2857
	if (mss != tx_q->mss) {
2858
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2859
		stmmac_set_mss(priv, mss_desc, mss);
2860
		tx_q->mss = mss;
2861
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2862
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2863 2864 2865 2866 2867 2868 2869 2870 2871
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2872
	first_entry = tx_q->cur_tx;
2873
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2874

2875
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2876 2877 2878 2879 2880 2881 2882 2883
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2884 2885
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2886

2887
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2888 2889 2890

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2891
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2892 2893 2894 2895

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2896
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2897 2898 2899 2900 2901 2902 2903 2904

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2905 2906
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2907 2908

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2909
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2910

2911 2912 2913
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2914 2915
	}

2916
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2917

2918 2919 2920 2921 2922 2923 2924 2925
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2926
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2927

2928
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2929 2930
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2931
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
2945
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2946 2947 2948
		priv->xstats.tx_set_ic_bit++;
	}

2949
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2950 2951 2952 2953 2954

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2955
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2956 2957 2958
	}

	/* Complete the first descriptor before granting the DMA */
2959
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2960 2961
			proto_hdr_len,
			pay_len,
2962
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2963 2964 2965
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2966 2967 2968 2969 2970 2971 2972
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
2973
		stmmac_set_tx_owner(priv, mss_desc);
2974
	}
A
Alexandre TORGUE 已提交
2975 2976 2977 2978 2979

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
2980
	wmb();
A
Alexandre TORGUE 已提交
2981 2982 2983

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2984 2985
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
2986

2987
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
2988 2989 2990 2991 2992

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

2993
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
2994

2995
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
2996 2997 2998 2999 3000 3001 3002 3003 3004 3005

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3006
/**
3007
 *  stmmac_xmit - Tx entry point of the driver
3008 3009
 *  @skb : the socket buffer
 *  @dev : device pointer
3010 3011 3012
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3013 3014 3015 3016
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3017
	unsigned int nopaged_len = skb_headlen(skb);
3018
	int i, csum_insertion = 0, is_jumbo = 0;
3019
	u32 queue = skb_get_queue_mapping(skb);
3020
	int nfrags = skb_shinfo(skb)->nr_frags;
3021 3022
	int entry;
	unsigned int first_entry;
3023
	struct dma_desc *desc, *first;
3024
	struct stmmac_tx_queue *tx_q;
3025
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3026 3027
	unsigned int des;

3028 3029
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
3030 3031
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
N
Niklas Cassel 已提交
3032
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3033 3034
			return stmmac_tso_xmit(skb, dev);
	}
3035

3036
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3037 3038 3039
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3040
			/* This is a hard error, log it. */
3041 3042 3043
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3044 3045 3046 3047
		}
		return NETDEV_TX_BUSY;
	}

3048 3049 3050
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

3051
	entry = tx_q->cur_tx;
3052
	first_entry = entry;
3053
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3054

3055
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3056

3057
	if (likely(priv->extend_desc))
3058
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3059
	else
3060
		desc = tx_q->dma_tx + entry;
3061

3062 3063
	first = desc;

3064
	enh_desc = priv->plat->enh_desc;
3065
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3066
	if (enh_desc)
3067
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3068

3069
	if (unlikely(is_jumbo)) {
3070
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3071
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3072
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3073
	}
3074 3075

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3076 3077
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3078
		bool last_segment = (i == (nfrags - 1));
3079

3080
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3081
		WARN_ON(tx_q->tx_skbuff[entry]);
3082

3083
		if (likely(priv->extend_desc))
3084
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3085
		else
3086
			desc = tx_q->dma_tx + entry;
3087

A
Alexandre TORGUE 已提交
3088 3089 3090
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3091 3092
			goto dma_map_err; /* should reuse desc w/o issues */

3093
		tx_q->tx_skbuff_dma[entry].buf = des;
3094 3095

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3096

3097 3098 3099
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3100 3101

		/* Prepare the descriptor and set the own bit too */
3102 3103
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3104 3105
	}

3106 3107
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3108

3109 3110 3111 3112 3113 3114
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3115
	tx_q->cur_tx = entry;
3116 3117

	if (netif_msg_pktdata(priv)) {
3118 3119
		void *tx_head;

3120 3121
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3122
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3123
			   entry, first, nfrags);
3124

3125
		if (priv->extend_desc)
3126
			tx_head = (void *)tx_q->dma_etx;
3127
		else
3128
			tx_head = (void *)tx_q->dma_tx;
3129

3130
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3131

3132
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3133 3134
		print_pkt(skb->data, skb->len);
	}
3135

3136
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3137 3138
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3139
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3140 3141 3142 3143
	}

	dev->stats.tx_bytes += skb->len;

3144 3145 3146 3147 3148 3149
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
3150
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3151 3152 3153 3154
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
3155
		stmmac_set_tx_ic(priv, desc);
3156
		priv->xstats.tx_set_ic_bit++;
3157 3158
	}

3159
	skb_tx_timestamp(skb);
3160

3161 3162 3163 3164 3165 3166 3167
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3168 3169 3170
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3171 3172
			goto dma_map_err;

3173
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3174 3175

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3176

3177 3178
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3179 3180 3181 3182 3183

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3184
			stmmac_enable_tx_timestamp(priv, first);
3185 3186 3187
		}

		/* Prepare the first descriptor setting the OWN bit too */
3188 3189 3190
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3191 3192 3193 3194 3195

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
3196
		wmb();
3197 3198
	}

3199
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3200

3201 3202
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3203

G
Giuseppe CAVALLARO 已提交
3204
	return NETDEV_TX_OK;
3205

G
Giuseppe CAVALLARO 已提交
3206
dma_map_err:
3207
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3208 3209
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3210 3211 3212
	return NETDEV_TX_OK;
}

3213 3214
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3215 3216
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3217 3218
	u16 vlanid;

3219 3220 3221 3222 3223 3224 3225
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3226
		/* pop the vlan tag */
3227 3228
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3229
		skb_pull(skb, VLAN_HLEN);
3230
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3231 3232 3233 3234
	}
}


3235
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3236
{
3237
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3238 3239 3240 3241 3242
		return 0;

	return 1;
}

3243
/**
3244
 * stmmac_rx_refill - refill used skb preallocated buffers
3245
 * @priv: driver private structure
3246
 * @queue: RX queue index
3247 3248 3249
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3250
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3251
{
3252 3253 3254 3255
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3256 3257
	int bfsize = priv->dma_buf_sz;

3258
	while (dirty-- > 0) {
3259 3260 3261
		struct dma_desc *p;

		if (priv->extend_desc)
3262
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3263
		else
3264
			p = rx_q->dma_rx + entry;
3265

3266
		if (likely(!rx_q->rx_skbuff[entry])) {
3267 3268
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3269
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3270 3271
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3272
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3273 3274 3275 3276
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3277
				break;
3278
			}
3279

3280 3281
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3282 3283
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3284
			if (dma_mapping_error(priv->device,
3285
					      rx_q->rx_skbuff_dma[entry])) {
3286
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3287 3288 3289
				dev_kfree_skb(skb);
				break;
			}
3290

3291
			stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
3292
			stmmac_refill_desc3(priv, rx_q, p);
3293

3294 3295
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3296

3297 3298
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3299
		}
P
Pavel Machek 已提交
3300
		dma_wmb();
A
Alexandre TORGUE 已提交
3301

3302
		stmmac_set_rx_owner(priv, p, priv->use_riwt);
A
Alexandre TORGUE 已提交
3303

P
Pavel Machek 已提交
3304
		dma_wmb();
3305 3306

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3307
	}
3308
	rx_q->dirty_rx = entry;
3309 3310
}

3311
/**
3312
 * stmmac_rx - manage the receive process
3313
 * @priv: driver private structure
3314 3315
 * @limit: napi bugget
 * @queue: RX queue index.
3316 3317 3318
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3319
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3320
{
3321 3322 3323
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3324 3325
	unsigned int next_entry;
	unsigned int count = 0;
3326 3327 3328
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3329

3330
	if (netif_msg_rx_status(priv)) {
3331 3332
		void *rx_head;

3333
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3334
		if (priv->extend_desc)
3335
			rx_head = (void *)rx_q->dma_erx;
3336
		else
3337
			rx_head = (void *)rx_q->dma_rx;
3338

3339
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3340
	}
3341
	while (count < limit) {
3342
		int status;
3343
		struct dma_desc *p;
3344
		struct dma_desc *np;
3345

3346
		if (priv->extend_desc)
3347
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3348
		else
3349
			p = rx_q->dma_rx + entry;
3350

3351
		/* read the status of the incoming frame */
3352 3353
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3354 3355
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3356 3357 3358 3359
			break;

		count++;

3360 3361
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3362

3363
		if (priv->extend_desc)
3364
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3365
		else
3366
			np = rx_q->dma_rx + next_entry;
3367 3368

		prefetch(np);
3369

3370 3371 3372
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3373
		if (unlikely(status == discard_frame)) {
3374
			priv->dev->stats.rx_errors++;
3375
			if (priv->hwts_rx_en && !priv->extend_desc) {
3376
				/* DESC2 & DESC3 will be overwritten by device
3377 3378 3379 3380
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3381
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3382
				rx_q->rx_skbuff[entry] = NULL;
3383
				dma_unmap_single(priv->device,
3384
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3385 3386
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3387 3388
			}
		} else {
3389
			struct sk_buff *skb;
3390
			int frame_len;
A
Alexandre TORGUE 已提交
3391 3392
			unsigned int des;

3393
			stmmac_get_desc_addr(priv, p, &des);
3394
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3395

3396
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3397 3398 3399
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3400
			if (frame_len > priv->dma_buf_sz) {
3401 3402 3403
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3404 3405 3406 3407
				priv->dev->stats.rx_length_errors++;
				break;
			}

3408
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3409
			 * Type frames (LLC/LLC-SNAP)
3410 3411 3412 3413
			 *
			 * llc_snap is never checked in GMAC >= 4, so this ACS
			 * feature is always disabled and packets need to be
			 * stripped manually.
G
Giuseppe CAVALLARO 已提交
3414
			 */
3415 3416
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
			    unlikely(status != llc_snap))
3417
				frame_len -= ETH_FCS_LEN;
3418

3419
			if (netif_msg_rx_status(priv)) {
3420 3421
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3422 3423
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3424
			}
3425

A
Alexandre TORGUE 已提交
3426 3427 3428 3429
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
3430
			if (unlikely(!xmac &&
A
Alexandre TORGUE 已提交
3431
				     ((frame_len < priv->rx_copybreak) ||
3432
				     stmmac_rx_threshold_count(rx_q)))) {
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3444
							rx_q->rx_skbuff_dma
3445 3446 3447
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3448
							rx_q->
3449 3450 3451 3452 3453
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3454
							   rx_q->rx_skbuff_dma
3455 3456 3457
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3458
				skb = rx_q->rx_skbuff[entry];
3459
				if (unlikely(!skb)) {
3460 3461 3462
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3463 3464 3465 3466
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3467 3468
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3469 3470 3471

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3472
						 rx_q->rx_skbuff_dma[entry],
3473 3474
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3475 3476 3477
			}

			if (netif_msg_pktdata(priv)) {
3478 3479
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3480 3481
				print_pkt(skb->data, frame_len);
			}
3482

3483 3484
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3485 3486
			stmmac_rx_vlan(priv->dev, skb);

3487 3488
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3489
			if (unlikely(!coe))
3490
				skb_checksum_none_assert(skb);
3491
			else
3492
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3493

3494
			napi_gro_receive(&rx_q->napi, skb);
3495 3496 3497 3498 3499 3500 3501

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3502
	stmmac_rx_refill(priv, queue);
3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3515
 *  To look at the incoming frames and clear the tx resources.
3516 3517 3518
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
3519 3520 3521
	struct stmmac_rx_queue *rx_q =
		container_of(napi, struct stmmac_rx_queue, napi);
	struct stmmac_priv *priv = rx_q->priv_data;
3522
	u32 tx_count = priv->plat->tx_queues_to_use;
3523
	u32 chan = rx_q->queue_index;
3524
	int work_done = 0;
3525
	u32 queue;
3526

3527
	priv->xstats.napi_poll++;
3528 3529 3530 3531 3532

	/* check all the queues */
	for (queue = 0; queue < tx_count; queue++)
		stmmac_tx_clean(priv, queue);

3533
	work_done = stmmac_rx(priv, budget, rx_q->queue_index);
3534
	if (work_done < budget) {
3535
		napi_complete_done(napi, work_done);
3536
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3537 3538 3539 3540 3541 3542 3543 3544
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3545
 *   complete within a reasonable time. The driver will mark the error in the
3546 3547 3548 3549 3550 3551 3552
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3553
	stmmac_global_err(priv);
3554 3555 3556
}

/**
3557
 *  stmmac_set_rx_mode - entry point for multicast addressing
3558 3559 3560 3561 3562 3563 3564
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3565
static void stmmac_set_rx_mode(struct net_device *dev)
3566 3567 3568
{
	struct stmmac_priv *priv = netdev_priv(dev);

3569
	stmmac_set_filter(priv, priv->hw, dev);
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3585 3586
	struct stmmac_priv *priv = netdev_priv(dev);

3587
	if (netif_running(dev)) {
3588
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3589 3590 3591
		return -EBUSY;
	}

3592
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3593

3594 3595 3596 3597 3598
	netdev_update_features(dev);

	return 0;
}

3599
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3600
					     netdev_features_t features)
3601 3602 3603
{
	struct stmmac_priv *priv = netdev_priv(dev);

3604
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3605
		features &= ~NETIF_F_RXCSUM;
3606

3607
	if (!priv->plat->tx_coe)
3608
		features &= ~NETIF_F_CSUM_MASK;
3609

3610 3611 3612
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3613
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3614
	 */
3615
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3616
		features &= ~NETIF_F_CSUM_MASK;
3617

A
Alexandre TORGUE 已提交
3618 3619 3620 3621 3622 3623 3624 3625
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3626
	return features;
3627 3628
}

3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3642
	stmmac_rx_ipc(priv, priv->hw);
3643 3644 3645 3646

	return 0;
}

3647 3648 3649 3650 3651
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3652 3653 3654 3655 3656
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3657
 */
3658 3659 3660 3661
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3662 3663 3664 3665
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3666
	bool xmac;
3667

3668
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3669
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3670

3671 3672 3673
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3674
	if (unlikely(!dev)) {
3675
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3676 3677 3678
		return IRQ_NONE;
	}

3679 3680 3681
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3682 3683 3684
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3685

3686
	/* To handle GMAC own interrupts */
3687
	if ((priv->plat->has_gmac) || xmac) {
3688
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3689
		int mtl_status;
3690

3691 3692
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3693
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3694
				priv->tx_path_in_lpi_mode = true;
3695
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3696
				priv->tx_path_in_lpi_mode = false;
3697 3698
		}

3699 3700
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3701

3702 3703 3704 3705
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3706

3707 3708 3709 3710
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3711
		}
3712 3713

		/* PCS link status */
3714
		if (priv->hw->pcs) {
3715 3716 3717 3718 3719
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3720
	}
3721

3722
	/* To handle DMA interrupts */
3723
	stmmac_dma_interrupt(priv);
3724 3725 3726 3727 3728 3729

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3730 3731
 * to allow network I/O with interrupts disabled.
 */
3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3747
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3748 3749 3750
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3751
	int ret = -EOPNOTSUPP;
3752 3753 3754 3755

	if (!netif_running(dev))
		return -EINVAL;

3756 3757 3758 3759
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3760
		if (!dev->phydev)
3761
			return -EINVAL;
3762
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3763 3764 3765 3766 3767 3768 3769
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3770

3771 3772 3773
	return ret;
}

3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
		if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
			ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

static int stmmac_setup_tc_block(struct stmmac_priv *priv,
				 struct tc_block_offload *f)
{
	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3804
				priv, priv, f->extack);
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
		return stmmac_setup_tc_block(priv, type_data);
3821 3822
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
3823 3824 3825 3826 3827
	default:
		return -EOPNOTSUPP;
	}
}

3828 3829 3830 3831 3832 3833 3834 3835 3836
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3837
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3838 3839 3840 3841

	return ret;
}

3842
#ifdef CONFIG_DEBUG_FS
3843 3844
static struct dentry *stmmac_fs_dir;

3845
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3846
			       struct seq_file *seq)
3847 3848
{
	int i;
G
Giuseppe CAVALLARO 已提交
3849 3850
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3851

3852 3853 3854
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3855
				   i, (unsigned int)virt_to_phys(ep),
3856 3857 3858 3859
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3860 3861 3862
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3863
				   i, (unsigned int)virt_to_phys(p),
3864 3865
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3866 3867
			p++;
		}
3868 3869
		seq_printf(seq, "\n");
	}
3870
}
3871

3872 3873 3874 3875
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3876
	u32 rx_count = priv->plat->rx_queues_to_use;
3877
	u32 tx_count = priv->plat->tx_queues_to_use;
3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
	u32 queue;

	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3895

3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3920 3921
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3922 3923 3924 3925 3926
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3927
	.release = single_release,
3928 3929
};

3930 3931 3932 3933 3934
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3935
	if (!priv->hw_cap_support) {
3936 3937 3938 3939 3940 3941 3942 3943
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3944
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3945
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3946
	seq_printf(seq, "\t1000 Mbps: %s\n",
3947
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3948
	seq_printf(seq, "\tHalf duplex: %s\n",
3949 3950 3951 3952 3953
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3954
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3966
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3967
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3968
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3969 3970 3971 3972
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3973 3974 3975 3976 3977 3978 3979 3980 3981
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
4004
	.release = single_release,
4005 4006
};

4007 4008
static int stmmac_init_fs(struct net_device *dev)
{
4009 4010 4011 4012
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4013

4014
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4015
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4016 4017 4018 4019 4020

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4021
	priv->dbgfs_rings_status =
4022
		debugfs_create_file("descriptors_status", 0444,
4023 4024
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4025

4026
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4027
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4028
		debugfs_remove_recursive(priv->dbgfs_dir);
4029 4030 4031 4032

		return -ENOMEM;
	}

4033
	/* Entry to report the DMA HW features */
4034 4035 4036
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4037

4038
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4039
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4040
		debugfs_remove_recursive(priv->dbgfs_dir);
4041 4042 4043 4044

		return -ENOMEM;
	}

4045 4046 4047
	return 0;
}

4048
static void stmmac_exit_fs(struct net_device *dev)
4049
{
4050 4051 4052
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4053
}
4054
#endif /* CONFIG_DEBUG_FS */
4055

4056 4057 4058 4059 4060
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4061
	.ndo_fix_features = stmmac_fix_features,
4062
	.ndo_set_features = stmmac_set_features,
4063
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4064 4065
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4066
	.ndo_setup_tc = stmmac_setup_tc,
4067 4068 4069
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4070
	.ndo_set_mac_address = stmmac_set_mac_address,
4071 4072
};

4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
	dev_open(priv->dev);
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4104 4105
/**
 *  stmmac_hw_init - Init the MAC device
4106
 *  @priv: driver private structure
4107 4108 4109 4110
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4111 4112 4113
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4114
	int ret;
4115

4116 4117 4118
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4119
	priv->chain_mode = chain_mode;
4120

4121 4122 4123 4124
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4125

4126 4127 4128
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4129
		dev_info(priv->device, "DMA HW capability register supported\n");
4130 4131 4132 4133 4134 4135 4136 4137

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4138
		priv->hw->pmt = priv->plat->pmt;
4139

4140 4141 4142 4143 4144 4145
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4146 4147
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4148 4149 4150 4151 4152 4153

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4154 4155 4156
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4157

4158 4159
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4160
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4161
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4162
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4163
	}
4164
	if (priv->plat->tx_coe)
4165
		dev_info(priv->device, "TX Checksum insertion supported\n");
4166 4167

	if (priv->plat->pmt) {
4168
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4169 4170 4171
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4172
	if (priv->dma_cap.tsoen)
4173
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4174

4175 4176 4177 4178 4179 4180 4181
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4182
	return 0;
4183 4184
}

4185
/**
4186 4187
 * stmmac_dvr_probe
 * @device: device pointer
4188
 * @plat_dat: platform data pointer
4189
 * @res: stmmac resource pointer
4190 4191
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4192
 * Return:
4193
 * returns 0 on success, otherwise errno.
4194
 */
4195 4196 4197
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4198
{
4199 4200
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4201 4202
	int ret = 0;
	u32 queue;
4203

4204 4205 4206
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4207
	if (!ndev)
4208
		return -ENOMEM;
4209 4210 4211 4212 4213 4214

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4215

4216
	stmmac_set_ethtool_ops(ndev);
4217 4218
	priv->pause = pause;
	priv->plat = plat_dat;
4219 4220 4221 4222 4223 4224 4225 4226 4227
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4228

4229
	dev_set_drvdata(device, priv->dev);
4230

4231 4232
	/* Verify driver arguments */
	stmmac_verify_args();
4233

4234 4235 4236 4237 4238 4239 4240 4241 4242
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
		goto error_wq;
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4243
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4244 4245
	 * this needs to have multiple instances
	 */
4246 4247 4248
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4249 4250
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4251
		reset_control_deassert(priv->plat->stmmac_rst);
4252 4253 4254 4255 4256 4257
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4258

4259
	/* Init MAC and get the capabilities */
4260 4261
	ret = stmmac_hw_init(priv);
	if (ret)
4262
		goto error_hw_init;
4263

4264
	/* Configure real RX and TX queues */
4265 4266
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4267

4268
	ndev->netdev_ops = &stmmac_netdev_ops;
4269

4270 4271
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4272

4273 4274 4275 4276 4277
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4278
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4279
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4280
		priv->tso = true;
4281
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4282
	}
4283 4284
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4285 4286
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4287
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4288 4289 4290
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4291 4292 4293 4294
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4295 4296
	else if (priv->plat->has_xgmac)
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4297 4298
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4299 4300 4301 4302 4303
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4304
		ndev->max_mtu = priv->plat->maxmtu;
4305
	else if (priv->plat->maxmtu < ndev->min_mtu)
4306 4307 4308
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4309

4310 4311 4312
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4313 4314 4315 4316 4317
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
4318 4319
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
4320
		priv->use_riwt = 1;
4321 4322
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
4323 4324
	}

4325 4326 4327 4328 4329 4330
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
			       (8 * priv->plat->rx_queues_to_use));
	}
4331

4332
	mutex_init(&priv->lock);
4333

4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4345 4346
	stmmac_check_pcs_mode(priv);

4347 4348 4349
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4350 4351 4352
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4353 4354 4355
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4356 4357
			goto error_mdio_register;
		}
4358 4359
	}

4360
	ret = register_netdev(ndev);
4361
	if (ret) {
4362 4363
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4364 4365
		goto error_netdev_register;
	}
4366 4367

	return ret;
4368

4369
error_netdev_register:
4370 4371 4372 4373
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4374
error_mdio_register:
4375 4376 4377 4378 4379
	for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		netif_napi_del(&rx_q->napi);
	}
4380
error_hw_init:
4381 4382
	destroy_workqueue(priv->wq);
error_wq:
4383
	free_netdev(ndev);
4384

4385
	return ret;
4386
}
4387
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4388 4389 4390

/**
 * stmmac_dvr_remove
4391
 * @dev: device pointer
4392
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4393
 * changes the link status, releases the DMA descriptor rings.
4394
 */
4395
int stmmac_dvr_remove(struct device *dev)
4396
{
4397
	struct net_device *ndev = dev_get_drvdata(dev);
4398
	struct stmmac_priv *priv = netdev_priv(ndev);
4399

4400
	netdev_info(priv->dev, "%s: removing driver", __func__);
4401

4402
	stmmac_stop_all_dma(priv);
4403

4404
	stmmac_mac_set(priv, priv->ioaddr, false);
4405 4406
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4407 4408 4409 4410
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4411 4412 4413
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4414
		stmmac_mdio_unregister(ndev);
4415
	destroy_workqueue(priv->wq);
4416
	mutex_destroy(&priv->lock);
4417 4418 4419 4420
	free_netdev(ndev);

	return 0;
}
4421
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4422

4423 4424
/**
 * stmmac_suspend - suspend callback
4425
 * @dev: device pointer
4426 4427 4428 4429
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4430
int stmmac_suspend(struct device *dev)
4431
{
4432
	struct net_device *ndev = dev_get_drvdata(dev);
4433
	struct stmmac_priv *priv = netdev_priv(ndev);
4434

4435
	if (!ndev || !netif_running(ndev))
4436 4437
		return 0;

4438 4439
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4440

4441
	mutex_lock(&priv->lock);
4442

4443
	netif_device_detach(ndev);
4444
	stmmac_stop_all_queues(priv);
4445

4446
	stmmac_disable_all_queues(priv);
4447 4448

	/* Stop TX/RX DMA */
4449
	stmmac_stop_all_dma(priv);
4450

4451
	/* Enable Power down mode by programming the PMT regs */
4452
	if (device_may_wakeup(priv->device)) {
4453
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4454 4455
		priv->irq_wake = 1;
	} else {
4456
		stmmac_mac_set(priv, priv->ioaddr, false);
4457
		pinctrl_pm_select_sleep_state(priv->device);
4458
		/* Disable clock in case of PWM is off */
4459 4460
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4461
	}
4462
	mutex_unlock(&priv->lock);
4463

4464
	priv->oldlink = false;
4465 4466
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4467 4468
	return 0;
}
4469
EXPORT_SYMBOL_GPL(stmmac_suspend);
4470

4471 4472 4473 4474 4475 4476 4477
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4478
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4479 4480 4481 4482 4483 4484 4485 4486 4487
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4488 4489 4490 4491 4492
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4493
		tx_q->mss = 0;
4494
	}
4495 4496
}

4497 4498
/**
 * stmmac_resume - resume callback
4499
 * @dev: device pointer
4500 4501 4502
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4503
int stmmac_resume(struct device *dev)
4504
{
4505
	struct net_device *ndev = dev_get_drvdata(dev);
4506
	struct stmmac_priv *priv = netdev_priv(ndev);
4507

4508
	if (!netif_running(ndev))
4509 4510 4511 4512 4513 4514
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4515 4516
	 * from another devices (e.g. serial console).
	 */
4517
	if (device_may_wakeup(priv->device)) {
4518
		mutex_lock(&priv->lock);
4519
		stmmac_pmt(priv, priv->hw, 0);
4520
		mutex_unlock(&priv->lock);
4521
		priv->irq_wake = 0;
4522
	} else {
4523
		pinctrl_pm_select_default_state(priv->device);
4524
		/* enable the clk previously disabled */
4525 4526
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4527 4528 4529 4530
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4531

4532
	netif_device_attach(ndev);
4533

4534
	mutex_lock(&priv->lock);
4535

4536 4537
	stmmac_reset_queues_param(priv);

4538 4539
	stmmac_clear_descriptors(priv);

4540
	stmmac_hw_setup(ndev, false);
4541
	stmmac_init_tx_coalesce(priv);
4542
	stmmac_set_rx_mode(ndev);
4543

4544
	stmmac_enable_all_queues(priv);
4545

4546
	stmmac_start_all_queues(priv);
4547

4548
	mutex_unlock(&priv->lock);
4549

4550 4551
	if (ndev->phydev)
		phy_start(ndev->phydev);
4552

4553 4554
	return 0;
}
4555
EXPORT_SYMBOL_GPL(stmmac_resume);
4556

4557 4558 4559 4560 4561 4562 4563 4564
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4565
		if (!strncmp(opt, "debug:", 6)) {
4566
			if (kstrtoint(opt + 6, 0, &debug))
4567 4568
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4569
			if (kstrtoint(opt + 8, 0, &phyaddr))
4570 4571
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4572
			if (kstrtoint(opt + 7, 0, &buf_sz))
4573 4574
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4575
			if (kstrtoint(opt + 3, 0, &tc))
4576 4577
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4578
			if (kstrtoint(opt + 9, 0, &watchdog))
4579 4580
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4581
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4582 4583
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4584
			if (kstrtoint(opt + 6, 0, &pause))
4585
				goto err;
4586
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4587 4588
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4589 4590 4591
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4592
		}
4593 4594
	}
	return 0;
4595 4596 4597 4598

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4599 4600 4601
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4602
#endif /* MODULE */
4603

4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4633 4634 4635
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");