stmmac_main.c 125.8 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47
#include <linux/net_tstamp.h>
48
#include <net/pkt_cls.h>
49
#include "stmmac_ptp.h"
50
#include "stmmac.h"
51
#include <linux/reset.h>
52
#include <linux/of_mdio.h>
53
#include "dwmac1000.h"
54
#include "dwxgmac2.h"
55
#include "hwif.h"
56

57
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
58
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
59 60

/* Module parameters */
61
#define TX_TIMEO	5000
62
static int watchdog = TX_TIMEO;
63
module_param(watchdog, int, 0644);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, 0644);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71
module_param(phyaddr, int, 0444);
72 73
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
76 77

static int flow_ctrl = FLOW_OFF;
78
module_param(flow_ctrl, int, 0644);
79 80 81
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
82
module_param(pause, int, 0644);
83 84 85 86
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
87
module_param(tc, int, 0644);
88 89
MODULE_PARM_DESC(tc, "DMA threshold control value");

90 91
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
92
module_param(buf_sz, int, 0644);
93 94
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

95 96
#define	STMMAC_RX_COPYBREAK	256

97 98 99 100
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

101 102
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
103
module_param(eee_timer, int, 0644);
104
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
105
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
106

107 108
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
109 110
 */
static unsigned int chain_mode;
111
module_param(chain_mode, int, 0444);
112 113
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

114 115
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

116
#ifdef CONFIG_DEBUG_FS
117
static int stmmac_init_fs(struct net_device *dev);
118
static void stmmac_exit_fs(struct net_device *dev);
119 120
#endif

121 122
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

123 124
/**
 * stmmac_verify_args - verify the driver parameters.
125 126
 * Description: it checks the driver parameters and set a default in case of
 * errors.
127 128 129 130 131
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
132 133
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
134 135 136 137 138 139
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
140 141
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
142 143
}

144 145 146 147 148 149 150
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
151 152
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
153 154
	u32 queue;

155 156
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
157

158
		napi_disable(&ch->napi);
159 160 161 162 163 164 165 166 167 168
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
169 170
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
171 172
	u32 queue;

173 174
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
175

176
		napi_enable(&ch->napi);
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

206 207 208 209 210 211 212 213 214 215 216 217 218 219
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

220 221 222 223 224 225 226 227 228 229 230 231
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
232 233 234 235
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

236
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
237 238

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
239 240 241 242 243 244
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
245 246 247 248 249 250 251 252 253 254 255
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
256
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
257
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
258
	}
259 260 261 262 263 264 265 266 267 268 269

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
285 286
}

287 288
static void print_pkt(unsigned char *buf, int len)
{
289 290
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
291 292
}

293
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
294
{
295
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
296
	u32 avail;
297

298 299
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
300
	else
301
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
302 303 304 305

	return avail;
}

306 307 308 309 310 311
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
312
{
313
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
314
	u32 dirty;
315

316 317
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
318
	else
319
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
320 321

	return dirty;
322 323
}

324
/**
325
 * stmmac_hw_fix_mac_speed - callback for speed selection
326
 * @priv: driver private structure
327
 * Description: on some platforms (e.g. ST), some HW system configuration
328
 * registers have to be set according to the link speed negotiated.
329 330 331
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
332 333
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
334 335

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
336
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
337 338
}

339
/**
340
 * stmmac_enable_eee_mode - check and enter in LPI mode
341
 * @priv: driver private structure
342 343
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
344
 */
345 346
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
347 348 349 350 351 352 353 354 355 356 357
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

358
	/* Check and enter in LPI mode */
359
	if (!priv->tx_path_in_lpi_mode)
360 361
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
362 363
}

364
/**
365
 * stmmac_disable_eee_mode - disable and exit from LPI mode
366 367 368 369
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
370 371
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
372
	stmmac_reset_eee_mode(priv, priv->hw);
373 374 375 376 377
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
378
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
379 380
 * @arg : data hook
 * Description:
381
 *  if there is no data transfer and if we are not in LPI state,
382 383
 *  then MAC Transmitter can be moved to LPI state.
 */
384
static void stmmac_eee_ctrl_timer(struct timer_list *t)
385
{
386
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
387 388

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
389
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
390 391 392
}

/**
393
 * stmmac_eee_init - init EEE
394
 * @priv: driver private structure
395
 * Description:
396 397 398
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
399 400 401
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
402
	struct net_device *ndev = priv->dev;
403
	int interface = priv->plat->interface;
404 405
	bool ret = false;

406 407 408 409 410
	if ((interface != PHY_INTERFACE_MODE_MII) &&
	    (interface != PHY_INTERFACE_MODE_GMII) &&
	    !phy_interface_mode_is_rgmii(interface))
		goto out;

G
Giuseppe CAVALLARO 已提交
411 412 413
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
414 415 416
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
417 418
		goto out;

419 420
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
421 422
		int tx_lpi_timer = priv->tx_lpi_timer;

423
		/* Check if the PHY supports EEE */
424
		if (phy_init_eee(ndev->phydev, 1)) {
425 426 427 428 429
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
430
			mutex_lock(&priv->lock);
431
			if (priv->eee_active) {
432
				netdev_dbg(priv->dev, "disable EEE\n");
433
				del_timer_sync(&priv->eee_ctrl_timer);
434 435
				stmmac_set_eee_timer(priv, priv->hw, 0,
						tx_lpi_timer);
436 437
			}
			priv->eee_active = 0;
438
			mutex_unlock(&priv->lock);
439
			goto out;
440 441
		}
		/* Activate the EEE and start timers */
442
		mutex_lock(&priv->lock);
G
Giuseppe CAVALLARO 已提交
443 444
		if (!priv->eee_active) {
			priv->eee_active = 1;
445 446
			timer_setup(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer, 0);
447 448
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
449

450 451
			stmmac_set_eee_timer(priv, priv->hw,
					STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
452 453
		}
		/* Set HW EEE according to the speed */
454
		stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
455 456

		ret = true;
457
		mutex_unlock(&priv->lock);
458

459
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
460 461 462 463 464
	}
out:
	return ret;
}

465
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
466
 * @priv: driver private structure
467
 * @p : descriptor pointer
468 469 470 471 472 473
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
474
				   struct dma_desc *p, struct sk_buff *skb)
475 476 477 478 479 480 481
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
482
	/* exit if skb doesn't support hw tstamp */
483
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
484 485 486
		return;

	/* check tx tstamp status */
487
	if (stmmac_get_tx_timestamp_status(priv, p)) {
488
		/* get the valid tstamp */
489
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
490

491 492
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
493

494
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
495 496 497
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
498 499 500 501

	return;
}

502
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
503
 * @priv: driver private structure
504 505
 * @p : descriptor pointer
 * @np : next descriptor pointer
506 507 508 509 510
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
511 512
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
513 514
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
515
	struct dma_desc *desc = p;
516 517 518 519
	u64 ns;

	if (!priv->hwts_rx_en)
		return;
520
	/* For GMAC4, the valid timestamp is from CTX next desc. */
521
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
522
		desc = np;
523

524
	/* Check if timestamp is available */
525 526
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
527
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
528 529 530 531
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
532
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
533
	}
534 535 536 537 538
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
539
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
540 541 542 543 544 545 546 547 548 549 550
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
551
	struct timespec64 now;
552 553 554 555 556 557 558 559 560 561
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
562
	u32 sec_inc;
563 564 565
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
566 567 568 569 570 571 572 573 574 575

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
576
			   sizeof(struct hwtstamp_config)))
577 578
		return -EFAULT;

579 580
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
581 582 583 584 585

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

586 587
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
588 589 590 591 592
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
593
			/* time stamp no incoming packet at all */
594 595 596 597
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
598
			/* PTP v1, UDP, any kind of event packet */
599 600
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
601
			if (xmac)
602 603 604
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
605 606 607 608 609 610

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
611
			/* PTP v1, UDP, Sync packet */
612 613 614 615 616 617 618 619 620
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
621
			/* PTP v1, UDP, Delay_req packet */
622 623 624 625 626 627 628 629 630 631
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
632
			/* PTP v2, UDP, any kind of event packet */
633 634 635
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
636
			if (xmac)
637 638 639
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
640 641 642 643 644 645

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
646
			/* PTP v2, UDP, Sync packet */
647 648 649 650 651 652 653 654 655 656
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
657
			/* PTP v2, UDP, Delay_req packet */
658 659 660 661 662 663 664 665 666 667 668
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
669
			/* PTP v2/802.AS1 any layer, any kind of event packet */
670 671 672
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
673
			if (xmac)
674 675 676
				snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
			else
				snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
677 678 679 680 681 682 683

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
684
			/* PTP v2/802.AS1, any layer, Sync packet */
685 686 687 688 689 690 691 692 693 694 695
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
696
			/* PTP v2/802.AS1, any layer, Delay_req packet */
697 698 699 700 701 702 703 704 705 706 707
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

708
		case HWTSTAMP_FILTER_NTP_ALL:
709
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
710
			/* time stamp any incoming packet */
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
730
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
731 732

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
733
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
734 735
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
736 737 738
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
739
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
740 741

		/* program Sub Second Increment reg */
742 743
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
744
				xmac, &sec_inc);
745
		temp = div_u64(1000000000ULL, sec_inc);
746

747 748 749 750
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

751 752 753
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
754
		 * where, freq_div_ratio = 1e9ns/sec_inc
755
		 */
756
		temp = (u64)(temp << 32);
757
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
758
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
759 760

		/* initialize system time */
A
Arnd Bergmann 已提交
761 762 763
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
764 765
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
766 767 768 769 770 771
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

772
/**
773
 * stmmac_init_ptp - init PTP
774
 * @priv: driver private structure
775
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
776
 * This is done by looking at the HW cap. register.
777
 * This function also registers the ptp driver.
778
 */
779
static int stmmac_init_ptp(struct stmmac_priv *priv)
780
{
781 782
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

783 784 785
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

786
	priv->adv_ts = 0;
787 788
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
789 790 791
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
792 793
		priv->adv_ts = 1;

794 795
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
796

797 798 799
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
800 801 802

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
803

804 805 806
	stmmac_ptp_register(priv);

	return 0;
807 808 809 810
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
811 812
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
813
	stmmac_ptp_unregister(priv);
814 815
}

816 817 818 819 820 821 822 823 824
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

825 826
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
827 828
}

829
/**
830
 * stmmac_adjust_link - adjusts the link parameters
831
 * @dev: net device structure
832 833 834 835 836
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
837 838 839 840
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
841
	struct phy_device *phydev = dev->phydev;
842
	bool new_state = false;
843

844
	if (!phydev)
845 846
		return;

847
	mutex_lock(&priv->lock);
848

849
	if (phydev->link) {
850
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
851 852 853 854

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
855
			new_state = true;
856
			if (!phydev->duplex)
857
				ctrl &= ~priv->hw->link.duplex;
858
			else
859
				ctrl |= priv->hw->link.duplex;
860 861 862 863
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
864
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
865 866

		if (phydev->speed != priv->speed) {
867
			new_state = true;
868
			ctrl &= ~priv->hw->link.speed_mask;
869
			switch (phydev->speed) {
870
			case SPEED_1000:
871
				ctrl |= priv->hw->link.speed1000;
872
				break;
873
			case SPEED_100:
874
				ctrl |= priv->hw->link.speed100;
875
				break;
876
			case SPEED_10:
877
				ctrl |= priv->hw->link.speed10;
878 879
				break;
			default:
880
				netif_warn(priv, link, priv->dev,
881
					   "broken speed: %d\n", phydev->speed);
882
				phydev->speed = SPEED_UNKNOWN;
883 884
				break;
			}
885 886
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
887 888 889
			priv->speed = phydev->speed;
		}

890
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
891 892

		if (!priv->oldlink) {
893
			new_state = true;
894
			priv->oldlink = true;
895 896
		}
	} else if (priv->oldlink) {
897
		new_state = true;
898
		priv->oldlink = false;
899 900
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
901 902 903 904 905
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

906
	mutex_unlock(&priv->lock);
907

908 909 910 911 912 913 914 915 916 917
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
918 919
}

920
/**
921
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
922 923 924 925 926
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
927 928 929 930 931
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
932 933 934 935
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
936
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
937
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
938
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
939
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
940
			priv->hw->pcs = STMMAC_PCS_SGMII;
941 942 943 944
		}
	}
}

945 946 947 948 949 950 951 952 953 954 955
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
956
	u32 tx_cnt = priv->plat->tx_queues_to_use;
957
	struct phy_device *phydev;
958
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
959
	char bus_id[MII_BUS_ID_SIZE];
960
	int interface = priv->plat->interface;
961
	int max_speed = priv->plat->max_speed;
962
	priv->oldlink = false;
963 964
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
965

966 967 968 969
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
970 971
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
972 973 974

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
975
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
976
			   phy_id_fmt);
977 978 979 980

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
981

982
	if (IS_ERR_OR_NULL(phydev)) {
983
		netdev_err(priv->dev, "Could not attach to PHY\n");
984 985 986
		if (!phydev)
			return -ENODEV;

987 988 989
		return PTR_ERR(phydev);
	}

990
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
991
	if ((interface == PHY_INTERFACE_MODE_MII) ||
992
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
993
		(max_speed < 1000 && max_speed > 0))
994
		phy_set_max_speed(phydev, SPEED_100);
995

996 997 998 999
	/*
	 * Half-duplex mode not supported with multiqueue
	 * half-duplex can only works with single queue
	 */
1000 1001 1002 1003 1004 1005 1006 1007
	if (tx_cnt > 1) {
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_10baseT_Half_BIT);
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_100baseT_Half_BIT);
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
	}
1008

1009 1010 1011 1012 1013 1014 1015
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
1016
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
1017 1018 1019
		phy_disconnect(phydev);
		return -ENODEV;
	}
1020

1021 1022 1023 1024 1025 1026 1027
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

1028
	phy_attached_info(phydev);
1029 1030 1031
	return 0;
}

1032
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1033
{
1034
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1035
	void *head_rx;
1036
	u32 queue;
1037

1038 1039 1040
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1041

1042 1043 1044 1045 1046 1047 1048 1049
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1050
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1051
	}
1052 1053 1054 1055
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1056
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1057
	void *head_tx;
1058
	u32 queue;
1059

1060 1061 1062
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1063

1064 1065 1066 1067 1068 1069 1070
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1071
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1072
	}
1073 1074
}

1075 1076 1077 1078 1079 1080 1081 1082 1083
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1084 1085 1086 1087 1088 1089 1090 1091
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1092
	else if (mtu > DEFAULT_BUFSIZE)
1093 1094
		ret = BUF_SIZE_2KiB;
	else
1095
		ret = DEFAULT_BUFSIZE;
1096 1097 1098 1099

	return ret;
}

1100
/**
1101
 * stmmac_clear_rx_descriptors - clear RX descriptors
1102
 * @priv: driver private structure
1103
 * @queue: RX queue index
1104
 * Description: this function is called to clear the RX descriptors
1105 1106
 * in case of both basic and extended descriptors are used.
 */
1107
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1108
{
1109
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1110
	int i;
1111

1112
	/* Clear the RX descriptors */
1113
	for (i = 0; i < DMA_RX_SIZE; i++)
1114
		if (priv->extend_desc)
1115 1116 1117
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1118
		else
1119 1120 1121
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
					(i == DMA_RX_SIZE - 1));
1122 1123 1124 1125 1126
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1127
 * @queue: TX queue index.
1128 1129 1130
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1131
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1132
{
1133
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1134 1135 1136
	int i;

	/* Clear the TX descriptors */
1137
	for (i = 0; i < DMA_TX_SIZE; i++)
1138
		if (priv->extend_desc)
1139 1140
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1141
		else
1142 1143
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1144 1145
}

1146 1147 1148 1149 1150 1151 1152 1153
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1154
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1155
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1156 1157
	u32 queue;

1158
	/* Clear the RX descriptors */
1159 1160
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1161 1162

	/* Clear the TX descriptors */
1163 1164
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1165 1166
}

1167 1168 1169 1170 1171
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1172 1173
 * @flags: gfp flag
 * @queue: RX queue index
1174 1175 1176
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1177
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1178
				  int i, gfp_t flags, u32 queue)
1179
{
1180
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1181 1182
	struct sk_buff *skb;

1183
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1184
	if (!skb) {
1185 1186
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1187
		return -ENOMEM;
1188
	}
1189 1190
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1191 1192
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1193
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1194
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1195 1196 1197
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1198

1199
	stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
1200

1201 1202
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1203 1204 1205 1206

	return 0;
}

1207 1208 1209
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1210
 * @queue: RX queue index
1211 1212
 * @i: buffer index.
 */
1213
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1214
{
1215 1216 1217 1218
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1219
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1220
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1221
	}
1222
	rx_q->rx_skbuff[i] = NULL;
1223 1224 1225
}

/**
1226 1227
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1228
 * @queue: RX queue index
1229 1230
 * @i: buffer index.
 */
1231
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1232
{
1233 1234 1235 1236
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1237
			dma_unmap_page(priv->device,
1238 1239
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1240 1241 1242
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1243 1244
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1245 1246 1247
					 DMA_TO_DEVICE);
	}

1248 1249 1250 1251 1252
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1253 1254 1255 1256 1257
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1258
 * @dev: net device structure
1259
 * @flags: gfp flag.
1260
 * Description: this function initializes the DMA RX descriptors
1261
 * and allocates the socket buffers. It supports the chained and ring
1262
 * modes.
1263
 */
1264
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1265 1266
{
	struct stmmac_priv *priv = netdev_priv(dev);
1267
	u32 rx_count = priv->plat->rx_queues_to_use;
1268
	int ret = -ENOMEM;
1269
	int bfsize = 0;
1270
	int queue;
1271
	int i;
1272

1273 1274 1275
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1276

1277
	if (bfsize < BUF_SIZE_16KiB)
1278
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1279

1280 1281
	priv->dma_buf_sz = bfsize;

1282
	/* RX INITIALIZATION */
1283 1284
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1285

1286 1287
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1288

1289 1290 1291
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1292

1293 1294
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1295

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1319 1320
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1321
			else
1322 1323
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1324
		}
1325 1326
	}

1327 1328
	buf_sz = bfsize;

1329
	return 0;
1330

1331
err_init_rx_buffers:
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1356 1357
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1358 1359
	int i;

1360 1361
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1362

1363 1364 1365
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1366

1367 1368 1369
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1370 1371
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1372
			else
1373 1374
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1375
		}
1376

1377 1378 1379 1380 1381 1382 1383
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1384
			stmmac_clear_desc(priv, p);
1385 1386 1387 1388 1389 1390

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1391
		}
1392

1393 1394
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1395
		tx_q->mss = 0;
1396

1397 1398
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1399

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1422
	stmmac_clear_descriptors(priv);
1423

1424 1425
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1426 1427

	return ret;
1428 1429
}

1430 1431 1432
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1433
 * @queue: RX queue index
1434
 */
1435
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1436 1437 1438
{
	int i;

1439
	for (i = 0; i < DMA_RX_SIZE; i++)
1440
		stmmac_free_rx_buffer(priv, queue, i);
1441 1442
}

1443 1444 1445
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1446
 * @queue: TX queue index
1447
 */
1448
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1449 1450 1451
{
	int i;

1452
	for (i = 0; i < DMA_TX_SIZE; i++)
1453
		stmmac_free_tx_buffer(priv, queue, i);
1454 1455
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1487 1488 1489 1490 1491 1492 1493
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1494
	u32 queue;
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1518
/**
1519
 * alloc_dma_rx_desc_resources - alloc RX resources.
1520 1521
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1522 1523 1524
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1525
 */
1526
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1527
{
1528
	u32 rx_count = priv->plat->rx_queues_to_use;
1529
	int ret = -ENOMEM;
1530
	u32 queue;
1531

1532 1533 1534
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1535

1536 1537
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1538

1539 1540
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1541
						    GFP_KERNEL);
1542
		if (!rx_q->rx_skbuff_dma)
1543
			goto err_dma;
1544

1545 1546 1547 1548
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1549
			goto err_dma;
1550 1551

		if (priv->extend_desc) {
1552 1553 1554 1555
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
							   DMA_RX_SIZE * sizeof(struct dma_extended_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1556 1557 1558 1559
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1560 1561 1562 1563
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
							  DMA_RX_SIZE * sizeof(struct dma_desc),
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1564 1565 1566
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1567 1568 1569 1570 1571
	}

	return 0;

err_dma:
1572 1573
	free_dma_rx_desc_resources(priv);

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1587
	u32 tx_count = priv->plat->tx_queues_to_use;
1588
	int ret = -ENOMEM;
1589
	u32 queue;
1590

1591 1592 1593
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1594

1595 1596
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1597

1598 1599
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1600
						    GFP_KERNEL);
1601
		if (!tx_q->tx_skbuff_dma)
1602
			goto err_dma;
1603 1604 1605 1606 1607

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1608
			goto err_dma;
1609 1610

		if (priv->extend_desc) {
1611 1612 1613 1614
			tx_q->dma_etx = dma_alloc_coherent(priv->device,
							   DMA_TX_SIZE * sizeof(struct dma_extended_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
1615
			if (!tx_q->dma_etx)
1616
				goto err_dma;
1617
		} else {
1618 1619 1620 1621
			tx_q->dma_tx = dma_alloc_coherent(priv->device,
							  DMA_TX_SIZE * sizeof(struct dma_desc),
							  &tx_q->dma_tx_phy,
							  GFP_KERNEL);
1622
			if (!tx_q->dma_tx)
1623
				goto err_dma;
1624
		}
1625 1626 1627 1628
	}

	return 0;

1629
err_dma:
1630 1631
	free_dma_tx_desc_resources(priv);

1632 1633 1634
	return ret;
}

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1645
	/* RX Allocation */
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1669 1670 1671 1672 1673 1674 1675
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1676 1677 1678
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1679

1680 1681
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1682
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1683
	}
J
jpinto 已提交
1684 1685
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1696
	stmmac_start_rx(priv, priv->ioaddr, chan);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1709
	stmmac_start_tx(priv, priv->ioaddr, chan);
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1722
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1735
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1776 1777
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1778
 *  @priv: driver private structure
1779 1780
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1781 1782 1783
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1784 1785
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1786
	int rxfifosz = priv->plat->rx_fifo_size;
1787
	int txfifosz = priv->plat->tx_fifo_size;
1788 1789 1790
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1791
	u8 qmode = 0;
1792

1793 1794
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1795 1796 1797 1798 1799 1800
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1801

1802 1803 1804 1805
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1806 1807 1808
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1809 1810 1811 1812
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1813 1814
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1815
		priv->xstats.threshold = SF_DMA_MODE;
1816 1817 1818 1819 1820 1821
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1822 1823
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1824

1825 1826
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1827 1828
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1829
	}
1830

1831 1832
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1833

1834 1835
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1836
	}
1837 1838 1839
}

/**
1840
 * stmmac_tx_clean - to manage the transmission completion
1841
 * @priv: driver private structure
1842
 * @queue: TX queue index
1843
 * Description: it reclaims the transmit resources after transmission completes.
1844
 */
1845
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
1846
{
1847
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1848
	unsigned int bytes_compl = 0, pkts_compl = 0;
1849
	unsigned int entry, count = 0;
1850

1851
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
1852

1853 1854
	priv->xstats.tx_clean++;

1855
	entry = tx_q->dirty_tx;
1856
	while ((entry != tx_q->cur_tx) && (count < budget)) {
1857
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1858
		struct dma_desc *p;
1859
		int status;
1860 1861

		if (priv->extend_desc)
1862
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1863
		else
1864
			p = tx_q->dma_tx + entry;
1865

1866 1867
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1868 1869 1870 1871
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1872 1873
		count++;

1874 1875 1876 1877 1878
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1879 1880 1881 1882 1883 1884
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1885 1886
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1887
			}
1888
			stmmac_get_tx_hwtstamp(priv, p, skb);
1889 1890
		}

1891 1892
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1893
				dma_unmap_page(priv->device,
1894 1895
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1896 1897 1898
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1899 1900
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1901
						 DMA_TO_DEVICE);
1902 1903 1904
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1905
		}
A
Alexandre TORGUE 已提交
1906

1907
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1908

1909 1910
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1911 1912

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1913 1914
			pkts_compl++;
			bytes_compl += skb->len;
1915
			dev_consume_skb_any(skb);
1916
			tx_q->tx_skbuff[entry] = NULL;
1917 1918
		}

1919
		stmmac_release_tx_desc(priv, p, priv->mode);
1920

1921
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1922
	}
1923
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1924

1925 1926 1927 1928 1929 1930
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1931

1932 1933
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1934
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1935
	}
1936 1937 1938

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1939
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1940
	}
1941 1942 1943 1944

	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
1945 1946 1947
}

/**
1948
 * stmmac_tx_err - to manage the tx error
1949
 * @priv: driver private structure
1950
 * @chan: channel index
1951
 * Description: it cleans the descriptors and restarts the transmission
1952
 * in case of transmission errors.
1953
 */
1954
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1955
{
1956
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1957
	int i;
1958

1959
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1960

1961
	stmmac_stop_tx_dma(priv, chan);
1962
	dma_free_tx_skbufs(priv, chan);
1963
	for (i = 0; i < DMA_TX_SIZE; i++)
1964
		if (priv->extend_desc)
1965 1966
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1967
		else
1968 1969
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1970 1971
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1972
	tx_q->mss = 0;
1973
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1974
	stmmac_start_tx_dma(priv, chan);
1975 1976

	priv->dev->stats.tx_errors++;
1977
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1978 1979
}

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
1993 1994
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1995 1996
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1997
	int rxfifosz = priv->plat->rx_fifo_size;
1998
	int txfifosz = priv->plat->tx_fifo_size;
1999 2000 2001

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2002 2003 2004 2005 2006 2007
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2008

2009 2010
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2011 2012
}

2013 2014
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2015
	int ret;
2016

2017 2018 2019
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2020
		stmmac_global_err(priv);
2021 2022 2023 2024
		return true;
	}

	return false;
2025 2026
}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];
	bool needs_work = false;

	if ((status & handle_rx) && ch->has_rx) {
		needs_work = true;
	} else {
		status &= ~handle_rx;
	}

	if ((status & handle_tx) && ch->has_tx) {
		needs_work = true;
	} else {
		status &= ~handle_tx;
	}

	if (needs_work && napi_schedule_prep(&ch->napi)) {
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
		__napi_schedule(&ch->napi);
	}

	return status;
}

2054
/**
2055
 * stmmac_dma_interrupt - DMA ISR
2056 2057
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2058 2059
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2060
 */
2061 2062
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2063
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2064 2065 2066
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2067
	u32 chan;
K
Kees Cook 已提交
2068 2069 2070 2071 2072
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2073 2074

	for (chan = 0; chan < channels_to_check; chan++)
2075
		status[chan] = stmmac_napi_check(priv, chan);
2076

2077 2078
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2095
		} else if (unlikely(status[chan] == tx_hard_error)) {
2096
			stmmac_tx_err(priv, chan);
2097
		}
2098
	}
2099 2100
}

2101 2102 2103 2104 2105
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2106 2107 2108
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2109
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2110

2111
	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2112 2113

	if (priv->dma_cap.rmon) {
2114
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2115 2116
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2117
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2118 2119
}

2120
/**
2121
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2122
 * @priv: driver private structure
2123 2124 2125 2126 2127
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2128 2129 2130
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2131
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2132 2133
}

2134
/**
2135
 * stmmac_check_ether_addr - check if the MAC addr is valid
2136 2137 2138 2139 2140
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2141 2142 2143
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2144
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2145
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2146
			eth_hw_addr_random(priv->dev);
2147 2148
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
2149 2150 2151
	}
}

2152
/**
2153
 * stmmac_init_dma_engine - DMA init.
2154 2155 2156 2157 2158 2159
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2160 2161
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2162 2163
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2164
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2165
	struct stmmac_rx_queue *rx_q;
2166
	struct stmmac_tx_queue *tx_q;
2167
	u32 chan = 0;
2168
	int atds = 0;
2169
	int ret = 0;
2170

2171 2172
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2173
		return -EINVAL;
2174 2175
	}

2176 2177 2178
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2179
	ret = stmmac_reset(priv, priv->ioaddr);
2180 2181 2182 2183 2184
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2185 2186 2187 2188 2189 2190
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2191 2192 2193
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2194

2195 2196
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2197

2198 2199 2200 2201 2202
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2203

2204 2205 2206
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2207

2208 2209
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2210

2211
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2212 2213 2214
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2215

2216 2217 2218
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
2219

2220
	return ret;
2221 2222
}

2223 2224 2225 2226 2227 2228 2229
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
}

2230
/**
2231
 * stmmac_tx_timer - mitigation sw timer for tx.
2232 2233 2234 2235
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2236
static void stmmac_tx_timer(struct timer_list *t)
2237
{
2238 2239 2240 2241 2242
	struct stmmac_tx_queue *tx_q = from_timer(tx_q, t, txtimer);
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2243

2244 2245
	if (likely(napi_schedule_prep(&ch->napi)))
		__napi_schedule(&ch->napi);
2246 2247 2248
}

/**
2249
 * stmmac_init_tx_coalesce - init tx mitigation options.
2250
 * @priv: driver private structure
2251 2252 2253 2254 2255 2256 2257
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
2258 2259 2260
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2261 2262
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2263 2264 2265 2266 2267 2268

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

		timer_setup(&tx_q->txtimer, stmmac_tx_timer, 0);
	}
2269 2270
}

2271 2272 2273 2274 2275 2276 2277
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2278 2279 2280
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2281 2282

	/* set RX ring length */
2283 2284 2285
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2286 2287
}

2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2301
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2302 2303 2304
	}
}

2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2316 2317
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2318 2319 2320 2321
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2322
		stmmac_config_cbs(priv, priv->hw,
2323 2324 2325 2326 2327 2328 2329 2330
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2344
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2345 2346 2347
	}
}

2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2364
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2384
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2385 2386 2387
	}
}

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2405
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2406 2407 2408
	}
}

2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2419
	if (tx_queues_count > 1)
2420 2421
		stmmac_set_tx_queue_weight(priv);

2422
	/* Configure MTL RX algorithms */
2423 2424 2425
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2426 2427

	/* Configure MTL TX algorithms */
2428 2429 2430
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2431

2432
	/* Configure CBS in AVB TX queues */
2433
	if (tx_queues_count > 1)
2434 2435
		stmmac_configure_cbs(priv);

2436
	/* Map RX MTL to DMA channels */
2437
	stmmac_rx_queue_dma_chan_map(priv);
2438

2439
	/* Enable MAC RX Queues */
2440
	stmmac_mac_enable_rx_queues(priv);
2441

2442
	/* Set RX priorities */
2443
	if (rx_queues_count > 1)
2444 2445 2446
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2447
	if (tx_queues_count > 1)
2448
		stmmac_mac_config_tx_queues_prio(priv);
2449 2450

	/* Set RX routing */
2451
	if (rx_queues_count > 1)
2452
		stmmac_mac_config_rx_queues_routing(priv);
2453 2454
}

2455 2456
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2457
	if (priv->dma_cap.asp) {
2458
		netdev_info(priv->dev, "Enabling Safety Features\n");
2459
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2460 2461 2462 2463 2464
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2465
/**
2466
 * stmmac_hw_setup - setup mac in a usable state.
2467 2468
 *  @dev : pointer to the device structure.
 *  Description:
2469 2470 2471 2472
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2473 2474 2475 2476
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2477
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2478 2479
{
	struct stmmac_priv *priv = netdev_priv(dev);
2480
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2481 2482
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2483 2484 2485 2486 2487
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2488 2489
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2490 2491 2492 2493
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2494
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2495

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2509
	/* Initialize the MAC Core */
2510
	stmmac_core_init(priv, priv->hw, dev);
2511

2512
	/* Initialize MTL*/
2513
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2514

2515
	/* Initialize Safety Features */
2516
	stmmac_safety_feat_configuration(priv);
2517

2518
	ret = stmmac_rx_ipc(priv, priv->hw);
2519
	if (!ret) {
2520
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2521
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2522
		priv->hw->rx_csum = 0;
2523 2524
	}

2525
	/* Enable the MAC Rx/Tx */
2526
	stmmac_mac_set(priv, priv->ioaddr, true);
2527

2528 2529 2530
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2531 2532
	stmmac_mmc_setup(priv);

2533
	if (init_ptp) {
2534 2535 2536 2537
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2538
		ret = stmmac_init_ptp(priv);
2539 2540 2541 2542
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2543
	}
2544 2545 2546

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2547 2548 2549 2550
	if (priv->use_riwt) {
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
		if (!ret)
			priv->rx_riwt = MAX_DMA_RIWT;
2551 2552
	}

2553 2554
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2555

2556 2557 2558
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2559
	/* Enable TSO */
2560 2561
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2562
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2563
	}
A
Alexandre TORGUE 已提交
2564

2565 2566 2567
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2568 2569 2570
	return 0;
}

2571 2572 2573 2574 2575 2576 2577
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2590
	u32 chan;
2591 2592
	int ret;

2593 2594
	stmmac_check_ether_addr(priv);

2595 2596 2597
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2598 2599
		ret = stmmac_init_phy(dev);
		if (ret) {
2600 2601 2602
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2603
			return ret;
2604
		}
2605
	}
2606

2607 2608 2609 2610
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2611
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2612
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2613

2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2628
	ret = stmmac_hw_setup(dev, true);
2629
	if (ret < 0) {
2630
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2631
		goto init_error;
2632 2633
	}

2634 2635
	stmmac_init_tx_coalesce(priv);

2636 2637
	if (dev->phydev)
		phy_start(dev->phydev);
2638

2639 2640
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2641
			  IRQF_SHARED, dev->name, dev);
2642
	if (unlikely(ret < 0)) {
2643 2644 2645
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2646
		goto irq_error;
2647 2648
	}

2649 2650 2651 2652 2653
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2654 2655 2656
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2657
			goto wolirq_error;
2658 2659 2660
		}
	}

2661
	/* Request the IRQ lines */
2662
	if (priv->lpi_irq > 0) {
2663 2664 2665
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2666 2667 2668
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2669
			goto lpiirq_error;
2670 2671 2672
		}
	}

2673 2674
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2675

2676
	return 0;
2677

2678
lpiirq_error:
2679 2680
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2681
wolirq_error:
2682
	free_irq(dev->irq, dev);
2683 2684 2685
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2686

2687 2688 2689
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);

2690
	stmmac_hw_teardown(dev);
2691 2692
init_error:
	free_dma_desc_resources(priv);
2693
dma_desc_error:
2694 2695
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2696

2697
	return ret;
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2709
	u32 chan;
2710

2711 2712 2713
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2714
	/* Stop and disconnect the PHY */
2715 2716 2717
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2718 2719
	}

2720
	stmmac_stop_all_queues(priv);
2721

2722
	stmmac_disable_all_queues(priv);
2723

2724 2725
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);
2726

2727 2728
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2729 2730
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2731
	if (priv->lpi_irq > 0)
2732
		free_irq(priv->lpi_irq, dev);
2733 2734

	/* Stop TX/RX DMA and clear the descriptors */
2735
	stmmac_stop_all_dma(priv);
2736 2737 2738 2739

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2740
	/* Disable the MAC Rx/Tx */
2741
	stmmac_mac_set(priv, priv->ioaddr, false);
2742 2743 2744

	netif_carrier_off(dev);

2745 2746
	stmmac_release_ptp(priv);

2747 2748 2749
	return 0;
}

A
Alexandre TORGUE 已提交
2750 2751 2752 2753 2754 2755
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2756
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2757 2758 2759 2760 2761
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2762
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2763
{
2764
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2765
	struct dma_desc *desc;
2766
	u32 buff_size;
2767
	int tmp_len;
A
Alexandre TORGUE 已提交
2768 2769 2770 2771

	tmp_len = total_len;

	while (tmp_len > 0) {
2772
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2773
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2774
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2775

2776
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2777 2778 2779
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2780 2781 2782 2783
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2818
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2819 2820
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2821
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2822
	unsigned int first_entry, des;
2823 2824 2825
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2826 2827 2828
	u8 proto_hdr_len;
	int i;

2829 2830
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2831 2832 2833 2834
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2835
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2836
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2837 2838 2839
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2840
			/* This is a hard error, log it. */
2841 2842 2843
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2844 2845 2846 2847 2848 2849 2850 2851 2852
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2853
	if (mss != tx_q->mss) {
2854
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2855
		stmmac_set_mss(priv, mss_desc, mss);
2856
		tx_q->mss = mss;
2857
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2858
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2859 2860 2861 2862 2863 2864 2865 2866 2867
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2868
	first_entry = tx_q->cur_tx;
2869
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2870

2871
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2872 2873 2874 2875 2876 2877 2878 2879
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2880 2881
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2882

2883
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2884 2885 2886

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2887
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2888 2889 2890 2891

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2892
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2893 2894 2895 2896 2897 2898 2899 2900

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2901 2902
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2903 2904

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2905
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2906

2907 2908 2909
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2910 2911
	}

2912
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2913

2914 2915 2916 2917 2918 2919 2920 2921
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2922
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2923

2924
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2925 2926
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2927
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2928 2929 2930 2931 2932 2933 2934
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
2935 2936
	tx_q->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames <= tx_q->tx_count_frames) {
2937
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2938
		priv->xstats.tx_set_ic_bit++;
2939 2940 2941
		tx_q->tx_count_frames = 0;
	} else {
		stmmac_tx_timer_arm(priv, queue);
A
Alexandre TORGUE 已提交
2942 2943
	}

2944
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2945 2946 2947 2948 2949

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2950
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2951 2952 2953
	}

	/* Complete the first descriptor before granting the DMA */
2954
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2955 2956
			proto_hdr_len,
			pay_len,
2957
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2958 2959 2960
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2961 2962 2963 2964 2965 2966 2967
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
2968
		stmmac_set_tx_owner(priv, mss_desc);
2969
	}
A
Alexandre TORGUE 已提交
2970 2971 2972 2973 2974

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
2975
	wmb();
A
Alexandre TORGUE 已提交
2976 2977 2978

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2979 2980
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
2981

2982
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
2983 2984 2985 2986 2987

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

2988
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
2989

2990
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
2991
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3002
/**
3003
 *  stmmac_xmit - Tx entry point of the driver
3004 3005
 *  @skb : the socket buffer
 *  @dev : device pointer
3006 3007 3008
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3009 3010 3011 3012
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3013
	unsigned int nopaged_len = skb_headlen(skb);
3014
	int i, csum_insertion = 0, is_jumbo = 0;
3015
	u32 queue = skb_get_queue_mapping(skb);
3016
	int nfrags = skb_shinfo(skb)->nr_frags;
3017 3018
	int entry;
	unsigned int first_entry;
3019
	struct dma_desc *desc, *first;
3020
	struct stmmac_tx_queue *tx_q;
3021
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3022 3023
	unsigned int des;

3024 3025
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
3026 3027
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
N
Niklas Cassel 已提交
3028
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3029 3030
			return stmmac_tso_xmit(skb, dev);
	}
3031

3032
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3033 3034 3035
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3036
			/* This is a hard error, log it. */
3037 3038 3039
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3040 3041 3042 3043
		}
		return NETDEV_TX_BUSY;
	}

3044 3045 3046
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

3047
	entry = tx_q->cur_tx;
3048
	first_entry = entry;
3049
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3050

3051
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3052

3053
	if (likely(priv->extend_desc))
3054
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3055
	else
3056
		desc = tx_q->dma_tx + entry;
3057

3058 3059
	first = desc;

3060
	enh_desc = priv->plat->enh_desc;
3061
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3062
	if (enh_desc)
3063
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3064

3065
	if (unlikely(is_jumbo)) {
3066
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3067
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3068
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3069
	}
3070 3071

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3072 3073
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3074
		bool last_segment = (i == (nfrags - 1));
3075

3076
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3077
		WARN_ON(tx_q->tx_skbuff[entry]);
3078

3079
		if (likely(priv->extend_desc))
3080
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3081
		else
3082
			desc = tx_q->dma_tx + entry;
3083

A
Alexandre TORGUE 已提交
3084 3085 3086
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3087 3088
			goto dma_map_err; /* should reuse desc w/o issues */

3089
		tx_q->tx_skbuff_dma[entry].buf = des;
3090 3091

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3092

3093 3094 3095
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3096 3097

		/* Prepare the descriptor and set the own bit too */
3098 3099
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3100 3101
	}

3102 3103
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3104

3105 3106 3107 3108 3109 3110
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3111
	tx_q->cur_tx = entry;
3112 3113

	if (netif_msg_pktdata(priv)) {
3114 3115
		void *tx_head;

3116 3117
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3118
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3119
			   entry, first, nfrags);
3120

3121
		if (priv->extend_desc)
3122
			tx_head = (void *)tx_q->dma_etx;
3123
		else
3124
			tx_head = (void *)tx_q->dma_tx;
3125

3126
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3127

3128
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3129 3130
		print_pkt(skb->data, skb->len);
	}
3131

3132
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3133 3134
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3135
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3136 3137 3138 3139
	}

	dev->stats.tx_bytes += skb->len;

3140 3141 3142 3143 3144
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
3145 3146
	tx_q->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames <= tx_q->tx_count_frames) {
3147
		stmmac_set_tx_ic(priv, desc);
3148
		priv->xstats.tx_set_ic_bit++;
3149 3150 3151
		tx_q->tx_count_frames = 0;
	} else {
		stmmac_tx_timer_arm(priv, queue);
3152 3153
	}

3154
	skb_tx_timestamp(skb);
3155

3156 3157 3158 3159 3160 3161 3162
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3163 3164 3165
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3166 3167
			goto dma_map_err;

3168
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3169 3170

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3171

3172 3173
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3174 3175 3176 3177 3178

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3179
			stmmac_enable_tx_timestamp(priv, first);
3180 3181 3182
		}

		/* Prepare the first descriptor setting the OWN bit too */
3183 3184 3185
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3186 3187 3188 3189 3190

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
3191
		wmb();
3192 3193
	}

3194
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3195

3196
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3197

3198
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3199
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3200

G
Giuseppe CAVALLARO 已提交
3201
	return NETDEV_TX_OK;
3202

G
Giuseppe CAVALLARO 已提交
3203
dma_map_err:
3204
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3205 3206
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3207 3208 3209
	return NETDEV_TX_OK;
}

3210 3211
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3212 3213
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3214 3215
	u16 vlanid;

3216 3217 3218 3219 3220 3221 3222
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3223
		/* pop the vlan tag */
3224 3225
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3226
		skb_pull(skb, VLAN_HLEN);
3227
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3228 3229 3230 3231
	}
}


3232
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3233
{
3234
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3235 3236 3237 3238 3239
		return 0;

	return 1;
}

3240
/**
3241
 * stmmac_rx_refill - refill used skb preallocated buffers
3242
 * @priv: driver private structure
3243
 * @queue: RX queue index
3244 3245 3246
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3247
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3248
{
3249 3250 3251 3252
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3253 3254
	int bfsize = priv->dma_buf_sz;

3255
	while (dirty-- > 0) {
3256 3257 3258
		struct dma_desc *p;

		if (priv->extend_desc)
3259
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3260
		else
3261
			p = rx_q->dma_rx + entry;
3262

3263
		if (likely(!rx_q->rx_skbuff[entry])) {
3264 3265
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3266
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3267 3268
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3269
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3270 3271 3272 3273
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3274
				break;
3275
			}
3276

3277 3278
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3279 3280
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3281
			if (dma_mapping_error(priv->device,
3282
					      rx_q->rx_skbuff_dma[entry])) {
3283
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3284 3285 3286
				dev_kfree_skb(skb);
				break;
			}
3287

3288
			stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
3289
			stmmac_refill_desc3(priv, rx_q, p);
3290

3291 3292
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3293

3294 3295
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3296
		}
P
Pavel Machek 已提交
3297
		dma_wmb();
A
Alexandre TORGUE 已提交
3298

3299
		stmmac_set_rx_owner(priv, p, priv->use_riwt);
A
Alexandre TORGUE 已提交
3300

P
Pavel Machek 已提交
3301
		dma_wmb();
3302 3303

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3304
	}
3305
	rx_q->dirty_rx = entry;
3306 3307
}

3308
/**
3309
 * stmmac_rx - manage the receive process
3310
 * @priv: driver private structure
3311 3312
 * @limit: napi bugget
 * @queue: RX queue index.
3313 3314 3315
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3316
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3317
{
3318
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3319
	struct stmmac_channel *ch = &priv->channel[queue];
3320 3321
	unsigned int entry = rx_q->cur_rx;
	int coe = priv->hw->rx_csum;
3322 3323
	unsigned int next_entry;
	unsigned int count = 0;
3324 3325 3326
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3327

3328
	if (netif_msg_rx_status(priv)) {
3329 3330
		void *rx_head;

3331
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3332
		if (priv->extend_desc)
3333
			rx_head = (void *)rx_q->dma_erx;
3334
		else
3335
			rx_head = (void *)rx_q->dma_rx;
3336

3337
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3338
	}
3339
	while (count < limit) {
3340
		int status;
3341
		struct dma_desc *p;
3342
		struct dma_desc *np;
3343

3344
		if (priv->extend_desc)
3345
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3346
		else
3347
			p = rx_q->dma_rx + entry;
3348

3349
		/* read the status of the incoming frame */
3350 3351
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3352 3353
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3354 3355 3356 3357
			break;

		count++;

3358 3359
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3360

3361
		if (priv->extend_desc)
3362
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3363
		else
3364
			np = rx_q->dma_rx + next_entry;
3365 3366

		prefetch(np);
3367

3368 3369 3370
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3371
		if (unlikely(status == discard_frame)) {
3372
			priv->dev->stats.rx_errors++;
3373
			if (priv->hwts_rx_en && !priv->extend_desc) {
3374
				/* DESC2 & DESC3 will be overwritten by device
3375 3376 3377 3378
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3379
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3380
				rx_q->rx_skbuff[entry] = NULL;
3381
				dma_unmap_single(priv->device,
3382
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3383 3384
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3385 3386
			}
		} else {
3387
			struct sk_buff *skb;
3388
			int frame_len;
A
Alexandre TORGUE 已提交
3389 3390
			unsigned int des;

3391
			stmmac_get_desc_addr(priv, p, &des);
3392
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3393

3394
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3395 3396 3397
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3398
			if (frame_len > priv->dma_buf_sz) {
3399 3400 3401
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
3402 3403 3404 3405
				priv->dev->stats.rx_length_errors++;
				break;
			}

3406
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3407
			 * Type frames (LLC/LLC-SNAP)
3408 3409 3410 3411
			 *
			 * llc_snap is never checked in GMAC >= 4, so this ACS
			 * feature is always disabled and packets need to be
			 * stripped manually.
G
Giuseppe CAVALLARO 已提交
3412
			 */
3413 3414
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
			    unlikely(status != llc_snap))
3415
				frame_len -= ETH_FCS_LEN;
3416

3417
			if (netif_msg_rx_status(priv)) {
3418 3419
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3420 3421
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3422
			}
3423

A
Alexandre TORGUE 已提交
3424 3425 3426 3427
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
3428
			if (unlikely(!xmac &&
A
Alexandre TORGUE 已提交
3429
				     ((frame_len < priv->rx_copybreak) ||
3430
				     stmmac_rx_threshold_count(rx_q)))) {
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
3442
							rx_q->rx_skbuff_dma
3443 3444 3445
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3446
							rx_q->
3447 3448 3449 3450 3451
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3452
							   rx_q->rx_skbuff_dma
3453 3454 3455
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3456
				skb = rx_q->rx_skbuff[entry];
3457
				if (unlikely(!skb)) {
3458 3459 3460
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
3461 3462 3463 3464
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
3465 3466
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3467 3468 3469

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3470
						 rx_q->rx_skbuff_dma[entry],
3471 3472
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3473 3474 3475
			}

			if (netif_msg_pktdata(priv)) {
3476 3477
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3478 3479
				print_pkt(skb->data, frame_len);
			}
3480

3481 3482
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3483 3484
			stmmac_rx_vlan(priv->dev, skb);

3485 3486
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3487
			if (unlikely(!coe))
3488
				skb_checksum_none_assert(skb);
3489
			else
3490
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3491

3492
			napi_gro_receive(&ch->napi, skb);
3493 3494 3495 3496 3497 3498 3499

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

3500
	stmmac_rx_refill(priv, queue);
3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
3513
 *  To look at the incoming frames and clear the tx resources.
3514
 */
3515
static int stmmac_napi_poll(struct napi_struct *napi, int budget)
3516
{
3517 3518 3519
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, napi);
	struct stmmac_priv *priv = ch->priv_data;
3520
	int work_done, rx_done = 0, tx_done = 0;
3521
	u32 chan = ch->index;
3522

3523
	priv->xstats.napi_poll++;
3524

3525 3526 3527 3528
	if (ch->has_tx)
		tx_done = stmmac_tx_clean(priv, budget, chan);
	if (ch->has_rx)
		rx_done = stmmac_rx(priv, budget, chan);
3529

3530 3531
	work_done = max(rx_done, tx_done);
	work_done = min(work_done, budget);
3532

3533 3534
	if (work_done < budget && napi_complete_done(napi, work_done)) {
		int stat;
3535 3536

		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3537 3538 3539 3540 3541
		stat = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						   &priv->xstats, chan);
		if (stat && napi_reschedule(napi))
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
	}
3542

3543 3544 3545 3546 3547 3548 3549
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3550
 *   complete within a reasonable time. The driver will mark the error in the
3551 3552 3553 3554 3555 3556 3557
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3558
	stmmac_global_err(priv);
3559 3560 3561
}

/**
3562
 *  stmmac_set_rx_mode - entry point for multicast addressing
3563 3564 3565 3566 3567 3568 3569
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3570
static void stmmac_set_rx_mode(struct net_device *dev)
3571 3572 3573
{
	struct stmmac_priv *priv = netdev_priv(dev);

3574
	stmmac_set_filter(priv, priv->hw, dev);
3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3590 3591
	struct stmmac_priv *priv = netdev_priv(dev);

3592
	if (netif_running(dev)) {
3593
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3594 3595 3596
		return -EBUSY;
	}

3597
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3598

3599 3600 3601 3602 3603
	netdev_update_features(dev);

	return 0;
}

3604
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3605
					     netdev_features_t features)
3606 3607 3608
{
	struct stmmac_priv *priv = netdev_priv(dev);

3609
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3610
		features &= ~NETIF_F_RXCSUM;
3611

3612
	if (!priv->plat->tx_coe)
3613
		features &= ~NETIF_F_CSUM_MASK;
3614

3615 3616 3617
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3618
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3619
	 */
3620
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3621
		features &= ~NETIF_F_CSUM_MASK;
3622

A
Alexandre TORGUE 已提交
3623 3624 3625 3626 3627 3628 3629 3630
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3631
	return features;
3632 3633
}

3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3647
	stmmac_rx_ipc(priv, priv->hw);
3648 3649 3650 3651

	return 0;
}

3652 3653 3654 3655 3656
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3657 3658 3659 3660 3661
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3662
 */
3663 3664 3665 3666
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3667 3668 3669 3670
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3671
	bool xmac;
3672

3673
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3674
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3675

3676 3677 3678
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3679
	if (unlikely(!dev)) {
3680
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3681 3682 3683
		return IRQ_NONE;
	}

3684 3685 3686
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3687 3688 3689
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3690

3691
	/* To handle GMAC own interrupts */
3692
	if ((priv->plat->has_gmac) || xmac) {
3693
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3694
		int mtl_status;
3695

3696 3697
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3698
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3699
				priv->tx_path_in_lpi_mode = true;
3700
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3701
				priv->tx_path_in_lpi_mode = false;
3702 3703
		}

3704 3705
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3706

3707 3708 3709 3710
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3711

3712 3713 3714 3715
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3716
		}
3717 3718

		/* PCS link status */
3719
		if (priv->hw->pcs) {
3720 3721 3722 3723 3724
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3725
	}
3726

3727
	/* To handle DMA interrupts */
3728
	stmmac_dma_interrupt(priv);
3729 3730 3731 3732 3733 3734

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3735 3736
 * to allow network I/O with interrupts disabled.
 */
3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3752
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3753 3754 3755
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3756
	int ret = -EOPNOTSUPP;
3757 3758 3759 3760

	if (!netif_running(dev))
		return -EINVAL;

3761 3762 3763 3764
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3765
		if (!dev->phydev)
3766
			return -EINVAL;
3767
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3768 3769 3770 3771 3772 3773 3774
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3775

3776 3777 3778
	return ret;
}

3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
		if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
			ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

static int stmmac_setup_tc_block(struct stmmac_priv *priv,
				 struct tc_block_offload *f)
{
	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3809
				priv, priv, f->extack);
3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
		return stmmac_setup_tc_block(priv, type_data);
3826 3827
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
3828 3829 3830 3831 3832
	default:
		return -EOPNOTSUPP;
	}
}

3833 3834 3835 3836 3837 3838 3839 3840 3841
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3842
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3843 3844 3845 3846

	return ret;
}

3847
#ifdef CONFIG_DEBUG_FS
3848 3849
static struct dentry *stmmac_fs_dir;

3850
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3851
			       struct seq_file *seq)
3852 3853
{
	int i;
G
Giuseppe CAVALLARO 已提交
3854 3855
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3856

3857 3858 3859
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3860
				   i, (unsigned int)virt_to_phys(ep),
3861 3862 3863 3864
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3865 3866 3867
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3868
				   i, (unsigned int)virt_to_phys(p),
3869 3870
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3871 3872
			p++;
		}
3873 3874
		seq_printf(seq, "\n");
	}
3875
}
3876

3877
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
3878 3879 3880
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3881
	u32 rx_count = priv->plat->rx_queues_to_use;
3882
	u32 tx_count = priv->plat->tx_queues_to_use;
3883 3884
	u32 queue;

3885 3886 3887
	if ((dev->flags & IFF_UP) == 0)
		return 0;

3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3903

3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3918 3919 3920 3921
	}

	return 0;
}
3922
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
3923

3924
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
3925 3926 3927 3928
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3929
	if (!priv->hw_cap_support) {
3930 3931 3932 3933 3934 3935 3936 3937
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3938
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3939
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3940
	seq_printf(seq, "\t1000 Mbps: %s\n",
3941
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3942
	seq_printf(seq, "\tHalf duplex: %s\n",
3943 3944 3945 3946 3947
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3948
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3960
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3961
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3962
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3963 3964 3965 3966
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3967 3968 3969 3970 3971 3972 3973 3974 3975
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}
3987
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
3988

3989 3990
static int stmmac_init_fs(struct net_device *dev)
{
3991 3992 3993 3994
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3995

3996
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3997
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3998 3999 4000 4001 4002

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4003
	priv->dbgfs_rings_status =
4004
		debugfs_create_file("descriptors_status", 0444,
4005 4006
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4007

4008
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4009
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4010
		debugfs_remove_recursive(priv->dbgfs_dir);
4011 4012 4013 4014

		return -ENOMEM;
	}

4015
	/* Entry to report the DMA HW features */
4016 4017 4018
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4019

4020
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4021
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4022
		debugfs_remove_recursive(priv->dbgfs_dir);
4023 4024 4025 4026

		return -ENOMEM;
	}

4027 4028 4029
	return 0;
}

4030
static void stmmac_exit_fs(struct net_device *dev)
4031
{
4032 4033 4034
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4035
}
4036
#endif /* CONFIG_DEBUG_FS */
4037

4038 4039 4040 4041 4042
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4043
	.ndo_fix_features = stmmac_fix_features,
4044
	.ndo_set_features = stmmac_set_features,
4045
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4046 4047
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4048
	.ndo_setup_tc = stmmac_setup_tc,
4049 4050 4051
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4052
	.ndo_set_mac_address = stmmac_set_mac_address,
4053 4054
};

4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4071
	dev_open(priv->dev, NULL);
4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4086 4087
/**
 *  stmmac_hw_init - Init the MAC device
4088
 *  @priv: driver private structure
4089 4090 4091 4092
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4093 4094 4095
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4096
	int ret;
4097

4098 4099 4100
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4101
	priv->chain_mode = chain_mode;
4102

4103 4104 4105 4106
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4107

4108 4109 4110
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4111
		dev_info(priv->device, "DMA HW capability register supported\n");
4112 4113 4114 4115 4116 4117 4118 4119

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4120
		priv->hw->pmt = priv->plat->pmt;
4121

4122 4123 4124 4125 4126 4127
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4128 4129
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4130 4131 4132 4133 4134 4135

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4136 4137 4138
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4139

4140 4141
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4142
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4143
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4144
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4145
	}
4146
	if (priv->plat->tx_coe)
4147
		dev_info(priv->device, "TX Checksum insertion supported\n");
4148 4149

	if (priv->plat->pmt) {
4150
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4151 4152 4153
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4154
	if (priv->dma_cap.tsoen)
4155
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4156

4157 4158 4159 4160 4161 4162 4163
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4176
	return 0;
4177 4178
}

4179
/**
4180 4181
 * stmmac_dvr_probe
 * @device: device pointer
4182
 * @plat_dat: platform data pointer
4183
 * @res: stmmac resource pointer
4184 4185
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4186
 * Return:
4187
 * returns 0 on success, otherwise errno.
4188
 */
4189 4190 4191
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4192
{
4193 4194
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4195
	u32 queue, maxq;
4196
	int ret = 0;
4197

4198 4199 4200
	ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
				  MTL_MAX_TX_QUEUES,
				  MTL_MAX_RX_QUEUES);
4201
	if (!ndev)
4202
		return -ENOMEM;
4203 4204 4205 4206 4207 4208

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4209

4210
	stmmac_set_ethtool_ops(ndev);
4211 4212
	priv->pause = pause;
	priv->plat = plat_dat;
4213 4214 4215 4216 4217 4218 4219 4220 4221
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4222

4223
	dev_set_drvdata(device, priv->dev);
4224

4225 4226
	/* Verify driver arguments */
	stmmac_verify_args();
4227

4228 4229 4230 4231
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4232
		ret = -ENOMEM;
4233 4234 4235 4236 4237
		goto error_wq;
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4238
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4239 4240
	 * this needs to have multiple instances
	 */
4241 4242 4243
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4244 4245
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4246
		reset_control_deassert(priv->plat->stmmac_rst);
4247 4248 4249 4250 4251 4252
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4253

4254
	/* Init MAC and get the capabilities */
4255 4256
	ret = stmmac_hw_init(priv);
	if (ret)
4257
		goto error_hw_init;
4258

4259
	/* Configure real RX and TX queues */
4260 4261
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4262

4263
	ndev->netdev_ops = &stmmac_netdev_ops;
4264

4265 4266
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4267

4268 4269 4270 4271 4272
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4273
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4274
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4275
		priv->tso = true;
4276
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4277
	}
4278 4279
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4280 4281
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4282
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4283 4284 4285
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4286 4287 4288 4289
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4290 4291
	else if (priv->plat->has_xgmac)
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4292 4293
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4294 4295 4296 4297 4298
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4299
		ndev->max_mtu = priv->plat->maxmtu;
4300
	else if (priv->plat->maxmtu < ndev->min_mtu)
4301 4302 4303
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4304

4305 4306 4307
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4308 4309
	/* Setup channels NAPI */
	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4310

4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;

		if (queue < priv->plat->rx_queues_to_use)
			ch->has_rx = true;
		if (queue < priv->plat->tx_queues_to_use)
			ch->has_tx = true;

		netif_napi_add(ndev, &ch->napi, stmmac_napi_poll,
			       NAPI_POLL_WEIGHT);
4324
	}
4325

4326
	mutex_init(&priv->lock);
4327

4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

4339 4340
	stmmac_check_pcs_mode(priv);

4341 4342 4343
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4344 4345 4346
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4347 4348 4349
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4350 4351
			goto error_mdio_register;
		}
4352 4353
	}

4354
	ret = register_netdev(ndev);
4355
	if (ret) {
4356 4357
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4358 4359
		goto error_netdev_register;
	}
4360

4361 4362 4363 4364 4365 4366 4367
#ifdef CONFIG_DEBUG_FS
	ret = stmmac_init_fs(ndev);
	if (ret < 0)
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
#endif

4368
	return ret;
4369

4370
error_netdev_register:
4371 4372 4373 4374
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4375
error_mdio_register:
4376 4377
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
4378

4379
		netif_napi_del(&ch->napi);
4380
	}
4381
error_hw_init:
4382 4383
	destroy_workqueue(priv->wq);
error_wq:
4384
	free_netdev(ndev);
4385

4386
	return ret;
4387
}
4388
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4389 4390 4391

/**
 * stmmac_dvr_remove
4392
 * @dev: device pointer
4393
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4394
 * changes the link status, releases the DMA descriptor rings.
4395
 */
4396
int stmmac_dvr_remove(struct device *dev)
4397
{
4398
	struct net_device *ndev = dev_get_drvdata(dev);
4399
	struct stmmac_priv *priv = netdev_priv(ndev);
4400

4401
	netdev_info(priv->dev, "%s: removing driver", __func__);
4402

4403 4404 4405
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
4406
	stmmac_stop_all_dma(priv);
4407

4408
	stmmac_mac_set(priv, priv->ioaddr, false);
4409 4410
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4411 4412 4413 4414
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4415 4416 4417
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4418
		stmmac_mdio_unregister(ndev);
4419
	destroy_workqueue(priv->wq);
4420
	mutex_destroy(&priv->lock);
4421 4422 4423 4424
	free_netdev(ndev);

	return 0;
}
4425
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4426

4427 4428
/**
 * stmmac_suspend - suspend callback
4429
 * @dev: device pointer
4430 4431 4432 4433
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4434
int stmmac_suspend(struct device *dev)
4435
{
4436
	struct net_device *ndev = dev_get_drvdata(dev);
4437
	struct stmmac_priv *priv = netdev_priv(ndev);
4438

4439
	if (!ndev || !netif_running(ndev))
4440 4441
		return 0;

4442 4443
	if (ndev->phydev)
		phy_stop(ndev->phydev);
4444

4445
	mutex_lock(&priv->lock);
4446

4447
	netif_device_detach(ndev);
4448
	stmmac_stop_all_queues(priv);
4449

4450
	stmmac_disable_all_queues(priv);
4451 4452

	/* Stop TX/RX DMA */
4453
	stmmac_stop_all_dma(priv);
4454

4455
	/* Enable Power down mode by programming the PMT regs */
4456
	if (device_may_wakeup(priv->device)) {
4457
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4458 4459
		priv->irq_wake = 1;
	} else {
4460
		stmmac_mac_set(priv, priv->ioaddr, false);
4461
		pinctrl_pm_select_sleep_state(priv->device);
4462
		/* Disable clock in case of PWM is off */
4463 4464
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4465
	}
4466
	mutex_unlock(&priv->lock);
4467

4468
	priv->oldlink = false;
4469 4470
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
4471 4472
	return 0;
}
4473
EXPORT_SYMBOL_GPL(stmmac_suspend);
4474

4475 4476 4477 4478 4479 4480 4481
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4482
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4483 4484 4485 4486 4487 4488 4489 4490 4491
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4492 4493 4494 4495 4496
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4497
		tx_q->mss = 0;
4498
	}
4499 4500
}

4501 4502
/**
 * stmmac_resume - resume callback
4503
 * @dev: device pointer
4504 4505 4506
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4507
int stmmac_resume(struct device *dev)
4508
{
4509
	struct net_device *ndev = dev_get_drvdata(dev);
4510
	struct stmmac_priv *priv = netdev_priv(ndev);
4511

4512
	if (!netif_running(ndev))
4513 4514 4515 4516 4517 4518
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4519 4520
	 * from another devices (e.g. serial console).
	 */
4521
	if (device_may_wakeup(priv->device)) {
4522
		mutex_lock(&priv->lock);
4523
		stmmac_pmt(priv, priv->hw, 0);
4524
		mutex_unlock(&priv->lock);
4525
		priv->irq_wake = 0;
4526
	} else {
4527
		pinctrl_pm_select_default_state(priv->device);
4528
		/* enable the clk previously disabled */
4529 4530
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4531 4532 4533 4534
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4535

4536
	netif_device_attach(ndev);
4537

4538
	mutex_lock(&priv->lock);
4539

4540 4541
	stmmac_reset_queues_param(priv);

4542 4543
	stmmac_clear_descriptors(priv);

4544
	stmmac_hw_setup(ndev, false);
4545
	stmmac_init_tx_coalesce(priv);
4546
	stmmac_set_rx_mode(ndev);
4547

4548
	stmmac_enable_all_queues(priv);
4549

4550
	stmmac_start_all_queues(priv);
4551

4552
	mutex_unlock(&priv->lock);
4553

4554 4555
	if (ndev->phydev)
		phy_start(ndev->phydev);
4556

4557 4558
	return 0;
}
4559
EXPORT_SYMBOL_GPL(stmmac_resume);
4560

4561 4562 4563 4564 4565 4566 4567 4568
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4569
		if (!strncmp(opt, "debug:", 6)) {
4570
			if (kstrtoint(opt + 6, 0, &debug))
4571 4572
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4573
			if (kstrtoint(opt + 8, 0, &phyaddr))
4574 4575
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4576
			if (kstrtoint(opt + 7, 0, &buf_sz))
4577 4578
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4579
			if (kstrtoint(opt + 3, 0, &tc))
4580 4581
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4582
			if (kstrtoint(opt + 9, 0, &watchdog))
4583 4584
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4585
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4586 4587
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4588
			if (kstrtoint(opt + 6, 0, &pause))
4589
				goto err;
4590
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4591 4592
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4593 4594 4595
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4596
		}
4597 4598
	}
	return 0;
4599 4600 4601 4602

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4603 4604 4605
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4606
#endif /* MODULE */
4607

4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4637 4638 4639
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");