intel_dp.c 168.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132

133 134 135 136 137
static unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

138 139
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
140
{
141
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
142 143 144 145

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
146
	case DP_LINK_BW_5_4:
147
		break;
148
	default:
149 150
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
151 152 153 154 155 156
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

157 158 159 160 161
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

162
	source_max = intel_dig_port->max_lanes;
163 164 165 166 167
	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

185
static int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188
	return (pixel_clock * bpp + 9) / 10;
189 190
}

191 192 193 194 195 196
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

197
static enum drm_mode_status
198 199 200
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
201
	struct intel_dp *intel_dp = intel_attached_dp(connector);
202 203
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
204 205
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
206
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
207

208 209
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
210 211
			return MODE_PANEL;

212
		if (mode->vdisplay > fixed_mode->vdisplay)
213
			return MODE_PANEL;
214 215

		target_clock = fixed_mode->clock;
216 217
	}

218
	max_link_clock = intel_dp_max_link_rate(intel_dp);
219
	max_lanes = intel_dp_max_lane_count(intel_dp);
220 221 222 223

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

224
	if (mode_rate > max_rate || target_clock > max_dotclk)
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235
	return MODE_OK;
}

236
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
237 238 239 240 241 242 243 244 245 246 247
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

248
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
249 250 251 252 253 254 255 256
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

257 258
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
259
				    struct intel_dp *intel_dp);
260 261
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
262
					      struct intel_dp *intel_dp);
263

264 265 266 267 268 269 270 271 272 273 274 275
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
276
	power_domain = intel_display_port_aux_power_domain(encoder);
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

292
	power_domain = intel_display_port_aux_power_domain(encoder);
293 294 295
	intel_display_power_put(dev_priv, power_domain);
}

296 297 298 299 300 301 302
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
303 304 305
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

329 330 331 332 333 334
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
335 336 337 338
	if (!pll_enabled) {
		release_cl_override = IS_CHERRYVIEW(dev) &&
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

339 340 341 342 343 344
		if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
345
	}
346

347 348 349 350 351 352 353 354 355 356 357 358 359 360
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
361

362
	if (!pll_enabled) {
363
		vlv_force_pll_off(dev, pipe);
364 365 366 367

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
368 369
}

370 371 372 373 374 375
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
376 377
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
378
	enum pipe pipe;
379

V
Ville Syrjälä 已提交
380
	lockdep_assert_held(&dev_priv->pps_mutex);
381

382 383 384
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

385 386 387 388 389 390 391
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
392
	for_each_intel_encoder(dev, encoder) {
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
409 410 411
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
412

413 414
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
415 416 417 418 419 420

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
421 422
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
423

424 425 426 427 428
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
429 430 431 432

	return intel_dp->pps_pipe;
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
453

454
static enum pipe
455 456 457
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
458 459
{
	enum pipe pipe;
460 461 462 463

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
464 465 466 467

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

468 469 470
		if (!pipe_check(dev_priv, pipe))
			continue;

471
		return pipe;
472 473
	}

474 475 476 477 478 479 480 481 482 483 484 485 486 487
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
488 489 490 491 492 493 494 495 496 497 498
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
499 500 501 502 503 504

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
505 506
	}

507 508 509
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

510 511
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
512 513
}

514 515 516 517 518
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

519
	if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
520 521 522 523 524 525 526 527 528 529 530 531
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

532
	for_each_intel_encoder(dev, encoder) {
533 534 535 536 537 538 539 540
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
541 542
}

543 544
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
545 546 547
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

548 549 550
	if (IS_BROXTON(dev))
		return BXT_PP_CONTROL(0);
	else if (HAS_PCH_SPLIT(dev))
551 552 553 554 555
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

556 557
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
558 559 560
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

561 562 563
	if (IS_BROXTON(dev))
		return BXT_PP_STATUS(0);
	else if (HAS_PCH_SPLIT(dev))
564 565 566 567 568
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

569 570 571 572 573 574 575 576 577 578 579 580 581
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

582
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
583

584
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
V
Ville Syrjälä 已提交
585
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
586
		i915_reg_t pp_ctrl_reg, pp_div_reg;
587
		u32 pp_div;
V
Ville Syrjälä 已提交
588

589 590 591 592 593 594 595 596 597 598 599
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

600
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
601

602 603 604
	return 0;
}

605
static bool edp_have_panel_power(struct intel_dp *intel_dp)
606
{
607
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
608 609
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
610 611
	lockdep_assert_held(&dev_priv->pps_mutex);

612
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
613 614 615
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

616
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
617 618
}

619
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
620
{
621
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
622 623
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
624 625
	lockdep_assert_held(&dev_priv->pps_mutex);

626
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
627 628 629
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

630
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
631 632
}

633 634 635
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
636
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
637
	struct drm_i915_private *dev_priv = dev->dev_private;
638

639 640
	if (!is_edp(intel_dp))
		return;
641

642
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
643 644
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
645 646
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
647 648 649
	}
}

650 651 652 653 654 655
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
656
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
657 658 659
	uint32_t status;
	bool done;

660
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
661
	if (has_aux_irq)
662
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
663
					  msecs_to_jiffies_timeout(10));
664 665 666 667 668 669 670 671 672 673
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

674
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675
{
676
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
678

679 680 681
	if (index)
		return 0;

682 683
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
684
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
685
	 */
686
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
687 688 689 690 691
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
693 694 695 696

	if (index)
		return 0;

697 698 699 700 701
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
702
	if (intel_dig_port->port == PORT_A)
703
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
704 705
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
706 707 708 709 710
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
711
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
712

713
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
714
		/* Workaround for non-ULT HSW */
715 716 717 718 719
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
720
	}
721 722

	return ilk_get_aux_clock_divider(intel_dp, index);
723 724
}

725 726 727 728 729 730 731 732 733 734
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

735 736 737 738
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
739 740 741 742 743 744 745 746 747 748
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

749
	if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
750 751 752 753 754
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
755
	       DP_AUX_CH_CTL_DONE |
756
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
757
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
758
	       timeout |
759
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
760 761
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
762
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
763 764
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

780 781
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
782
		const uint8_t *send, int send_bytes,
783 784 785 786 787
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
788
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
789
	uint32_t aux_clock_divider;
790 791
	int i, ret, recv_bytes;
	uint32_t status;
792
	int try, clock = 0;
793
	bool has_aux_irq = HAS_AUX_IRQ(dev);
794 795
	bool vdd;

796
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
797

798 799 800 801 802 803
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
804
	vdd = edp_panel_vdd_on(intel_dp);
805 806 807 808 809 810 811 812

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
813

814 815
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
816
		status = I915_READ_NOTRACE(ch_ctl);
817 818 819 820 821 822
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
823 824 825 826 827 828 829 830 831
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

832 833
		ret = -EBUSY;
		goto out;
834 835
	}

836 837 838 839 840 841
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

842
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
843 844 845 846
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
847

848 849 850 851
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
852
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
853 854
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
855 856

			/* Send the command and wait for it to complete */
857
			I915_WRITE(ch_ctl, send_ctl);
858 859 860 861 862 863 864 865 866 867

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

868
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
869
				continue;
870 871 872 873 874 875 876 877

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
878
				continue;
879
			}
880
			if (status & DP_AUX_CH_CTL_DONE)
881
				goto done;
882
		}
883 884 885
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
886
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
887 888
		ret = -EBUSY;
		goto out;
889 890
	}

891
done:
892 893 894
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
895
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
896
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
897 898
		ret = -EIO;
		goto out;
899
	}
900 901 902

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
903
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
904
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
905 906
		ret = -ETIMEDOUT;
		goto out;
907 908 909 910 911
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

933 934
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
935

936
	for (i = 0; i < recv_bytes; i += 4)
937
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
938
				    recv + i, recv_bytes - i);
939

940 941 942 943
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

944 945 946
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

947
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
948

949
	return ret;
950 951
}

952 953
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
954 955
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
956
{
957 958 959
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
960 961
	int ret;

962 963 964
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
965 966
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
967

968 969 970
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
971
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
972
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
973
		rxsize = 2; /* 0 or 1 data bytes */
974

975 976
		if (WARN_ON(txsize > 20))
			return -E2BIG;
977

978 979 980 981
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
		else
			WARN_ON(msg->size);
982

983 984 985
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
986

987 988 989 990 991 992 993
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
994 995
		}
		break;
996

997 998
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
999
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1000
		rxsize = msg->size + 1;
1001

1002 1003
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1004

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1016
		}
1017 1018 1019 1020 1021
		break;

	default:
		ret = -EINVAL;
		break;
1022
	}
1023

1024
	return ret;
1025 1026
}

1027 1028
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1041 1042
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1055 1056
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1071 1072
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
/*
 * On SKL we don't have Aux for port E so we rely
 * on VBT to set a proper alternate aux channel.
 */
static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[PORT_E];

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		return PORT_A;
	case DP_AUX_B:
		return PORT_B;
	case DP_AUX_C:
		return PORT_C;
	case DP_AUX_D:
		return PORT_D;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		return PORT_A;
	}
}

1111 1112
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
				       enum port port)
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1129 1130
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
					enum port port, int index)
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
{
	if (port == PORT_E)
		port = skl_porte_aux_port(dev_priv);

	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1147 1148
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
					 enum port port)
1149 1150 1151 1152 1153 1154 1155 1156 1157
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1158 1159
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
					  enum port port, int index)
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
	enum port port = dp_to_dig_port(intel_dp)->port;
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1180
static void
1181 1182 1183 1184 1185 1186 1187
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	drm_dp_aux_unregister(&intel_dp->aux);
	kfree(intel_dp->aux.name);
}

static int
1188 1189 1190
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1191 1192
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1193 1194
	int ret;

1195
	intel_aux_reg_init(intel_dp);
1196

1197 1198 1199 1200
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
	if (!intel_dp->aux.name)
		return -ENOMEM;

1201 1202
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1203

1204 1205
	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name,
1206
		      connector->base.kdev->kobj.name);
1207

1208
	ret = drm_dp_aux_register(&intel_dp->aux);
1209
	if (ret < 0) {
1210
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1211 1212 1213
			  intel_dp->aux.name, ret);
		kfree(intel_dp->aux.name);
		return ret;
1214
	}
1215

1216 1217 1218 1219
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
1220 1221 1222 1223
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
			  intel_dp->aux.name, ret);
		intel_dp_aux_fini(intel_dp);
		return ret;
1224
	}
1225 1226

	return 0;
1227 1228
}

1229 1230 1231 1232 1233
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1234 1235 1236
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1237 1238 1239
	intel_connector_unregister(intel_connector);
}

1240
static int
1241
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1242
{
1243 1244 1245
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1246
	}
1247 1248 1249 1250

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1251 1252
}

1253
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1254
{
1255 1256 1257
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;

1258
	/* WaDisableHBR2:skl */
1259
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
1260 1261 1262 1263 1264 1265 1266 1267 1268
		return false;

	if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
	    (INTEL_INFO(dev)->gen >= 9))
		return true;
	else
		return false;
}

1269
static int
1270
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
1271
{
1272 1273
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
1274 1275
	int size;

1276 1277
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
1278
		size = ARRAY_SIZE(bxt_rates);
1279
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
1280
		*source_rates = skl_rates;
1281 1282 1283 1284
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
1285
	}
1286

1287
	/* This depends on the fact that 5.4 is last value in the array */
1288
	if (!intel_dp_source_supports_hbr2(intel_dp))
1289
		size--;
1290

1291
	return size;
1292 1293
}

1294 1295
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1296
		   struct intel_crtc_state *pipe_config)
1297 1298
{
	struct drm_device *dev = encoder->base.dev;
1299 1300
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1301 1302

	if (IS_G4X(dev)) {
1303 1304
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1305
	} else if (HAS_PCH_SPLIT(dev)) {
1306 1307
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1308 1309 1310
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1311
	} else if (IS_VALLEYVIEW(dev)) {
1312 1313
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1314
	}
1315 1316 1317

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1318
			if (pipe_config->port_clock == divisor[i].clock) {
1319 1320 1321 1322 1323
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1324 1325 1326
	}
}

1327 1328
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1329
			   int *common_rates)
1330 1331 1332 1333 1334
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1335 1336
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1337
			common_rates[k] = source_rates[i];
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1350 1351
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1352 1353 1354 1355 1356
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1357
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1358 1359 1360

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1361
			       common_rates);
1362 1363
}

1364 1365 1366 1367 1368 1369 1370 1371
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1372
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1383 1384
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1385 1386 1387 1388 1389
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1390
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1391 1392 1393 1394 1395 1396 1397
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1398 1399 1400
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1401 1402
}

1403
static int rate_to_index(int find, const int *rates)
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1414 1415 1416 1417 1418 1419
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1420
	len = intel_dp_common_rates(intel_dp, rates);
1421 1422 1423 1424 1425 1426
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1427 1428
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1429
	return rate_to_index(rate, intel_dp->sink_rates);
1430 1431
}

1432 1433
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

P
Paulo Zanoni 已提交
1445
bool
1446
intel_dp_compute_config(struct intel_encoder *encoder,
1447
			struct intel_crtc_state *pipe_config)
1448
{
1449
	struct drm_device *dev = encoder->base.dev;
1450
	struct drm_i915_private *dev_priv = dev->dev_private;
1451
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1452
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1453
	enum port port = dp_to_dig_port(intel_dp)->port;
1454
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1455
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1456
	int lane_count, clock;
1457
	int min_lane_count = 1;
1458
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1459
	/* Conveniently, the link BW constants become indices with a shift...*/
1460
	int min_clock = 0;
1461
	int max_clock;
1462
	int bpp, mode_rate;
1463
	int link_avail, link_clock;
1464 1465
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1466
	uint8_t link_bw, rate_select;
1467

1468
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1469 1470

	/* No common link rates between source and sink */
1471
	WARN_ON(common_len <= 0);
1472

1473
	max_clock = common_len - 1;
1474

1475
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1476 1477
		pipe_config->has_pch_encoder = true;

1478
	pipe_config->has_dp_encoder = true;
1479
	pipe_config->has_drrs = false;
1480
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1481

1482 1483 1484
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1485 1486 1487

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
1488
			ret = skl_update_scaler_crtc(pipe_config);
1489 1490 1491 1492
			if (ret)
				return ret;
		}

1493
		if (HAS_GMCH_DISPLAY(dev))
1494 1495 1496
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1497 1498
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1499 1500
	}

1501
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1502 1503
		return false;

1504
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1505
		      "max bw %d pixel clock %iKHz\n",
1506
		      max_lane_count, common_rates[max_clock],
1507
		      adjusted_mode->crtc_clock);
1508

1509 1510
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1511
	bpp = pipe_config->pipe_bpp;
1512
	if (is_edp(intel_dp)) {
1513 1514 1515 1516

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
			(dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
1517 1518 1519 1520 1521
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1522 1523 1524 1525 1526 1527 1528 1529 1530
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1531
	}
1532

1533
	for (; bpp >= 6*3; bpp -= 2*3) {
1534 1535
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1536

1537
		for (clock = min_clock; clock <= max_clock; clock++) {
1538 1539 1540 1541
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1542
				link_clock = common_rates[clock];
1543 1544 1545 1546 1547 1548 1549 1550 1551
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1552

1553
	return false;
1554

1555
found:
1556 1557 1558 1559 1560 1561
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1562 1563 1564 1565 1566
		pipe_config->limited_color_range =
			bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1567 1568
	}

1569
	pipe_config->lane_count = lane_count;
1570

1571
	pipe_config->pipe_bpp = bpp;
1572
	pipe_config->port_clock = common_rates[clock];
1573

1574 1575 1576 1577 1578
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1579
		      pipe_config->port_clock, bpp);
1580 1581
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1582

1583
	intel_link_compute_m_n(bpp, lane_count,
1584 1585
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1586
			       &pipe_config->dp_m_n);
1587

1588
	if (intel_connector->panel.downclock_mode != NULL &&
1589
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1590
			pipe_config->has_drrs = true;
1591 1592 1593 1594 1595 1596
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1597
	if (!HAS_DDI(dev))
1598
		intel_dp_set_clock(encoder, pipe_config);
1599

1600
	return true;
1601 1602
}

1603 1604 1605 1606 1607 1608 1609
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config)
{
	intel_dp->link_rate = pipe_config->port_clock;
	intel_dp->lane_count = pipe_config->lane_count;
}

1610
static void intel_dp_prepare(struct intel_encoder *encoder)
1611
{
1612
	struct drm_device *dev = encoder->base.dev;
1613
	struct drm_i915_private *dev_priv = dev->dev_private;
1614
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1615
	enum port port = dp_to_dig_port(intel_dp)->port;
1616
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1617
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1618

1619 1620
	intel_dp_set_link_params(intel_dp, crtc->config);

1621
	/*
K
Keith Packard 已提交
1622
	 * There are four kinds of DP registers:
1623 1624
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1625 1626
	 * 	SNB CPU
	 *	IVB CPU
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1637

1638 1639 1640 1641
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1642

1643 1644
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1645
	intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
1646

1647
	/* Split out the IBX/CPU vs CPT settings */
1648

1649
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1650 1651 1652 1653 1654 1655
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1656
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1657 1658
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1659
		intel_dp->DP |= crtc->pipe << 29;
1660
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1661 1662
		u32 trans_dp;

1663
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1664 1665 1666 1667 1668 1669 1670

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1671
	} else {
1672
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1673
		    !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
1674
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1675 1676 1677 1678 1679 1680 1681

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1682
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1683 1684
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1685
		if (IS_CHERRYVIEW(dev))
1686
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1687 1688
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1689
	}
1690 1691
}

1692 1693
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1694

1695 1696
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1697

1698 1699
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1700

1701
static void wait_panel_status(struct intel_dp *intel_dp,
1702 1703
				       u32 mask,
				       u32 value)
1704
{
1705
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1706
	struct drm_i915_private *dev_priv = dev->dev_private;
1707
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1708

V
Ville Syrjälä 已提交
1709 1710
	lockdep_assert_held(&dev_priv->pps_mutex);

1711 1712
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1713

1714
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1715 1716 1717
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1718

T
Tvrtko Ursulin 已提交
1719 1720
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
		      5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
1721
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1722 1723
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1724 1725

	DRM_DEBUG_KMS("Wait complete\n");
1726
}
1727

1728
static void wait_panel_on(struct intel_dp *intel_dp)
1729 1730
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1731
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1732 1733
}

1734
static void wait_panel_off(struct intel_dp *intel_dp)
1735 1736
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1737
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1738 1739
}

1740
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1741
{
1742 1743 1744
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1745
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1746

1747 1748 1749 1750 1751
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1752 1753
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1754 1755 1756
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1757

1758
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1759 1760
}

1761
static void wait_backlight_on(struct intel_dp *intel_dp)
1762 1763 1764 1765 1766
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1767
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1768 1769 1770 1771
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1772

1773 1774 1775 1776
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1777
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1778
{
1779 1780 1781
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1782

V
Ville Syrjälä 已提交
1783 1784
	lockdep_assert_held(&dev_priv->pps_mutex);

1785
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1786 1787 1788 1789
	if (!IS_BROXTON(dev)) {
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1790
	return control;
1791 1792
}

1793 1794 1795 1796 1797
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1798
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1799
{
1800
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1801 1802
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1803
	struct drm_i915_private *dev_priv = dev->dev_private;
1804
	enum intel_display_power_domain power_domain;
1805
	u32 pp;
1806
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1807
	bool need_to_disable = !intel_dp->want_panel_vdd;
1808

V
Ville Syrjälä 已提交
1809 1810
	lockdep_assert_held(&dev_priv->pps_mutex);

1811
	if (!is_edp(intel_dp))
1812
		return false;
1813

1814
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1815
	intel_dp->want_panel_vdd = true;
1816

1817
	if (edp_have_panel_vdd(intel_dp))
1818
		return need_to_disable;
1819

1820
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1821
	intel_display_power_get(dev_priv, power_domain);
1822

V
Ville Syrjälä 已提交
1823 1824
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1825

1826 1827
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1828

1829
	pp = ironlake_get_pp_control(intel_dp);
1830
	pp |= EDP_FORCE_VDD;
1831

1832 1833
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1834 1835 1836 1837 1838

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1839 1840 1841
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1842
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1843 1844
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1845 1846
		msleep(intel_dp->panel_power_up_delay);
	}
1847 1848 1849 1850

	return need_to_disable;
}

1851 1852 1853 1854 1855 1856 1857
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1858
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1859
{
1860
	bool vdd;
1861

1862 1863 1864
	if (!is_edp(intel_dp))
		return;

1865
	pps_lock(intel_dp);
1866
	vdd = edp_panel_vdd_on(intel_dp);
1867
	pps_unlock(intel_dp);
1868

R
Rob Clark 已提交
1869
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1870
	     port_name(dp_to_dig_port(intel_dp)->port));
1871 1872
}

1873
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1874
{
1875
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1876
	struct drm_i915_private *dev_priv = dev->dev_private;
1877 1878 1879 1880
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1881
	u32 pp;
1882
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1883

V
Ville Syrjälä 已提交
1884
	lockdep_assert_held(&dev_priv->pps_mutex);
1885

1886
	WARN_ON(intel_dp->want_panel_vdd);
1887

1888
	if (!edp_have_panel_vdd(intel_dp))
1889
		return;
1890

V
Ville Syrjälä 已提交
1891 1892
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1893

1894 1895
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1896

1897 1898
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1899

1900 1901
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1902

1903 1904 1905
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1906

1907
	if ((pp & POWER_TARGET_ON) == 0)
1908
		intel_dp->panel_power_off_time = ktime_get_boottime();
1909

1910
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
1911
	intel_display_power_put(dev_priv, power_domain);
1912
}
1913

1914
static void edp_panel_vdd_work(struct work_struct *__work)
1915 1916 1917 1918
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1919
	pps_lock(intel_dp);
1920 1921
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1922
	pps_unlock(intel_dp);
1923 1924
}

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1938 1939 1940 1941 1942
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1943
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1944
{
V
Ville Syrjälä 已提交
1945 1946 1947 1948 1949
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1950 1951
	if (!is_edp(intel_dp))
		return;
1952

R
Rob Clark 已提交
1953
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1954
	     port_name(dp_to_dig_port(intel_dp)->port));
1955

1956 1957
	intel_dp->want_panel_vdd = false;

1958
	if (sync)
1959
		edp_panel_vdd_off_sync(intel_dp);
1960 1961
	else
		edp_panel_vdd_schedule_off(intel_dp);
1962 1963
}

1964
static void edp_panel_on(struct intel_dp *intel_dp)
1965
{
1966
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1967
	struct drm_i915_private *dev_priv = dev->dev_private;
1968
	u32 pp;
1969
	i915_reg_t pp_ctrl_reg;
1970

1971 1972
	lockdep_assert_held(&dev_priv->pps_mutex);

1973
	if (!is_edp(intel_dp))
1974
		return;
1975

V
Ville Syrjälä 已提交
1976 1977
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1978

1979 1980 1981
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1982
		return;
1983

1984
	wait_panel_power_cycle(intel_dp);
1985

1986
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1987
	pp = ironlake_get_pp_control(intel_dp);
1988 1989 1990
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1991 1992
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1993
	}
1994

1995
	pp |= POWER_TARGET_ON;
1996 1997 1998
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1999 2000
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2001

2002
	wait_panel_on(intel_dp);
2003
	intel_dp->last_power_on = jiffies;
2004

2005 2006
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2007 2008
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2009
	}
2010
}
V
Ville Syrjälä 已提交
2011

2012 2013 2014 2015 2016 2017 2018
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2019
	pps_unlock(intel_dp);
2020 2021
}

2022 2023

static void edp_panel_off(struct intel_dp *intel_dp)
2024
{
2025 2026
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2027
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2028
	struct drm_i915_private *dev_priv = dev->dev_private;
2029
	enum intel_display_power_domain power_domain;
2030
	u32 pp;
2031
	i915_reg_t pp_ctrl_reg;
2032

2033 2034
	lockdep_assert_held(&dev_priv->pps_mutex);

2035 2036
	if (!is_edp(intel_dp))
		return;
2037

V
Ville Syrjälä 已提交
2038 2039
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2040

V
Ville Syrjälä 已提交
2041 2042
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2043

2044
	pp = ironlake_get_pp_control(intel_dp);
2045 2046
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2047 2048
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
2049

2050
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2051

2052 2053
	intel_dp->want_panel_vdd = false;

2054 2055
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2056

2057
	intel_dp->panel_power_off_time = ktime_get_boottime();
2058
	wait_panel_off(intel_dp);
2059 2060

	/* We got a reference when we enabled the VDD. */
2061
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2062
	intel_display_power_put(dev_priv, power_domain);
2063
}
V
Ville Syrjälä 已提交
2064

2065 2066 2067 2068
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2069

2070 2071
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2072
	pps_unlock(intel_dp);
2073 2074
}

2075 2076
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2077
{
2078 2079
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2080 2081
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2082
	i915_reg_t pp_ctrl_reg;
2083

2084 2085 2086 2087 2088 2089
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2090
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2091

2092
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2093

2094
	pp = ironlake_get_pp_control(intel_dp);
2095
	pp |= EDP_BLC_ENABLE;
2096

2097
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2098 2099 2100

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2101

2102
	pps_unlock(intel_dp);
2103 2104
}

2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2119
{
2120
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2121 2122
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2123
	i915_reg_t pp_ctrl_reg;
2124

2125 2126 2127
	if (!is_edp(intel_dp))
		return;

2128
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2129

2130
	pp = ironlake_get_pp_control(intel_dp);
2131
	pp &= ~EDP_BLC_ENABLE;
2132

2133
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2134 2135 2136

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2137

2138
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2139 2140

	intel_dp->last_backlight_off = jiffies;
2141
	edp_wait_backlight_off(intel_dp);
2142
}
2143

2144 2145 2146 2147 2148 2149 2150
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2151

2152
	_intel_edp_backlight_off(intel_dp);
2153
	intel_panel_disable_backlight(intel_dp->attached_connector);
2154
}
2155

2156 2157 2158 2159 2160 2161 2162 2163
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2164 2165
	bool is_enabled;

2166
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2167
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2168
	pps_unlock(intel_dp);
2169 2170 2171 2172

	if (is_enabled == enable)
		return;

2173 2174
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2175 2176 2177 2178 2179 2180 2181

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2182 2183 2184 2185 2186 2187 2188 2189 2190
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2191
			onoff(state), onoff(cur_state));
2192 2193 2194 2195 2196 2197 2198 2199 2200
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2201
			onoff(state), onoff(cur_state));
2202 2203 2204 2205
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2206
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2207
{
2208
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2209 2210
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2211

2212 2213 2214
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2215

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
		      crtc->config->port_clock);

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

	if (crtc->config->port_clock == 162000)
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2230
	intel_dp->DP |= DP_PLL_ENABLE;
2231

2232
	I915_WRITE(DP_A, intel_dp->DP);
2233 2234
	POSTING_READ(DP_A);
	udelay(200);
2235 2236
}

2237
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2238
{
2239
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2240 2241
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2242

2243 2244 2245
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2246

2247 2248
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2249
	intel_dp->DP &= ~DP_PLL_ENABLE;
2250

2251
	I915_WRITE(DP_A, intel_dp->DP);
2252
	POSTING_READ(DP_A);
2253 2254 2255
	udelay(200);
}

2256
/* If the sink supports it, try to set the power state appropriately */
2257
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2258 2259 2260 2261 2262 2263 2264 2265
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2266 2267
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2268 2269 2270 2271 2272 2273
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2274 2275
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2276 2277 2278 2279 2280
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2281 2282 2283 2284

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2285 2286
}

2287 2288
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2289
{
2290
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2291
	enum port port = dp_to_dig_port(intel_dp)->port;
2292 2293
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2294 2295
	enum intel_display_power_domain power_domain;
	u32 tmp;
2296
	bool ret;
2297 2298

	power_domain = intel_display_port_power_domain(encoder);
2299
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2300 2301
		return false;

2302 2303
	ret = false;

2304
	tmp = I915_READ(intel_dp->output_reg);
2305 2306

	if (!(tmp & DP_PORT_EN))
2307
		goto out;
2308

2309
	if (IS_GEN7(dev) && port == PORT_A) {
2310
		*pipe = PORT_TO_PIPE_CPT(tmp);
2311
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2312
		enum pipe p;
2313

2314 2315 2316 2317
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2318 2319 2320
				ret = true;

				goto out;
2321 2322 2323
			}
		}

2324
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2325
			      i915_mmio_reg_offset(intel_dp->output_reg));
2326 2327 2328 2329
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2330
	}
2331

2332 2333 2334 2335 2336 2337
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2338
}
2339

2340
static void intel_dp_get_config(struct intel_encoder *encoder,
2341
				struct intel_crtc_state *pipe_config)
2342 2343 2344
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2345 2346 2347 2348
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2349

2350
	tmp = I915_READ(intel_dp->output_reg);
2351 2352

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2353

2354
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
2355 2356 2357
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2358 2359 2360
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2361

2362
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2363 2364 2365 2366
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2367
		if (tmp & DP_SYNC_HS_HIGH)
2368 2369 2370
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2371

2372
		if (tmp & DP_SYNC_VS_HIGH)
2373 2374 2375 2376
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2377

2378
	pipe_config->base.adjusted_mode.flags |= flags;
2379

2380
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2381
	    !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
2382 2383
		pipe_config->limited_color_range = true;

2384 2385
	pipe_config->has_dp_encoder = true;

2386 2387 2388
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2389 2390
	intel_dp_get_m_n(crtc, pipe_config);

2391
	if (port == PORT_A) {
2392
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2393 2394 2395 2396
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2397

2398 2399 2400
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2401

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2421 2422
}

2423
static void intel_disable_dp(struct intel_encoder *encoder)
2424
{
2425
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2426
	struct drm_device *dev = encoder->base.dev;
2427 2428
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2429
	if (crtc->config->has_audio)
2430
		intel_audio_codec_disable(encoder);
2431

2432 2433 2434
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2435 2436
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2437
	intel_edp_panel_vdd_on(intel_dp);
2438
	intel_edp_backlight_off(intel_dp);
2439
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2440
	intel_edp_panel_off(intel_dp);
2441

2442 2443
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2444
		intel_dp_link_down(intel_dp);
2445 2446
}

2447
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2448
{
2449
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2450
	enum port port = dp_to_dig_port(intel_dp)->port;
2451

2452
	intel_dp_link_down(intel_dp);
2453 2454

	/* Only ilk+ has port A */
2455 2456
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2457 2458 2459 2460 2461 2462 2463
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2464 2465
}

2466 2467
static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
				     bool reset)
2468
{
2469 2470 2471 2472 2473
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = crtc->pipe;
	uint32_t val;
2474

2475 2476 2477 2478 2479 2480
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	if (reset)
		val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	else
		val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2481

2482 2483 2484 2485 2486 2487 2488 2489
	if (crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
		if (reset)
			val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
		else
			val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
	}
2490

2491
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2492
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2493 2494 2495 2496
	if (reset)
		val &= ~DPIO_PCS_CLK_SOFT_RESET;
	else
		val |= DPIO_PCS_CLK_SOFT_RESET;
2497
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2498

2499
	if (crtc->config->lane_count > 2) {
2500 2501
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
		val |= CHV_PCS_REQ_SOFTRESET_EN;
2502 2503 2504 2505
		if (reset)
			val &= ~DPIO_PCS_CLK_SOFT_RESET;
		else
			val |= DPIO_PCS_CLK_SOFT_RESET;
2506 2507
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
	}
2508
}
2509

2510 2511 2512 2513 2514
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2515

2516 2517 2518 2519 2520 2521
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2522

V
Ville Syrjälä 已提交
2523
	mutex_unlock(&dev_priv->sb_lock);
2524 2525
}

2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2562 2563
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
2614 2615
	struct intel_crtc *crtc =
		to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
2616 2617 2618 2619 2620 2621 2622

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2623 2624 2625 2626 2627 2628 2629 2630

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2631 2632
	if (crtc->config->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2633 2634 2635

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2636 2637
}

2638
static void intel_enable_dp(struct intel_encoder *encoder)
2639
{
2640 2641 2642
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2643
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2644
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2645 2646
	enum port port = dp_to_dig_port(intel_dp)->port;
	enum pipe pipe = crtc->pipe;
2647

2648 2649
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2650

2651 2652
	pps_lock(intel_dp);

2653
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2654 2655
		vlv_init_panel_power_sequencer(intel_dp);

2656 2657 2658 2659 2660 2661 2662 2663 2664
	/*
	 * We get an occasional spurious underrun between the port
	 * enable and vdd enable, when enabling port A eDP.
	 *
	 * FIXME: Not sure if this applies to (PCH) port D eDP as well
	 */
	if (port == PORT_A)
		intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);

2665
	intel_dp_enable_port(intel_dp);
2666

2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
	if (port == PORT_A && IS_GEN5(dev_priv)) {
		/*
		 * Underrun reporting for the other pipe was disabled in
		 * g4x_pre_enable_dp(). The eDP PLL and port have now been
		 * enabled, so it's now safe to re-enable underrun reporting.
		 */
		intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
	}

2678 2679 2680 2681
	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

2682 2683 2684
	if (port == PORT_A)
		intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2685 2686
	pps_unlock(intel_dp);

2687
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
2688 2689 2690 2691 2692
		unsigned int lane_mask = 0x0;

		if (IS_CHERRYVIEW(dev))
			lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);

2693 2694
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2695
	}
2696

2697
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2698
	intel_dp_start_link_train(intel_dp);
2699
	intel_dp_stop_link_train(intel_dp);
2700

2701
	if (crtc->config->has_audio) {
2702
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2703
				 pipe_name(pipe));
2704 2705
		intel_audio_codec_enable(encoder);
	}
2706
}
2707

2708 2709
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2710 2711
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2712
	intel_enable_dp(encoder);
2713
	intel_edp_backlight_on(intel_dp);
2714
}
2715

2716 2717
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2718 2719
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2720
	intel_edp_backlight_on(intel_dp);
2721
	intel_psr_enable(intel_dp);
2722 2723
}

2724
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2725
{
2726
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2727
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2728 2729
	enum port port = dp_to_dig_port(intel_dp)->port;
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2730

2731 2732
	intel_dp_prepare(encoder);

2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	if (port == PORT_A && IS_GEN5(dev_priv)) {
		/*
		 * We get FIFO underruns on the other pipe when
		 * enabling the CPU eDP PLL, and when enabling CPU
		 * eDP port. We could potentially avoid the PLL
		 * underrun with a vblank wait just prior to enabling
		 * the PLL, but that doesn't appear to help the port
		 * enable case. Just sweep it all under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
	}

2746
	/* Only ilk+ has port A */
2747
	if (port == PORT_A)
2748 2749 2750
		ironlake_edp_pll_on(intel_dp);
}

2751 2752 2753 2754 2755
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
2756
	i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2777 2778 2779 2780 2781 2782 2783 2784
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2785 2786 2787
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2788
	for_each_intel_encoder(dev, encoder) {
2789
		struct intel_dp *intel_dp;
2790
		enum port port;
2791 2792 2793 2794 2795

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2796
		port = dp_to_dig_port(intel_dp)->port;
2797 2798 2799 2800 2801

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2802
			      pipe_name(pipe), port_name(port));
2803

2804
		WARN(encoder->base.crtc,
2805 2806
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2807 2808

		/* make sure vdd is off before we steal it */
2809
		vlv_detach_power_sequencer(intel_dp);
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2823 2824 2825
	if (!is_edp(intel_dp))
		return;

2826 2827 2828 2829 2830 2831 2832 2833 2834
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2835
		vlv_detach_power_sequencer(intel_dp);
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2850 2851
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2852 2853
}

2854
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2855
{
2856
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2857
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2858
	struct drm_device *dev = encoder->base.dev;
2859
	struct drm_i915_private *dev_priv = dev->dev_private;
2860
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2861
	enum dpio_channel port = vlv_dport_to_channel(dport);
2862 2863
	int pipe = intel_crtc->pipe;
	u32 val;
2864

V
Ville Syrjälä 已提交
2865
	mutex_lock(&dev_priv->sb_lock);
2866

2867
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2868 2869 2870 2871 2872 2873
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2874 2875 2876
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2877

V
Ville Syrjälä 已提交
2878
	mutex_unlock(&dev_priv->sb_lock);
2879 2880

	intel_enable_dp(encoder);
2881 2882
}

2883
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2884 2885 2886 2887
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2888 2889
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2890
	enum dpio_channel port = vlv_dport_to_channel(dport);
2891
	int pipe = intel_crtc->pipe;
2892

2893 2894
	intel_dp_prepare(encoder);

2895
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2896
	mutex_lock(&dev_priv->sb_lock);
2897
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2898 2899
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2900
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2901 2902 2903 2904 2905 2906
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2907 2908 2909
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2910
	mutex_unlock(&dev_priv->sb_lock);
2911 2912
}

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2923
	int data, i, stagger;
2924
	u32 val;
2925

V
Ville Syrjälä 已提交
2926
	mutex_lock(&dev_priv->sb_lock);
2927

2928 2929 2930 2931 2932
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

2933 2934 2935 2936 2937
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
2938

2939
	/* Program Tx lane latency optimal setting*/
2940
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
2941
		/* Set the upar bit */
2942 2943 2944 2945
		if (intel_crtc->config->lane_count == 1)
			data = 0x0;
		else
			data = (i == 1) ? 0x0 : 0x1;
2946 2947 2948 2949 2950
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

2966 2967 2968 2969 2970
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
		val |= DPIO_TX2_STAGGER_MASK(0x1f);
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
	}
2971 2972 2973 2974 2975 2976 2977 2978

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

2979 2980 2981 2982 2983 2984 2985 2986
	if (intel_crtc->config->lane_count > 2) {
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
			       DPIO_LANESTAGGER_STRAP(stagger) |
			       DPIO_LANESTAGGER_STRAP_OVRD |
			       DPIO_TX1_STAGGER_MASK(0x1f) |
			       DPIO_TX1_STAGGER_MULT(7) |
			       DPIO_TX2_STAGGER_MULT(5));
	}
2987

2988 2989 2990
	/* Deassert data lane reset */
	chv_data_lane_soft_reset(encoder, false);

V
Ville Syrjälä 已提交
2991
	mutex_unlock(&dev_priv->sb_lock);
2992 2993

	intel_enable_dp(encoder);
2994 2995 2996 2997 2998 2999

	/* Second common lane will stay alive on its own now */
	if (dport->release_cl2_override) {
		chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
		dport->release_cl2_override = false;
	}
3000 3001
}

3002 3003 3004 3005 3006 3007 3008 3009 3010
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
3011 3012
	unsigned int lane_mask =
		intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
3013 3014
	u32 val;

3015 3016
	intel_dp_prepare(encoder);

3017 3018 3019 3020 3021 3022 3023 3024
	/*
	 * Must trick the second common lane into life.
	 * Otherwise we can't even access the PLL.
	 */
	if (ch == DPIO_CH0 && pipe == PIPE_B)
		dport->release_cl2_override =
			!chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);

3025 3026
	chv_phy_powergate_lanes(encoder, true, lane_mask);

V
Ville Syrjälä 已提交
3027
	mutex_lock(&dev_priv->sb_lock);
3028

3029 3030 3031
	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);

3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

3051 3052 3053 3054 3055 3056 3057 3058 3059
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

3060 3061 3062 3063 3064 3065 3066 3067 3068
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
		val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
		if (pipe != PIPE_B)
			val &= ~CHV_PCS_USEDCLKCHANNEL;
		else
			val |= CHV_PCS_USEDCLKCHANNEL;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
	}
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
3082
	mutex_unlock(&dev_priv->sb_lock);
3083 3084
}

3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104
static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
	u32 val;

	mutex_lock(&dev_priv->sb_lock);

	/* disable left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

	mutex_unlock(&dev_priv->sb_lock);
3105

3106 3107 3108 3109 3110 3111 3112 3113 3114
	/*
	 * Leave the power down bit cleared for at least one
	 * lane so that chv_powergate_phy_ch() will power
	 * on something when the channel is otherwise unused.
	 * When the port is off and the override is removed
	 * the lanes power down anyway, so otherwise it doesn't
	 * really matter what the state of power down bits is
	 * after this.
	 */
3115
	chv_phy_powergate_lanes(encoder, false, 0x0);
3116 3117
}

3118
/*
3119 3120
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
3121 3122 3123
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
3124
 */
3125 3126 3127
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
3128
{
3129 3130
	ssize_t ret;
	int i;
3131

3132 3133 3134 3135 3136 3137 3138
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

3139
	for (i = 0; i < 3; i++) {
3140 3141 3142
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
3143 3144
		msleep(1);
	}
3145

3146
	return ret;
3147 3148 3149 3150 3151 3152
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3153
bool
3154
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3155
{
3156 3157 3158 3159
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3160 3161
}

3162
/* These are source-specific values. */
3163
uint8_t
K
Keith Packard 已提交
3164
intel_dp_voltage_max(struct intel_dp *intel_dp)
3165
{
3166
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3167
	struct drm_i915_private *dev_priv = dev->dev_private;
3168
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3169

3170 3171 3172
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
3173
		if (dev_priv->edp_low_vswing && port == PORT_A)
3174
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3175
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3176
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3177
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3178
	else if (IS_GEN7(dev) && port == PORT_A)
3179
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3180
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
3181
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3182
	else
3183
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3184 3185
}

3186
uint8_t
K
Keith Packard 已提交
3187 3188
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3189
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3190
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3191

3192 3193 3194 3195 3196 3197 3198 3199
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3200 3201
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3202 3203 3204 3205
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3206
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3207 3208 3209 3210 3211 3212 3213
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3214
		default:
3215
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3216
		}
3217
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3218
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3219 3220 3221 3222 3223 3224 3225
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3226
		default:
3227
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3228
		}
3229
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
3230
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3231 3232 3233 3234 3235
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3236
		default:
3237
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3238 3239 3240
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3241 3242 3243 3244 3245 3246 3247
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3248
		default:
3249
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3250
		}
3251 3252 3253
	}
}

3254
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3255 3256 3257 3258
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3259 3260
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3261 3262 3263
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3264
	enum dpio_channel port = vlv_dport_to_channel(dport);
3265
	int pipe = intel_crtc->pipe;
3266 3267

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3268
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3269 3270
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3271
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3272 3273 3274
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3276 3277 3278
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3279
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3280 3281 3282
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3283
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3284 3285 3286 3287 3288 3289 3290
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3291
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3292 3293
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3294
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3295 3296 3297
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3298
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3299 3300 3301
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3302
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3303 3304 3305 3306 3307 3308 3309
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3310
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3311 3312
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3313
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3314 3315 3316
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3317
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3318 3319 3320 3321 3322 3323 3324
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3325
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3326 3327
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3328
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3340
	mutex_lock(&dev_priv->sb_lock);
3341 3342 3343
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3344
			 uniqtranscale_reg_value);
3345 3346 3347 3348
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3349
	mutex_unlock(&dev_priv->sb_lock);
3350 3351 3352 3353

	return 0;
}

3354 3355 3356 3357 3358 3359
static bool chv_need_uniq_trans_scale(uint8_t train_set)
{
	return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
		(train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
}

3360
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3361 3362 3363 3364 3365
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3366
	u32 deemph_reg_value, margin_reg_value, val;
3367 3368
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3369 3370
	enum pipe pipe = intel_crtc->pipe;
	int i;
3371 3372

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3373
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3374
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3375
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3376 3377 3378
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3379
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3380 3381 3382
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3383
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3384 3385 3386
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3387
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3388 3389 3390 3391 3392 3393 3394 3395
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3396
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3397
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3398
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3399 3400 3401
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3402
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3403 3404 3405
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3406
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3407 3408 3409 3410 3411 3412 3413
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3414
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3415
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3416
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3417 3418 3419
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3420
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3421 3422 3423 3424 3425 3426 3427
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3428
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3429
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3430
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3442
	mutex_lock(&dev_priv->sb_lock);
3443 3444

	/* Clear calc init */
3445 3446
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3447 3448
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3449 3450
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3451 3452 3453 3454 3455 3456 3457
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
		val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
		val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3458

3459 3460 3461 3462 3463
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

3464 3465 3466 3467 3468 3469
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
		val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
		val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
	}
3470

3471
	/* Program swing deemph */
3472
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3473 3474 3475 3476 3477
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3478 3479

	/* Program swing margin */
3480
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3481
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3482

3483 3484
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3485 3486 3487 3488 3489 3490 3491 3492 3493

		/*
		 * Supposedly this value shouldn't matter when unique transition
		 * scale is disabled, but in fact it does matter. Let's just
		 * always program the same value and hope it's OK.
		 */
		val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
		val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;

3494 3495
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3496

3497 3498 3499 3500 3501 3502
	/*
	 * The document said it needs to set bit 27 for ch0 and bit 26
	 * for ch1. Might be a typo in the doc.
	 * For now, for this unique transition scale selection, set bit
	 * 27 for ch0 and ch1.
	 */
3503
	for (i = 0; i < intel_crtc->config->lane_count; i++) {
3504
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3505
		if (chv_need_uniq_trans_scale(train_set))
3506
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3507 3508 3509
		else
			val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3510 3511 3512
	}

	/* Start swing calculation */
3513 3514 3515 3516
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

3517 3518 3519 3520 3521
	if (intel_crtc->config->lane_count > 2) {
		val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
		val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
		vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
	}
3522

V
Ville Syrjälä 已提交
3523
	mutex_unlock(&dev_priv->sb_lock);
3524 3525 3526 3527

	return 0;
}

3528
static uint32_t
3529
gen4_signal_levels(uint8_t train_set)
3530
{
3531
	uint32_t	signal_levels = 0;
3532

3533
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3534
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3535 3536 3537
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3538
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3539 3540
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3541
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3542 3543
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3544
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3545 3546 3547
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3548
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3549
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3550 3551 3552
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3553
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3554 3555
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3556
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3557 3558
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3559
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3560 3561 3562 3563 3564 3565
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3566 3567
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3568
gen6_edp_signal_levels(uint8_t train_set)
3569
{
3570 3571 3572
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3573 3574
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3575
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3576
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3577
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3578 3579
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3580
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3581 3582
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3583
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3584 3585
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3586
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3587
	default:
3588 3589 3590
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3591 3592 3593
	}
}

K
Keith Packard 已提交
3594 3595
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3596
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3597 3598 3599 3600
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3601
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3602
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3603
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3604
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3605
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3606 3607
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3608
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3609
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3610
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3611 3612
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3613
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3614
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3615
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3616 3617 3618 3619 3620 3621 3622 3623 3624
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3625
void
3626
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3627 3628
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3629
	enum port port = intel_dig_port->port;
3630
	struct drm_device *dev = intel_dig_port->base.base.dev;
3631
	struct drm_i915_private *dev_priv = to_i915(dev);
3632
	uint32_t signal_levels, mask = 0;
3633 3634
	uint8_t train_set = intel_dp->train_set[0];

3635 3636 3637 3638 3639 3640 3641
	if (HAS_DDI(dev)) {
		signal_levels = ddi_signal_levels(intel_dp);

		if (IS_BROXTON(dev))
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3642
	} else if (IS_CHERRYVIEW(dev)) {
3643
		signal_levels = chv_signal_levels(intel_dp);
3644
	} else if (IS_VALLEYVIEW(dev)) {
3645
		signal_levels = vlv_signal_levels(intel_dp);
3646
	} else if (IS_GEN7(dev) && port == PORT_A) {
3647
		signal_levels = gen7_edp_signal_levels(train_set);
3648
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3649
	} else if (IS_GEN6(dev) && port == PORT_A) {
3650
		signal_levels = gen6_edp_signal_levels(train_set);
3651 3652
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3653
		signal_levels = gen4_signal_levels(train_set);
3654 3655 3656
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3657 3658 3659 3660 3661 3662 3663 3664
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3665

3666
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3667 3668 3669

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3670 3671
}

3672
void
3673 3674
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3675
{
3676
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3677 3678
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3679

3680
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3681

3682
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3683
	POSTING_READ(intel_dp->output_reg);
3684 3685
}

3686
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3717
static void
C
Chris Wilson 已提交
3718
intel_dp_link_down(struct intel_dp *intel_dp)
3719
{
3720
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3721
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3722
	enum port port = intel_dig_port->port;
3723
	struct drm_device *dev = intel_dig_port->base.base.dev;
3724
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3725
	uint32_t DP = intel_dp->DP;
3726

3727
	if (WARN_ON(HAS_DDI(dev)))
3728 3729
		return;

3730
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3731 3732
		return;

3733
	DRM_DEBUG_KMS("\n");
3734

3735 3736
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3737
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3738
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3739
	} else {
3740 3741 3742 3743
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3744
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3745
	}
3746
	I915_WRITE(intel_dp->output_reg, DP);
3747
	POSTING_READ(intel_dp->output_reg);
3748

3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3759 3760 3761 3762 3763 3764 3765
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3766 3767 3768 3769 3770 3771 3772
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3773
		I915_WRITE(intel_dp->output_reg, DP);
3774
		POSTING_READ(intel_dp->output_reg);
3775 3776 3777 3778

		intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3779 3780
	}

3781
	msleep(intel_dp->panel_power_down_delay);
3782 3783

	intel_dp->DP = DP;
3784 3785
}

3786 3787
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3788
{
R
Rodrigo Vivi 已提交
3789 3790 3791
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3792
	uint8_t rev;
R
Rodrigo Vivi 已提交
3793

3794 3795
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3796
		return false; /* aux transfer failed */
3797

3798
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3799

3800 3801 3802
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3803 3804
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3805
	if (is_edp(intel_dp)) {
3806 3807 3808
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3809 3810
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3811
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3812
		}
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3828 3829
	}

3830
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
3831
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
3832
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
3833

3834 3835 3836 3837 3838
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3839
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3840 3841
		int i;

3842 3843
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3844 3845
				sink_rates,
				sizeof(sink_rates));
3846

3847 3848
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3849 3850 3851 3852

			if (val == 0)
				break;

3853 3854
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3855
		}
3856
		intel_dp->num_sink_rates = i;
3857
	}
3858 3859 3860

	intel_dp_print_rates(intel_dp);

3861 3862 3863 3864 3865 3866 3867
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3868 3869 3870
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3871 3872 3873
		return false; /* downstream port status fetch failed */

	return true;
3874 3875
}

3876 3877 3878 3879 3880 3881 3882 3883
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3884
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3885 3886 3887
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3888
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3889 3890 3891 3892
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3918
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3919
{
3920
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3921
	struct drm_device *dev = dig_port->base.base.dev;
3922
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3923
	u8 buf;
3924
	int ret = 0;
3925 3926
	int count = 0;
	int attempts = 10;
3927

3928 3929
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3930 3931
		ret = -EIO;
		goto out;
3932 3933
	}

3934
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3935
			       buf & ~DP_TEST_SINK_START) < 0) {
3936
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3937 3938 3939
		ret = -EIO;
		goto out;
	}
3940

3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
	do {
		intel_wait_for_vblank(dev, intel_crtc->pipe);

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3953
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3954 3955 3956
		ret = -ETIMEDOUT;
	}

3957
 out:
3958
	hsw_enable_ips(intel_crtc);
3959
	return ret;
3960 3961 3962 3963 3964
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3965
	struct drm_device *dev = dig_port->base.base.dev;
3966 3967
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3968 3969
	int ret;

3970 3971 3972 3973 3974 3975 3976 3977 3978
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3979 3980 3981 3982 3983 3984
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3985
	hsw_disable_ips(intel_crtc);
3986

3987
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3988 3989 3990
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3991 3992
	}

3993
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3994 3995 3996 3997 3998 3999 4000 4001 4002
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
4003
	int count, ret;
4004 4005 4006 4007 4008 4009
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
4010
	do {
4011 4012
		intel_wait_for_vblank(dev, intel_crtc->pipe);

4013
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4014 4015
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
4016
			goto stop;
4017
		}
4018
		count = buf & DP_TEST_COUNT_MASK;
4019

4020
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
4021 4022

	if (attempts == 0) {
4023 4024 4025 4026 4027 4028 4029 4030
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
4031
	}
4032

4033
stop:
4034
	intel_dp_sink_crc_stop(intel_dp);
4035
	return ret;
4036 4037
}

4038 4039 4040
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4041 4042 4043
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4044 4045
}

4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4073
{
4074
	uint8_t test_result = DP_TEST_NAK;
4075 4076 4077 4078
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4079
	    connector->edid_corrupt ||
4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
4095 4096 4097 4098 4099 4100 4101
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4102 4103
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4104
					&block->checksum,
D
Dan Carpenter 已提交
4105
					1))
4106 4107 4108 4109 4110 4111 4112 4113 4114
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4115 4116 4117 4118
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4119
{
4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4168 4169
}

4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4185
			if (intel_dp->active_mst_links &&
4186
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4187 4188 4189 4190 4191
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4192
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4208
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4227 4228 4229 4230 4231 4232 4233 4234
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4235
static void
C
Chris Wilson 已提交
4236
intel_dp_check_link_status(struct intel_dp *intel_dp)
4237
{
4238
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4239
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4240
	u8 sink_irq_vector;
4241
	u8 link_status[DP_LINK_STATUS_SIZE];
4242

4243 4244
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4245 4246 4247 4248 4249 4250 4251 4252
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
	intel_dp->compliance_test_active = 0;
	intel_dp->compliance_test_type = 0;
	intel_dp->compliance_test_data = 0;

4253
	if (!intel_encoder->base.crtc)
4254 4255
		return;

4256 4257 4258
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4259
	/* Try to read receiver status if the link appears to be up */
4260
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4261 4262 4263
		return;
	}

4264
	/* Now read the DPCD to see if it's actually running */
4265
	if (!intel_dp_get_dpcd(intel_dp)) {
4266 4267 4268
		return;
	}

4269 4270 4271 4272
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4273 4274 4275
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4276 4277

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4278
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4279 4280 4281 4282
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4283 4284 4285
	/* if link training is requested we should perform it always */
	if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
		(!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
4286
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4287
			      intel_encoder->base.name);
4288
		intel_dp_start_link_train(intel_dp);
4289
		intel_dp_stop_link_train(intel_dp);
4290
	}
4291 4292
}

4293
/* XXX this is probably wrong for multiple downstream ports */
4294
static enum drm_connector_status
4295
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4296
{
4297 4298 4299 4300 4301 4302 4303 4304
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4305
		return connector_status_connected;
4306 4307

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4308 4309
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4310
		uint8_t reg;
4311 4312 4313

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4314
			return connector_status_unknown;
4315

4316 4317
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4318 4319 4320
	}

	/* If no HPD, poke DDC gently */
4321
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4322
		return connector_status_connected;
4323 4324

	/* Well we tried, say unknown for unreliable port types */
4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4337 4338 4339

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4340
	return connector_status_disconnected;
4341 4342
}

4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4356 4357
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4358
{
4359
	u32 bit;
4360

4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4398 4399 4400
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4401 4402 4403
	default:
		MISSING_CASE(port->port);
		return false;
4404
	}
4405

4406
	return I915_READ(SDEISR) & bit;
4407 4408
}

4409
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4410
				       struct intel_digital_port *port)
4411
{
4412
	u32 bit;
4413

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4432 4433
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4434 4435 4436 4437 4438
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4439
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4440 4441
		break;
	case PORT_C:
4442
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4443 4444
		break;
	case PORT_D:
4445
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4446 4447 4448 4449
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4450 4451
	}

4452
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4453 4454
}

4455
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4456
				       struct intel_digital_port *intel_dig_port)
4457
{
4458 4459
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4460 4461
	u32 bit;

4462 4463
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4464 4465 4466 4467 4468 4469 4470 4471 4472 4473
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4474
		MISSING_CASE(port);
4475 4476 4477 4478 4479 4480
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4481 4482 4483 4484 4485 4486 4487
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4488
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4489 4490
					 struct intel_digital_port *port)
{
4491
	if (HAS_PCH_IBX(dev_priv))
4492
		return ibx_digital_port_connected(dev_priv, port);
4493
	else if (HAS_PCH_SPLIT(dev_priv))
4494
		return cpt_digital_port_connected(dev_priv, port);
4495 4496
	else if (IS_BROXTON(dev_priv))
		return bxt_digital_port_connected(dev_priv, port);
4497 4498
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4499 4500 4501 4502
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4503
static struct edid *
4504
intel_dp_get_edid(struct intel_dp *intel_dp)
4505
{
4506
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4507

4508 4509 4510 4511
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4512 4513
			return NULL;

J
Jani Nikula 已提交
4514
		return drm_edid_duplicate(intel_connector->edid);
4515 4516 4517 4518
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4519

4520 4521 4522 4523 4524
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4525

4526 4527 4528 4529 4530 4531 4532
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4533 4534
}

4535 4536
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4537
{
4538
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4539

4540 4541
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4542

4543 4544
	intel_dp->has_audio = false;
}
4545

Z
Zhenyu Wang 已提交
4546 4547 4548 4549
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4550 4551
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4552
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4553
	enum drm_connector_status status;
4554
	enum intel_display_power_domain power_domain;
4555
	bool ret;
4556
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4557

4558
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4559
		      connector->base.id, connector->name);
4560
	intel_dp_unset_edid(intel_dp);
4561

4562 4563 4564 4565
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4566
		return connector_status_disconnected;
4567 4568
	}

4569 4570
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4571

4572 4573 4574
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4575 4576 4577
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4578
	else
4579 4580
		status = connector_status_disconnected;

4581 4582 4583 4584 4585
	if (status != connector_status_connected) {
		intel_dp->compliance_test_active = 0;
		intel_dp->compliance_test_type = 0;
		intel_dp->compliance_test_data = 0;

4586
		goto out;
4587
	}
Z
Zhenyu Wang 已提交
4588

4589 4590
	intel_dp_probe_oui(intel_dp);

4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4601 4602 4603 4604 4605 4606 4607 4608
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4609
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4610

4611 4612
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4613 4614
	status = connector_status_connected;

4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4629
out:
4630
	intel_display_power_put(to_i915(dev), power_domain);
4631
	return status;
4632 4633
}

4634 4635
static void
intel_dp_force(struct drm_connector *connector)
4636
{
4637
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4638
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4639
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4640
	enum intel_display_power_domain power_domain;
4641

4642 4643 4644
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4645

4646 4647
	if (connector->status != connector_status_connected)
		return;
4648

4649 4650
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4651 4652 4653

	intel_dp_set_edid(intel_dp);

4654
	intel_display_power_put(dev_priv, power_domain);
4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4671

4672
	/* if eDP has no EDID, fall back to fixed mode */
4673 4674
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4675
		struct drm_display_mode *mode;
4676 4677

		mode = drm_mode_duplicate(connector->dev,
4678
					  intel_connector->panel.fixed_mode);
4679
		if (mode) {
4680 4681 4682 4683
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4684

4685
	return 0;
4686 4687
}

4688 4689 4690 4691
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4692
	struct edid *edid;
4693

4694 4695
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4696
		has_audio = drm_detect_monitor_audio(edid);
4697

4698 4699 4700
	return has_audio;
}

4701 4702 4703 4704 4705
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4706
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4707
	struct intel_connector *intel_connector = to_intel_connector(connector);
4708 4709
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4710 4711
	int ret;

4712
	ret = drm_object_property_set_value(&connector->base, property, val);
4713 4714 4715
	if (ret)
		return ret;

4716
	if (property == dev_priv->force_audio_property) {
4717 4718 4719 4720
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4721 4722
			return 0;

4723
		intel_dp->force_audio = i;
4724

4725
		if (i == HDMI_AUDIO_AUTO)
4726 4727
			has_audio = intel_dp_detect_audio(connector);
		else
4728
			has_audio = (i == HDMI_AUDIO_ON);
4729 4730

		if (has_audio == intel_dp->has_audio)
4731 4732
			return 0;

4733
		intel_dp->has_audio = has_audio;
4734 4735 4736
		goto done;
	}

4737
	if (property == dev_priv->broadcast_rgb_property) {
4738
		bool old_auto = intel_dp->color_range_auto;
4739
		bool old_range = intel_dp->limited_color_range;
4740

4741 4742 4743 4744 4745 4746
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4747
			intel_dp->limited_color_range = false;
4748 4749 4750
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4751
			intel_dp->limited_color_range = true;
4752 4753 4754 4755
			break;
		default:
			return -EINVAL;
		}
4756 4757

		if (old_auto == intel_dp->color_range_auto &&
4758
		    old_range == intel_dp->limited_color_range)
4759 4760
			return 0;

4761 4762 4763
		goto done;
	}

4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4780 4781 4782
	return -EINVAL;

done:
4783 4784
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4785 4786 4787 4788

	return 0;
}

4789
static void
4790
intel_dp_connector_destroy(struct drm_connector *connector)
4791
{
4792
	struct intel_connector *intel_connector = to_intel_connector(connector);
4793

4794
	kfree(intel_connector->detect_edid);
4795

4796 4797 4798
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4799 4800 4801
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4802
		intel_panel_fini(&intel_connector->panel);
4803

4804
	drm_connector_cleanup(connector);
4805
	kfree(connector);
4806 4807
}

P
Paulo Zanoni 已提交
4808
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4809
{
4810 4811
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4812

4813
	intel_dp_aux_fini(intel_dp);
4814
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4815 4816
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4817 4818 4819 4820
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4821
		pps_lock(intel_dp);
4822
		edp_panel_vdd_off_sync(intel_dp);
4823 4824
		pps_unlock(intel_dp);

4825 4826 4827 4828
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4829
	}
4830
	drm_encoder_cleanup(encoder);
4831
	kfree(intel_dig_port);
4832 4833
}

4834 4835 4836 4837 4838 4839 4840
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4841 4842 4843 4844
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4845
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4846
	pps_lock(intel_dp);
4847
	edp_panel_vdd_off_sync(intel_dp);
4848
	pps_unlock(intel_dp);
4849 4850
}

4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4870
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4871 4872 4873 4874 4875
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4876 4877
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
4891
	if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
4892 4893 4894 4895 4896
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4897 4898
}

4899
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4900
	.dpms = drm_atomic_helper_connector_dpms,
4901
	.detect = intel_dp_detect,
4902
	.force = intel_dp_force,
4903
	.fill_modes = drm_helper_probe_single_connector_modes,
4904
	.set_property = intel_dp_set_property,
4905
	.atomic_get_property = intel_connector_atomic_get_property,
4906
	.destroy = intel_dp_connector_destroy,
4907
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4908
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4909 4910 4911 4912 4913
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4914
	.best_encoder = intel_best_encoder,
4915 4916 4917
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4918
	.reset = intel_dp_encoder_reset,
4919
	.destroy = intel_dp_encoder_destroy,
4920 4921
};

4922
enum irqreturn
4923 4924 4925
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4926
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4927 4928
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4929
	enum intel_display_power_domain power_domain;
4930
	enum irqreturn ret = IRQ_NONE;
4931

4932 4933
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4934
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4935

4936 4937 4938 4939 4940 4941 4942 4943 4944
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4945
		return IRQ_HANDLED;
4946 4947
	}

4948 4949
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4950
		      long_hpd ? "long" : "short");
4951

4952
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4953 4954
	intel_display_power_get(dev_priv, power_domain);

4955
	if (long_hpd) {
4956 4957
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4958

4959 4960
		if (!intel_digital_port_connected(dev_priv, intel_dig_port))
			goto mst_fail;
4961 4962 4963 4964 4965 4966 4967

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

4968 4969 4970 4971
		if (!intel_dp_probe_mst(intel_dp)) {
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
			intel_dp_check_link_status(intel_dp);
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4972
			goto mst_fail;
4973
		}
4974 4975
	} else {
		if (intel_dp->is_mst) {
4976
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4977 4978 4979 4980
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
4981
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4982
			intel_dp_check_link_status(intel_dp);
4983
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4984 4985
		}
	}
4986 4987 4988

	ret = IRQ_HANDLED;

4989
	goto put_power;
4990 4991 4992 4993 4994 4995 4996
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4997 4998 4999 5000
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5001 5002
}

5003
/* check the VBT to see whether the eDP is on another port */
5004
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5005 5006
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5007
	union child_device_config *p_child;
5008
	int i;
5009
	static const short port_mapping[] = {
5010 5011 5012 5013
		[PORT_B] = DVO_PORT_DPB,
		[PORT_C] = DVO_PORT_DPC,
		[PORT_D] = DVO_PORT_DPD,
		[PORT_E] = DVO_PORT_DPE,
5014
	};
5015

5016 5017 5018 5019 5020 5021 5022
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
	if (INTEL_INFO(dev)->gen < 5)
		return false;

5023 5024 5025
	if (port == PORT_A)
		return true;

5026
	if (!dev_priv->vbt.child_dev_num)
5027 5028
		return false;

5029 5030
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5031

5032
		if (p_child->common.dvo_port == port_mapping[port] &&
5033 5034
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5035 5036 5037 5038 5039
			return true;
	}
	return false;
}

5040
void
5041 5042
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5043 5044
	struct intel_connector *intel_connector = to_intel_connector(connector);

5045
	intel_attach_force_audio_property(connector);
5046
	intel_attach_broadcast_rgb_property(connector);
5047
	intel_dp->color_range_auto = true;
5048 5049 5050

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5051 5052
		drm_object_attach_property(
			&connector->base,
5053
			connector->dev->mode_config.scaling_mode_property,
5054 5055
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5056
	}
5057 5058
}

5059 5060
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5061
	intel_dp->panel_power_off_time = ktime_get_boottime();
5062 5063 5064 5065
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5066 5067
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5068
				    struct intel_dp *intel_dp)
5069 5070
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5071 5072
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5073
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5074
	i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5075

V
Ville Syrjälä 已提交
5076 5077
	lockdep_assert_held(&dev_priv->pps_mutex);

5078 5079 5080 5081
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5082 5083 5084 5085 5086 5087 5088 5089 5090 5091
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);
	} else if (HAS_PCH_SPLIT(dev)) {
5092
		pp_ctrl_reg = PCH_PP_CONTROL;
5093 5094 5095 5096
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5097 5098 5099 5100 5101 5102
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5103
	}
5104 5105 5106

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5107
	pp_ctl = ironlake_get_pp_control(intel_dp);
5108

5109 5110
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
5111 5112 5113 5114
	if (!IS_BROXTON(dev)) {
		I915_WRITE(pp_ctrl_reg, pp_ctl);
		pp_div = I915_READ(pp_div_reg);
	}
5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

5129 5130 5131 5132 5133 5134 5135 5136 5137
	if (IS_BROXTON(dev)) {
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
			cur.t11_t12 = (tmp - 1) * 1000;
		else
			cur.t11_t12 = 0;
	} else {
		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5138
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5139
	}
5140 5141 5142 5143

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5144
	vbt = dev_priv->vbt.edp_pps;
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5163
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5164 5165 5166 5167 5168 5169 5170 5171 5172
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5173
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5174 5175 5176 5177 5178 5179 5180
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5181 5182 5183 5184 5185 5186 5187 5188 5189 5190
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5191
					      struct intel_dp *intel_dp)
5192 5193
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5194
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5195
	int div = dev_priv->rawclk_freq / 1000;
5196
	i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
5197
	enum port port = dp_to_dig_port(intel_dp)->port;
5198
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5199

V
Ville Syrjälä 已提交
5200
	lockdep_assert_held(&dev_priv->pps_mutex);
5201

5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212
	if (IS_BROXTON(dev)) {
		/*
		 * TODO: BXT has 2 sets of PPS registers.
		 * Correct Register for Broxton need to be identified
		 * using VBT. hardcoding for now
		 */
		pp_ctrl_reg = BXT_PP_CONTROL(0);
		pp_on_reg = BXT_PP_ON_DELAYS(0);
		pp_off_reg = BXT_PP_OFF_DELAYS(0);

	} else if (HAS_PCH_SPLIT(dev)) {
5213 5214 5215 5216
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5217 5218 5219 5220 5221
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5222 5223
	}

5224 5225 5226 5227 5228 5229 5230 5231
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5232
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5233 5234
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5235
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5236 5237
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5238 5239 5240 5241 5242 5243 5244 5245 5246 5247
	if (IS_BROXTON(dev)) {
		pp_div = I915_READ(pp_ctrl_reg);
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5248 5249 5250

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5251
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5252
		port_sel = PANEL_PORT_SELECT_VLV(port);
5253
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5254
		if (port == PORT_A)
5255
			port_sel = PANEL_PORT_SELECT_DPA;
5256
		else
5257
			port_sel = PANEL_PORT_SELECT_DPD;
5258 5259
	}

5260 5261 5262 5263
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
5264 5265 5266 5267
	if (IS_BROXTON(dev))
		I915_WRITE(pp_ctrl_reg, pp_div);
	else
		I915_WRITE(pp_div_reg, pp_div);
5268 5269

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5270 5271
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
5272 5273
		      IS_BROXTON(dev) ?
		      (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
5274
		      I915_READ(pp_div_reg));
5275 5276
}

5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5289
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5290 5291 5292
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5293 5294
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5295
	struct intel_crtc_state *config = NULL;
5296
	struct intel_crtc *intel_crtc = NULL;
5297
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5298 5299 5300 5301 5302 5303

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5304 5305
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5306 5307 5308
		return;
	}

5309
	/*
5310 5311
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5312
	 */
5313

5314 5315
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5316
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5317 5318 5319 5320 5321 5322

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5323
	config = intel_crtc->config;
5324

5325
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5326 5327 5328 5329
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5330 5331
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5332 5333
		index = DRRS_LOW_RR;

5334
	if (index == dev_priv->drrs.refresh_rate_type) {
5335 5336 5337 5338 5339 5340 5341 5342 5343 5344
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5345
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5358
		i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5359
		u32 val;
5360

5361
		val = I915_READ(reg);
5362
		if (index > DRRS_HIGH_RR) {
5363
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5364 5365 5366
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5367
		} else {
5368
			if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5369 5370 5371
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5372 5373 5374 5375
		}
		I915_WRITE(reg, val);
	}

5376 5377 5378 5379 5380
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5381 5382 5383 5384 5385 5386
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5414 5415 5416 5417 5418
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5460
	/*
5461 5462
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5463 5464
	 */

5465 5466
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5467

5468 5469 5470 5471
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5472

5473 5474
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5475 5476
}

5477
/**
5478
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5479 5480 5481
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5482 5483
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5484 5485 5486
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5487 5488 5489 5490 5491 5492 5493
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5494
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5495 5496
		return;

5497
	cancel_delayed_work(&dev_priv->drrs.work);
5498

5499
	mutex_lock(&dev_priv->drrs.mutex);
5500 5501 5502 5503 5504
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5505 5506 5507
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5508 5509 5510
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5511
	/* invalidate means busy screen hence upclock */
5512
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5513 5514 5515 5516 5517 5518 5519
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	mutex_unlock(&dev_priv->drrs.mutex);
}

5520
/**
5521
 * intel_edp_drrs_flush - Restart Idleness DRRS
5522 5523 5524
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5525 5526 5527 5528
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5529 5530 5531
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5532 5533 5534 5535 5536 5537 5538
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5539
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5540 5541
		return;

5542
	cancel_delayed_work(&dev_priv->drrs.work);
5543

5544
	mutex_lock(&dev_priv->drrs.mutex);
5545 5546 5547 5548 5549
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5550 5551
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5552 5553

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5554 5555
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5556
	/* flush means busy screen hence upclock */
5557
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5558 5559 5560 5561 5562 5563 5564 5565 5566
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5567 5568 5569 5570 5571
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5622
static struct drm_display_mode *
5623 5624
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5625 5626
{
	struct drm_connector *connector = &intel_connector->base;
5627
	struct drm_device *dev = connector->dev;
5628 5629 5630
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5631 5632 5633
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5634 5635 5636 5637 5638 5639
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5640
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5641 5642 5643 5644 5645 5646 5647
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5648
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5649 5650 5651
		return NULL;
	}

5652
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5653

5654
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5655
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5656 5657 5658
	return downclock_mode;
}

5659
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5660
				     struct intel_connector *intel_connector)
5661 5662 5663
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5664 5665
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5666 5667
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5668
	struct drm_display_mode *downclock_mode = NULL;
5669 5670 5671
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5672
	enum pipe pipe = INVALID_PIPE;
5673 5674 5675 5676

	if (!is_edp(intel_dp))
		return true;

5677 5678 5679
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5680

5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5696
	pps_lock(intel_dp);
5697
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5698
	pps_unlock(intel_dp);
5699

5700
	mutex_lock(&dev->mode_config.mutex);
5701
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5720 5721
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5733
	mutex_unlock(&dev->mode_config.mutex);
5734

5735
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5736 5737
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5757 5758
	}

5759
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5760
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5761
	intel_panel_setup_backlight(connector, pipe);
5762 5763 5764 5765

	return true;
}

5766
bool
5767 5768
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5769
{
5770 5771 5772 5773
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5774
	struct drm_i915_private *dev_priv = dev->dev_private;
5775
	enum port port = intel_dig_port->port;
5776
	int type, ret;
5777

5778 5779 5780 5781 5782
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5783 5784
	intel_dp->pps_pipe = INVALID_PIPE;

5785
	/* intel_dp vfuncs */
5786 5787
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5788 5789 5790 5791 5792
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5793
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5794

5795 5796 5797
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5798
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5799

5800 5801 5802
	if (HAS_DDI(dev))
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5803 5804
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5805
	intel_dp->attached_connector = intel_connector;
5806

5807
	if (intel_dp_is_edp(dev, port))
5808
		type = DRM_MODE_CONNECTOR_eDP;
5809 5810
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5811

5812 5813 5814 5815 5816 5817 5818 5819
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5820
	/* eDP only on port B and/or C on vlv/chv */
5821 5822
	if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5823 5824
		return false;

5825 5826 5827 5828
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5829
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5830 5831 5832 5833 5834
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5835
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5836
			  edp_panel_vdd_work);
5837

5838
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5839
	drm_connector_register(connector);
5840

P
Paulo Zanoni 已提交
5841
	if (HAS_DDI(dev))
5842 5843 5844
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5845
	intel_connector->unregister = intel_dp_connector_unregister;
5846

5847
	/* Set up the hotplug pin. */
5848 5849
	switch (port) {
	case PORT_A:
5850
		intel_encoder->hpd_pin = HPD_PORT_A;
5851 5852
		break;
	case PORT_B:
5853
		intel_encoder->hpd_pin = HPD_PORT_B;
5854
		if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
5855
			intel_encoder->hpd_pin = HPD_PORT_A;
5856 5857
		break;
	case PORT_C:
5858
		intel_encoder->hpd_pin = HPD_PORT_C;
5859 5860
		break;
	case PORT_D:
5861
		intel_encoder->hpd_pin = HPD_PORT_D;
5862
		break;
X
Xiong Zhang 已提交
5863 5864 5865
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5866
	default:
5867
		BUG();
5868 5869
	}

5870
	if (is_edp(intel_dp)) {
5871
		pps_lock(intel_dp);
5872
		intel_dp_init_panel_power_timestamps(intel_dp);
5873
		if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5874
			vlv_initial_power_sequencer_setup(intel_dp);
5875
		else
5876
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5877
		pps_unlock(intel_dp);
5878
	}
5879

5880 5881 5882
	ret = intel_dp_aux_init(intel_dp, intel_connector);
	if (ret)
		goto fail;
5883

5884
	/* init MST on ports that can support it */
5885 5886 5887 5888
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5889

5890
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5891 5892 5893
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5894
	}
5895

5896 5897
	intel_dp_add_properties(intel_dp, connector);

5898 5899 5900 5901 5902 5903 5904 5905
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5906

5907 5908
	i915_debugfs_connector_add(connector);

5909
	return true;
5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925

fail:
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
		pps_lock(intel_dp);
		edp_panel_vdd_off_sync(intel_dp);
		pps_unlock(intel_dp);
	}
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);

	return false;
5926
}
5927 5928

void
5929 5930
intel_dp_init(struct drm_device *dev,
	      i915_reg_t output_reg, enum port port)
5931
{
5932
	struct drm_i915_private *dev_priv = dev->dev_private;
5933 5934 5935 5936 5937
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5938
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5939 5940 5941
	if (!intel_dig_port)
		return;

5942
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5943 5944
	if (!intel_connector)
		goto err_connector_alloc;
5945 5946 5947 5948

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

S
Sudip Mukherjee 已提交
5949
	if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5950
			     DRM_MODE_ENCODER_TMDS, NULL))
S
Sudip Mukherjee 已提交
5951
		goto err_encoder_init;
5952

5953
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5954 5955
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5956
	intel_encoder->get_config = intel_dp_get_config;
5957
	intel_encoder->suspend = intel_dp_encoder_suspend;
5958
	if (IS_CHERRYVIEW(dev)) {
5959
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5960 5961
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5962
		intel_encoder->post_disable = chv_post_disable_dp;
5963
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5964
	} else if (IS_VALLEYVIEW(dev)) {
5965
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5966 5967
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5968
		intel_encoder->post_disable = vlv_post_disable_dp;
5969
	} else {
5970 5971
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5972 5973
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5974
	}
5975

5976
	intel_dig_port->port = port;
5977
	intel_dig_port->dp.output_reg = output_reg;
5978
	intel_dig_port->max_lanes = 4;
5979

P
Paulo Zanoni 已提交
5980
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5981 5982 5983 5984 5985 5986 5987 5988
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5989
	intel_encoder->cloneable = 0;
5990

5991
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5992
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5993

S
Sudip Mukherjee 已提交
5994 5995 5996 5997 5998 5999 6000
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

	return;

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6001
err_encoder_init:
S
Sudip Mukherjee 已提交
6002 6003 6004 6005 6006
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);

	return;
6007
}
6008 6009 6010 6011 6012 6013 6014 6015

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6016
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6035
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}