amdgpu_ttm.c 60.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44

45 46 47
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
48
#include <drm/ttm/ttm_range_manager.h>
49

A
Alex Deucher 已提交
50
#include <drm/amdgpu_drm.h>
51

A
Alex Deucher 已提交
52
#include "amdgpu.h"
53
#include "amdgpu_object.h"
54
#include "amdgpu_trace.h"
55
#include "amdgpu_amdkfd.h"
56
#include "amdgpu_sdma.h"
57
#include "amdgpu_ras.h"
58
#include "amdgpu_atomfirmware.h"
59
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
60 61
#include "bif/bif_4_1_d.h"

62 63
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

64
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
65 66
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
67
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
68
				      struct ttm_tt *ttm);
69

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71
				    unsigned int type,
72
				    uint64_t size_in_page)
73
{
74
	return ttm_range_man_init(&adev->mman.bdev, type,
75
				  false, size_in_page);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94
		.mem_type = TTM_PL_SYSTEM,
95
		.flags = 0
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
115 116 117 118 119 120 121 122 123 124 125 126 127 128
	if (abo->flags & AMDGPU_AMDKFD_CREATE_SVM_BO) {
		struct dma_fence *fence;
		struct dma_resv *resv = &bo->base._resv;

		rcu_read_lock();
		fence = rcu_dereference(resv->fence_excl);
		if (fence && !fence->ops->signaled)
			dma_fence_enable_sw_signaling(fence);

		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		rcu_read_unlock();
		return;
	}
129 130

	switch (bo->resource->mem_type) {
131 132 133 134 135 136 137
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
138
	case TTM_PL_VRAM:
139
		if (!adev->mman.buffer_funcs_enabled) {
140
			/* Move to system memory */
141
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
142
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
143 144
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
145 146 147 148 149 150

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
151
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
152
							 AMDGPU_GEM_DOMAIN_GTT);
153
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
154 155 156
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
157
		} else {
158
			/* Move to GTT memory */
159
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
160
		}
A
Alex Deucher 已提交
161 162
		break;
	case TTM_PL_TT:
163
	case AMDGPU_PL_PREEMPT:
A
Alex Deucher 已提交
164
	default:
165
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
166
		break;
A
Alex Deucher 已提交
167
	}
168
	*placement = abo->placement;
A
Alex Deucher 已提交
169 170
}

171 172 173 174
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
175
 * @mm_cur: range to map
176 177 178 179 180 181 182 183 184 185
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
186
				 struct ttm_resource *mem,
187 188 189 190
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
191 192 193 194 195 196
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
197
	void *cpu_addr;
198
	uint64_t flags;
199
	unsigned int i;
200 201 202 203
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
204
	BUG_ON(mem->mem_type == AMDGPU_PL_PREEMPT);
205 206

	/* Map only what can't be accessed directly */
207
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
208 209
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
210 211 212 213 214 215
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
216
	*addr += mm_cur->start & ~PAGE_MASK;
217 218

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
219
	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
220 221

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
222
				     AMDGPU_IB_POOL_DELAYED, &job);
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

241 242 243
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
244
		dma_addr_t *dma_addr;
245

246 247
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
248 249 250 251 252 253
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

254
		dma_address = mm_cur->start;
255 256 257 258 259 260 261 262 263 264 265
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

281
/**
282
 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
283 284 285 286 287 288 289
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
290 291 292 293 294 295 296
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
297 298
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
299
			       uint64_t size, bool tmz,
300
			       struct dma_resv *resv,
301
			       struct dma_fence **f)
302
{
303 304 305
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

306
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
307
	struct amdgpu_res_cursor src_mm, dst_mm;
308
	struct dma_fence *fence = NULL;
309
	int r = 0;
310

311
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
312 313 314 315
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

316 317
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
318

319
	mutex_lock(&adev->mman.gtt_window_lock);
320 321 322
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
323
		struct dma_fence *next;
324 325
		uint32_t cur_size;
		uint64_t from, to;
326

327 328 329
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
330
		cur_size = max(src_page_offset, dst_page_offset);
331
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
332
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
333 334

		/* Map src to window 0 and dst to window 1. */
335
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
336
					  PFN_UP(cur_size + src_page_offset),
337
					  0, ring, tmz, &from);
338 339
		if (r)
			goto error;
340

341
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
342
					  PFN_UP(cur_size + dst_page_offset),
343
					  1, ring, tmz, &to);
344 345
		if (r)
			goto error;
346

347
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
348
				       resv, &next, false, true, tmz);
349 350 351
		if (r)
			goto error;

352
		dma_fence_put(fence);
353 354
		fence = next;

355 356
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
357
	}
358
error:
359
	mutex_unlock(&adev->mman.gtt_window_lock);
360 361 362 363 364 365
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

366
/*
367 368
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
369 370
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
371
 */
372
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
373
			    bool evict,
374 375
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
376 377
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
378
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
379 380 381 382 383 384 385 386 387 388 389 390 391
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
392
				       amdgpu_bo_encrypted(abo),
393
				       bo->base.resv, &fence);
394 395
	if (r)
		goto error;
396

397 398
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
399
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
400 401 402 403 404 405 406 407 408 409 410 411
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

412 413
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
414
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
415
	else
416
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
417
	dma_fence_put(fence);
A
Alex Deucher 已提交
418
	return r;
419 420 421

error:
	if (fence)
422 423
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
424
	return r;
A
Alex Deucher 已提交
425 426
}

427
/*
428 429 430 431 432
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
433
			       struct ttm_resource *mem)
434
{
435 436
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
437 438 439 440 441 442 443

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

444 445
	amdgpu_res_first(mem, 0, mem_size, &cursor);

446
	/* ttm_resource_ioremap only supports contiguous memory */
447
	if (cursor.size != mem_size)
448 449
		return false;

450
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
451 452
}

453
/*
454 455 456 457
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
458 459
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
460 461
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
462 463
{
	struct amdgpu_device *adev;
464
	struct amdgpu_bo *abo;
465
	struct ttm_resource *old_mem = bo->resource;
A
Alex Deucher 已提交
466 467
	int r;

468 469
	if (new_mem->mem_type == TTM_PL_TT ||
	    new_mem->mem_type == AMDGPU_PL_PREEMPT) {
470 471 472 473 474
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

475
	/* Can't move a pinned BO */
476
	abo = ttm_to_amdgpu_bo(bo);
477
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
478 479
		return -EINVAL;

480
	adev = amdgpu_ttm_adev(bo->bdev);
481

A
Alex Deucher 已提交
482
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
483
		ttm_bo_move_null(bo, new_mem);
484
		goto out;
A
Alex Deucher 已提交
485
	}
486
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
487 488
	    (new_mem->mem_type == TTM_PL_TT ||
	     new_mem->mem_type == AMDGPU_PL_PREEMPT)) {
489
		ttm_bo_move_null(bo, new_mem);
490
		goto out;
A
Alex Deucher 已提交
491
	}
492 493
	if ((old_mem->mem_type == TTM_PL_TT ||
	     old_mem->mem_type == AMDGPU_PL_PREEMPT) &&
494
	    new_mem->mem_type == TTM_PL_SYSTEM) {
495
		r = ttm_bo_wait_ctx(bo, ctx);
496
		if (r)
497
			return r;
498 499

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
500
		ttm_resource_free(bo, &bo->resource);
501
		ttm_bo_assign_mem(bo, new_mem);
502
		goto out;
503
	}
504

505 506 507 508 509 510 511
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
512
		ttm_bo_move_null(bo, new_mem);
513
		goto out;
514
	}
515

516 517 518 519 520 521 522 523 524 525 526 527 528 529
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
530 531
		r = -ENODEV;
	}
A
Alex Deucher 已提交
532 533

	if (r) {
534 535 536 537
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
538
			return r;
A
Alex Deucher 已提交
539
		}
540 541 542

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
543
			return r;
A
Alex Deucher 已提交
544 545
	}

546 547 548 549 550 551 552 553 554
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

555
out:
A
Alex Deucher 已提交
556
	/* update statistics */
557
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
558
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
559 560 561
	return 0;
}

562
/*
563 564 565 566
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
567 568
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
				     struct ttm_resource *mem)
A
Alex Deucher 已提交
569
{
570
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
571
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
572 573 574 575 576 577

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
578
	case AMDGPU_PL_PREEMPT:
A
Alex Deucher 已提交
579 580 581 582
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
583
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
584
			return -EINVAL;
585

586
		if (adev->mman.aper_base_kaddr &&
587
		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
588 589 590
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

591
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
592 593 594 595 596 597 598 599
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

600 601 602
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
603
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
604
	struct amdgpu_res_cursor cursor;
605

606 607
	amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
			 &cursor);
608
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
609 610
}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
632 633 634 635
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
636
	struct ttm_tt	ttm;
637
	struct drm_gem_object	*gobj;
638 639
	u64			offset;
	uint64_t		userptr;
640
	struct task_struct	*usertask;
641
	uint32_t		userflags;
642
	bool			bound;
643
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
644
	struct hmm_range	*range;
645
#endif
A
Alex Deucher 已提交
646 647
};

648
#ifdef CONFIG_DRM_AMDGPU_USERPTR
649
/*
650 651
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
652
 *
653 654
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
655
 */
656
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
657
{
658
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
659
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
660
	unsigned long start = gtt->userptr;
661
	struct vm_area_struct *vma;
662
	struct mm_struct *mm;
663
	bool readonly;
664
	int r = 0;
A
Alex Deucher 已提交
665

666 667 668
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
669
		return -EFAULT;
670
	}
671

672 673 674 675
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

676
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
677 678
		return -ESRCH;

679
	mmap_read_lock(mm);
680
	vma = find_vma(mm, start);
681
	mmap_read_unlock(mm);
682 683
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
684
		goto out_putmm;
685
	}
686
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
687
		vma->vm_file)) {
688
		r = -EPERM;
689
		goto out_putmm;
690
	}
691

692 693 694
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
695
				       false, NULL);
696
out_putmm:
697
	mmput(mm);
698

699 700 701
	return r;
}

702
/*
703 704
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
705
 *
706
 * Returns: true if pages are still valid
707
 */
708
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
709
{
710
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
711
	bool r = false;
712

713 714
	if (!gtt || !gtt->userptr)
		return false;
715

716
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
717
		gtt->userptr, ttm->num_pages);
718

719
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
720 721
		"No user pages to check\n");

722
	if (gtt->range) {
723 724 725 726
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
727
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
728
		gtt->range = NULL;
729
	}
730

731
	return !r;
732
}
733
#endif
734

735
/*
736
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
737
 *
738
 * Called by amdgpu_cs_list_validate(). This creates the page list
739 740
 * that backs user memory and will ultimately be mapped into the device
 * address space.
741
 */
742
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
743
{
744
	unsigned long i;
745

746
	for (i = 0; i < ttm->num_pages; ++i)
747
		ttm->pages[i] = pages ? pages[i] : NULL;
748 749
}

750
/*
751
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
752 753 754
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
755
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
756
				     struct ttm_tt *ttm)
757
{
D
Dave Airlie 已提交
758
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
759 760 761 762
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
763
	int r;
764

765
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
766
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
767
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
768 769 770 771
				      GFP_KERNEL);
	if (r)
		goto release_sg;

772
	/* Map SG to device */
773 774
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
775 776
		goto release_sg;

777
	/* convert SG to linear array of pages and dma addresses */
778 779
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
780 781 782 783 784

	return 0;

release_sg:
	kfree(ttm->sg);
785
	ttm->sg = NULL;
A
Alex Deucher 已提交
786 787 788
	return r;
}

789
/*
790 791
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
792
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
793
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
794
{
D
Dave Airlie 已提交
795
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
796 797 798 799 800 801
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
802
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
803 804
		return;

805
	/* unmap the pages mapped to the device */
806
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
807
	sg_free_table(ttm->sg);
808

809
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
810 811 812 813 814
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
815
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
816 817 818 819 820
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
821
#endif
A
Alex Deucher 已提交
822 823
}

824
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
825 826 827 828 829 830 831 832
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

833 834 835
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

836
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
837 838 839
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
840
				gtt->ttm.dma_address, flags);
841 842 843
		if (r)
			goto gart_bind_fail;

844 845 846 847
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
848 849
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
850 851 852 853 854 855 856

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
857
				     gtt->ttm.dma_address, flags);
858 859 860 861
	}

gart_bind_fail:
	if (r)
862
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
863 864 865 866 867
			  ttm->num_pages, gtt->offset);

	return r;
}

868
/*
869 870 871 872 873
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
874
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
875
				   struct ttm_tt *ttm,
876
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
877
{
D
Dave Airlie 已提交
878
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
879
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
880
	uint64_t flags;
881
	int r = 0;
A
Alex Deucher 已提交
882

883 884 885 886 887 888
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

889
	if (gtt->userptr) {
D
Dave Airlie 已提交
890
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
891 892 893 894
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
	} else if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
910
	}
911

A
Alex Deucher 已提交
912
	if (!ttm->num_pages) {
913
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
914 915 916 917 918 919 920 921
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

922 923
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
924
		return 0;
925
	}
926

927
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
928
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
929 930

	/* bind pages into GART page tables */
931
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
932
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
933
		gtt->ttm.dma_address, flags);
934

935
	if (r)
936
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
937
			  ttm->num_pages, gtt->offset);
938
	gtt->bound = true;
939
	return r;
940 941
}

942
/*
943 944 945 946 947 948
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
949
 */
950
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
951
{
952
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
953
	struct ttm_operation_ctx ctx = { false, false };
954
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
955 956
	struct ttm_placement placement;
	struct ttm_place placements;
957
	struct ttm_resource *tmp;
958
	uint64_t addr, flags;
959 960
	int r;

961
	if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
962 963
		return 0;

964 965
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
966
		bo->resource->start = addr >> PAGE_SHIFT;
967 968
		return 0;
	}
969

970 971 972 973 974 975 976 977 978 979 980 981 982
	/* allocate GART space */
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
	placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
	placements.mem_type = TTM_PL_TT;
	placements.flags = bo->resource->placement;

	r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
	if (unlikely(r))
		return r;
983

984 985
	/* compute PTE flags for this buffer object */
	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
986

987 988 989 990 991 992
	/* Bind pages */
	gtt->offset = (u64)tmp->start << PAGE_SHIFT;
	r = amdgpu_ttm_gart_bind(adev, bo, flags);
	if (unlikely(r)) {
		ttm_resource_free(bo, &tmp);
		return r;
993
	}
994

995
	amdgpu_gart_invalidate_tlb(adev);
996 997 998
	ttm_resource_free(bo, &bo->resource);
	ttm_bo_assign_mem(bo, tmp);

999
	return 0;
A
Alex Deucher 已提交
1000 1001
}

1002
/*
1003 1004 1005 1006 1007
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1008
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1009
{
1010
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1011
	uint64_t flags;
1012 1013
	int r;

1014
	if (!tbo->ttm)
1015 1016
		return 0;

1017
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
1018 1019
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1020
	return r;
1021 1022
}

1023
/*
1024 1025 1026 1027 1028
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1029
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1030
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1031
{
D
Dave Airlie 已提交
1032
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1033
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1034
	int r;
A
Alex Deucher 已提交
1035

1036
	/* if the pages have userptr pinning then clear that first */
1037
	if (gtt->userptr) {
D
Dave Airlie 已提交
1038
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1039 1040 1041 1042 1043 1044 1045
	} else if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
	}
1046

1047 1048 1049
	if (!gtt->bound)
		return;

1050
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1051
		return;
1052

A
Alex Deucher 已提交
1053
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1054
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1055
	if (r)
1056
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1057
			  gtt->ttm.num_pages, gtt->offset);
1058
	gtt->bound = false;
A
Alex Deucher 已提交
1059 1060
}

1061
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1062
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1063 1064 1065
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1066
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1067
	ttm_tt_destroy_common(bdev, ttm);
1068 1069 1070
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1071
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1072 1073 1074
	kfree(gtt);
}

1075 1076 1077 1078
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1079
 * @page_flags: Page flags to be added to the ttm_tt object
1080 1081 1082
 *
 * Called by ttm_tt_create().
 */
1083 1084
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1085
{
1086
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1087
	struct amdgpu_ttm_tt *gtt;
1088
	enum ttm_caching caching;
A
Alex Deucher 已提交
1089 1090 1091 1092 1093

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1094
	gtt->gobj = &bo->base;
1095

1096 1097 1098 1099 1100
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1101
	/* allocate space for the uninitialized page entries */
1102
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1103 1104 1105
		kfree(gtt);
		return NULL;
	}
1106
	return &gtt->ttm;
A
Alex Deucher 已提交
1107 1108
}

1109
/*
1110 1111 1112 1113 1114
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1115
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1116 1117
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1118
{
D
Dave Airlie 已提交
1119
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1120 1121
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1122
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1123
	if (gtt && gtt->userptr) {
1124
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1125 1126 1127 1128 1129
		if (!ttm->sg)
			return -ENOMEM;
		return 0;
	}

1130
	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1131
		return 0;
A
Alex Deucher 已提交
1132

1133
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1134 1135
}

1136
/*
1137 1138 1139 1140 1141
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1142
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1143
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1144 1145
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1146
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1147 1148

	if (gtt && gtt->userptr) {
1149
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1150
		kfree(ttm->sg);
1151 1152 1153 1154 1155
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1156 1157
		return;

D
Dave Airlie 已提交
1158
	adev = amdgpu_ttm_adev(bdev);
1159
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1160 1161
}

1162
/**
1163 1164
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1165
 *
1166
 * @bo: The ttm_buffer_object to bind this userptr to
1167 1168 1169 1170 1171 1172
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1173 1174
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1175
{
1176
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1177

1178 1179 1180 1181 1182 1183
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1184

1185 1186 1187
	/* Set TTM_PAGE_FLAG_SG before populate but after create. */
	bo->ttm->page_flags |= TTM_PAGE_FLAG_SG;

1188
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1189 1190
	gtt->userptr = addr;
	gtt->userflags = flags;
1191 1192 1193 1194 1195 1196

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1197 1198 1199
	return 0;
}

1200
/*
1201 1202
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1203
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1204 1205 1206 1207
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1208
		return NULL;
A
Alex Deucher 已提交
1209

1210 1211 1212 1213
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1214 1215
}

1216
/*
1217 1218
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1219 1220
 *
 */
1221 1222 1223 1224 1225 1226
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1227
	if (gtt == NULL || !gtt->userptr)
1228 1229
		return false;

1230 1231 1232
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1233
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1234 1235 1236 1237 1238 1239
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1240
/*
1241
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1242
 */
1243
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1244 1245 1246 1247 1248 1249
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1250
	return true;
1251 1252
}

1253
/*
1254 1255
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1266
/**
1267
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1268 1269 1270
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1271 1272
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1273
 */
1274
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1275
{
1276
	uint64_t flags = 0;
A
Alex Deucher 已提交
1277 1278 1279 1280

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1281 1282
	if (mem && (mem->mem_type == TTM_PL_TT ||
		    mem->mem_type == AMDGPU_PL_PREEMPT)) {
A
Alex Deucher 已提交
1283 1284
		flags |= AMDGPU_PTE_SYSTEM;

1285
		if (ttm->caching == ttm_cached)
1286 1287
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1288

1289 1290 1291 1292
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1293 1294 1295 1296 1297 1298
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1299
 * @adev: amdgpu_device pointer
1300 1301
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1302
 *
1303 1304 1305
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1306
				 struct ttm_resource *mem)
1307 1308 1309
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1310
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1311 1312 1313 1314 1315 1316 1317 1318
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1319
/*
1320 1321
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1322
 *
1323 1324 1325
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1326 1327
 * used to clean out a memory space.
 */
1328 1329 1330
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1331
	unsigned long num_pages = bo->resource->num_pages;
1332
	struct amdgpu_res_cursor cursor;
1333
	struct dma_resv_list *flist;
1334 1335 1336
	struct dma_fence *f;
	int i;

1337 1338 1339 1340
	/* Swapout? */
	if (bo->resource->mem_type == TTM_PL_SYSTEM)
		return true;

1341
	if (bo->type == ttm_bo_type_kernel &&
1342
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1343 1344
		return false;

1345 1346 1347 1348
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1349
	flist = dma_resv_shared_list(bo->base.resv);
1350 1351 1352
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1353
				dma_resv_held(bo->base.resv));
1354 1355 1356 1357
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1358

1359
	switch (bo->resource->mem_type) {
1360 1361 1362 1363 1364 1365 1366 1367 1368
	case AMDGPU_PL_PREEMPT:
		/* Preemptible BOs don't own system resources managed by the
		 * driver (pages, VRAM, GART space). They point to resources
		 * owned by someone else (e.g. pageable memory in user mode
		 * or a DMABuf). They are used in a preemptible context so we
		 * can guarantee no deadlocks and good QoS in case of MMU
		 * notifiers or DMABuf move notifiers from the resource owner.
		 */
		return false;
1369
	case TTM_PL_TT:
1370 1371 1372
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1373
		return true;
1374

1375
	case TTM_PL_VRAM:
1376
		/* Check each drm MM node individually */
1377
		amdgpu_res_first(bo->resource, 0, (u64)num_pages << PAGE_SHIFT,
1378 1379 1380 1381 1382
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1383 1384
				return true;

1385
			amdgpu_res_next(&cursor, cursor.size);
1386
		}
1387
		return false;
1388

1389 1390
	default:
		break;
1391 1392 1393 1394 1395
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1396
/**
1397
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1408
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1409 1410
				    unsigned long offset, void *buf, int len,
				    int write)
1411
{
1412
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1413
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1414 1415
	struct amdgpu_res_cursor cursor;
	unsigned long flags;
1416 1417 1418
	uint32_t value = 0;
	int ret = 0;

1419
	if (bo->resource->mem_type != TTM_PL_VRAM)
1420 1421
		return -EIO;

1422
	amdgpu_res_first(bo->resource, offset, len, &cursor);
1423 1424 1425 1426
	while (cursor.remaining) {
		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
		uint64_t bytes = 4 - (cursor.start & 3);
		uint32_t shift = (cursor.start & 3) * 8;
1427 1428
		uint32_t mask = 0xffffffff << shift;

1429 1430 1431
		if (cursor.size < bytes) {
			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
			bytes = cursor.size;
1432 1433
		}

1434 1435 1436 1437
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1438
			value = RREG32_NO_KIQ(mmMM_DATA);
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
1450
			bytes = cursor.size & ~0x3ULL;
1451 1452 1453
			amdgpu_device_vram_access(adev, cursor.start,
						  (uint32_t *)buf, bytes,
						  write);
1454 1455 1456 1457
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
1458
		amdgpu_res_next(&cursor, bytes);
1459 1460 1461 1462 1463
	}

	return ret;
}

1464 1465 1466 1467 1468 1469
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1470
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1471 1472 1473
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1474
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1475
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1476 1477
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
1478
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1479
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1480
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1481
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1482 1483
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1484 1485
};

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1498 1499
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1511 1512
	uint64_t vram_size = adev->gmc.visible_vram_size;

1513 1514
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1515

1516 1517
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1518
		return 0;
1519

1520
	return amdgpu_bo_create_kernel_at(adev,
1521 1522
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1523
					  AMDGPU_GEM_DOMAIN_VRAM,
1524 1525
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1526
}
1527

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1550
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1551
{
1552
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1553

1554
	memset(ctx, 0, sizeof(*ctx));
1555

1556
	ctx->c2p_train_data_offset =
1557
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1558 1559 1560 1561
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1562

1563 1564 1565 1566
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1567 1568
}

1569 1570 1571
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1572
 */
1573
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1574 1575 1576
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1577
	bool mem_train_support = false;
1578

1579
	if (!amdgpu_sriov_vf(adev)) {
1580
		if (amdgpu_atomfirmware_mem_training_supported(adev))
1581
			mem_train_support = true;
1582
		else
1583
			DRM_DEBUG("memory training does not support!\n");
1584 1585
	}

1586 1587 1588 1589 1590 1591 1592
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1593
	adev->mman.discovery_tmr_size =
1594
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1595 1596
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1597 1598 1599 1600 1601

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1602 1603 1604 1605 1606
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1607 1608 1609 1610
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1611
		}
1612
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1613
	}
1614 1615

	ret = amdgpu_bo_create_kernel_at(adev,
1616 1617
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1618
				AMDGPU_GEM_DOMAIN_VRAM,
1619
				&adev->mman.discovery_memory,
1620
				NULL);
1621
	if (ret) {
1622
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1623
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1624
		return ret;
1625 1626 1627 1628 1629
	}

	return 0;
}

1630
/*
1631 1632
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1633 1634 1635 1636 1637 1638
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1639 1640
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1641
	uint64_t gtt_size;
A
Alex Deucher 已提交
1642
	int r;
1643
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1644

1645 1646
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1647
	/* No others user of address space so set it to 0 */
1648
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1649 1650
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1651
			       adev->need_swiotlb,
1652
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1653 1654 1655 1656 1657
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1658

1659
	/* Initialize VRAM pool with all of VRAM divided into pages */
1660
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1661 1662 1663 1664
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1665 1666 1667 1668

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1669 1670
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1671

A
Alex Deucher 已提交
1672
	/* Change the size here instead of the init above so only lpfn is affected */
1673
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1674
#ifdef CONFIG_64BIT
1675
#ifdef CONFIG_X86
1676 1677 1678 1679 1680
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1681
#endif
1682 1683
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1684
#endif
A
Alex Deucher 已提交
1685

1686 1687 1688 1689
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1690
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1691 1692 1693 1694
	if (r) {
		return r;
	}

1695
	/*
1696 1697 1698
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1699
	 */
1700
	if (adev->mman.discovery_bin) {
1701
		r = amdgpu_ttm_reserve_tmr(adev);
1702 1703 1704
		if (r)
			return r;
	}
1705

1706 1707 1708 1709
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1710
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1711
				       AMDGPU_GEM_DOMAIN_VRAM,
1712
				       &adev->mman.stolen_vga_memory,
1713
				       NULL);
C
Christian König 已提交
1714 1715
	if (r)
		return r;
1716 1717
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1718
				       AMDGPU_GEM_DOMAIN_VRAM,
1719
				       &adev->mman.stolen_extended_memory,
1720
				       NULL);
C
Christian König 已提交
1721 1722
	if (r)
		return r;
1723 1724 1725 1726 1727 1728 1729
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_reserved_offset,
				       adev->mman.stolen_reserved_size,
				       AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->mman.stolen_reserved_memory,
				       NULL);
	if (r)
		return r;
1730

A
Alex Deucher 已提交
1731
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1732
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1733

1734 1735
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1736 1737 1738 1739
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1740
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1741
			       adev->gmc.mc_vram_size),
1742 1743 1744
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1745
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1746 1747

	/* Initialize GTT memory pool */
1748
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1749 1750 1751 1752 1753
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1754
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1755

1756 1757 1758 1759 1760 1761 1762
	/* Initialize preemptible memory pool */
	r = amdgpu_preempt_mgr_init(adev);
	if (r) {
		DRM_ERROR("Failed initializing PREEMPT heap.\n");
		return r;
	}

1763
	/* Initialize various on-chip memory pools */
1764
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1765 1766 1767
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1768 1769
	}

1770
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1771 1772 1773
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1774 1775
	}

1776
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1777 1778 1779
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1780 1781 1782 1783 1784
	}

	return 0;
}

1785
/*
1786 1787
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1788 1789 1790 1791
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1792

1793
	amdgpu_ttm_training_reserve_vram_fini(adev);
1794
	/* return the stolen vga memory back to VRAM */
1795 1796
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1797
	/* return the IP Discovery TMR memory back to VRAM */
1798
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1799 1800 1801
	if (adev->mman.stolen_reserved_size)
		amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory,
				      NULL, NULL);
1802
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1803

1804 1805
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1806
	amdgpu_preempt_mgr_fini(adev);
1807 1808 1809
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1810
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1811 1812 1813 1814
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1825
{
1826
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1827
	uint64_t size;
1828
	int r;
A
Alex Deucher 已提交
1829

1830
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1831
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1832 1833
		return;

1834 1835
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1836
		struct drm_gpu_scheduler *sched;
1837 1838

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1839 1840
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1841
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1842
					  1, NULL);
1843 1844 1845 1846 1847 1848
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1849
		drm_sched_entity_destroy(&adev->mman.entity);
1850 1851
		dma_fence_put(man->move);
		man->move = NULL;
1852 1853
	}

A
Alex Deucher 已提交
1854
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1855 1856 1857 1858
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1859
	man->size = size >> PAGE_SHIFT;
1860
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1861 1862
}

1863 1864
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1865
		       struct dma_resv *resv,
1866
		       struct dma_fence **fence, bool direct_submit,
1867
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1868
{
1869 1870
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1871
	struct amdgpu_device *adev = ring->adev;
1872 1873
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1874 1875 1876 1877 1878
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1879
	if (direct_submit && !ring->sched.ready) {
1880 1881 1882 1883
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1884 1885
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1886
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1887

1888
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1889
	if (r)
1890
		return r;
1891

1892
	if (vm_needs_flush) {
1893 1894
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1895 1896
		job->vm_needs_flush = true;
	}
1897
	if (resv) {
1898
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1899 1900
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1901 1902 1903 1904
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1905 1906 1907 1908 1909
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1910
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1911
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
1912 1913 1914 1915 1916 1917

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1918 1919
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1920 1921 1922
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1923
		r = amdgpu_job_submit(job, &adev->mman.entity,
1924
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1925 1926
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1927

1928
	return r;
1929

1930
error_free:
1931
	amdgpu_job_free(job);
1932
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1933
	return r;
A
Alex Deucher 已提交
1934 1935
}

1936
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1937
		       uint32_t src_data,
1938
		       struct dma_resv *resv,
1939
		       struct dma_fence **fence)
1940
{
1941
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1942
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1943 1944
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1945
	struct amdgpu_res_cursor cursor;
1946
	unsigned int num_loops, num_dw;
1947
	uint64_t num_bytes;
1948 1949

	struct amdgpu_job *job;
1950 1951
	int r;

1952
	if (!adev->mman.buffer_funcs_enabled) {
1953 1954 1955 1956
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1957
	if (bo->tbo.resource->mem_type == AMDGPU_PL_PREEMPT) {
1958 1959 1960 1961
		DRM_ERROR("Trying to clear preemptible memory.\n");
		return -EINVAL;
	}

1962
	if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1963
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1964 1965 1966 1967
		if (r)
			return r;
	}

1968
	num_bytes = bo->tbo.resource->num_pages << PAGE_SHIFT;
1969 1970
	num_loops = 0;

1971
	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1972 1973 1974
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
1975
	}
1976
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1977 1978

	/* for IB padding */
1979
	num_dw += 64;
1980

1981 1982
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
1983 1984 1985 1986 1987
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1988 1989
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1990 1991 1992 1993 1994 1995
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

1996
	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1997 1998 1999
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
2000

2001 2002
		dst_addr += amdgpu_ttm_domain_start(adev,
						    bo->tbo.resource->mem_type);
2003 2004
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
2005

2006
		amdgpu_res_next(&cursor, cur_size);
2007 2008 2009 2010
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2011
	r = amdgpu_job_submit(job, &adev->mman.entity,
2012
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2023 2024
#if defined(CONFIG_DEBUG_FS)

2025
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
2026
{
2027 2028 2029
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
2030
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2031

2032
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2033
	return 0;
A
Alex Deucher 已提交
2034 2035
}

2036
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2037
{
2038
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2039 2040 2041 2042

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2093

2094
/*
2095 2096 2097 2098
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2099 2100 2101
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2102
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2103 2104 2105 2106 2107
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2108
	if (*pos >= adev->gmc.mc_vram_size)
2109 2110
		return -ENXIO;

2111
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2112
	while (size) {
2113 2114
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2115

2116
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2117 2118
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2119

2120 2121 2122 2123
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2124 2125 2126 2127 2128
	}

	return result;
}

2129
/*
2130 2131 2132 2133
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2144
	if (*pos >= adev->gmc.mc_vram_size)
2145 2146 2147 2148 2149
		return -ENXIO;

	while (size) {
		uint32_t value;

2150
		if (*pos >= adev->gmc.mc_vram_size)
2151 2152 2153 2154 2155 2156
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

2157
		amdgpu_device_mm_access(adev, *pos, &value, 4, true);
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2168 2169 2170
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2171 2172
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2173 2174
};

2175
/*
2176 2177 2178 2179 2180 2181
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2182 2183
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2184 2185 2186
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2187 2188
	ssize_t result = 0;
	int r;
2189

2190
	/* retrieve the IOMMU domain if any for this device */
2191
	dom = iommu_get_domain_for_dev(adev->dev);
2192

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2203 2204 2205 2206
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2218
		r = copy_to_user(buf, ptr + off, bytes);
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2231
/*
2232 2233 2234 2235 2236 2237
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2238 2239 2240 2241 2242 2243 2244
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2245 2246

	dom = iommu_get_domain_for_dev(adev->dev);
2247

2248 2249 2250 2251 2252 2253 2254 2255 2256
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2257

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2269
		r = copy_from_user(ptr + off, buf, bytes);
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2280 2281
}

2282
static const struct file_operations amdgpu_ttm_iomem_fops = {
2283
	.owner = THIS_MODULE,
2284 2285
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2286 2287
	.llseek = default_llseek
};
2288

2289 2290
#endif

2291
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2292 2293
{
#if defined(CONFIG_DEBUG_FS)
2294
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2295 2296
	struct dentry *root = minor->debugfs_root;

2297
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2298
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2299
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2300
			    &amdgpu_ttm_iomem_fops);
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2313 2314
#endif
}