amdgpu_ttm.c 66.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48 49 50
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_page_alloc.h>
51 52

#include <drm/drm_debugfs.h>
A
Alex Deucher 已提交
53
#include <drm/amdgpu_drm.h>
54

A
Alex Deucher 已提交
55
#include "amdgpu.h"
56
#include "amdgpu_object.h"
57
#include "amdgpu_trace.h"
58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_sdma.h"
60
#include "amdgpu_ras.h"
61
#include "amdgpu_atomfirmware.h"
A
Alex Deucher 已提交
62 63
#include "bif/bif_4_1_d.h"

64 65
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

66 67 68 69
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71 72
				    unsigned int type,
				    uint64_t size)
73
{
74 75
	return ttm_range_man_init(&adev->mman.bdev, type,
				  false, size >> PAGE_SHIFT);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94 95
		.mem_type = TTM_PL_SYSTEM,
		.flags = TTM_PL_MASK_CACHING
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
115
	switch (bo->mem.mem_type) {
116 117 118 119 120 121 122
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
123
	case TTM_PL_VRAM:
124
		if (!adev->mman.buffer_funcs_enabled) {
125
			/* Move to system memory */
126
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
127
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
128 129
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
130 131 132 133 134 135

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
136
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
137
							 AMDGPU_GEM_DOMAIN_GTT);
138
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
139 140 141
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
142
		} else {
143
			/* Move to GTT memory */
144
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
145
		}
A
Alex Deucher 已提交
146 147 148
		break;
	case TTM_PL_TT:
	default:
149
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
150
		break;
A
Alex Deucher 已提交
151
	}
152
	*placement = abo->placement;
A
Alex Deucher 已提交
153 154
}

155 156 157
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
158 159
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
160 161 162 163
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
164 165
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
166
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
167

168 169 170 171 172 173 174
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

175 176
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
177
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
178
					  filp->private_data);
A
Alex Deucher 已提交
179 180
}

181
/**
182 183 184 185 186 187
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
188
 */
189 190
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
191
				    struct ttm_resource *mem)
A
Alex Deucher 已提交
192
{
193
	uint64_t addr = 0;
194

195
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
196
		addr = mm_node->start << PAGE_SHIFT;
197 198
		addr += amdgpu_ttm_domain_start(amdgpu_ttm_adev(bo->bdev),
						mem->mem_type);
199
	}
200
	return addr;
201 202
}

203
/**
204 205 206 207 208 209
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
210
 */
211
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_resource *mem,
212
					       uint64_t *offset)
213
{
214
	struct drm_mm_node *mm_node = mem->mm_node;
215

216 217 218 219 220 221
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
222

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
 * @mm_node: drm_mm node object to map
 * @num_pages: number of pages to map
 * @offset: offset into @mm_node where to start
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
239
				 struct ttm_resource *mem,
240 241 242 243 244 245 246 247 248 249
				 struct drm_mm_node *mm_node,
				 unsigned num_pages, uint64_t offset,
				 unsigned window, struct amdgpu_ring *ring,
				 bool tmz, uint64_t *addr)
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
250
	void *cpu_addr;
251
	uint64_t flags;
252
	unsigned int i;
253 254 255 256 257 258
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
259
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
260 261 262 263 264 265 266 267 268 269 270 271 272
		*addr = amdgpu_mm_node_addr(bo, mm_node, mem) + offset;
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
	*addr += offset & ~PAGE_MASK;

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
273
				     AMDGPU_IB_POOL_DELAYED, &job);
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
		struct ttm_dma_tt *dma;
		dma_addr_t *dma_address;

		dma = container_of(bo->ttm, struct ttm_dma_tt, ttm);
		dma_address = &dma->dma_address[offset >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

		dma_address = (mm_node->start << PAGE_SHIFT) + offset;
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

334 335
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
336 337 338 339 340 341 342
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
343 344 345 346 347 348 349
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
350 351
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
352
			       uint64_t size, bool tmz,
353
			       struct dma_resv *resv,
354
			       struct dma_fence **f)
355
{
356 357 358 359
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

	uint64_t src_node_size, dst_node_size, src_offset, dst_offset;
360
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
361
	struct drm_mm_node *src_mm, *dst_mm;
362
	struct dma_fence *fence = NULL;
363
	int r = 0;
364

365
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
366 367 368 369
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

370
	src_offset = src->offset;
371 372 373 374 375 376 377
	if (src->mem->mm_node) {
		src_mm = amdgpu_find_mm_node(src->mem, &src_offset);
		src_node_size = (src_mm->size << PAGE_SHIFT) - src_offset;
	} else {
		src_mm = NULL;
		src_node_size = ULLONG_MAX;
	}
378

379
	dst_offset = dst->offset;
380 381 382 383 384 385 386
	if (dst->mem->mm_node) {
		dst_mm = amdgpu_find_mm_node(dst->mem, &dst_offset);
		dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst_offset;
	} else {
		dst_mm = NULL;
		dst_node_size = ULLONG_MAX;
	}
387

388
	mutex_lock(&adev->mman.gtt_window_lock);
389 390

	while (size) {
391 392
		uint32_t src_page_offset = src_offset & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_offset & ~PAGE_MASK;
393
		struct dma_fence *next;
394 395
		uint32_t cur_size;
		uint64_t from, to;
396

397 398 399
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
400 401 402
		cur_size = max(src_page_offset, dst_page_offset);
		cur_size = min(min3(src_node_size, dst_node_size, size),
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
403 404 405 406 407 408 409

		/* Map src to window 0 and dst to window 1. */
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, src_mm,
					  PFN_UP(cur_size + src_page_offset),
					  src_offset, 0, ring, tmz, &from);
		if (r)
			goto error;
410

411 412 413 414 415
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, dst_mm,
					  PFN_UP(cur_size + dst_page_offset),
					  dst_offset, 1, ring, tmz, &to);
		if (r)
			goto error;
416

417
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
418
				       resv, &next, false, true, tmz);
419 420 421
		if (r)
			goto error;

422
		dma_fence_put(fence);
423 424
		fence = next;

425 426
		size -= cur_size;
		if (!size)
427 428
			break;

429 430
		src_node_size -= cur_size;
		if (!src_node_size) {
431 432 433
			++src_mm;
			src_node_size = src_mm->size << PAGE_SHIFT;
			src_offset = 0;
434
		} else {
435
			src_offset += cur_size;
436
		}
437

438 439
		dst_node_size -= cur_size;
		if (!dst_node_size) {
440 441 442
			++dst_mm;
			dst_node_size = dst_mm->size << PAGE_SHIFT;
			dst_offset = 0;
443
		} else {
444
			dst_offset += cur_size;
445 446
		}
	}
447
error:
448
	mutex_unlock(&adev->mman.gtt_window_lock);
449 450 451 452 453 454
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

455 456 457
/**
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
458 459
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
460
 */
461
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
462
			    bool evict,
463 464
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
465 466
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
467
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
468 469 470 471 472 473 474 475 476 477 478 479 480
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
481
				       amdgpu_bo_encrypted(abo),
482
				       bo->base.resv, &fence);
483 484
	if (r)
		goto error;
485

486 487
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
488
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
489 490 491 492 493 494 495 496 497 498 499 500
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

501 502
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
503
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
504
	else
505
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
506
	dma_fence_put(fence);
A
Alex Deucher 已提交
507
	return r;
508 509 510

error:
	if (fence)
511 512
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
513
	return r;
A
Alex Deucher 已提交
514 515
}

516 517 518 519 520
/**
 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
 *
 * Called by amdgpu_bo_move().
 */
521 522
static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
523
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
524
{
525 526
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
527 528 529 530
	struct ttm_place placements;
	struct ttm_placement placement;
	int r;

531
	/* create space/pages for new_mem in GTT space */
A
Alex Deucher 已提交
532 533 534 535 536 537 538
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
539
	placements.lpfn = 0;
540 541
	placements.mem_type = TTM_PL_TT;
	placements.flags = TTM_PL_MASK_CACHING;
542
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
543
	if (unlikely(r)) {
544
		pr_err("Failed to find GTT space for blit from VRAM\n");
A
Alex Deucher 已提交
545 546 547
		return r;
	}

548
	/* set caching flags */
A
Alex Deucher 已提交
549 550 551 552 553
	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

554 555 556 557
	r = ttm_tt_populate(bo->bdev, bo->ttm, ctx);
	if (unlikely(r))
		goto out_cleanup;

558
	/* Bind the memory to the GTT space */
559
	r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, &tmp_mem);
A
Alex Deucher 已提交
560 561 562
	if (unlikely(r)) {
		goto out_cleanup;
	}
563 564

	/* blit VRAM to GTT */
565
	r = amdgpu_move_blit(bo, evict, &tmp_mem, old_mem);
A
Alex Deucher 已提交
566 567 568
	if (unlikely(r)) {
		goto out_cleanup;
	}
569 570

	/* move BO (in tmp_mem) to new_mem */
571
	r = ttm_bo_move_ttm(bo, ctx, new_mem);
A
Alex Deucher 已提交
572
out_cleanup:
573
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
574 575 576
	return r;
}

577 578 579 580 581
/**
 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
 *
 * Called by amdgpu_bo_move().
 */
582 583
static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
584
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
585
{
586 587
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
588 589 590 591
	struct ttm_placement placement;
	struct ttm_place placements;
	int r;

592
	/* make space in GTT for old_mem buffer */
A
Alex Deucher 已提交
593 594 595 596 597 598 599
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
600
	placements.lpfn = 0;
601 602
	placements.mem_type = TTM_PL_TT;
	placements.flags = TTM_PL_MASK_CACHING;
603
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
604
	if (unlikely(r)) {
605
		pr_err("Failed to find GTT space for blit to VRAM\n");
A
Alex Deucher 已提交
606 607
		return r;
	}
608 609

	/* move/bind old memory to GTT space */
610
	r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
A
Alex Deucher 已提交
611 612 613
	if (unlikely(r)) {
		goto out_cleanup;
	}
614 615

	/* copy to VRAM */
616
	r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
A
Alex Deucher 已提交
617 618 619 620
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
621
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
622 623 624
	return r;
}

625 626 627 628 629 630
/**
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
631
			       struct ttm_resource *mem)
632 633 634 635 636 637 638 639 640
{
	struct drm_mm_node *nodes = mem->mm_node;

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

641
	/* ttm_resource_ioremap only supports contiguous memory */
642 643 644 645 646 647 648
	if (nodes->size != mem->num_pages)
		return false;

	return ((nodes->start + nodes->size) << PAGE_SHIFT)
		<= adev->gmc.visible_vram_size;
}

649 650 651 652 653
/**
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
654 655
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
656
			  struct ttm_resource *new_mem)
A
Alex Deucher 已提交
657 658
{
	struct amdgpu_device *adev;
659
	struct amdgpu_bo *abo;
660
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
661 662
	int r;

663
	/* Can't move a pinned BO */
664
	abo = ttm_to_amdgpu_bo(bo);
665
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
666 667
		return -EINVAL;

668
	adev = amdgpu_ttm_adev(bo->bdev);
669

A
Alex Deucher 已提交
670
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
671
		ttm_bo_move_null(bo, new_mem);
A
Alex Deucher 已提交
672 673
		return 0;
	}
674 675
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
676
		ttm_bo_move_null(bo, new_mem);
A
Alex Deucher 已提交
677 678
		return 0;
	}
679 680 681 682 683

	if (old_mem->mem_type == TTM_PL_TT &&
	    new_mem->mem_type == TTM_PL_SYSTEM)
		return ttm_bo_move_ttm(bo, ctx, new_mem);

684 685 686 687 688 689 690
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
691
		ttm_bo_move_null(bo, new_mem);
692 693
		return 0;
	}
694

695 696
	if (!adev->mman.buffer_funcs_enabled) {
		r = -ENODEV;
A
Alex Deucher 已提交
697
		goto memcpy;
698
	}
A
Alex Deucher 已提交
699 700 701

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
702
		r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
703 704
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
705
		r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
706
	} else {
707
		r = amdgpu_move_blit(bo, evict,
708
				     new_mem, old_mem);
A
Alex Deucher 已提交
709 710 711 712
	}

	if (r) {
memcpy:
713 714 715 716
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
A
Alex Deucher 已提交
717 718
			return r;
		}
719 720 721 722

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
			return r;
A
Alex Deucher 已提交
723 724
	}

725 726 727 728 729 730 731 732 733
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

A
Alex Deucher 已提交
734 735 736 737 738
	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
	return 0;
}

739 740 741 742 743
/**
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
744
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
745
{
746
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
747
	struct drm_mm_node *mm_node = mem->mm_node;
748
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
749 750 751 752 753 754 755 756 757 758

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
759
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
760
			return -EINVAL;
761 762
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
763
		 * pages in ttm_resource.
764 765 766 767 768 769
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

770
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
771 772 773 774 775 776 777 778
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

779 780 781
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
782
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
783
	uint64_t offset = (page_offset << PAGE_SHIFT);
784
	struct drm_mm_node *mm;
785

786
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
787 788
	offset += adev->gmc.aper_base;
	return mm->start + (offset >> PAGE_SHIFT);
789 790
}

791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
812 813 814 815
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
816
	struct ttm_dma_tt	ttm;
817
	struct drm_gem_object	*gobj;
818 819
	u64			offset;
	uint64_t		userptr;
820
	struct task_struct	*usertask;
821
	uint32_t		userflags;
822
	bool			bound;
823
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
824
	struct hmm_range	*range;
825
#endif
A
Alex Deucher 已提交
826 827
};

828
#ifdef CONFIG_DRM_AMDGPU_USERPTR
829
/**
830 831
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
832
 *
833 834
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
835
 */
836
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
837
{
838
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
839
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
840
	unsigned long start = gtt->userptr;
841 842
	struct vm_area_struct *vma;
	struct hmm_range *range;
843 844
	unsigned long timeout;
	struct mm_struct *mm;
845
	unsigned long i;
846
	int r = 0;
A
Alex Deucher 已提交
847

848 849 850
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
851
		return -EFAULT;
852
	}
853

854 855 856 857
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

858
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
859 860
		return -ESRCH;

861 862
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
863
		r = -ENOMEM;
864 865
		goto out;
	}
866 867 868
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
869
	range->default_flags = HMM_PFN_REQ_FAULT;
870
	if (!amdgpu_ttm_tt_is_readonly(ttm))
871
		range->default_flags |= HMM_PFN_REQ_WRITE;
872

873 874 875
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
876 877
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
878
	}
879

880
	mmap_read_lock(mm);
881 882 883
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
884
		goto out_unlock;
885
	}
886
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
887
		vma->vm_file)) {
888
		r = -EPERM;
889
		goto out_unlock;
890
	}
891
	mmap_read_unlock(mm);
892
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
893

894 895
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
896

897
	mmap_read_lock(mm);
898
	r = hmm_range_fault(range);
899
	mmap_read_unlock(mm);
900
	if (unlikely(r)) {
901 902 903 904
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
905
		if (r == -EBUSY && !time_after(jiffies, timeout))
906
			goto retry;
907
		goto out_free_pfns;
908
	}
909

910 911 912 913 914 915
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
916
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
917 918

	gtt->range = range;
919
	mmput(mm);
920

921
	return 0;
922

923
out_unlock:
924
	mmap_read_unlock(mm);
925
out_free_pfns:
926
	kvfree(range->hmm_pfns);
927
out_free_ranges:
928
	kfree(range);
929
out:
930
	mmput(mm);
931 932 933
	return r;
}

934
/**
935 936
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
937
 *
938
 * Returns: true if pages are still valid
939
 */
940
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
941
{
942
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
943
	bool r = false;
944

945 946
	if (!gtt || !gtt->userptr)
		return false;
947

948 949
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
		gtt->userptr, ttm->num_pages);
950

951
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
952 953
		"No user pages to check\n");

954
	if (gtt->range) {
955 956 957 958 959 960
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
961
		kvfree(gtt->range->hmm_pfns);
962 963
		kfree(gtt->range);
		gtt->range = NULL;
964
	}
965

966
	return !r;
967
}
968
#endif
969

970
/**
971
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
972
 *
973
 * Called by amdgpu_cs_list_validate(). This creates the page list
974 975
 * that backs user memory and will ultimately be mapped into the device
 * address space.
976
 */
977
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
978
{
979
	unsigned long i;
980

981
	for (i = 0; i < ttm->num_pages; ++i)
982
		ttm->pages[i] = pages ? pages[i] : NULL;
983 984
}

985
/**
986
 * amdgpu_ttm_tt_pin_userptr - 	prepare the sg table with the user pages
987 988 989
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
D
Dave Airlie 已提交
990 991
static int amdgpu_ttm_tt_pin_userptr(struct ttm_bo_device *bdev,
				     struct ttm_tt *ttm)
992
{
D
Dave Airlie 已提交
993
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
994 995 996 997 998 999 1000
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

1001
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
1002 1003 1004 1005 1006 1007
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

1008
	/* Map SG to device */
1009 1010
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
1011 1012
		goto release_sg;

1013
	/* convert SG to linear array of pages and dma addresses */
A
Alex Deucher 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);
	return r;
}

1024 1025 1026
/**
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
D
Dave Airlie 已提交
1027 1028
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_bo_device *bdev,
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
1029
{
D
Dave Airlie 已提交
1030
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

1041
	/* unmap the pages mapped to the device */
1042
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
1043
	sg_free_table(ttm->sg);
1044

1045
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
1046 1047 1048 1049 1050
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
1051
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
1052 1053 1054 1055 1056
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
1057
#endif
A
Alex Deucher 已提交
1058 1059
}

1060
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
1061 1062 1063 1064 1065 1066 1067 1068
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

1069 1070 1071
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

1072
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
1073 1074 1075 1076 1077 1078 1079
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

1080 1081 1082 1083
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
1084 1085
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);

	return r;
}

1105 1106 1107 1108 1109 1110
/**
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
D
Dave Airlie 已提交
1111 1112
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
1113
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
1114
{
D
Dave Airlie 已提交
1115
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1116
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
1117
	uint64_t flags;
1118
	int r = 0;
A
Alex Deucher 已提交
1119

1120 1121 1122 1123 1124 1125
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

1126
	if (gtt->userptr) {
D
Dave Airlie 已提交
1127
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
1128 1129 1130 1131 1132
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

1143 1144
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1145
		return 0;
1146
	}
1147

1148
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
1149
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1150 1151

	/* bind pages into GART page tables */
1152
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
1153
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1154 1155
		ttm->pages, gtt->ttm.dma_address, flags);

1156
	if (r)
1157 1158
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);
1159
	gtt->bound = true;
1160
	return r;
1161 1162
}

1163 1164 1165
/**
 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
 */
1166
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1167
{
1168
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1169
	struct ttm_operation_ctx ctx = { false, false };
1170
	struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1171
	struct ttm_resource tmp;
1172 1173
	struct ttm_placement placement;
	struct ttm_place placements;
1174
	uint64_t addr, flags;
1175 1176
	int r;

1177
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1178 1179
		return 0;

1180 1181 1182 1183
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1194 1195
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
1196 1197 1198 1199

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1200

1201 1202
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1203

1204
		/* Bind pages */
1205
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1206 1207
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
1208
			ttm_resource_free(bo, &tmp);
1209 1210 1211
			return r;
		}

1212
		ttm_resource_free(bo, &bo->mem);
1213
		bo->mem = tmp;
1214
	}
1215

1216
	return 0;
A
Alex Deucher 已提交
1217 1218
}

1219 1220 1221 1222 1223 1224
/**
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1225
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1226
{
1227
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1228
	uint64_t flags;
1229 1230
	int r;

1231
	if (!tbo->ttm)
1232 1233
		return 0;

1234 1235 1236
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1237
	return r;
1238 1239
}

1240 1241 1242 1243 1244 1245
/**
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
D
Dave Airlie 已提交
1246 1247
static void amdgpu_ttm_backend_unbind(struct ttm_bo_device *bdev,
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1248
{
D
Dave Airlie 已提交
1249
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1250
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1251
	int r;
A
Alex Deucher 已提交
1252

1253 1254 1255
	if (!gtt->bound)
		return;

1256
	/* if the pages have userptr pinning then clear that first */
1257
	if (gtt->userptr)
D
Dave Airlie 已提交
1258
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1259

1260
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1261
		return;
1262

A
Alex Deucher 已提交
1263
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1264
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1265
	if (r)
1266 1267
		DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
			  gtt->ttm.ttm.num_pages, gtt->offset);
1268
	gtt->bound = false;
A
Alex Deucher 已提交
1269 1270
}

D
Dave Airlie 已提交
1271 1272
static void amdgpu_ttm_backend_destroy(struct ttm_bo_device *bdev,
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1273 1274 1275
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1276
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1277
	ttm_tt_destroy_common(bdev, ttm);
1278 1279 1280
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1281 1282 1283 1284
	ttm_dma_tt_fini(&gtt->ttm);
	kfree(gtt);
}

1285 1286 1287 1288 1289 1290 1291
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
 *
 * Called by ttm_tt_create().
 */
1292 1293
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1294 1295 1296 1297 1298 1299 1300
{
	struct amdgpu_ttm_tt *gtt;

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1301
	gtt->gobj = &bo->base;
1302 1303

	/* allocate space for the uninitialized page entries */
1304
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
A
Alex Deucher 已提交
1305 1306 1307 1308 1309 1310
		kfree(gtt);
		return NULL;
	}
	return &gtt->ttm.ttm;
}

1311 1312 1313 1314 1315 1316
/**
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
D
Dave Airlie 已提交
1317 1318 1319
static int amdgpu_ttm_tt_populate(struct ttm_bo_device *bdev,
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1320
{
D
Dave Airlie 已提交
1321
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1322 1323
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1324
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1325
	if (gtt && gtt->userptr) {
1326
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1327 1328 1329 1330
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
1331
		ttm_tt_set_populated(ttm);
A
Alex Deucher 已提交
1332 1333 1334
		return 0;
	}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

A
Alex Deucher 已提交
1348
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1349 1350
						 gtt->ttm.dma_address,
						 ttm->num_pages);
1351
		ttm_tt_set_populated(ttm);
1352
		return 0;
A
Alex Deucher 已提交
1353 1354 1355
	}

#ifdef CONFIG_SWIOTLB
1356
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1357
		return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
A
Alex Deucher 已提交
1358 1359 1360
	}
#endif

1361 1362
	/* fall back to generic helper to populate the page array
	 * and map them to the device */
1363
	return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
A
Alex Deucher 已提交
1364 1365
}

1366 1367 1368 1369 1370 1371
/**
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
D
Dave Airlie 已提交
1372
static void amdgpu_ttm_tt_unpopulate(struct ttm_bo_device *bdev, struct ttm_tt *ttm)
A
Alex Deucher 已提交
1373 1374
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1375
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1376 1377

	if (gtt && gtt->userptr) {
1378
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1379 1380 1381 1382 1383
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1394 1395
		return;

D
Dave Airlie 已提交
1396
	adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1397 1398

#ifdef CONFIG_SWIOTLB
1399
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
A
Alex Deucher 已提交
1400 1401 1402 1403 1404
		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
		return;
	}
#endif

1405
	/* fall back to generic helper to unmap and unpopulate array */
1406
	ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
A
Alex Deucher 已提交
1407 1408
}

1409
/**
1410 1411
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1412
 *
1413
 * @bo: The ttm_buffer_object to bind this userptr to
1414 1415 1416 1417 1418 1419
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1420 1421
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1422
{
1423
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1424

1425 1426 1427 1428 1429 1430
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1431

1432
	gtt = (void*)bo->ttm;
A
Alex Deucher 已提交
1433 1434
	gtt->userptr = addr;
	gtt->userflags = flags;
1435 1436 1437 1438 1439 1440

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1441 1442 1443
	return 0;
}

1444 1445 1446
/**
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1447
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1448 1449 1450 1451
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1452
		return NULL;
A
Alex Deucher 已提交
1453

1454 1455 1456 1457
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1458 1459
}

1460
/**
1461 1462
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1463 1464
 *
 */
1465 1466 1467 1468 1469 1470
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1471
	if (gtt == NULL || !gtt->userptr)
1472 1473
		return false;

1474 1475 1476
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1477 1478 1479 1480 1481 1482 1483
	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1484
/**
1485
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1486
 */
1487
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1488 1489 1490 1491 1492 1493
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1494
	return true;
1495 1496
}

1497 1498 1499
/**
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1510
/**
1511
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1512 1513 1514
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1515 1516
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1517
 */
1518
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1519
{
1520
	uint64_t flags = 0;
A
Alex Deucher 已提交
1521 1522 1523 1524

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1525
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1526 1527
		flags |= AMDGPU_PTE_SYSTEM;

1528 1529 1530
		if (ttm->caching_state == tt_cached)
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1531

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object

 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1544
				 struct ttm_resource *mem)
1545 1546 1547
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1548
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1549 1550 1551 1552 1553 1554 1555 1556
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1557
/**
1558 1559
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1560
 *
1561 1562 1563
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1564 1565
 * used to clean out a memory space.
 */
1566 1567 1568
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1569 1570
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1571
	struct dma_resv_list *flist;
1572 1573 1574
	struct dma_fence *f;
	int i;

1575
	if (bo->type == ttm_bo_type_kernel &&
1576
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1577 1578
		return false;

1579 1580 1581 1582
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1583
	flist = dma_resv_get_list(bo->base.resv);
1584 1585 1586
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1587
				dma_resv_held(bo->base.resv));
1588 1589 1590 1591
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1592

1593 1594
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1595 1596 1597
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1598
		return true;
1599

1600
	case TTM_PL_VRAM:
1601 1602 1603 1604 1605 1606 1607 1608 1609
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1610
		return false;
1611

1612 1613
	default:
		break;
1614 1615 1616 1617 1618
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1619
/**
1620
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1631 1632 1633 1634
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1635
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1636
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1637
	struct drm_mm_node *nodes;
1638 1639 1640 1641 1642 1643 1644 1645
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1646 1647 1648
	pos = offset;
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &pos);
	pos += (nodes->start << PAGE_SHIFT);
1649

1650
	while (len && pos < adev->gmc.mc_vram_size) {
1651
		uint64_t aligned_pos = pos & ~(uint64_t)3;
1652
		uint64_t bytes = 4 - (pos & 3);
1653 1654 1655 1656 1657 1658 1659 1660
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
			if (!write || mask != 0xffffffff)
				value = RREG32_NO_KIQ(mmMM_DATA);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
			bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);

			amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
						  bytes, write);
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

A
Alex Deucher 已提交
1698 1699 1700 1701
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1702 1703 1704
	.ttm_tt_bind = &amdgpu_ttm_backend_bind,
	.ttm_tt_unbind = &amdgpu_ttm_backend_unbind,
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1705
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1706 1707 1708 1709
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
	.move_notify = &amdgpu_bo_move_notify,
1710
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1711
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1712
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1713 1714
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1715 1716
};

1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1729 1730
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1742 1743
	uint64_t vram_size = adev->gmc.visible_vram_size;

1744 1745
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1746

1747 1748
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1749
		return 0;
1750

1751
	return amdgpu_bo_create_kernel_at(adev,
1752 1753
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1754
					  AMDGPU_GEM_DOMAIN_VRAM,
1755 1756
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1757
}
1758

1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1781
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1782
{
1783
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1784

1785
	memset(ctx, 0, sizeof(*ctx));
1786

1787
	ctx->c2p_train_data_offset =
1788
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1789 1790 1791 1792 1793 1794 1795 1796 1797
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
	
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1798 1799
}

1800 1801 1802
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1803
 */
1804
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1805 1806 1807
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1808
	bool mem_train_support = false;
1809

1810
	if (!amdgpu_sriov_vf(adev)) {
1811
		ret = amdgpu_mem_train_support(adev);
1812
		if (ret == 1)
1813
			mem_train_support = true;
1814
		else if (ret == -1)
1815 1816
			return -EINVAL;
		else
1817
			DRM_DEBUG("memory training does not support!\n");
1818 1819
	}

1820 1821 1822 1823 1824 1825 1826
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1827
	adev->mman.discovery_tmr_size =
1828
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1829 1830
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1831 1832 1833 1834 1835

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1836 1837 1838 1839 1840
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1841 1842 1843 1844
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1845
		}
1846
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1847
	}
1848 1849

	ret = amdgpu_bo_create_kernel_at(adev,
1850 1851
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1852
				AMDGPU_GEM_DOMAIN_VRAM,
1853
				&adev->mman.discovery_memory,
1854
				NULL);
1855
	if (ret) {
1856
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1857
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1858
		return ret;
1859 1860 1861 1862 1863
	}

	return 0;
}

1864
/**
1865 1866
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1867 1868 1869 1870 1871 1872
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1873 1874
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1875
	uint64_t gtt_size;
A
Alex Deucher 已提交
1876
	int r;
1877
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1878

1879 1880
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1881 1882 1883
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&adev->mman.bdev,
			       &amdgpu_bo_driver,
1884 1885
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1886
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1887 1888 1889 1890 1891
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1892 1893 1894 1895

	/* We opt to avoid OOM on system pages allocations */
	adev->mman.bdev.no_retry = true;

1896
	/* Initialize VRAM pool with all of VRAM divided into pages */
1897
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1898 1899 1900 1901
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1902 1903 1904 1905

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1906 1907
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1908

A
Alex Deucher 已提交
1909
	/* Change the size here instead of the init above so only lpfn is affected */
1910
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1911 1912 1913 1914
#ifdef CONFIG_64BIT
	adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
						adev->gmc.visible_vram_size);
#endif
A
Alex Deucher 已提交
1915

1916 1917 1918 1919
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1920
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1921 1922 1923 1924
	if (r) {
		return r;
	}

1925
	/*
1926 1927 1928
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1929
	 */
1930
	if (adev->mman.discovery_bin) {
1931
		r = amdgpu_ttm_reserve_tmr(adev);
1932 1933 1934
		if (r)
			return r;
	}
1935

1936 1937 1938 1939
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1940
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1941
				       AMDGPU_GEM_DOMAIN_VRAM,
1942
				       &adev->mman.stolen_vga_memory,
1943
				       NULL);
C
Christian König 已提交
1944 1945
	if (r)
		return r;
1946 1947
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1948
				       AMDGPU_GEM_DOMAIN_VRAM,
1949
				       &adev->mman.stolen_extended_memory,
1950
				       NULL);
C
Christian König 已提交
1951 1952
	if (r)
		return r;
1953

A
Alex Deucher 已提交
1954
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1955
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1956

1957 1958
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1959 1960 1961 1962
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1963
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1964
			       adev->gmc.mc_vram_size),
1965 1966 1967
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1968
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1969 1970

	/* Initialize GTT memory pool */
1971
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1972 1973 1974 1975 1976
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1977
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1978

1979
	/* Initialize various on-chip memory pools */
1980
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1981 1982 1983
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1984 1985
	}

1986
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1987 1988 1989
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1990 1991
	}

1992
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1993 1994 1995
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1996 1997 1998 1999 2000
	}

	return 0;
}

2001
/**
2002
 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
2003
 */
2004 2005
void amdgpu_ttm_late_init(struct amdgpu_device *adev)
{
2006
	/* return the VGA stolen memory (if any) back to VRAM */
2007 2008 2009
	if (!adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
2010 2011
}

2012 2013 2014
/**
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
2015 2016 2017 2018
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
2019

2020
	amdgpu_ttm_training_reserve_vram_fini(adev);
2021
	/* return the stolen vga memory back to VRAM */
2022 2023
	if (adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
2024
	/* return the IP Discovery TMR memory back to VRAM */
2025
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
2026
	amdgpu_ttm_fw_reserve_vram_fini(adev);
2027

2028 2029 2030
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
2031

2032 2033
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
2034 2035 2036
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
2037 2038 2039 2040 2041
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
2052
{
2053
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
2054
	uint64_t size;
2055
	int r;
A
Alex Deucher 已提交
2056

2057
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
2058
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
2059 2060
		return;

2061 2062
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
2063
		struct drm_gpu_scheduler *sched;
2064 2065

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
2066 2067
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
2068
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
2069
					  1, NULL);
2070 2071 2072 2073 2074 2075
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
2076
		drm_sched_entity_destroy(&adev->mman.entity);
2077 2078
		dma_fence_put(man->move);
		man->move = NULL;
2079 2080
	}

A
Alex Deucher 已提交
2081
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
2082 2083 2084 2085
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
2086
	man->size = size >> PAGE_SHIFT;
2087
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
2088 2089
}

2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
	vm_fault_t ret;

	ret = ttm_bo_vm_reserve(bo, vmf);
	if (ret)
		return ret;

	ret = amdgpu_bo_fault_reserve_notify(bo);
	if (ret)
		goto unlock;

	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
				       TTM_BO_VM_NUM_PREFAULT, 1);
	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
		return ret;

unlock:
	dma_resv_unlock(bo->base.resv);
	return ret;
}

static struct vm_operations_struct amdgpu_ttm_vm_ops = {
	.fault = amdgpu_ttm_fault,
	.open = ttm_bo_vm_open,
	.close = ttm_bo_vm_close,
	.access = ttm_bo_vm_access
};

A
Alex Deucher 已提交
2120 2121
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
2122
	struct drm_file *file_priv = filp->private_data;
2123
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
2124
	int r;
A
Alex Deucher 已提交
2125

2126 2127 2128
	r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
	if (unlikely(r != 0))
		return r;
C
Christian König 已提交
2129

2130 2131
	vma->vm_ops = &amdgpu_ttm_vm_ops;
	return 0;
A
Alex Deucher 已提交
2132 2133
}

2134 2135
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
2136
		       struct dma_resv *resv,
2137
		       struct dma_fence **fence, bool direct_submit,
2138
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
2139
{
2140 2141
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
2142
	struct amdgpu_device *adev = ring->adev;
2143 2144
	struct amdgpu_job *job;

A
Alex Deucher 已提交
2145 2146 2147 2148 2149
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

2150
	if (direct_submit && !ring->sched.ready) {
2151 2152 2153 2154
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2155 2156
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2157
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2158

2159
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
2160
	if (r)
2161
		return r;
2162

2163
	if (vm_needs_flush) {
2164
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2165 2166
		job->vm_needs_flush = true;
	}
2167
	if (resv) {
2168
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2169 2170
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2171 2172 2173 2174
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
2175 2176 2177 2178 2179
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2180
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2181
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2182 2183 2184 2185 2186 2187

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2188 2189
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2190 2191 2192
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2193
		r = amdgpu_job_submit(job, &adev->mman.entity,
2194
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2195 2196
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2197

2198
	return r;
2199

2200
error_free:
2201
	amdgpu_job_free(job);
2202
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2203
	return r;
A
Alex Deucher 已提交
2204 2205
}

2206
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2207
		       uint32_t src_data,
2208
		       struct dma_resv *resv,
2209
		       struct dma_fence **fence)
2210
{
2211
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2212
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2213 2214
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2215 2216
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
2217
	unsigned int num_loops, num_dw;
2218 2219

	struct amdgpu_job *job;
2220 2221
	int r;

2222
	if (!adev->mman.buffer_funcs_enabled) {
2223 2224 2225 2226
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2227
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2228
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2229 2230 2231 2232
		if (r)
			return r;
	}

2233 2234 2235 2236
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
2237
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2238

2239
		num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2240 2241 2242
		num_pages -= mm_node->size;
		++mm_node;
	}
2243
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2244 2245

	/* for IB padding */
2246
	num_dw += 64;
2247

2248 2249
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2250 2251 2252 2253 2254
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2255 2256
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2257 2258 2259 2260 2261 2262
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2263 2264
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
2265

2266
	while (num_pages) {
2267
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2268
		uint64_t dst_addr;
2269

2270
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2271
		while (byte_count) {
2272 2273
			uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
							   max_bytes);
2274

2275 2276
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2277 2278 2279 2280 2281 2282 2283

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2284 2285 2286 2287
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2288
	r = amdgpu_job_submit(job, &adev->mman.entity,
2289
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2300 2301 2302 2303 2304
#if defined(CONFIG_DEBUG_FS)

static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
2305
	unsigned ttm_pl = (uintptr_t)node->info_ent->data;
A
Alex Deucher 已提交
2306
	struct drm_device *dev = node->minor->dev;
2307
	struct amdgpu_device *adev = drm_to_adev(dev);
2308
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, ttm_pl);
D
Daniel Vetter 已提交
2309
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2310

2311
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2312
	return 0;
A
Alex Deucher 已提交
2313 2314
}

2315
static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2316 2317 2318 2319 2320
	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
	{"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
	{"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
	{"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
A
Alex Deucher 已提交
2321 2322 2323 2324 2325 2326
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

2327 2328 2329 2330 2331
/**
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2332 2333 2334
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2335
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2336 2337 2338 2339 2340
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2341
	if (*pos >= adev->gmc.mc_vram_size)
2342 2343
		return -ENXIO;

2344
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2345
	while (size) {
2346 2347
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2348

2349
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2350 2351
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2352

2353 2354 2355 2356
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2357 2358 2359 2360 2361
	}

	return result;
}

2362 2363 2364 2365 2366
/**
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2377
	if (*pos >= adev->gmc.mc_vram_size)
2378 2379 2380 2381 2382 2383
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2384
		if (*pos >= adev->gmc.mc_vram_size)
2385 2386 2387 2388 2389 2390 2391
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2392 2393 2394
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2406 2407 2408
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2409 2410
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2411 2412
};

2413 2414
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS

2415 2416 2417
/**
 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
 */
A
Alex Deucher 已提交
2418 2419 2420
static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
A
Al Viro 已提交
2421
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
		struct page *page;
		void *ptr;

		if (p >= adev->gart.num_cpu_pages)
			return result;

		page = adev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(adev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations amdgpu_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_gtt_read,
	.llseek = default_llseek
};

#endif

2465 2466 2467 2468 2469 2470 2471
/**
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2472 2473
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2474 2475 2476
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2477 2478
	ssize_t result = 0;
	int r;
2479

2480
	/* retrieve the IOMMU domain if any for this device */
2481
	dom = iommu_get_domain_for_dev(adev->dev);
2482

2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2493 2494 2495 2496
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2508
		r = copy_to_user(buf, ptr + off, bytes);
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2521 2522 2523 2524 2525 2526 2527
/**
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2528 2529 2530 2531 2532 2533 2534
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2535 2536

	dom = iommu_get_domain_for_dev(adev->dev);
2537

2538 2539 2540 2541 2542 2543 2544 2545 2546
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2547

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2559
		r = copy_from_user(ptr + off, buf, bytes);
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2570 2571
}

2572
static const struct file_operations amdgpu_ttm_iomem_fops = {
2573
	.owner = THIS_MODULE,
2574 2575
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2576 2577
	.llseek = default_llseek
};
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587

static const struct {
	char *name;
	const struct file_operations *fops;
	int domain;
} ttm_debugfs_entries[] = {
	{ "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
	{ "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
#endif
2588
	{ "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2589 2590
};

2591 2592
#endif

2593
int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2594 2595 2596 2597
{
#if defined(CONFIG_DEBUG_FS)
	unsigned count;

2598
	struct drm_minor *minor = adev_to_drm(adev)->primary;
A
Alex Deucher 已提交
2599 2600
	struct dentry *ent, *root = minor->debugfs_root;

2601 2602 2603 2604 2605 2606 2607 2608 2609
	for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
		ent = debugfs_create_file(
				ttm_debugfs_entries[count].name,
				S_IFREG | S_IRUGO, root,
				adev,
				ttm_debugfs_entries[count].fops);
		if (IS_ERR(ent))
			return PTR_ERR(ent);
		if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2610
			i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2611
		else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2612
			i_size_write(ent->d_inode, adev->gmc.gart_size);
2613 2614
		adev->mman.debugfs_entries[count] = ent;
	}
A
Alex Deucher 已提交
2615 2616 2617 2618

	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);

#ifdef CONFIG_SWIOTLB
2619
	if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
A
Alex Deucher 已提交
2620 2621 2622 2623 2624 2625 2626 2627
		--count;
#endif

	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
#else
	return 0;
#endif
}