amdgpu_ttm.c 60.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44

45 46 47
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
48

A
Alex Deucher 已提交
49
#include <drm/amdgpu_drm.h>
50

A
Alex Deucher 已提交
51
#include "amdgpu.h"
52
#include "amdgpu_object.h"
53
#include "amdgpu_trace.h"
54
#include "amdgpu_amdkfd.h"
55
#include "amdgpu_sdma.h"
56
#include "amdgpu_ras.h"
57
#include "amdgpu_atomfirmware.h"
58
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
59 60
#include "bif/bif_4_1_d.h"

61 62
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

63
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
64 65
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
66
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
67
				      struct ttm_tt *ttm);
68

69
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
70
				    unsigned int type,
71
				    uint64_t size_in_page)
72
{
73
	return ttm_range_man_init(&adev->mman.bdev, type,
74
				  false, size_in_page);
A
Alex Deucher 已提交
75 76
}

77 78 79 80 81 82 83 84
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
85 86 87
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
88
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
89
	struct amdgpu_bo *abo;
90
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
91 92
		.fpfn = 0,
		.lpfn = 0,
93
		.mem_type = TTM_PL_SYSTEM,
94
		.flags = 0
A
Alex Deucher 已提交
95 96
	};

97
	/* Don't handle scatter gather BOs */
98 99 100 101 102 103
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

104
	/* Object isn't an AMDGPU object so ignore */
105
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
106 107 108 109 110 111
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
112

113
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
114
	switch (bo->mem.mem_type) {
115 116 117 118 119 120 121
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
122
	case TTM_PL_VRAM:
123
		if (!adev->mman.buffer_funcs_enabled) {
124
			/* Move to system memory */
125
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
126
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
127 128
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
129 130 131 132 133 134

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
135
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
136
							 AMDGPU_GEM_DOMAIN_GTT);
137
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
138 139 140
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
141
		} else {
142
			/* Move to GTT memory */
143
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
144
		}
A
Alex Deucher 已提交
145 146 147
		break;
	case TTM_PL_TT:
	default:
148
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
149
		break;
A
Alex Deucher 已提交
150
	}
151
	*placement = abo->placement;
A
Alex Deucher 已提交
152 153
}

154 155 156
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
157 158
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
159 160 161 162
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
163 164
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
165
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
166

167 168
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
169
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
170
					  filp->private_data);
A
Alex Deucher 已提交
171 172
}

173 174 175 176
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
177
 * @mm_cur: range to map
178 179 180 181 182 183 184 185 186 187
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
188
				 struct ttm_resource *mem,
189 190 191 192
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
193 194 195 196 197 198
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
199
	void *cpu_addr;
200
	uint64_t flags;
201
	unsigned int i;
202 203 204 205 206 207
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
208
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
209 210
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
211 212 213 214 215 216
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
217
	*addr += mm_cur->start & ~PAGE_MASK;
218 219 220 221 222

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
223
				     AMDGPU_IB_POOL_DELAYED, &job);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

242 243 244
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
245
		dma_addr_t *dma_addr;
246

247 248
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
249 250 251 252 253 254
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

255
		dma_address = mm_cur->start;
256 257 258 259 260 261 262 263 264 265 266
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

282 283
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
284 285 286 287 288 289 290
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
291 292 293 294 295 296 297
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
298 299
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
300
			       uint64_t size, bool tmz,
301
			       struct dma_resv *resv,
302
			       struct dma_fence **f)
303
{
304 305 306
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

307
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
308
	struct amdgpu_res_cursor src_mm, dst_mm;
309
	struct dma_fence *fence = NULL;
310
	int r = 0;
311

312
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
313 314 315 316
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

317 318
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
319

320
	mutex_lock(&adev->mman.gtt_window_lock);
321 322 323
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
324
		struct dma_fence *next;
325 326
		uint32_t cur_size;
		uint64_t from, to;
327

328 329 330
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
331
		cur_size = max(src_page_offset, dst_page_offset);
332
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
333
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
334 335

		/* Map src to window 0 and dst to window 1. */
336
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
337
					  PFN_UP(cur_size + src_page_offset),
338
					  0, ring, tmz, &from);
339 340
		if (r)
			goto error;
341

342
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
343
					  PFN_UP(cur_size + dst_page_offset),
344
					  1, ring, tmz, &to);
345 346
		if (r)
			goto error;
347

348
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
349
				       resv, &next, false, true, tmz);
350 351 352
		if (r)
			goto error;

353
		dma_fence_put(fence);
354 355
		fence = next;

356 357
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
358
	}
359
error:
360
	mutex_unlock(&adev->mman.gtt_window_lock);
361 362 363 364 365 366
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

367
/*
368 369
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
370 371
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
372
 */
373
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
374
			    bool evict,
375 376
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
377 378
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
379
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
380 381 382 383 384 385 386 387 388 389 390 391 392
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
393
				       amdgpu_bo_encrypted(abo),
394
				       bo->base.resv, &fence);
395 396
	if (r)
		goto error;
397

398 399
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
400
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
401 402 403 404 405 406 407 408 409 410 411 412
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

413 414
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
415
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
416
	else
417
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
418
	dma_fence_put(fence);
A
Alex Deucher 已提交
419
	return r;
420 421 422

error:
	if (fence)
423 424
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
425
	return r;
A
Alex Deucher 已提交
426 427
}

428
/*
429 430 431 432 433
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
434
			       struct ttm_resource *mem)
435
{
436 437
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
438 439 440 441 442 443 444

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

445 446
	amdgpu_res_first(mem, 0, mem_size, &cursor);

447
	/* ttm_resource_ioremap only supports contiguous memory */
448
	if (cursor.size != mem_size)
449 450
		return false;

451
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
452 453
}

454
/*
455 456 457 458
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
459 460
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
461 462
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
463 464
{
	struct amdgpu_device *adev;
465
	struct amdgpu_bo *abo;
466
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
467 468
	int r;

469 470 471 472 473 474
	if (new_mem->mem_type == TTM_PL_TT) {
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

475
	/* Can't move a pinned BO */
476
	abo = ttm_to_amdgpu_bo(bo);
477
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
478 479
		return -EINVAL;

480
	adev = amdgpu_ttm_adev(bo->bdev);
481

A
Alex Deucher 已提交
482
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
483
		ttm_bo_move_null(bo, new_mem);
484
		goto out;
A
Alex Deucher 已提交
485
	}
486 487
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
488
		ttm_bo_move_null(bo, new_mem);
489
		goto out;
A
Alex Deucher 已提交
490
	}
491
	if (old_mem->mem_type == TTM_PL_TT &&
492
	    new_mem->mem_type == TTM_PL_SYSTEM) {
493
		r = ttm_bo_wait_ctx(bo, ctx);
494
		if (r)
495
			return r;
496 497 498

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
		ttm_resource_free(bo, &bo->mem);
499
		ttm_bo_assign_mem(bo, new_mem);
500
		goto out;
501
	}
502

503 504 505 506 507 508 509
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
510
		ttm_bo_move_null(bo, new_mem);
511
		goto out;
512
	}
513

514 515 516 517 518 519 520 521 522 523 524 525 526 527
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
528 529
		r = -ENODEV;
	}
A
Alex Deucher 已提交
530 531

	if (r) {
532 533 534 535
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
536
			return r;
A
Alex Deucher 已提交
537
		}
538 539 540

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
541
			return r;
A
Alex Deucher 已提交
542 543
	}

544 545 546 547 548 549 550 551 552
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

553
out:
A
Alex Deucher 已提交
554
	/* update statistics */
555
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
556
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
557 558 559
	return 0;
}

560
/*
561 562 563 564
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
565
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
566
{
567
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
568
	struct drm_mm_node *mm_node = mem->mm_node;
569
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
570 571 572 573 574 575 576 577 578 579

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
580
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
581
			return -EINVAL;
582 583
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
584
		 * pages in ttm_resource.
585 586 587 588 589 590
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

591
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
592
		mem->bus.is_iomem = true;
593 594 595 596
		if (adev->gmc.xgmi.connected_to_cpu)
			mem->bus.caching = ttm_cached;
		else
			mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
597 598 599 600 601 602 603
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

604 605 606
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
607
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
608
	struct amdgpu_res_cursor cursor;
609

610 611
	amdgpu_res_first(&bo->mem, (u64)page_offset << PAGE_SHIFT, 0, &cursor);
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
612 613
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
635 636 637 638
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
639
	struct ttm_tt	ttm;
640
	struct drm_gem_object	*gobj;
641 642
	u64			offset;
	uint64_t		userptr;
643
	struct task_struct	*usertask;
644
	uint32_t		userflags;
645
	bool			bound;
646
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
647
	struct hmm_range	*range;
648
#endif
A
Alex Deucher 已提交
649 650
};

651
#ifdef CONFIG_DRM_AMDGPU_USERPTR
652
/*
653 654
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
655
 *
656 657
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
658
 */
659
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
660
{
661
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
662
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
663
	unsigned long start = gtt->userptr;
664
	struct vm_area_struct *vma;
665
	struct mm_struct *mm;
666
	bool readonly;
667
	int r = 0;
A
Alex Deucher 已提交
668

669 670 671
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
672
		return -EFAULT;
673
	}
674

675 676 677 678
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

679
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
680 681
		return -ESRCH;

682
	mmap_read_lock(mm);
683
	vma = find_vma(mm, start);
684
	mmap_read_unlock(mm);
685 686
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
687
		goto out_putmm;
688
	}
689
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
690
		vma->vm_file)) {
691
		r = -EPERM;
692
		goto out_putmm;
693
	}
A
Alex Deucher 已提交
694

695 696 697 698 699
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
				       false);
out_putmm:
700
	mmput(mm);
701

702 703 704
	return r;
}

705
/*
706 707
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
708
 *
709
 * Returns: true if pages are still valid
710
 */
711
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
712
{
713
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
714
	bool r = false;
715

716 717
	if (!gtt || !gtt->userptr)
		return false;
718

719
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
720
		gtt->userptr, ttm->num_pages);
721

722
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
723 724
		"No user pages to check\n");

725
	if (gtt->range) {
726 727 728 729
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
730
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
731
		gtt->range = NULL;
732
	}
733

734
	return !r;
735
}
736
#endif
737

738
/*
739
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
740
 *
741
 * Called by amdgpu_cs_list_validate(). This creates the page list
742 743
 * that backs user memory and will ultimately be mapped into the device
 * address space.
744
 */
745
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
746
{
747
	unsigned long i;
748

749
	for (i = 0; i < ttm->num_pages; ++i)
750
		ttm->pages[i] = pages ? pages[i] : NULL;
751 752
}

753
/*
754
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
755 756 757
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
758
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
759
				     struct ttm_tt *ttm)
760
{
D
Dave Airlie 已提交
761
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
762 763 764 765
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
766
	int r;
767

768
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
769
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
770
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
771 772 773 774
				      GFP_KERNEL);
	if (r)
		goto release_sg;

775
	/* Map SG to device */
776 777
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
778 779
		goto release_sg;

780
	/* convert SG to linear array of pages and dma addresses */
781 782
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
783 784 785 786 787

	return 0;

release_sg:
	kfree(ttm->sg);
788
	ttm->sg = NULL;
A
Alex Deucher 已提交
789 790 791
	return r;
}

792
/*
793 794
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
795
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
796
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
797
{
D
Dave Airlie 已提交
798
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
799 800 801 802 803 804
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
805
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
806 807
		return;

808
	/* unmap the pages mapped to the device */
809
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
810
	sg_free_table(ttm->sg);
811

812
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
813 814 815 816 817
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
818
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
819 820 821 822 823
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
824
#endif
A
Alex Deucher 已提交
825 826
}

827
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
828 829 830 831 832 833 834 835
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

836 837 838
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

839
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
840 841 842 843 844 845 846
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

847 848 849 850
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
851 852
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
853 854 855 856 857 858 859 860 861 862 863 864 865

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
866
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
867 868 869 870 871
			  ttm->num_pages, gtt->offset);

	return r;
}

872
/*
873 874 875 876 877
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
878
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
879
				   struct ttm_tt *ttm,
880
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
881
{
D
Dave Airlie 已提交
882
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
883
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
884
	uint64_t flags;
885
	int r = 0;
A
Alex Deucher 已提交
886

887 888 889 890 891 892
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

893
	if (gtt->userptr) {
D
Dave Airlie 已提交
894
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
895 896 897 898 899
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
900
	if (!ttm->num_pages) {
901
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
902 903 904 905 906 907 908 909
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

910 911
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
912
		return 0;
913
	}
914

915
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
916
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
917 918

	/* bind pages into GART page tables */
919
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
920
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
921 922
		ttm->pages, gtt->ttm.dma_address, flags);

923
	if (r)
924
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
925
			  ttm->num_pages, gtt->offset);
926
	gtt->bound = true;
927
	return r;
928 929
}

930
/*
931 932 933 934 935 936
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
937
 */
938
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
939
{
940
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
941
	struct ttm_operation_ctx ctx = { false, false };
942
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
943
	struct ttm_resource tmp;
944 945
	struct ttm_placement placement;
	struct ttm_place placements;
946
	uint64_t addr, flags;
947 948
	int r;

949
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
950 951
		return 0;

952 953 954 955
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
956

957 958 959 960 961 962 963 964 965
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
966 967
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
968 969 970 971

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
972

973 974
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
975

976
		/* Bind pages */
977
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
978 979
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
980
			ttm_resource_free(bo, &tmp);
981 982 983
			return r;
		}

984
		ttm_resource_free(bo, &bo->mem);
985
		bo->mem = tmp;
986
	}
987

988
	return 0;
A
Alex Deucher 已提交
989 990
}

991
/*
992 993 994 995 996
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
997
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
998
{
999
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1000
	uint64_t flags;
1001 1002
	int r;

1003
	if (!tbo->ttm)
1004 1005
		return 0;

1006 1007 1008
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1009
	return r;
1010 1011
}

1012
/*
1013 1014 1015 1016 1017
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1018
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1019
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1020
{
D
Dave Airlie 已提交
1021
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1022
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1023
	int r;
A
Alex Deucher 已提交
1024

1025
	/* if the pages have userptr pinning then clear that first */
1026
	if (gtt->userptr)
D
Dave Airlie 已提交
1027
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1028

1029 1030 1031
	if (!gtt->bound)
		return;

1032
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1033
		return;
1034

A
Alex Deucher 已提交
1035
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1036
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1037
	if (r)
1038
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1039
			  gtt->ttm.num_pages, gtt->offset);
1040
	gtt->bound = false;
A
Alex Deucher 已提交
1041 1042
}

1043
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1044
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1045 1046 1047
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1048
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1049
	ttm_tt_destroy_common(bdev, ttm);
1050 1051 1052
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1053
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1054 1055 1056
	kfree(gtt);
}

1057 1058 1059 1060
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1061
 * @page_flags: Page flags to be added to the ttm_tt object
1062 1063 1064
 *
 * Called by ttm_tt_create().
 */
1065 1066
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1067
{
1068
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1069
	struct amdgpu_ttm_tt *gtt;
1070
	enum ttm_caching caching;
A
Alex Deucher 已提交
1071 1072 1073 1074 1075

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1076
	gtt->gobj = &bo->base;
1077

1078 1079 1080 1081 1082
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1083
	/* allocate space for the uninitialized page entries */
1084
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1085 1086 1087
		kfree(gtt);
		return NULL;
	}
1088
	return &gtt->ttm;
A
Alex Deucher 已提交
1089 1090
}

1091
/*
1092 1093 1094 1095 1096
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1097
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1098 1099
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1100
{
D
Dave Airlie 已提交
1101
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1102 1103
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1104
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1105
	if (gtt && gtt->userptr) {
1106
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1107 1108 1109 1110 1111 1112 1113
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		return 0;
	}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

1127 1128
		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
1129
		return 0;
A
Alex Deucher 已提交
1130 1131
	}

1132
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1133 1134
}

1135
/*
1136 1137 1138 1139 1140
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1141
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1142
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1143 1144
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1145
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1146 1147

	if (gtt && gtt->userptr) {
1148
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1149 1150 1151 1152 1153
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1164 1165
		return;

D
Dave Airlie 已提交
1166
	adev = amdgpu_ttm_adev(bdev);
1167
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1168 1169
}

1170
/**
1171 1172
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1173
 *
1174
 * @bo: The ttm_buffer_object to bind this userptr to
1175 1176 1177 1178 1179 1180
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1181 1182
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1183
{
1184
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1185

1186 1187 1188 1189 1190 1191
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1192

1193
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1194 1195
	gtt->userptr = addr;
	gtt->userflags = flags;
1196 1197 1198 1199 1200 1201

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1202 1203 1204
	return 0;
}

1205
/*
1206 1207
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1208
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1209 1210 1211 1212
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1213
		return NULL;
A
Alex Deucher 已提交
1214

1215 1216 1217 1218
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1219 1220
}

1221
/*
1222 1223
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1224 1225
 *
 */
1226 1227 1228 1229 1230 1231
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1232
	if (gtt == NULL || !gtt->userptr)
1233 1234
		return false;

1235 1236 1237
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1238
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1239 1240 1241 1242 1243 1244
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1245
/*
1246
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1247
 */
1248
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1249 1250 1251 1252 1253 1254
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1255
	return true;
1256 1257
}

1258
/*
1259 1260
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1271
/**
1272
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1273 1274 1275
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1276 1277
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1278
 */
1279
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1280
{
1281
	uint64_t flags = 0;
A
Alex Deucher 已提交
1282 1283 1284 1285

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1286
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1287 1288
		flags |= AMDGPU_PTE_SYSTEM;

1289
		if (ttm->caching == ttm_cached)
1290 1291
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1292

1293 1294 1295 1296
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1297 1298 1299 1300 1301 1302
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1303
 * @adev: amdgpu_device pointer
1304 1305
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1306
 *
1307 1308 1309
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1310
				 struct ttm_resource *mem)
1311 1312 1313
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1314
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1315 1316 1317 1318 1319 1320 1321 1322
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1323
/*
1324 1325
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1326
 *
1327 1328 1329
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1330 1331
 * used to clean out a memory space.
 */
1332 1333 1334
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1335
	unsigned long num_pages = bo->mem.num_pages;
1336
	struct amdgpu_res_cursor cursor;
1337
	struct dma_resv_list *flist;
1338 1339 1340
	struct dma_fence *f;
	int i;

1341
	if (bo->type == ttm_bo_type_kernel &&
1342
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1343 1344
		return false;

1345 1346 1347 1348
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1349
	flist = dma_resv_get_list(bo->base.resv);
1350 1351 1352
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1353
				dma_resv_held(bo->base.resv));
1354 1355 1356 1357
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1358

1359 1360
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1361 1362 1363
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1364
		return true;
1365

1366
	case TTM_PL_VRAM:
1367
		/* Check each drm MM node individually */
1368 1369 1370 1371 1372 1373
		amdgpu_res_first(&bo->mem, 0, (u64)num_pages << PAGE_SHIFT,
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1374 1375
				return true;

1376
			amdgpu_res_next(&cursor, cursor.size);
1377
		}
1378
		return false;
1379

1380 1381
	default:
		break;
1382 1383 1384 1385 1386
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1387
/**
1388
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1399
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1400 1401
				    unsigned long offset, void *buf, int len,
				    int write)
1402
{
1403
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1404
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1405 1406
	struct amdgpu_res_cursor cursor;
	unsigned long flags;
1407 1408 1409 1410 1411 1412
	uint32_t value = 0;
	int ret = 0;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1413 1414 1415 1416 1417
	amdgpu_res_first(&bo->mem, offset, len, &cursor);
	while (cursor.remaining) {
		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
		uint64_t bytes = 4 - (cursor.start & 3);
		uint32_t shift = (cursor.start & 3) * 8;
1418 1419
		uint32_t mask = 0xffffffff << shift;

1420 1421 1422
		if (cursor.size < bytes) {
			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
			bytes = cursor.size;
1423 1424
		}

1425 1426 1427 1428
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1429
			value = RREG32_NO_KIQ(mmMM_DATA);
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
1441
			bytes = cursor.size & ~0x3ULL;
1442 1443 1444
			amdgpu_device_vram_access(adev, cursor.start,
						  (uint32_t *)buf, bytes,
						  write);
1445 1446 1447 1448
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
1449
		amdgpu_res_next(&cursor, bytes);
1450 1451 1452 1453 1454
	}

	return ret;
}

1455 1456 1457 1458 1459 1460
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1461
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1462 1463 1464
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1465
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1466
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1467 1468 1469
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
1470
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1471
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1472
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1473
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1474 1475
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1476 1477
};

1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1490 1491
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1503 1504
	uint64_t vram_size = adev->gmc.visible_vram_size;

1505 1506
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1507

1508 1509
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1510
		return 0;
1511

1512
	return amdgpu_bo_create_kernel_at(adev,
1513 1514
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1515
					  AMDGPU_GEM_DOMAIN_VRAM,
1516 1517
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1518
}
1519

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1542
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1543
{
1544
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1545

1546
	memset(ctx, 0, sizeof(*ctx));
1547

1548
	ctx->c2p_train_data_offset =
1549
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1550 1551 1552 1553
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1554

1555 1556 1557 1558
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1559 1560
}

1561 1562 1563
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1564
 */
1565
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1566 1567 1568
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1569
	bool mem_train_support = false;
1570

1571
	if (!amdgpu_sriov_vf(adev)) {
1572
		ret = amdgpu_mem_train_support(adev);
1573
		if (ret == 1)
1574
			mem_train_support = true;
1575
		else if (ret == -1)
1576 1577
			return -EINVAL;
		else
1578
			DRM_DEBUG("memory training does not support!\n");
1579 1580
	}

1581 1582 1583 1584 1585 1586 1587
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1588
	adev->mman.discovery_tmr_size =
1589
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1590 1591
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1592 1593 1594 1595 1596

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1597 1598 1599 1600 1601
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1602 1603 1604 1605
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1606
		}
1607
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1608
	}
1609 1610

	ret = amdgpu_bo_create_kernel_at(adev,
1611 1612
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1613
				AMDGPU_GEM_DOMAIN_VRAM,
1614
				&adev->mman.discovery_memory,
1615
				NULL);
1616
	if (ret) {
1617
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1618
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1619
		return ret;
1620 1621 1622 1623 1624
	}

	return 0;
}

1625
/*
1626 1627
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1628 1629 1630 1631 1632 1633
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1634 1635
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1636
	uint64_t gtt_size;
A
Alex Deucher 已提交
1637
	int r;
1638
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1639

1640 1641
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1642
	/* No others user of address space so set it to 0 */
1643
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1644 1645
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1646
			       adev->need_swiotlb,
1647
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1648 1649 1650 1651 1652
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1653

1654
	/* Initialize VRAM pool with all of VRAM divided into pages */
1655
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1656 1657 1658 1659
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1660 1661 1662 1663

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1664 1665
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1666

A
Alex Deucher 已提交
1667
	/* Change the size here instead of the init above so only lpfn is affected */
1668
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1669
#ifdef CONFIG_64BIT
1670
#ifdef CONFIG_X86
1671 1672 1673 1674 1675
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1676
#endif
1677 1678
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1679
#endif
A
Alex Deucher 已提交
1680

1681 1682 1683 1684
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1685
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1686 1687 1688 1689
	if (r) {
		return r;
	}

1690
	/*
1691 1692 1693
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1694
	 */
1695
	if (adev->mman.discovery_bin) {
1696
		r = amdgpu_ttm_reserve_tmr(adev);
1697 1698 1699
		if (r)
			return r;
	}
1700

1701 1702 1703 1704
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1705
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1706
				       AMDGPU_GEM_DOMAIN_VRAM,
1707
				       &adev->mman.stolen_vga_memory,
1708
				       NULL);
C
Christian König 已提交
1709 1710
	if (r)
		return r;
1711 1712
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1713
				       AMDGPU_GEM_DOMAIN_VRAM,
1714
				       &adev->mman.stolen_extended_memory,
1715
				       NULL);
C
Christian König 已提交
1716 1717
	if (r)
		return r;
1718

A
Alex Deucher 已提交
1719
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1720
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1721

1722 1723
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1724 1725 1726 1727
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1728
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1729
			       adev->gmc.mc_vram_size),
1730 1731 1732
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1733
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1734 1735

	/* Initialize GTT memory pool */
1736
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1737 1738 1739 1740 1741
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1742
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1743

1744
	/* Initialize various on-chip memory pools */
1745
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1746 1747 1748
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1749 1750
	}

1751
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1752 1753 1754
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1755 1756
	}

1757
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1758 1759 1760
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1761 1762 1763 1764 1765
	}

	return 0;
}

1766
/*
1767 1768
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1769 1770 1771 1772
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1773

1774
	amdgpu_ttm_training_reserve_vram_fini(adev);
1775
	/* return the stolen vga memory back to VRAM */
1776 1777
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1778
	/* return the IP Discovery TMR memory back to VRAM */
1779
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1780
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1781

1782 1783 1784
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
1785

1786 1787
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1788 1789 1790
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1791
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1792 1793 1794 1795
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1806
{
1807
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1808
	uint64_t size;
1809
	int r;
A
Alex Deucher 已提交
1810

1811
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1812
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1813 1814
		return;

1815 1816
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1817
		struct drm_gpu_scheduler *sched;
1818 1819

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1820 1821
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1822
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1823
					  1, NULL);
1824 1825 1826 1827 1828 1829
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1830
		drm_sched_entity_destroy(&adev->mman.entity);
1831 1832
		dma_fence_put(man->move);
		man->move = NULL;
1833 1834
	}

A
Alex Deucher 已提交
1835
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1836 1837 1838 1839
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1840
	man->size = size >> PAGE_SHIFT;
1841
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1842 1843
}

1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
	vm_fault_t ret;

	ret = ttm_bo_vm_reserve(bo, vmf);
	if (ret)
		return ret;

	ret = amdgpu_bo_fault_reserve_notify(bo);
	if (ret)
		goto unlock;

	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
				       TTM_BO_VM_NUM_PREFAULT, 1);
	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
		return ret;

unlock:
	dma_resv_unlock(bo->base.resv);
	return ret;
}

1867
static const struct vm_operations_struct amdgpu_ttm_vm_ops = {
1868 1869 1870 1871 1872 1873
	.fault = amdgpu_ttm_fault,
	.open = ttm_bo_vm_open,
	.close = ttm_bo_vm_close,
	.access = ttm_bo_vm_access
};

A
Alex Deucher 已提交
1874 1875
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
1876
	struct drm_file *file_priv = filp->private_data;
1877
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
1878
	int r;
A
Alex Deucher 已提交
1879

1880 1881 1882
	r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
	if (unlikely(r != 0))
		return r;
C
Christian König 已提交
1883

1884 1885
	vma->vm_ops = &amdgpu_ttm_vm_ops;
	return 0;
A
Alex Deucher 已提交
1886 1887
}

1888 1889
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1890
		       struct dma_resv *resv,
1891
		       struct dma_fence **fence, bool direct_submit,
1892
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1893
{
1894 1895
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1896
	struct amdgpu_device *adev = ring->adev;
1897 1898
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1899 1900 1901 1902 1903
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1904
	if (direct_submit && !ring->sched.ready) {
1905 1906 1907 1908
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1909 1910
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1911
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1912

1913
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1914
	if (r)
1915
		return r;
1916

1917
	if (vm_needs_flush) {
1918 1919
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1920 1921
		job->vm_needs_flush = true;
	}
1922
	if (resv) {
1923
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1924 1925
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1926 1927 1928 1929
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1930 1931 1932 1933 1934
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1935
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1936
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
1937 1938 1939 1940 1941 1942

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1943 1944
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1945 1946 1947
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1948
		r = amdgpu_job_submit(job, &adev->mman.entity,
1949
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1950 1951
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1952

1953
	return r;
1954

1955
error_free:
1956
	amdgpu_job_free(job);
1957
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1958
	return r;
A
Alex Deucher 已提交
1959 1960
}

1961
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1962
		       uint32_t src_data,
1963
		       struct dma_resv *resv,
1964
		       struct dma_fence **fence)
1965
{
1966
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1967
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1968 1969
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1970
	struct amdgpu_res_cursor cursor;
1971
	unsigned int num_loops, num_dw;
1972
	uint64_t num_bytes;
1973 1974

	struct amdgpu_job *job;
1975 1976
	int r;

1977
	if (!adev->mman.buffer_funcs_enabled) {
1978 1979 1980 1981
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1982
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1983
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1984 1985 1986 1987
		if (r)
			return r;
	}

1988
	num_bytes = bo->tbo.mem.num_pages << PAGE_SHIFT;
1989 1990
	num_loops = 0;

1991 1992 1993 1994
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
1995
	}
1996
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1997 1998

	/* for IB padding */
1999
	num_dw += 64;
2000

2001 2002
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2003 2004 2005 2006 2007
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2008 2009
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2010 2011 2012 2013 2014 2015
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2016 2017 2018 2019
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
2020

2021 2022 2023
		dst_addr += amdgpu_ttm_domain_start(adev, bo->tbo.mem.mem_type);
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
2024

2025
		amdgpu_res_next(&cursor, cur_size);
2026 2027 2028 2029
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2030
	r = amdgpu_job_submit(job, &adev->mman.entity,
2031
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2042 2043
#if defined(CONFIG_DEBUG_FS)

2044
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
2045
{
2046 2047 2048
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
2049
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2050

2051
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2052
	return 0;
A
Alex Deucher 已提交
2053 2054
}

2055
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2056
{
2057
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2058 2059 2060 2061

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2112

2113
/*
2114 2115 2116 2117
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2118 2119 2120
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2121
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2122 2123 2124 2125 2126
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2127
	if (*pos >= adev->gmc.mc_vram_size)
2128 2129
		return -ENXIO;

2130
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2131
	while (size) {
2132 2133
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2134

2135
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2136 2137
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2138

2139 2140 2141 2142
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2143 2144 2145 2146 2147
	}

	return result;
}

2148
/*
2149 2150 2151 2152
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2163
	if (*pos >= adev->gmc.mc_vram_size)
2164 2165 2166 2167 2168 2169
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2170
		if (*pos >= adev->gmc.mc_vram_size)
2171 2172 2173 2174 2175 2176 2177
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2178 2179 2180
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2192 2193 2194
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2195 2196
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2197 2198
};

2199
/*
2200 2201 2202 2203 2204 2205
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2206 2207
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2208 2209 2210
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2211 2212
	ssize_t result = 0;
	int r;
2213

2214
	/* retrieve the IOMMU domain if any for this device */
2215
	dom = iommu_get_domain_for_dev(adev->dev);
2216

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2227 2228 2229 2230
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2242
		r = copy_to_user(buf, ptr + off, bytes);
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2255
/*
2256 2257 2258 2259 2260 2261
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2262 2263 2264 2265 2266 2267 2268
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2269 2270

	dom = iommu_get_domain_for_dev(adev->dev);
2271

2272 2273 2274 2275 2276 2277 2278 2279 2280
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2281

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2293
		r = copy_from_user(ptr + off, buf, bytes);
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2304 2305
}

2306
static const struct file_operations amdgpu_ttm_iomem_fops = {
2307
	.owner = THIS_MODULE,
2308 2309
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2310 2311
	.llseek = default_llseek
};
2312

2313 2314
#endif

2315
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2316 2317
{
#if defined(CONFIG_DEBUG_FS)
2318
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2319 2320
	struct dentry *root = minor->debugfs_root;

2321
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2322
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2323
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2324
			    &amdgpu_ttm_iomem_fops);
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2337 2338
#endif
}