amdgpu_ttm.c 61.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32 33 34 35 36
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_page_alloc.h>
A
Alex Deucher 已提交
37 38 39 40 41 42 43 44
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swiotlb.h>
#include <linux/swap.h>
#include <linux/pagemap.h>
#include <linux/debugfs.h>
45
#include <linux/iommu.h>
46
#include <linux/hmm.h>
A
Alex Deucher 已提交
47
#include "amdgpu.h"
48
#include "amdgpu_object.h"
49
#include "amdgpu_trace.h"
50
#include "amdgpu_amdkfd.h"
51
#include "amdgpu_sdma.h"
A
Alex Deucher 已提交
52 53
#include "bif/bif_4_1_d.h"

54 55 56 57 58 59
static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
			     struct ttm_mem_reg *mem, unsigned num_pages,
			     uint64_t offset, unsigned window,
			     struct amdgpu_ring *ring,
			     uint64_t *addr);

A
Alex Deucher 已提交
60 61 62 63 64 65 66 67
static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);

static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	return 0;
}

68
/**
69 70
 * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
 * memory request.
71
 *
72 73 74
 * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
 * @type: The type of memory requested
 * @man: The memory type manager for each domain
75 76 77 78
 *
 * This is called by ttm_bo_init_mm() when a buffer object is being
 * initialized.
 */
A
Alex Deucher 已提交
79 80 81 82 83
static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
				struct ttm_mem_type_manager *man)
{
	struct amdgpu_device *adev;

84
	adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
85 86 87 88 89 90 91 92 93

	switch (type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_TT:
94
		/* GTT memory  */
95
		man->func = &amdgpu_gtt_mgr_func;
96
		man->gpu_offset = adev->gmc.gart_start;
A
Alex Deucher 已提交
97 98 99 100 101 102
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
		break;
	case TTM_PL_VRAM:
		/* "On-card" video ram */
C
Christian König 已提交
103
		man->func = &amdgpu_vram_mgr_func;
104
		man->gpu_offset = adev->gmc.vram_start;
A
Alex Deucher 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		/* On-chip GDS memory*/
		man->func = &ttm_bo_manager_func;
		man->gpu_offset = 0;
		man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
		man->available_caching = TTM_PL_FLAG_UNCACHED;
		man->default_caching = TTM_PL_FLAG_UNCACHED;
		break;
	default:
		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
		return -EINVAL;
	}
	return 0;
}

127 128 129 130 131 132 133 134
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
135 136 137
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
138
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
139
	struct amdgpu_bo *abo;
140
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
141 142 143 144 145
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
	};

146
	/* Don't handle scatter gather BOs */
147 148 149 150 151 152
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

153
	/* Object isn't an AMDGPU object so ignore */
154
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
155 156 157 158 159 160
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
161

162
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
163
	switch (bo->mem.mem_type) {
164 165 166 167 168 169 170
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
171
	case TTM_PL_VRAM:
172
		if (!adev->mman.buffer_funcs_enabled) {
173
			/* Move to system memory */
174
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
175
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
176 177
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
178 179 180 181 182 183

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
184
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
185
							 AMDGPU_GEM_DOMAIN_GTT);
186
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
187 188 189
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
190
		} else {
191
			/* Move to GTT memory */
192
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
193
		}
A
Alex Deucher 已提交
194 195 196
		break;
	case TTM_PL_TT:
	default:
197
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
198
		break;
A
Alex Deucher 已提交
199
	}
200
	*placement = abo->placement;
A
Alex Deucher 已提交
201 202
}

203 204 205
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
206 207
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
208 209 210 211
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
212 213
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
214
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
215

216 217 218 219 220 221 222
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

223 224
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
225
	return drm_vma_node_verify_access(&abo->gem_base.vma_node,
D
David Herrmann 已提交
226
					  filp->private_data);
A
Alex Deucher 已提交
227 228
}

229 230 231
/**
 * amdgpu_move_null - Register memory for a buffer object
 *
232 233
 * @bo: The bo to assign the memory to
 * @new_mem: The memory to be assigned.
234
 *
235
 * Assign the memory from new_mem to the memory of the buffer object bo.
236
 */
A
Alex Deucher 已提交
237 238 239 240 241 242 243 244 245 246
static void amdgpu_move_null(struct ttm_buffer_object *bo,
			     struct ttm_mem_reg *new_mem)
{
	struct ttm_mem_reg *old_mem = &bo->mem;

	BUG_ON(old_mem->mm_node != NULL);
	*old_mem = *new_mem;
	new_mem->mm_node = NULL;
}

247
/**
248 249 250 251 252 253
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
254
 */
255 256 257
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
				    struct ttm_mem_reg *mem)
A
Alex Deucher 已提交
258
{
259
	uint64_t addr = 0;
260

261
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
262 263 264
		addr = mm_node->start << PAGE_SHIFT;
		addr += bo->bdev->man[mem->mem_type].gpu_offset;
	}
265
	return addr;
266 267
}

268
/**
269 270 271 272 273 274
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
275 276 277
 */
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
					       unsigned long *offset)
278
{
279
	struct drm_mm_node *mm_node = mem->mm_node;
280

281 282 283 284 285 286
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
287

288 289
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
290 291 292 293 294 295 296 297 298 299 300 301 302
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 * @f: Returns the last fence if multiple jobs are submitted.
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
			       struct amdgpu_copy_mem *src,
			       struct amdgpu_copy_mem *dst,
			       uint64_t size,
			       struct reservation_object *resv,
			       struct dma_fence **f)
303 304
{
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
305 306 307
	struct drm_mm_node *src_mm, *dst_mm;
	uint64_t src_node_start, dst_node_start, src_node_size,
		 dst_node_size, src_page_offset, dst_page_offset;
308
	struct dma_fence *fence = NULL;
309 310 311
	int r = 0;
	const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);
312

313
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
314 315 316 317
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

318
	src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
319 320 321 322
	src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
					     src->offset;
	src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
	src_page_offset = src_node_start & (PAGE_SIZE - 1);
323

324
	dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
325 326 327 328
	dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
					     dst->offset;
	dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
	dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
329

330
	mutex_lock(&adev->mman.gtt_window_lock);
331 332 333 334

	while (size) {
		unsigned long cur_size;
		uint64_t from = src_node_start, to = dst_node_start;
335
		struct dma_fence *next;
336

337 338 339 340 341 342 343 344 345 346 347 348
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
		cur_size = min3(min(src_node_size, dst_node_size), size,
				GTT_MAX_BYTES);
		if (cur_size + src_page_offset > GTT_MAX_BYTES ||
		    cur_size + dst_page_offset > GTT_MAX_BYTES)
			cur_size -= max(src_page_offset, dst_page_offset);

		/* Map only what needs to be accessed. Map src to window 0 and
		 * dst to window 1
		 */
349
		if (src->mem->start == AMDGPU_BO_INVALID_OFFSET) {
350 351 352 353
			r = amdgpu_map_buffer(src->bo, src->mem,
					PFN_UP(cur_size + src_page_offset),
					src_node_start, 0, ring,
					&from);
354 355
			if (r)
				goto error;
356 357 358 359
			/* Adjust the offset because amdgpu_map_buffer returns
			 * start of mapped page
			 */
			from += src_page_offset;
360 361
		}

362
		if (dst->mem->start == AMDGPU_BO_INVALID_OFFSET) {
363 364 365 366
			r = amdgpu_map_buffer(dst->bo, dst->mem,
					PFN_UP(cur_size + dst_page_offset),
					dst_node_start, 1, ring,
					&to);
367 368
			if (r)
				goto error;
369
			to += dst_page_offset;
370 371
		}

372 373
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
				       resv, &next, false, true);
374 375 376
		if (r)
			goto error;

377
		dma_fence_put(fence);
378 379
		fence = next;

380 381
		size -= cur_size;
		if (!size)
382 383
			break;

384 385 386 387 388
		src_node_size -= cur_size;
		if (!src_node_size) {
			src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
							     src->mem);
			src_node_size = (src_mm->size << PAGE_SHIFT);
389
		} else {
390 391
			src_node_start += cur_size;
			src_page_offset = src_node_start & (PAGE_SIZE - 1);
392
		}
393 394 395 396 397
		dst_node_size -= cur_size;
		if (!dst_node_size) {
			dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
							     dst->mem);
			dst_node_size = (dst_mm->size << PAGE_SHIFT);
398
		} else {
399 400
			dst_node_start += cur_size;
			dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
401 402
		}
	}
403
error:
404
	mutex_unlock(&adev->mman.gtt_window_lock);
405 406 407 408 409 410
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

411 412 413
/**
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
414 415
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
416
 */
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
			    bool evict, bool no_wait_gpu,
			    struct ttm_mem_reg *new_mem,
			    struct ttm_mem_reg *old_mem)
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
				       bo->resv, &fence);
	if (r)
		goto error;
439

440 441 442 443 444
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
		r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
	else
		r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
445
	dma_fence_put(fence);
A
Alex Deucher 已提交
446
	return r;
447 448 449

error:
	if (fence)
450 451
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
452
	return r;
A
Alex Deucher 已提交
453 454
}

455 456 457 458 459
/**
 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
 *
 * Called by amdgpu_bo_move().
 */
460 461
static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
A
Alex Deucher 已提交
462 463 464 465 466 467 468 469 470
				struct ttm_mem_reg *new_mem)
{
	struct amdgpu_device *adev;
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct ttm_mem_reg tmp_mem;
	struct ttm_place placements;
	struct ttm_placement placement;
	int r;

471
	adev = amdgpu_ttm_adev(bo->bdev);
472 473

	/* create space/pages for new_mem in GTT space */
A
Alex Deucher 已提交
474 475 476 477 478 479 480
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
481
	placements.lpfn = 0;
A
Alex Deucher 已提交
482
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
483
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
484 485 486 487
	if (unlikely(r)) {
		return r;
	}

488
	/* set caching flags */
A
Alex Deucher 已提交
489 490 491 492 493
	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

494
	/* Bind the memory to the GTT space */
495
	r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
A
Alex Deucher 已提交
496 497 498
	if (unlikely(r)) {
		goto out_cleanup;
	}
499 500

	/* blit VRAM to GTT */
501
	r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
A
Alex Deucher 已提交
502 503 504
	if (unlikely(r)) {
		goto out_cleanup;
	}
505 506

	/* move BO (in tmp_mem) to new_mem */
507
	r = ttm_bo_move_ttm(bo, ctx, new_mem);
A
Alex Deucher 已提交
508 509 510 511 512
out_cleanup:
	ttm_bo_mem_put(bo, &tmp_mem);
	return r;
}

513 514 515 516 517
/**
 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
 *
 * Called by amdgpu_bo_move().
 */
518 519
static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
A
Alex Deucher 已提交
520 521 522 523 524 525 526 527 528
				struct ttm_mem_reg *new_mem)
{
	struct amdgpu_device *adev;
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct ttm_mem_reg tmp_mem;
	struct ttm_placement placement;
	struct ttm_place placements;
	int r;

529
	adev = amdgpu_ttm_adev(bo->bdev);
530 531

	/* make space in GTT for old_mem buffer */
A
Alex Deucher 已提交
532 533 534 535 536 537 538
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
539
	placements.lpfn = 0;
A
Alex Deucher 已提交
540
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
541
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
542 543 544
	if (unlikely(r)) {
		return r;
	}
545 546

	/* move/bind old memory to GTT space */
547
	r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
A
Alex Deucher 已提交
548 549 550
	if (unlikely(r)) {
		goto out_cleanup;
	}
551 552

	/* copy to VRAM */
553
	r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
A
Alex Deucher 已提交
554 555 556 557 558 559 560 561
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
	ttm_bo_mem_put(bo, &tmp_mem);
	return r;
}

562 563 564 565 566
/**
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
567 568 569
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
			  struct ttm_mem_reg *new_mem)
A
Alex Deucher 已提交
570 571
{
	struct amdgpu_device *adev;
572
	struct amdgpu_bo *abo;
A
Alex Deucher 已提交
573 574 575
	struct ttm_mem_reg *old_mem = &bo->mem;
	int r;

576
	/* Can't move a pinned BO */
577
	abo = ttm_to_amdgpu_bo(bo);
578 579 580
	if (WARN_ON_ONCE(abo->pin_count > 0))
		return -EINVAL;

581
	adev = amdgpu_ttm_adev(bo->bdev);
582

A
Alex Deucher 已提交
583 584 585 586 587 588 589 590 591 592 593 594
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
	if ((old_mem->mem_type == TTM_PL_TT &&
	     new_mem->mem_type == TTM_PL_SYSTEM) ||
	    (old_mem->mem_type == TTM_PL_SYSTEM &&
	     new_mem->mem_type == TTM_PL_TT)) {
		/* bind is enough */
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
595 596 597 598 599 600 601 602 603 604
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
605 606

	if (!adev->mman.buffer_funcs_enabled)
A
Alex Deucher 已提交
607 608 609 610
		goto memcpy;

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
611
		r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
612 613
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
614
		r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
615
	} else {
616 617
		r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
				     new_mem, old_mem);
A
Alex Deucher 已提交
618 619 620 621
	}

	if (r) {
memcpy:
622
		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
A
Alex Deucher 已提交
623 624 625 626 627
		if (r) {
			return r;
		}
	}

628 629 630 631 632 633 634 635 636
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

A
Alex Deucher 已提交
637 638 639 640 641
	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
	return 0;
}

642 643 644 645 646
/**
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
A
Alex Deucher 已提交
647 648 649
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
650
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
651
	struct drm_mm_node *mm_node = mem->mm_node;
A
Alex Deucher 已提交
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
669
		if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
670
			return -EINVAL;
671 672 673 674 675 676 677 678 679
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
		 * pages in ttm_mem_reg.
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

680
		mem->bus.base = adev->gmc.aper_base;
A
Alex Deucher 已提交
681 682 683 684 685 686 687 688 689 690 691 692
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
}

693 694 695
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
696 697
	struct drm_mm_node *mm;
	unsigned long offset = (page_offset << PAGE_SHIFT);
698

699 700 701
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
	return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
		(offset >> PAGE_SHIFT);
702 703
}

A
Alex Deucher 已提交
704 705 706 707
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
708 709 710
	struct ttm_dma_tt	ttm;
	u64			offset;
	uint64_t		userptr;
711
	struct task_struct	*usertask;
712
	uint32_t		userflags;
713
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
714
	struct hmm_range	range;
715
#endif
A
Alex Deucher 已提交
716 717
};

718
/**
719 720
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
721
 *
722 723
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
724
 */
725
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
726
int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
A
Alex Deucher 已提交
727 728
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
729
	struct mm_struct *mm = gtt->usertask->mm;
730 731 732
	unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
	struct hmm_range *range = &gtt->range;
	int r = 0, i;
A
Alex Deucher 已提交
733

734 735 736
	if (!mm) /* Happens during process shutdown */
		return -ESRCH;

737
	amdgpu_hmm_init_range(range);
738

739
	down_read(&mm->mmap_sem);
740

741 742 743 744 745 746 747 748
	range->vma = find_vma(mm, gtt->userptr);
	if (!range_in_vma(range->vma, gtt->userptr, end))
		r = -EFAULT;
	else if ((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
		range->vma->vm_file)
		r = -EPERM;
	if (r)
		goto out;
A
Alex Deucher 已提交
749

750 751 752 753 754
	range->pfns = kvmalloc_array(ttm->num_pages, sizeof(uint64_t),
				     GFP_KERNEL);
	if (range->pfns == NULL) {
		r = -ENOMEM;
		goto out;
A
Alex Deucher 已提交
755
	}
756 757
	range->start = gtt->userptr;
	range->end = end;
A
Alex Deucher 已提交
758

759 760 761 762 763
	range->pfns[0] = range->flags[HMM_PFN_VALID];
	range->pfns[0] |= amdgpu_ttm_tt_is_readonly(ttm) ?
				0 : range->flags[HMM_PFN_WRITE];
	for (i = 1; i < ttm->num_pages; i++)
		range->pfns[i] = range->pfns[0];
764

765 766 767 768
	/* This may trigger page table update */
	r = hmm_vma_fault(range, true);
	if (r)
		goto out_free_pfns;
A
Alex Deucher 已提交
769

770
	up_read(&mm->mmap_sem);
771

772 773
	for (i = 0; i < ttm->num_pages; i++)
		pages[i] = hmm_pfn_to_page(range, range->pfns[i]);
A
Alex Deucher 已提交
774

775
	return 0;
A
Alex Deucher 已提交
776

777 778 779 780 781 782 783
out_free_pfns:
	kvfree(range->pfns);
	range->pfns = NULL;
out:
	up_read(&mm->mmap_sem);
	return r;
}
A
Alex Deucher 已提交
784

785 786 787 788 789 790 791 792 793 794
/**
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
 *
 * Returns: true if pages are still valid
 */
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	bool r = false;
795

796 797 798 799 800 801 802 803 804
	if (!gtt || !gtt->userptr)
		return false;

	WARN_ONCE(!gtt->range.pfns, "No user pages to check\n");
	if (gtt->range.pfns) {
		r = hmm_vma_range_done(&gtt->range);
		kvfree(gtt->range.pfns);
		gtt->range.pfns = NULL;
	}
805 806 807

	return r;
}
808
#endif
809

810
/**
811
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
812
 *
813
 * Called by amdgpu_cs_list_validate(). This creates the page list
814 815 816
 * that backs user memory and will ultimately be mapped into the device
 * address space.
 */
817
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
818 819 820
{
	unsigned i;

821
	for (i = 0; i < ttm->num_pages; ++i)
822
		ttm->pages[i] = pages ? pages[i] : NULL;
823 824
}

825
/**
826
 * amdgpu_ttm_tt_pin_userptr - 	prepare the sg table with the user pages
827 828 829
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
830 831
static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
{
832
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
833 834 835 836 837 838 839 840
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned nents;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

841
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
842 843 844 845 846 847
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

848
	/* Map SG to device */
A
Alex Deucher 已提交
849 850 851 852 853
	r = -ENOMEM;
	nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
	if (nents != ttm->sg->nents)
		goto release_sg;

854
	/* convert SG to linear array of pages and dma addresses */
A
Alex Deucher 已提交
855 856 857 858 859 860 861 862 863 864
	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);
	return r;
}

865 866 867
/**
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
A
Alex Deucher 已提交
868 869
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
{
870
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
871 872 873 874 875 876 877 878 879 880
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

881
	/* unmap the pages mapped to the device */
A
Alex Deucher 已提交
882 883
	dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);

884
	sg_free_table(ttm->sg);
885

886
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
887 888 889
	if (gtt->range.pfns &&
	    ttm->pages[0] == hmm_pfn_to_page(&gtt->range, gtt->range.pfns[0]))
		WARN_ONCE(1, "Missing get_user_page_done\n");
890
#endif
A
Alex Deucher 已提交
891 892
}

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

		/* Patch mtype of the second part BO */
		flags &=  ~AMDGPU_PTE_MTYPE_MASK;
		flags |= AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_NC);

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);

	return r;
}

932 933 934 935 936 937
/**
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
A
Alex Deucher 已提交
938 939 940
static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
				   struct ttm_mem_reg *bo_mem)
{
C
Christian König 已提交
941
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
942
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
943
	uint64_t flags;
944
	int r = 0;
A
Alex Deucher 已提交
945

946 947 948 949 950 951 952
	if (gtt->userptr) {
		r = amdgpu_ttm_tt_pin_userptr(ttm);
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
953 954 955 956 957 958 959 960 961 962
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

963 964
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
965
		return 0;
966
	}
967

968
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
969
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
970 971

	/* bind pages into GART page tables */
972
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
973
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
974 975
		ttm->pages, gtt->ttm.dma_address, flags);

976
	if (r)
977 978
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);
979
	return r;
980 981
}

982 983 984
/**
 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
 */
985
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
986
{
987
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
988
	struct ttm_operation_ctx ctx = { false, false };
989
	struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
990 991 992
	struct ttm_mem_reg tmp;
	struct ttm_placement placement;
	struct ttm_place placements;
993
	uint64_t addr, flags;
994 995
	int r;

996
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
997 998
		return 0;

999 1000 1001 1002
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1003

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
		placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
			TTM_PL_FLAG_TT;

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1019

1020 1021
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1022

1023
		/* Bind pages */
1024
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1025 1026 1027 1028 1029 1030 1031 1032
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
			ttm_bo_mem_put(bo, &tmp);
			return r;
		}

		ttm_bo_mem_put(bo, &bo->mem);
		bo->mem = tmp;
1033
	}
1034

1035 1036 1037 1038
	bo->offset = (bo->mem.start << PAGE_SHIFT) +
		bo->bdev->man[bo->mem.mem_type].gpu_offset;

	return 0;
A
Alex Deucher 已提交
1039 1040
}

1041 1042 1043 1044 1045 1046
/**
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1047
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1048
{
1049
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1050
	uint64_t flags;
1051 1052
	int r;

1053
	if (!tbo->ttm)
1054 1055
		return 0;

1056 1057 1058
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1059
	return r;
1060 1061
}

1062 1063 1064 1065 1066 1067
/**
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
A
Alex Deucher 已提交
1068 1069
static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
{
C
Christian König 已提交
1070
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1071
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1072
	int r;
A
Alex Deucher 已提交
1073

1074
	/* if the pages have userptr pinning then clear that first */
1075 1076 1077
	if (gtt->userptr)
		amdgpu_ttm_tt_unpin_userptr(ttm);

1078
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1079 1080
		return 0;

A
Alex Deucher 已提交
1081
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1082
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1083
	if (r)
1084 1085 1086
		DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
			  gtt->ttm.ttm.num_pages, gtt->offset);
	return r;
A
Alex Deucher 已提交
1087 1088 1089 1090 1091 1092
}

static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1093 1094 1095
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	ttm_dma_tt_fini(&gtt->ttm);
	kfree(gtt);
}

static struct ttm_backend_func amdgpu_backend_func = {
	.bind = &amdgpu_ttm_backend_bind,
	.unbind = &amdgpu_ttm_backend_unbind,
	.destroy = &amdgpu_ttm_backend_destroy,
};

1106 1107 1108 1109 1110 1111 1112
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
 *
 * Called by ttm_tt_create().
 */
1113 1114
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1115 1116 1117 1118
{
	struct amdgpu_device *adev;
	struct amdgpu_ttm_tt *gtt;

1119
	adev = amdgpu_ttm_adev(bo->bdev);
A
Alex Deucher 已提交
1120 1121 1122 1123 1124 1125

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
	gtt->ttm.ttm.func = &amdgpu_backend_func;
1126 1127

	/* allocate space for the uninitialized page entries */
1128
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
A
Alex Deucher 已提交
1129 1130 1131 1132 1133 1134
		kfree(gtt);
		return NULL;
	}
	return &gtt->ttm.ttm;
}

1135 1136 1137 1138 1139 1140
/**
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1141 1142
static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
			struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1143
{
1144
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1145 1146 1147
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

1148
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1149
	if (gtt && gtt->userptr) {
1150
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		ttm->state = tt_unbound;
		return 0;
	}

	if (slave && ttm->sg) {
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1161 1162
						 gtt->ttm.dma_address,
						 ttm->num_pages);
A
Alex Deucher 已提交
1163
		ttm->state = tt_unbound;
1164
		return 0;
A
Alex Deucher 已提交
1165 1166 1167
	}

#ifdef CONFIG_SWIOTLB
1168
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1169
		return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
A
Alex Deucher 已提交
1170 1171 1172
	}
#endif

1173 1174
	/* fall back to generic helper to populate the page array
	 * and map them to the device */
1175
	return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
A
Alex Deucher 已提交
1176 1177
}

1178 1179 1180 1181 1182 1183
/**
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
A
Alex Deucher 已提交
1184 1185 1186 1187 1188 1189 1190
static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
	struct amdgpu_device *adev;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (gtt && gtt->userptr) {
1191
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1192 1193 1194 1195 1196 1197 1198 1199
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

	if (slave)
		return;

1200
	adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1201 1202

#ifdef CONFIG_SWIOTLB
1203
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
A
Alex Deucher 已提交
1204 1205 1206 1207 1208
		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
		return;
	}
#endif

1209
	/* fall back to generic helper to unmap and unpopulate array */
1210
	ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
A
Alex Deucher 已提交
1211 1212
}

1213
/**
1214 1215
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1216 1217 1218 1219 1220 1221 1222 1223
 *
 * @ttm: The ttm_tt object to bind this userptr object to
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
A
Alex Deucher 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
			      uint32_t flags)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return -EINVAL;

	gtt->userptr = addr;
	gtt->userflags = flags;
1234 1235 1236 1237 1238 1239

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1240 1241 1242
	return 0;
}

1243 1244 1245
/**
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1246
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1247 1248 1249 1250
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1251
		return NULL;
A
Alex Deucher 已提交
1252

1253 1254 1255 1256
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1257 1258
}

1259
/**
1260 1261
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1262 1263
 *
 */
1264 1265 1266 1267 1268 1269
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1270
	if (gtt == NULL || !gtt->userptr)
1271 1272
		return false;

1273 1274 1275
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1276 1277 1278 1279 1280 1281 1282
	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1283
/**
1284
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1285
 */
1286
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1287 1288 1289 1290 1291 1292
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1293
	return true;
1294 1295
}

1296 1297 1298
/**
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1309
/**
1310
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1311 1312 1313
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1314 1315
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1316
 */
1317
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
A
Alex Deucher 已提交
1318
{
1319
	uint64_t flags = 0;
A
Alex Deucher 已提交
1320 1321 1322 1323

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1324
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1325 1326
		flags |= AMDGPU_PTE_SYSTEM;

1327 1328 1329
		if (ttm->caching_state == tt_cached)
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1330

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object

 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
				 struct ttm_mem_reg *mem)
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1347
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1348 1349 1350 1351 1352 1353 1354 1355
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1356
/**
1357 1358
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1359
 *
1360 1361 1362
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1363 1364
 * used to clean out a memory space.
 */
1365 1366 1367
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1368 1369
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1370 1371 1372 1373
	struct reservation_object_list *flist;
	struct dma_fence *f;
	int i;

1374 1375 1376 1377 1378 1379 1380
	/* Don't evict VM page tables while they are busy, otherwise we can't
	 * cleanly handle page faults.
	 */
	if (bo->type == ttm_bo_type_kernel &&
	    !reservation_object_test_signaled_rcu(bo->resv, true))
		return false;

1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
	flist = reservation_object_get_list(bo->resv);
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
				reservation_object_held(bo->resv));
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1394

1395 1396 1397
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
		return true;
1398

1399
	case TTM_PL_VRAM:
1400 1401 1402 1403 1404 1405 1406 1407 1408
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1409
		return false;
1410

1411 1412
	default:
		break;
1413 1414 1415 1416 1417
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1418
/**
1419
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1430 1431 1432 1433
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1434
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1435
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1436
	struct drm_mm_node *nodes;
1437 1438 1439 1440 1441 1442 1443 1444
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1445
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
1446 1447
	pos = (nodes->start << PAGE_SHIFT) + offset;

1448
	while (len && pos < adev->gmc.mc_vram_size) {
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		uint64_t aligned_pos = pos & ~(uint64_t)3;
		uint32_t bytes = 4 - (pos & 3);
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1460 1461
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1462
		if (!write || mask != 0xffffffff)
1463
			value = RREG32_NO_KIQ(mmMM_DATA);
1464 1465 1466
		if (write) {
			value &= ~mask;
			value |= (*(uint32_t *)buf << shift) & mask;
1467
			WREG32_NO_KIQ(mmMM_DATA, value);
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
		}
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
		if (!write) {
			value = (value & mask) >> shift;
			memcpy(buf, &value, bytes);
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

A
Alex Deucher 已提交
1488 1489 1490 1491 1492 1493
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
	.invalidate_caches = &amdgpu_invalidate_caches,
	.init_mem_type = &amdgpu_init_mem_type,
1494
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1495 1496 1497 1498 1499 1500 1501
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
	.move_notify = &amdgpu_bo_move_notify,
	.fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
	.io_mem_free = &amdgpu_ttm_io_mem_free,
1502
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1503 1504
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1505 1506
};

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
	amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
		NULL, &adev->fw_vram_usage.va);
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
	struct ttm_operation_ctx ctx = { false, false };
1533
	struct amdgpu_bo_param bp;
1534 1535
	int r = 0;
	int i;
1536
	u64 vram_size = adev->gmc.visible_vram_size;
1537 1538 1539 1540
	u64 offset = adev->fw_vram_usage.start_offset;
	u64 size = adev->fw_vram_usage.size;
	struct amdgpu_bo *bo;

1541 1542 1543 1544 1545 1546 1547 1548
	memset(&bp, 0, sizeof(bp));
	bp.size = adev->fw_vram_usage.size;
	bp.byte_align = PAGE_SIZE;
	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
	bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
		AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
1549 1550 1551 1552 1553 1554
	adev->fw_vram_usage.va = NULL;
	adev->fw_vram_usage.reserved_bo = NULL;

	if (adev->fw_vram_usage.size > 0 &&
		adev->fw_vram_usage.size <= vram_size) {

1555
		r = amdgpu_bo_create(adev, &bp,
1556
				     &adev->fw_vram_usage.reserved_bo);
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
		if (r)
			goto error_create;

		r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
		if (r)
			goto error_reserve;

		/* remove the original mem node and create a new one at the
		 * request position
		 */
		bo = adev->fw_vram_usage.reserved_bo;
		offset = ALIGN(offset, PAGE_SIZE);
		for (i = 0; i < bo->placement.num_placement; ++i) {
			bo->placements[i].fpfn = offset >> PAGE_SHIFT;
			bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
		}

		ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
		r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
				     &bo->tbo.mem, &ctx);
		if (r)
			goto error_pin;

		r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
			AMDGPU_GEM_DOMAIN_VRAM,
			adev->fw_vram_usage.start_offset,
			(adev->fw_vram_usage.start_offset +
1584
			adev->fw_vram_usage.size));
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		if (r)
			goto error_pin;
		r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
			&adev->fw_vram_usage.va);
		if (r)
			goto error_kmap;

		amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
	}
	return r;

error_kmap:
	amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
error_pin:
	amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
error_reserve:
	amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
error_create:
	adev->fw_vram_usage.va = NULL;
	adev->fw_vram_usage.reserved_bo = NULL;
	return r;
}
1607
/**
1608 1609
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1610 1611 1612 1613 1614 1615
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1616 1617
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1618
	uint64_t gtt_size;
A
Alex Deucher 已提交
1619
	int r;
1620
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1621

1622 1623
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&adev->mman.bdev,
			       &amdgpu_bo_driver,
			       adev->ddev->anon_inode->i_mapping,
			       adev->need_dma32);
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1634 1635 1636 1637

	/* We opt to avoid OOM on system pages allocations */
	adev->mman.bdev.no_retry = true;

1638
	/* Initialize VRAM pool with all of VRAM divided into pages */
A
Alex Deucher 已提交
1639
	r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1640
				adev->gmc.real_vram_size >> PAGE_SHIFT);
A
Alex Deucher 已提交
1641 1642 1643 1644
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1645 1646 1647 1648

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1649 1650
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1651

A
Alex Deucher 已提交
1652
	/* Change the size here instead of the init above so only lpfn is affected */
1653
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1654 1655 1656 1657
#ifdef CONFIG_64BIT
	adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
						adev->gmc.visible_vram_size);
#endif
A
Alex Deucher 已提交
1658

1659 1660 1661 1662
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1663
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1664 1665 1666 1667
	if (r) {
		return r;
	}

1668 1669 1670 1671
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
C
Christian König 已提交
1672 1673 1674 1675 1676 1677
	r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM,
				    &adev->stolen_vga_memory,
				    NULL, NULL);
	if (r)
		return r;
A
Alex Deucher 已提交
1678
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1679
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1680

1681 1682
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1683 1684 1685 1686
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1687
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1688
			       adev->gmc.mc_vram_size),
1689 1690 1691
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1692
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1693 1694

	/* Initialize GTT memory pool */
1695
	r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
A
Alex Deucher 已提交
1696 1697 1698 1699 1700
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1701
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1702

1703
	/* Initialize various on-chip memory pools */
1704
	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1705
			   adev->gds.gds_size);
1706 1707 1708
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1709 1710
	}

1711
	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1712
			   adev->gds.gws_size);
1713 1714 1715
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1716 1717
	}

1718
	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1719
			   adev->gds.oa_size);
1720 1721 1722
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1723 1724
	}

1725
	/* Register debugfs entries for amdgpu_ttm */
A
Alex Deucher 已提交
1726 1727 1728 1729 1730 1731 1732 1733
	r = amdgpu_ttm_debugfs_init(adev);
	if (r) {
		DRM_ERROR("Failed to init debugfs\n");
		return r;
	}
	return 0;
}

1734
/**
1735
 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
1736
 */
1737 1738
void amdgpu_ttm_late_init(struct amdgpu_device *adev)
{
1739
	/* return the VGA stolen memory (if any) back to VRAM */
1740 1741 1742
	amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
}

1743 1744 1745
/**
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1746 1747 1748 1749
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1750

A
Alex Deucher 已提交
1751
	amdgpu_ttm_debugfs_fini(adev);
1752
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1753 1754 1755
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
1756

A
Alex Deucher 已提交
1757 1758
	ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
	ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1759 1760 1761
	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
1762 1763 1764 1765 1766
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1777
{
1778 1779
	struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
	uint64_t size;
1780
	int r;
A
Alex Deucher 已提交
1781

1782 1783
	if (!adev->mman.initialized || adev->in_gpu_reset ||
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1784 1785
		return;

1786 1787 1788 1789 1790 1791
	if (enable) {
		struct amdgpu_ring *ring;
		struct drm_sched_rq *rq;

		ring = adev->mman.buffer_funcs_ring;
		rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
1792
		r = drm_sched_entity_init(&adev->mman.entity, &rq, 1, NULL);
1793 1794 1795 1796 1797 1798
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1799
		drm_sched_entity_destroy(&adev->mman.entity);
1800 1801
		dma_fence_put(man->move);
		man->move = NULL;
1802 1803
	}

A
Alex Deucher 已提交
1804
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1805 1806 1807 1808
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1809
	man->size = size >> PAGE_SHIFT;
1810
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1811 1812 1813 1814
}

int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
1815 1816
	struct drm_file *file_priv = filp->private_data;
	struct amdgpu_device *adev = file_priv->minor->dev->dev_private;
A
Alex Deucher 已提交
1817

C
Christian König 已提交
1818
	if (adev == NULL)
A
Alex Deucher 已提交
1819
		return -EINVAL;
C
Christian König 已提交
1820 1821

	return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
A
Alex Deucher 已提交
1822 1823
}

1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
			     struct ttm_mem_reg *mem, unsigned num_pages,
			     uint64_t offset, unsigned window,
			     struct amdgpu_ring *ring,
			     uint64_t *addr)
{
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
	struct amdgpu_device *adev = ring->adev;
	struct ttm_tt *ttm = bo->ttm;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	dma_addr_t *dma_address;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
	uint64_t flags;
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

1844
	*addr = adev->gmc.gart_start;
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;

	num_dw = adev->mman.buffer_funcs->copy_num_dw;
	while (num_dw & 0x7)
		num_dw++;

	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

1861
	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
	r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
			    &job->ibs[0].ptr[num_dw]);
	if (r)
		goto error_free;

1876
	r = amdgpu_job_submit(job, &adev->mman.entity,
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

1890 1891
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
A
Alex Deucher 已提交
1892
		       struct reservation_object *resv,
1893 1894
		       struct dma_fence **fence, bool direct_submit,
		       bool vm_needs_flush)
A
Alex Deucher 已提交
1895 1896
{
	struct amdgpu_device *adev = ring->adev;
1897 1898
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1899 1900 1901 1902 1903
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1904
	if (direct_submit && !ring->sched.ready) {
1905 1906 1907 1908
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1909 1910 1911 1912
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
	num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;

1913 1914 1915 1916
	/* for IB padding */
	while (num_dw & 0x7)
		num_dw++;

1917 1918
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
	if (r)
1919
		return r;
1920

1921
	if (vm_needs_flush) {
1922
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
1923 1924
		job->vm_needs_flush = true;
	}
1925
	if (resv) {
1926
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1927 1928
				     AMDGPU_FENCE_OWNER_UNDEFINED,
				     false);
1929 1930 1931 1932
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1933 1934 1935 1936 1937
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1938 1939
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
					dst_offset, cur_size_in_bytes);
A
Alex Deucher 已提交
1940 1941 1942 1943 1944 1945

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1946 1947
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1948 1949 1950
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1951
		r = amdgpu_job_submit(job, &adev->mman.entity,
1952
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1953 1954
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1955

1956
	return r;
1957

1958
error_free:
1959
	amdgpu_job_free(job);
1960
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1961
	return r;
A
Alex Deucher 已提交
1962 1963
}

1964
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1965
		       uint32_t src_data,
1966 1967
		       struct reservation_object *resv,
		       struct dma_fence **fence)
1968
{
1969
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1970
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1971 1972
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1973 1974
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
1975
	unsigned int num_loops, num_dw;
1976 1977

	struct amdgpu_job *job;
1978 1979
	int r;

1980
	if (!adev->mman.buffer_funcs_enabled) {
1981 1982 1983 1984
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1985
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1986
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1987 1988 1989 1990
		if (r)
			return r;
	}

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
		uint32_t byte_count = mm_node->size << PAGE_SHIFT;

		num_loops += DIV_ROUND_UP(byte_count, max_bytes);
		num_pages -= mm_node->size;
		++mm_node;
	}
2001
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2002 2003

	/* for IB padding */
2004
	num_dw += 64;
2005 2006 2007 2008 2009 2010 2011

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2012
				     AMDGPU_FENCE_OWNER_UNDEFINED, false);
2013 2014 2015 2016 2017 2018
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2019 2020
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
2021

2022 2023 2024
	while (num_pages) {
		uint32_t byte_count = mm_node->size << PAGE_SHIFT;
		uint64_t dst_addr;
2025

2026
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2027 2028 2029
		while (byte_count) {
			uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2030 2031
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2032 2033 2034 2035 2036 2037 2038

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2039 2040 2041 2042
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2043
	r = amdgpu_job_submit(job, &adev->mman.entity,
2044
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2055 2056 2057 2058 2059
#if defined(CONFIG_DEBUG_FS)

static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
2060
	unsigned ttm_pl = (uintptr_t)node->info_ent->data;
A
Alex Deucher 已提交
2061 2062
	struct drm_device *dev = node->minor->dev;
	struct amdgpu_device *adev = dev->dev_private;
2063
	struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
D
Daniel Vetter 已提交
2064
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2065

2066
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2067
	return 0;
A
Alex Deucher 已提交
2068 2069
}

2070
static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2071 2072 2073 2074 2075
	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
	{"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
	{"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
	{"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
A
Alex Deucher 已提交
2076 2077 2078 2079 2080 2081
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

2082 2083 2084 2085 2086
/**
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2087 2088 2089
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2090
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2091 2092 2093 2094 2095 2096
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2097
	if (*pos >= adev->gmc.mc_vram_size)
2098 2099
		return -ENXIO;

A
Alex Deucher 已提交
2100 2101 2102 2103
	while (size) {
		unsigned long flags;
		uint32_t value;

2104
		if (*pos >= adev->gmc.mc_vram_size)
A
Alex Deucher 已提交
2105 2106 2107
			return result;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2108 2109 2110
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		value = RREG32_NO_KIQ(mmMM_DATA);
A
Alex Deucher 已提交
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		r = put_user(value, (uint32_t *)buf);
		if (r)
			return r;

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

2126 2127 2128 2129 2130
/**
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2141
	if (*pos >= adev->gmc.mc_vram_size)
2142 2143 2144 2145 2146 2147
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2148
		if (*pos >= adev->gmc.mc_vram_size)
2149 2150 2151 2152 2153 2154 2155
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2156 2157 2158
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2170 2171 2172
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2173 2174
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2175 2176
};

2177 2178
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS

2179 2180 2181
/**
 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
 */
A
Alex Deucher 已提交
2182 2183 2184
static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
A
Al Viro 已提交
2185
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
		struct page *page;
		void *ptr;

		if (p >= adev->gart.num_cpu_pages)
			return result;

		page = adev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(adev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations amdgpu_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_gtt_read,
	.llseek = default_llseek
};

#endif

2229 2230 2231 2232 2233 2234 2235
/**
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2236 2237
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2238 2239 2240
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2241 2242
	ssize_t result = 0;
	int r;
2243

2244
	/* retrieve the IOMMU domain if any for this device */
2245
	dom = iommu_get_domain_for_dev(adev->dev);
2246

2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2257 2258 2259 2260
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2272
		r = copy_to_user(buf, ptr + off, bytes);
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2285 2286 2287 2288 2289 2290 2291
/**
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2292 2293 2294 2295 2296 2297 2298
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2299 2300

	dom = iommu_get_domain_for_dev(adev->dev);
2301

2302 2303 2304 2305 2306 2307 2308 2309 2310
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2311

2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2323
		r = copy_from_user(ptr + off, buf, bytes);
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2334 2335
}

2336
static const struct file_operations amdgpu_ttm_iomem_fops = {
2337
	.owner = THIS_MODULE,
2338 2339
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2340 2341
	.llseek = default_llseek
};
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351

static const struct {
	char *name;
	const struct file_operations *fops;
	int domain;
} ttm_debugfs_entries[] = {
	{ "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
	{ "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
#endif
2352
	{ "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2353 2354
};

2355 2356
#endif

A
Alex Deucher 已提交
2357 2358 2359 2360 2361 2362 2363 2364
static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
{
#if defined(CONFIG_DEBUG_FS)
	unsigned count;

	struct drm_minor *minor = adev->ddev->primary;
	struct dentry *ent, *root = minor->debugfs_root;

2365 2366 2367 2368 2369 2370 2371 2372 2373
	for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
		ent = debugfs_create_file(
				ttm_debugfs_entries[count].name,
				S_IFREG | S_IRUGO, root,
				adev,
				ttm_debugfs_entries[count].fops);
		if (IS_ERR(ent))
			return PTR_ERR(ent);
		if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2374
			i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2375
		else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2376
			i_size_write(ent->d_inode, adev->gmc.gart_size);
2377 2378
		adev->mman.debugfs_entries[count] = ent;
	}
A
Alex Deucher 已提交
2379 2380 2381 2382

	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);

#ifdef CONFIG_SWIOTLB
2383
	if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
A
Alex Deucher 已提交
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
		--count;
#endif

	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
#else
	return 0;
#endif
}

static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
{
#if defined(CONFIG_DEBUG_FS)
2396
	unsigned i;
A
Alex Deucher 已提交
2397

2398 2399
	for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
		debugfs_remove(adev->mman.debugfs_entries[i]);
2400
#endif
A
Alex Deucher 已提交
2401
}