amdgpu_ttm.c 65.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48 49 50
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_page_alloc.h>
51 52

#include <drm/drm_debugfs.h>
A
Alex Deucher 已提交
53
#include <drm/amdgpu_drm.h>
54

A
Alex Deucher 已提交
55
#include "amdgpu.h"
56
#include "amdgpu_object.h"
57
#include "amdgpu_trace.h"
58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_sdma.h"
60
#include "amdgpu_ras.h"
61
#include "amdgpu_atomfirmware.h"
A
Alex Deucher 已提交
62 63
#include "bif/bif_4_1_d.h"

64 65
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

66
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
67 68
				    unsigned int type,
				    uint64_t size)
69
{
70 71 72
	return ttm_range_man_init(&adev->mman.bdev, type,
				  TTM_PL_FLAG_UNCACHED, TTM_PL_FLAG_UNCACHED,
				  false, size >> PAGE_SHIFT);
A
Alex Deucher 已提交
73 74
}

75 76 77 78 79 80 81 82
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
83 84 85
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
86
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
87
	struct amdgpu_bo *abo;
88
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
89 90 91 92 93
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
	};

94
	/* Don't handle scatter gather BOs */
95 96 97 98 99 100
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

101
	/* Object isn't an AMDGPU object so ignore */
102
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
103 104 105 106 107 108
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
109

110
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
111
	switch (bo->mem.mem_type) {
112 113 114 115 116 117 118
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
119
	case TTM_PL_VRAM:
120
		if (!adev->mman.buffer_funcs_enabled) {
121
			/* Move to system memory */
122
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
123
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
124 125
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
126 127 128 129 130 131

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
132
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
133
							 AMDGPU_GEM_DOMAIN_GTT);
134
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
135 136 137
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
138
		} else {
139
			/* Move to GTT memory */
140
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
141
		}
A
Alex Deucher 已提交
142 143 144
		break;
	case TTM_PL_TT:
	default:
145
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
146
		break;
A
Alex Deucher 已提交
147
	}
148
	*placement = abo->placement;
A
Alex Deucher 已提交
149 150
}

151 152 153
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
154 155
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
156 157 158 159
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
160 161
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
162
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
163

164 165 166 167 168 169 170
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

171 172
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
173
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
174
					  filp->private_data);
A
Alex Deucher 已提交
175 176
}

177 178 179
/**
 * amdgpu_move_null - Register memory for a buffer object
 *
180 181
 * @bo: The bo to assign the memory to
 * @new_mem: The memory to be assigned.
182
 *
183
 * Assign the memory from new_mem to the memory of the buffer object bo.
184
 */
A
Alex Deucher 已提交
185
static void amdgpu_move_null(struct ttm_buffer_object *bo,
186
			     struct ttm_resource *new_mem)
A
Alex Deucher 已提交
187
{
188
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
189 190 191 192 193 194

	BUG_ON(old_mem->mm_node != NULL);
	*old_mem = *new_mem;
	new_mem->mm_node = NULL;
}

195
/**
196 197 198 199 200 201
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
202
 */
203 204
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
205
				    struct ttm_resource *mem)
A
Alex Deucher 已提交
206
{
207
	uint64_t addr = 0;
208

209
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
210
		addr = mm_node->start << PAGE_SHIFT;
211 212
		addr += amdgpu_ttm_domain_start(amdgpu_ttm_adev(bo->bdev),
						mem->mem_type);
213
	}
214
	return addr;
215 216
}

217
/**
218 219 220 221 222 223
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
224
 */
225
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_resource *mem,
226
					       uint64_t *offset)
227
{
228
	struct drm_mm_node *mm_node = mem->mm_node;
229

230 231 232 233 234 235
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
236

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
 * @mm_node: drm_mm node object to map
 * @num_pages: number of pages to map
 * @offset: offset into @mm_node where to start
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
253
				 struct ttm_resource *mem,
254 255 256 257 258 259 260 261 262 263
				 struct drm_mm_node *mm_node,
				 unsigned num_pages, uint64_t offset,
				 unsigned window, struct amdgpu_ring *ring,
				 bool tmz, uint64_t *addr)
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
264
	void *cpu_addr;
265
	uint64_t flags;
266
	unsigned int i;
267 268 269 270 271 272
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
273
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
274 275 276 277 278 279 280 281 282 283 284 285 286
		*addr = amdgpu_mm_node_addr(bo, mm_node, mem) + offset;
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
	*addr += offset & ~PAGE_MASK;

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
287
				     AMDGPU_IB_POOL_DELAYED, &job);
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
		struct ttm_dma_tt *dma;
		dma_addr_t *dma_address;

		dma = container_of(bo->ttm, struct ttm_dma_tt, ttm);
		dma_address = &dma->dma_address[offset >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

		dma_address = (mm_node->start << PAGE_SHIFT) + offset;
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
333 334 335 336 337 338 339 340 341 342 343 344 345 346 347

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

348 349
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
350 351 352 353 354 355 356
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
357 358 359 360 361 362 363
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
364 365
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
366
			       uint64_t size, bool tmz,
367
			       struct dma_resv *resv,
368
			       struct dma_fence **f)
369
{
370 371 372 373
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

	uint64_t src_node_size, dst_node_size, src_offset, dst_offset;
374
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
375
	struct drm_mm_node *src_mm, *dst_mm;
376
	struct dma_fence *fence = NULL;
377
	int r = 0;
378

379
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
380 381 382 383
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

384
	src_offset = src->offset;
385 386 387 388 389 390 391
	if (src->mem->mm_node) {
		src_mm = amdgpu_find_mm_node(src->mem, &src_offset);
		src_node_size = (src_mm->size << PAGE_SHIFT) - src_offset;
	} else {
		src_mm = NULL;
		src_node_size = ULLONG_MAX;
	}
392

393
	dst_offset = dst->offset;
394 395 396 397 398 399 400
	if (dst->mem->mm_node) {
		dst_mm = amdgpu_find_mm_node(dst->mem, &dst_offset);
		dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst_offset;
	} else {
		dst_mm = NULL;
		dst_node_size = ULLONG_MAX;
	}
401

402
	mutex_lock(&adev->mman.gtt_window_lock);
403 404

	while (size) {
405 406
		uint32_t src_page_offset = src_offset & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_offset & ~PAGE_MASK;
407
		struct dma_fence *next;
408 409
		uint32_t cur_size;
		uint64_t from, to;
410

411 412 413
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
414 415 416
		cur_size = max(src_page_offset, dst_page_offset);
		cur_size = min(min3(src_node_size, dst_node_size, size),
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
417 418 419 420 421 422 423

		/* Map src to window 0 and dst to window 1. */
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, src_mm,
					  PFN_UP(cur_size + src_page_offset),
					  src_offset, 0, ring, tmz, &from);
		if (r)
			goto error;
424

425 426 427 428 429
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, dst_mm,
					  PFN_UP(cur_size + dst_page_offset),
					  dst_offset, 1, ring, tmz, &to);
		if (r)
			goto error;
430

431
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
432
				       resv, &next, false, true, tmz);
433 434 435
		if (r)
			goto error;

436
		dma_fence_put(fence);
437 438
		fence = next;

439 440
		size -= cur_size;
		if (!size)
441 442
			break;

443 444
		src_node_size -= cur_size;
		if (!src_node_size) {
445 446 447
			++src_mm;
			src_node_size = src_mm->size << PAGE_SHIFT;
			src_offset = 0;
448
		} else {
449
			src_offset += cur_size;
450
		}
451

452 453
		dst_node_size -= cur_size;
		if (!dst_node_size) {
454 455 456
			++dst_mm;
			dst_node_size = dst_mm->size << PAGE_SHIFT;
			dst_offset = 0;
457
		} else {
458
			dst_offset += cur_size;
459 460
		}
	}
461
error:
462
	mutex_unlock(&adev->mman.gtt_window_lock);
463 464 465 466 467 468
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

469 470 471
/**
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
472 473
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
474
 */
475 476
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
			    bool evict, bool no_wait_gpu,
477 478
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
479 480
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
481
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
482 483 484 485 486 487 488 489 490 491 492 493 494
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
495
				       amdgpu_bo_encrypted(abo),
496
				       bo->base.resv, &fence);
497 498
	if (r)
		goto error;
499

500 501
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
502
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
503 504 505 506 507 508 509 510 511 512 513 514
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

515 516 517 518 519
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
		r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
	else
		r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
520
	dma_fence_put(fence);
A
Alex Deucher 已提交
521
	return r;
522 523 524

error:
	if (fence)
525 526
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
527
	return r;
A
Alex Deucher 已提交
528 529
}

530 531 532 533 534
/**
 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
 *
 * Called by amdgpu_bo_move().
 */
535 536
static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
537
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
538
{
539 540
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
541 542 543 544
	struct ttm_place placements;
	struct ttm_placement placement;
	int r;

545
	/* create space/pages for new_mem in GTT space */
A
Alex Deucher 已提交
546 547 548 549 550 551 552
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
553
	placements.lpfn = 0;
A
Alex Deucher 已提交
554
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
555
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
556
	if (unlikely(r)) {
557
		pr_err("Failed to find GTT space for blit from VRAM\n");
A
Alex Deucher 已提交
558 559 560
		return r;
	}

561
	/* set caching flags */
A
Alex Deucher 已提交
562 563 564 565 566
	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

567
	/* Bind the memory to the GTT space */
568
	r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
A
Alex Deucher 已提交
569 570 571
	if (unlikely(r)) {
		goto out_cleanup;
	}
572 573

	/* blit VRAM to GTT */
574
	r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
A
Alex Deucher 已提交
575 576 577
	if (unlikely(r)) {
		goto out_cleanup;
	}
578 579

	/* move BO (in tmp_mem) to new_mem */
580
	r = ttm_bo_move_ttm(bo, ctx, new_mem);
A
Alex Deucher 已提交
581
out_cleanup:
582
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
583 584 585
	return r;
}

586 587 588 589 590
/**
 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
 *
 * Called by amdgpu_bo_move().
 */
591 592
static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
593
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
594
{
595 596
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
597 598 599 600
	struct ttm_placement placement;
	struct ttm_place placements;
	int r;

601
	/* make space in GTT for old_mem buffer */
A
Alex Deucher 已提交
602 603 604 605 606 607 608
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
609
	placements.lpfn = 0;
A
Alex Deucher 已提交
610
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
611
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
612
	if (unlikely(r)) {
613
		pr_err("Failed to find GTT space for blit to VRAM\n");
A
Alex Deucher 已提交
614 615
		return r;
	}
616 617

	/* move/bind old memory to GTT space */
618
	r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
A
Alex Deucher 已提交
619 620 621
	if (unlikely(r)) {
		goto out_cleanup;
	}
622 623

	/* copy to VRAM */
624
	r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
A
Alex Deucher 已提交
625 626 627 628
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
629
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
630 631 632
	return r;
}

633 634 635 636 637 638
/**
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
639
			       struct ttm_resource *mem)
640 641 642 643 644 645 646 647 648
{
	struct drm_mm_node *nodes = mem->mm_node;

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

649
	/* ttm_resource_ioremap only supports contiguous memory */
650 651 652 653 654 655 656
	if (nodes->size != mem->num_pages)
		return false;

	return ((nodes->start + nodes->size) << PAGE_SHIFT)
		<= adev->gmc.visible_vram_size;
}

657 658 659 660 661
/**
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
662 663
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
664
			  struct ttm_resource *new_mem)
A
Alex Deucher 已提交
665 666
{
	struct amdgpu_device *adev;
667
	struct amdgpu_bo *abo;
668
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
669 670
	int r;

671
	/* Can't move a pinned BO */
672
	abo = ttm_to_amdgpu_bo(bo);
673 674 675
	if (WARN_ON_ONCE(abo->pin_count > 0))
		return -EINVAL;

676
	adev = amdgpu_ttm_adev(bo->bdev);
677

A
Alex Deucher 已提交
678 679 680 681 682 683 684 685 686 687 688 689
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
	if ((old_mem->mem_type == TTM_PL_TT &&
	     new_mem->mem_type == TTM_PL_SYSTEM) ||
	    (old_mem->mem_type == TTM_PL_SYSTEM &&
	     new_mem->mem_type == TTM_PL_TT)) {
		/* bind is enough */
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
690 691 692 693 694 695 696 697 698 699
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
700

701 702
	if (!adev->mman.buffer_funcs_enabled) {
		r = -ENODEV;
A
Alex Deucher 已提交
703
		goto memcpy;
704
	}
A
Alex Deucher 已提交
705 706 707

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
708
		r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
709 710
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
711
		r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
712
	} else {
713 714
		r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
				     new_mem, old_mem);
A
Alex Deucher 已提交
715 716 717 718
	}

	if (r) {
memcpy:
719 720 721 722
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
A
Alex Deucher 已提交
723 724
			return r;
		}
725 726 727 728

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
			return r;
A
Alex Deucher 已提交
729 730
	}

731 732 733 734 735 736 737 738 739
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

A
Alex Deucher 已提交
740 741 742 743 744
	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
	return 0;
}

745 746 747 748 749
/**
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
750
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
751
{
752
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
753
	struct drm_mm_node *mm_node = mem->mm_node;
754
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
755 756 757 758 759 760 761 762 763 764

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
765
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
766
			return -EINVAL;
767 768
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
769
		 * pages in ttm_resource.
770 771 772 773 774 775
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

776
		mem->bus.base = adev->gmc.aper_base;
A
Alex Deucher 已提交
777 778 779 780 781 782 783 784
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

785 786 787
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
788
	uint64_t offset = (page_offset << PAGE_SHIFT);
789
	struct drm_mm_node *mm;
790

791 792 793
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
	return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
		(offset >> PAGE_SHIFT);
794 795
}

796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
817 818 819 820
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
821
	struct ttm_dma_tt	ttm;
822
	struct drm_gem_object	*gobj;
823 824
	u64			offset;
	uint64_t		userptr;
825
	struct task_struct	*usertask;
826
	uint32_t		userflags;
827
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
828
	struct hmm_range	*range;
829
#endif
A
Alex Deucher 已提交
830 831
};

832
#ifdef CONFIG_DRM_AMDGPU_USERPTR
833
/**
834 835
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
836
 *
837 838
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
839
 */
840
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
841
{
842
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
843
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
844
	unsigned long start = gtt->userptr;
845 846
	struct vm_area_struct *vma;
	struct hmm_range *range;
847 848
	unsigned long timeout;
	struct mm_struct *mm;
849
	unsigned long i;
850
	int r = 0;
A
Alex Deucher 已提交
851

852 853 854
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
855
		return -EFAULT;
856
	}
857

858 859 860 861
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

862
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
863 864
		return -ESRCH;

865 866
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
867
		r = -ENOMEM;
868 869
		goto out;
	}
870 871 872
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
873
	range->default_flags = HMM_PFN_REQ_FAULT;
874
	if (!amdgpu_ttm_tt_is_readonly(ttm))
875
		range->default_flags |= HMM_PFN_REQ_WRITE;
876

877 878 879
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
880 881
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
882
	}
883

884
	mmap_read_lock(mm);
885 886 887
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
888
		goto out_unlock;
889
	}
890
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
891
		vma->vm_file)) {
892
		r = -EPERM;
893
		goto out_unlock;
894
	}
895
	mmap_read_unlock(mm);
896
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
897

898 899
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
900

901
	mmap_read_lock(mm);
902
	r = hmm_range_fault(range);
903
	mmap_read_unlock(mm);
904
	if (unlikely(r)) {
905 906 907 908
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
909
		if (r == -EBUSY && !time_after(jiffies, timeout))
910
			goto retry;
911
		goto out_free_pfns;
912
	}
913

914 915 916 917 918 919
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
920
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
921 922

	gtt->range = range;
923
	mmput(mm);
924

925
	return 0;
926

927
out_unlock:
928
	mmap_read_unlock(mm);
929
out_free_pfns:
930
	kvfree(range->hmm_pfns);
931
out_free_ranges:
932
	kfree(range);
933
out:
934
	mmput(mm);
935 936 937
	return r;
}

938
/**
939 940
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
941
 *
942
 * Returns: true if pages are still valid
943
 */
944
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
945
{
946
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
947
	bool r = false;
948

949 950
	if (!gtt || !gtt->userptr)
		return false;
951

952 953
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
		gtt->userptr, ttm->num_pages);
954

955
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
956 957
		"No user pages to check\n");

958
	if (gtt->range) {
959 960 961 962 963 964
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
965
		kvfree(gtt->range->hmm_pfns);
966 967
		kfree(gtt->range);
		gtt->range = NULL;
968
	}
969

970
	return !r;
971
}
972
#endif
973

974
/**
975
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
976
 *
977
 * Called by amdgpu_cs_list_validate(). This creates the page list
978 979
 * that backs user memory and will ultimately be mapped into the device
 * address space.
980
 */
981
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
982
{
983
	unsigned long i;
984

985
	for (i = 0; i < ttm->num_pages; ++i)
986
		ttm->pages[i] = pages ? pages[i] : NULL;
987 988
}

989
/**
990
 * amdgpu_ttm_tt_pin_userptr - 	prepare the sg table with the user pages
991 992 993
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
994 995
static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
{
996
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
997 998 999 1000 1001 1002 1003
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

1004
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
1005 1006 1007 1008 1009 1010
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

1011
	/* Map SG to device */
1012 1013
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
1014 1015
		goto release_sg;

1016
	/* convert SG to linear array of pages and dma addresses */
A
Alex Deucher 已提交
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);
	return r;
}

1027 1028 1029
/**
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
A
Alex Deucher 已提交
1030 1031
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
{
1032
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

1043
	/* unmap the pages mapped to the device */
1044
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
1045
	sg_free_table(ttm->sg);
1046

1047
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
1048 1049 1050 1051 1052
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
1053
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
1054 1055 1056 1057 1058
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
1059
#endif
A
Alex Deucher 已提交
1060 1061
}

1062
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
1063 1064 1065 1066 1067 1068 1069 1070
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

1071 1072 1073
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

1074
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
1075 1076 1077 1078 1079 1080 1081
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

1082 1083 1084 1085
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
1086 1087
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);

	return r;
}

1107 1108 1109 1110 1111 1112
/**
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
A
Alex Deucher 已提交
1113
static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
1114
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
1115
{
C
Christian König 已提交
1116
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1117
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
1118
	uint64_t flags;
1119
	int r = 0;
A
Alex Deucher 已提交
1120

1121 1122 1123 1124 1125 1126 1127
	if (gtt->userptr) {
		r = amdgpu_ttm_tt_pin_userptr(ttm);
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

1138 1139
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1140
		return 0;
1141
	}
1142

1143
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
1144
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1145 1146

	/* bind pages into GART page tables */
1147
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
1148
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1149 1150
		ttm->pages, gtt->ttm.dma_address, flags);

1151
	if (r)
1152 1153
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);
1154
	return r;
1155 1156
}

1157 1158 1159
/**
 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
 */
1160
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1161
{
1162
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1163
	struct ttm_operation_ctx ctx = { false, false };
1164
	struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1165
	struct ttm_resource tmp;
1166 1167
	struct ttm_placement placement;
	struct ttm_place placements;
1168
	uint64_t addr, flags;
1169 1170
	int r;

1171
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1172 1173
		return 0;

1174 1175 1176 1177
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1178

1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
		placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
			TTM_PL_FLAG_TT;

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1194

1195 1196
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1197

1198
		/* Bind pages */
1199
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1200 1201
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
1202
			ttm_resource_free(bo, &tmp);
1203 1204 1205
			return r;
		}

1206
		ttm_resource_free(bo, &bo->mem);
1207
		bo->mem = tmp;
1208
	}
1209

1210
	return 0;
A
Alex Deucher 已提交
1211 1212
}

1213 1214 1215 1216 1217 1218
/**
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1219
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1220
{
1221
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1222
	uint64_t flags;
1223 1224
	int r;

1225
	if (!tbo->ttm)
1226 1227
		return 0;

1228 1229 1230
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1231
	return r;
1232 1233
}

1234 1235 1236 1237 1238 1239
/**
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1240
static void amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1241
{
C
Christian König 已提交
1242
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1243
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1244
	int r;
A
Alex Deucher 已提交
1245

1246
	/* if the pages have userptr pinning then clear that first */
1247 1248 1249
	if (gtt->userptr)
		amdgpu_ttm_tt_unpin_userptr(ttm);

1250
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1251
		return;
1252

A
Alex Deucher 已提交
1253
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1254
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1255
	if (r)
1256 1257
		DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
			  gtt->ttm.ttm.num_pages, gtt->offset);
A
Alex Deucher 已提交
1258 1259 1260 1261 1262 1263
}

static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1264 1265 1266
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	ttm_dma_tt_fini(&gtt->ttm);
	kfree(gtt);
}

static struct ttm_backend_func amdgpu_backend_func = {
	.bind = &amdgpu_ttm_backend_bind,
	.unbind = &amdgpu_ttm_backend_unbind,
	.destroy = &amdgpu_ttm_backend_destroy,
};

1277 1278 1279 1280 1281 1282 1283
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
 *
 * Called by ttm_tt_create().
 */
1284 1285
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1286 1287 1288 1289 1290 1291 1292 1293
{
	struct amdgpu_ttm_tt *gtt;

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
	gtt->ttm.ttm.func = &amdgpu_backend_func;
1294
	gtt->gobj = &bo->base;
1295 1296

	/* allocate space for the uninitialized page entries */
1297
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
A
Alex Deucher 已提交
1298 1299 1300 1301 1302 1303
		kfree(gtt);
		return NULL;
	}
	return &gtt->ttm.ttm;
}

1304 1305 1306 1307 1308 1309
/**
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1310 1311
static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
			struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1312
{
1313
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1314 1315
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1316
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1317
	if (gtt && gtt->userptr) {
1318
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1319 1320 1321 1322 1323 1324 1325 1326
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		ttm->state = tt_unbound;
		return 0;
	}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

A
Alex Deucher 已提交
1340
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1341 1342
						 gtt->ttm.dma_address,
						 ttm->num_pages);
A
Alex Deucher 已提交
1343
		ttm->state = tt_unbound;
1344
		return 0;
A
Alex Deucher 已提交
1345 1346 1347
	}

#ifdef CONFIG_SWIOTLB
1348
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1349
		return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
A
Alex Deucher 已提交
1350 1351 1352
	}
#endif

1353 1354
	/* fall back to generic helper to populate the page array
	 * and map them to the device */
1355
	return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
A
Alex Deucher 已提交
1356 1357
}

1358 1359 1360 1361 1362 1363
/**
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
A
Alex Deucher 已提交
1364 1365 1366
static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1367
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1368 1369

	if (gtt && gtt->userptr) {
1370
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1371 1372 1373 1374 1375
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1386 1387
		return;

1388
	adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1389 1390

#ifdef CONFIG_SWIOTLB
1391
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
A
Alex Deucher 已提交
1392 1393 1394 1395 1396
		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
		return;
	}
#endif

1397
	/* fall back to generic helper to unmap and unpopulate array */
1398
	ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
A
Alex Deucher 已提交
1399 1400
}

1401
/**
1402 1403
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1404
 *
1405
 * @bo: The ttm_buffer_object to bind this userptr to
1406 1407 1408 1409 1410 1411
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1412 1413
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1414
{
1415
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1416

1417 1418 1419 1420 1421 1422
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1423

1424
	gtt = (void*)bo->ttm;
A
Alex Deucher 已提交
1425 1426
	gtt->userptr = addr;
	gtt->userflags = flags;
1427 1428 1429 1430 1431 1432

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1433 1434 1435
	return 0;
}

1436 1437 1438
/**
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1439
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1440 1441 1442 1443
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1444
		return NULL;
A
Alex Deucher 已提交
1445

1446 1447 1448 1449
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1450 1451
}

1452
/**
1453 1454
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1455 1456
 *
 */
1457 1458 1459 1460 1461 1462
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1463
	if (gtt == NULL || !gtt->userptr)
1464 1465
		return false;

1466 1467 1468
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1469 1470 1471 1472 1473 1474 1475
	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1476
/**
1477
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1478
 */
1479
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1480 1481 1482 1483 1484 1485
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1486
	return true;
1487 1488
}

1489 1490 1491
/**
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1502
/**
1503
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1504 1505 1506
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1507 1508
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1509
 */
1510
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1511
{
1512
	uint64_t flags = 0;
A
Alex Deucher 已提交
1513 1514 1515 1516

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1517
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1518 1519
		flags |= AMDGPU_PTE_SYSTEM;

1520 1521 1522
		if (ttm->caching_state == tt_cached)
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object

 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1536
				 struct ttm_resource *mem)
1537 1538 1539
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1540
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1541 1542 1543 1544 1545 1546 1547 1548
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1549
/**
1550 1551
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1552
 *
1553 1554 1555
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1556 1557
 * used to clean out a memory space.
 */
1558 1559 1560
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1561 1562
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1563
	struct dma_resv_list *flist;
1564 1565 1566
	struct dma_fence *f;
	int i;

1567
	if (bo->type == ttm_bo_type_kernel &&
1568
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1569 1570
		return false;

1571 1572 1573 1574
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1575
	flist = dma_resv_get_list(bo->base.resv);
1576 1577 1578
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1579
				dma_resv_held(bo->base.resv));
1580 1581 1582 1583
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1584

1585 1586
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1587 1588 1589
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1590
		return true;
1591

1592
	case TTM_PL_VRAM:
1593 1594 1595 1596 1597 1598 1599 1600 1601
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1602
		return false;
1603

1604 1605
	default:
		break;
1606 1607 1608 1609 1610
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1611
/**
1612
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1623 1624 1625 1626
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1627
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1628
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1629
	struct drm_mm_node *nodes;
1630 1631 1632 1633 1634 1635 1636 1637
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1638 1639 1640
	pos = offset;
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &pos);
	pos += (nodes->start << PAGE_SHIFT);
1641

1642
	while (len && pos < adev->gmc.mc_vram_size) {
1643
		uint64_t aligned_pos = pos & ~(uint64_t)3;
1644
		uint64_t bytes = 4 - (pos & 3);
1645 1646 1647 1648 1649 1650 1651 1652
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
			if (!write || mask != 0xffffffff)
				value = RREG32_NO_KIQ(mmMM_DATA);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
			bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);

			amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
						  bytes, write);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

A
Alex Deucher 已提交
1690 1691 1692 1693
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1694
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1695 1696 1697 1698
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
	.move_notify = &amdgpu_bo_move_notify,
1699
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1700 1701
	.fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1702
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1703 1704
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1705 1706
};

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
	amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
		NULL, &adev->fw_vram_usage.va);
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1732 1733
	uint64_t vram_size = adev->gmc.visible_vram_size;

1734 1735 1736
	adev->fw_vram_usage.va = NULL;
	adev->fw_vram_usage.reserved_bo = NULL;

1737 1738 1739
	if (adev->fw_vram_usage.size == 0 ||
	    adev->fw_vram_usage.size > vram_size)
		return 0;
1740

1741 1742 1743 1744 1745 1746
	return amdgpu_bo_create_kernel_at(adev,
					  adev->fw_vram_usage.start_offset,
					  adev->fw_vram_usage.size,
					  AMDGPU_GEM_DOMAIN_VRAM,
					  &adev->fw_vram_usage.reserved_bo,
					  &adev->fw_vram_usage.va);
1747
}
1748

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1771
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1772
{
1773
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1774

1775
	memset(ctx, 0, sizeof(*ctx));
1776

1777
	ctx->c2p_train_data_offset =
1778
		ALIGN((adev->gmc.mc_vram_size - adev->discovery_tmr_size - SZ_1M), SZ_1M);
1779 1780 1781 1782 1783 1784 1785 1786 1787
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
	
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1788 1789
}

1790 1791 1792
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1793
 */
1794
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1795 1796 1797
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1798
	bool mem_train_support = false;
1799

1800
	if (!amdgpu_sriov_vf(adev)) {
1801
		ret = amdgpu_mem_train_support(adev);
1802
		if (ret == 1)
1803
			mem_train_support = true;
1804
		else if (ret == -1)
1805 1806
			return -EINVAL;
		else
1807
			DRM_DEBUG("memory training does not support!\n");
1808 1809
	}

1810 1811 1812 1813 1814 1815 1816 1817 1818
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
	adev->discovery_tmr_size =
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1819
	if (!adev->discovery_tmr_size)
1820
		adev->discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1821 1822 1823 1824 1825

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1826 1827 1828 1829 1830
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1831 1832 1833 1834
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1835
		}
1836
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1837
	}
1838 1839

	ret = amdgpu_bo_create_kernel_at(adev,
1840 1841 1842 1843 1844
				adev->gmc.real_vram_size - adev->discovery_tmr_size,
				adev->discovery_tmr_size,
				AMDGPU_GEM_DOMAIN_VRAM,
				&adev->discovery_memory,
				NULL);
1845
	if (ret) {
1846 1847
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
		amdgpu_bo_free_kernel(&adev->discovery_memory, NULL, NULL);
1848
		return ret;
1849 1850 1851 1852 1853
	}

	return 0;
}

1854
/**
1855 1856
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1857 1858 1859 1860 1861 1862
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1863 1864
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1865
	uint64_t gtt_size;
A
Alex Deucher 已提交
1866
	int r;
1867
	u64 vis_vram_limit;
1868
	void *stolen_vga_buf;
A
Alex Deucher 已提交
1869

1870 1871
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1872 1873 1874 1875
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&adev->mman.bdev,
			       &amdgpu_bo_driver,
			       adev->ddev->anon_inode->i_mapping,
1876
			       adev->ddev->vma_offset_manager,
1877
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1878 1879 1880 1881 1882
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1883 1884 1885 1886

	/* We opt to avoid OOM on system pages allocations */
	adev->mman.bdev.no_retry = true;

1887
	/* Initialize VRAM pool with all of VRAM divided into pages */
1888
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1889 1890 1891 1892
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1893 1894 1895 1896

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1897 1898
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1899

A
Alex Deucher 已提交
1900
	/* Change the size here instead of the init above so only lpfn is affected */
1901
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1902 1903 1904 1905
#ifdef CONFIG_64BIT
	adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
						adev->gmc.visible_vram_size);
#endif
A
Alex Deucher 已提交
1906

1907 1908 1909 1910
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1911
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1912 1913 1914 1915
	if (r) {
		return r;
	}

1916
	/*
1917 1918 1919
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1920
	 */
1921
	if (adev->discovery_bin) {
1922
		r = amdgpu_ttm_reserve_tmr(adev);
1923 1924 1925
		if (r)
			return r;
	}
1926

1927 1928 1929 1930
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
C
Christian König 已提交
1931 1932 1933
	r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM,
				    &adev->stolen_vga_memory,
1934
				    NULL, &stolen_vga_buf);
C
Christian König 已提交
1935 1936
	if (r)
		return r;
1937

A
Alex Deucher 已提交
1938
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1939
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1940

1941 1942
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1943 1944 1945 1946
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1947
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1948
			       adev->gmc.mc_vram_size),
1949 1950 1951
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1952
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1953 1954

	/* Initialize GTT memory pool */
1955
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1956 1957 1958 1959 1960
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1961
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1962

1963
	/* Initialize various on-chip memory pools */
1964
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1965 1966 1967
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1968 1969
	}

1970
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1971 1972 1973
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1974 1975
	}

1976
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1977 1978 1979
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1980 1981 1982 1983 1984
	}

	return 0;
}

1985
/**
1986
 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
1987
 */
1988 1989
void amdgpu_ttm_late_init(struct amdgpu_device *adev)
{
1990
	void *stolen_vga_buf;
1991
	/* return the VGA stolen memory (if any) back to VRAM */
1992
	amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, &stolen_vga_buf);
1993 1994
}

1995 1996 1997
/**
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1998 1999 2000 2001
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
2002

2003
	amdgpu_ttm_training_reserve_vram_fini(adev);
2004 2005
	/* return the IP Discovery TMR memory back to VRAM */
	amdgpu_bo_free_kernel(&adev->discovery_memory, NULL, NULL);
2006
	amdgpu_ttm_fw_reserve_vram_fini(adev);
2007

2008 2009 2010
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
2011

2012 2013
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
2014 2015 2016
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
2017 2018 2019 2020 2021
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
2032
{
2033
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
2034
	uint64_t size;
2035
	int r;
A
Alex Deucher 已提交
2036

2037 2038
	if (!adev->mman.initialized || adev->in_gpu_reset ||
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
2039 2040
		return;

2041 2042
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
2043
		struct drm_gpu_scheduler *sched;
2044 2045

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
2046 2047 2048 2049
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
				          DRM_SCHED_PRIORITY_KERNEL, &sched,
					  1, NULL);
2050 2051 2052 2053 2054 2055
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
2056
		drm_sched_entity_destroy(&adev->mman.entity);
2057 2058
		dma_fence_put(man->move);
		man->move = NULL;
2059 2060
	}

A
Alex Deucher 已提交
2061
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
2062 2063 2064 2065
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
2066
	man->size = size >> PAGE_SHIFT;
2067
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
2068 2069 2070 2071
}

int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
2072 2073
	struct drm_file *file_priv = filp->private_data;
	struct amdgpu_device *adev = file_priv->minor->dev->dev_private;
A
Alex Deucher 已提交
2074

C
Christian König 已提交
2075
	if (adev == NULL)
A
Alex Deucher 已提交
2076
		return -EINVAL;
C
Christian König 已提交
2077 2078

	return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
A
Alex Deucher 已提交
2079 2080
}

2081 2082
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
2083
		       struct dma_resv *resv,
2084
		       struct dma_fence **fence, bool direct_submit,
2085
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
2086
{
2087 2088
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
2089
	struct amdgpu_device *adev = ring->adev;
2090 2091
	struct amdgpu_job *job;

A
Alex Deucher 已提交
2092 2093 2094 2095 2096
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

2097
	if (direct_submit && !ring->sched.ready) {
2098 2099 2100 2101
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2102 2103
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2104
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2105

2106
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
2107
	if (r)
2108
		return r;
2109

2110
	if (vm_needs_flush) {
2111
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2112 2113
		job->vm_needs_flush = true;
	}
2114
	if (resv) {
2115
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2116 2117
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2118 2119 2120 2121
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
2122 2123 2124 2125 2126
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2127
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2128
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2129 2130 2131 2132 2133 2134

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2135 2136
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2137 2138 2139
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2140
		r = amdgpu_job_submit(job, &adev->mman.entity,
2141
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2142 2143
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2144

2145
	return r;
2146

2147
error_free:
2148
	amdgpu_job_free(job);
2149
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2150
	return r;
A
Alex Deucher 已提交
2151 2152
}

2153
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2154
		       uint32_t src_data,
2155
		       struct dma_resv *resv,
2156
		       struct dma_fence **fence)
2157
{
2158
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2159
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2160 2161
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2162 2163
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
2164
	unsigned int num_loops, num_dw;
2165 2166

	struct amdgpu_job *job;
2167 2168
	int r;

2169
	if (!adev->mman.buffer_funcs_enabled) {
2170 2171 2172 2173
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2174
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2175
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2176 2177 2178 2179
		if (r)
			return r;
	}

2180 2181 2182 2183
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
2184
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2185

2186
		num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2187 2188 2189
		num_pages -= mm_node->size;
		++mm_node;
	}
2190
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2191 2192

	/* for IB padding */
2193
	num_dw += 64;
2194

2195 2196
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2197 2198 2199 2200 2201
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2202 2203
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2204 2205 2206 2207 2208 2209
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2210 2211
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
2212

2213
	while (num_pages) {
2214
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2215
		uint64_t dst_addr;
2216

2217
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2218
		while (byte_count) {
2219 2220
			uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
							   max_bytes);
2221

2222 2223
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2224 2225 2226 2227 2228 2229 2230

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2231 2232 2233 2234
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2235
	r = amdgpu_job_submit(job, &adev->mman.entity,
2236
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2247 2248 2249 2250 2251
#if defined(CONFIG_DEBUG_FS)

static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
2252
	unsigned ttm_pl = (uintptr_t)node->info_ent->data;
A
Alex Deucher 已提交
2253 2254
	struct drm_device *dev = node->minor->dev;
	struct amdgpu_device *adev = dev->dev_private;
2255
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, ttm_pl);
D
Daniel Vetter 已提交
2256
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2257

2258
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2259
	return 0;
A
Alex Deucher 已提交
2260 2261
}

2262
static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2263 2264 2265 2266 2267
	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
	{"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
	{"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
	{"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
A
Alex Deucher 已提交
2268 2269 2270 2271 2272 2273
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

2274 2275 2276 2277 2278
/**
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2279 2280 2281
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2282
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2283 2284 2285 2286 2287
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2288
	if (*pos >= adev->gmc.mc_vram_size)
2289 2290
		return -ENXIO;

2291
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2292
	while (size) {
2293 2294
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2295

2296
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2297 2298
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2299

2300 2301 2302 2303
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2304 2305 2306 2307 2308
	}

	return result;
}

2309 2310 2311 2312 2313
/**
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2324
	if (*pos >= adev->gmc.mc_vram_size)
2325 2326 2327 2328 2329 2330
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2331
		if (*pos >= adev->gmc.mc_vram_size)
2332 2333 2334 2335 2336 2337 2338
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2339 2340 2341
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2353 2354 2355
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2356 2357
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2358 2359
};

2360 2361
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS

2362 2363 2364
/**
 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
 */
A
Alex Deucher 已提交
2365 2366 2367
static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
A
Al Viro 已提交
2368
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
		struct page *page;
		void *ptr;

		if (p >= adev->gart.num_cpu_pages)
			return result;

		page = adev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(adev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations amdgpu_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_gtt_read,
	.llseek = default_llseek
};

#endif

2412 2413 2414 2415 2416 2417 2418
/**
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2419 2420
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2421 2422 2423
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2424 2425
	ssize_t result = 0;
	int r;
2426

2427
	/* retrieve the IOMMU domain if any for this device */
2428
	dom = iommu_get_domain_for_dev(adev->dev);
2429

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2440 2441 2442 2443
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2455
		r = copy_to_user(buf, ptr + off, bytes);
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2468 2469 2470 2471 2472 2473 2474
/**
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2475 2476 2477 2478 2479 2480 2481
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2482 2483

	dom = iommu_get_domain_for_dev(adev->dev);
2484

2485 2486 2487 2488 2489 2490 2491 2492 2493
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2494

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2506
		r = copy_from_user(ptr + off, buf, bytes);
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2517 2518
}

2519
static const struct file_operations amdgpu_ttm_iomem_fops = {
2520
	.owner = THIS_MODULE,
2521 2522
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2523 2524
	.llseek = default_llseek
};
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534

static const struct {
	char *name;
	const struct file_operations *fops;
	int domain;
} ttm_debugfs_entries[] = {
	{ "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
	{ "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
#endif
2535
	{ "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2536 2537
};

2538 2539
#endif

2540
int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2541 2542 2543 2544 2545 2546 2547
{
#if defined(CONFIG_DEBUG_FS)
	unsigned count;

	struct drm_minor *minor = adev->ddev->primary;
	struct dentry *ent, *root = minor->debugfs_root;

2548 2549 2550 2551 2552 2553 2554 2555 2556
	for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
		ent = debugfs_create_file(
				ttm_debugfs_entries[count].name,
				S_IFREG | S_IRUGO, root,
				adev,
				ttm_debugfs_entries[count].fops);
		if (IS_ERR(ent))
			return PTR_ERR(ent);
		if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2557
			i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2558
		else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2559
			i_size_write(ent->d_inode, adev->gmc.gart_size);
2560 2561
		adev->mman.debugfs_entries[count] = ent;
	}
A
Alex Deucher 已提交
2562 2563 2564 2565

	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);

#ifdef CONFIG_SWIOTLB
2566
	if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
A
Alex Deucher 已提交
2567 2568 2569 2570 2571 2572 2573 2574
		--count;
#endif

	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
#else
	return 0;
#endif
}