amdgpu_ttm.c 66.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48 49 50
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_page_alloc.h>
51 52

#include <drm/drm_debugfs.h>
A
Alex Deucher 已提交
53
#include <drm/amdgpu_drm.h>
54

A
Alex Deucher 已提交
55
#include "amdgpu.h"
56
#include "amdgpu_object.h"
57
#include "amdgpu_trace.h"
58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_sdma.h"
60
#include "amdgpu_ras.h"
61
#include "amdgpu_atomfirmware.h"
A
Alex Deucher 已提交
62 63
#include "bif/bif_4_1_d.h"

64 65
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

66 67 68 69
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71 72
				    unsigned int type,
				    uint64_t size)
73
{
74 75
	return ttm_range_man_init(&adev->mman.bdev, type,
				  false, size >> PAGE_SHIFT);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94 95
		.mem_type = TTM_PL_SYSTEM,
		.flags = TTM_PL_MASK_CACHING
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
115
	switch (bo->mem.mem_type) {
116 117 118 119 120 121 122
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
123
	case TTM_PL_VRAM:
124
		if (!adev->mman.buffer_funcs_enabled) {
125
			/* Move to system memory */
126
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
127
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
128 129
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
130 131 132 133 134 135

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
136
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
137
							 AMDGPU_GEM_DOMAIN_GTT);
138
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
139 140 141
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
142
		} else {
143
			/* Move to GTT memory */
144
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
145
		}
A
Alex Deucher 已提交
146 147 148
		break;
	case TTM_PL_TT:
	default:
149
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
150
		break;
A
Alex Deucher 已提交
151
	}
152
	*placement = abo->placement;
A
Alex Deucher 已提交
153 154
}

155 156 157
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
158 159
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
160 161 162 163
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
164 165
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
166
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
167

168 169 170 171 172 173 174
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

175 176
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
177
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
178
					  filp->private_data);
A
Alex Deucher 已提交
179 180
}

181
/**
182 183 184 185 186 187
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
188
 */
189 190
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
191
				    struct ttm_resource *mem)
A
Alex Deucher 已提交
192
{
193
	uint64_t addr = 0;
194

195
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
196
		addr = mm_node->start << PAGE_SHIFT;
197 198
		addr += amdgpu_ttm_domain_start(amdgpu_ttm_adev(bo->bdev),
						mem->mem_type);
199
	}
200
	return addr;
201 202
}

203
/**
204 205 206 207 208 209
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
210
 */
211
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_resource *mem,
212
					       uint64_t *offset)
213
{
214
	struct drm_mm_node *mm_node = mem->mm_node;
215

216 217 218 219 220 221
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
222

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
 * @mm_node: drm_mm node object to map
 * @num_pages: number of pages to map
 * @offset: offset into @mm_node where to start
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
239
				 struct ttm_resource *mem,
240 241 242 243 244 245 246 247 248 249
				 struct drm_mm_node *mm_node,
				 unsigned num_pages, uint64_t offset,
				 unsigned window, struct amdgpu_ring *ring,
				 bool tmz, uint64_t *addr)
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
250
	void *cpu_addr;
251
	uint64_t flags;
252
	unsigned int i;
253 254 255 256 257 258
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
259
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
260 261 262 263 264 265 266 267 268 269 270 271 272
		*addr = amdgpu_mm_node_addr(bo, mm_node, mem) + offset;
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
	*addr += offset & ~PAGE_MASK;

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
273
				     AMDGPU_IB_POOL_DELAYED, &job);
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
		struct ttm_dma_tt *dma;
		dma_addr_t *dma_address;

		dma = container_of(bo->ttm, struct ttm_dma_tt, ttm);
		dma_address = &dma->dma_address[offset >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

		dma_address = (mm_node->start << PAGE_SHIFT) + offset;
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

334 335
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
336 337 338 339 340 341 342
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
343 344 345 346 347 348 349
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
350 351
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
352
			       uint64_t size, bool tmz,
353
			       struct dma_resv *resv,
354
			       struct dma_fence **f)
355
{
356 357 358 359
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

	uint64_t src_node_size, dst_node_size, src_offset, dst_offset;
360
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
361
	struct drm_mm_node *src_mm, *dst_mm;
362
	struct dma_fence *fence = NULL;
363
	int r = 0;
364

365
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
366 367 368 369
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

370
	src_offset = src->offset;
371 372 373 374 375 376 377
	if (src->mem->mm_node) {
		src_mm = amdgpu_find_mm_node(src->mem, &src_offset);
		src_node_size = (src_mm->size << PAGE_SHIFT) - src_offset;
	} else {
		src_mm = NULL;
		src_node_size = ULLONG_MAX;
	}
378

379
	dst_offset = dst->offset;
380 381 382 383 384 385 386
	if (dst->mem->mm_node) {
		dst_mm = amdgpu_find_mm_node(dst->mem, &dst_offset);
		dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst_offset;
	} else {
		dst_mm = NULL;
		dst_node_size = ULLONG_MAX;
	}
387

388
	mutex_lock(&adev->mman.gtt_window_lock);
389 390

	while (size) {
391 392
		uint32_t src_page_offset = src_offset & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_offset & ~PAGE_MASK;
393
		struct dma_fence *next;
394 395
		uint32_t cur_size;
		uint64_t from, to;
396

397 398 399
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
400 401 402
		cur_size = max(src_page_offset, dst_page_offset);
		cur_size = min(min3(src_node_size, dst_node_size, size),
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
403 404 405 406 407 408 409

		/* Map src to window 0 and dst to window 1. */
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, src_mm,
					  PFN_UP(cur_size + src_page_offset),
					  src_offset, 0, ring, tmz, &from);
		if (r)
			goto error;
410

411 412 413 414 415
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, dst_mm,
					  PFN_UP(cur_size + dst_page_offset),
					  dst_offset, 1, ring, tmz, &to);
		if (r)
			goto error;
416

417
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
418
				       resv, &next, false, true, tmz);
419 420 421
		if (r)
			goto error;

422
		dma_fence_put(fence);
423 424
		fence = next;

425 426
		size -= cur_size;
		if (!size)
427 428
			break;

429 430
		src_node_size -= cur_size;
		if (!src_node_size) {
431 432 433
			++src_mm;
			src_node_size = src_mm->size << PAGE_SHIFT;
			src_offset = 0;
434
		} else {
435
			src_offset += cur_size;
436
		}
437

438 439
		dst_node_size -= cur_size;
		if (!dst_node_size) {
440 441 442
			++dst_mm;
			dst_node_size = dst_mm->size << PAGE_SHIFT;
			dst_offset = 0;
443
		} else {
444
			dst_offset += cur_size;
445 446
		}
	}
447
error:
448
	mutex_unlock(&adev->mman.gtt_window_lock);
449 450 451 452 453 454
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

455 456 457
/**
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
458 459
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
460
 */
461
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
462
			    bool evict,
463 464
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
465 466
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
467
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
468 469 470 471 472 473 474 475 476 477 478 479 480
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
481
				       amdgpu_bo_encrypted(abo),
482
				       bo->base.resv, &fence);
483 484
	if (r)
		goto error;
485

486 487
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
488
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
489 490 491 492 493 494 495 496 497 498 499 500
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

501 502
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
503
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
504
	else
505
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
506
	dma_fence_put(fence);
A
Alex Deucher 已提交
507
	return r;
508 509 510

error:
	if (fence)
511 512
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
513
	return r;
A
Alex Deucher 已提交
514 515
}

516 517 518 519 520
/**
 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
 *
 * Called by amdgpu_bo_move().
 */
521 522
static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
523
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
524
{
525 526
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
527 528 529 530
	struct ttm_place placements;
	struct ttm_placement placement;
	int r;

531
	/* create space/pages for new_mem in GTT space */
A
Alex Deucher 已提交
532 533 534 535 536 537 538
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
539
	placements.lpfn = 0;
540 541
	placements.mem_type = TTM_PL_TT;
	placements.flags = TTM_PL_MASK_CACHING;
542
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
543
	if (unlikely(r)) {
544
		pr_err("Failed to find GTT space for blit from VRAM\n");
A
Alex Deucher 已提交
545 546 547
		return r;
	}

548
	/* set caching flags */
A
Alex Deucher 已提交
549 550 551 552 553
	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

554 555 556 557
	r = ttm_tt_populate(bo->bdev, bo->ttm, ctx);
	if (unlikely(r))
		goto out_cleanup;

558
	/* Bind the memory to the GTT space */
559
	r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, &tmp_mem);
A
Alex Deucher 已提交
560 561 562
	if (unlikely(r)) {
		goto out_cleanup;
	}
563 564

	/* blit VRAM to GTT */
565
	r = amdgpu_move_blit(bo, evict, &tmp_mem, old_mem);
A
Alex Deucher 已提交
566 567 568
	if (unlikely(r)) {
		goto out_cleanup;
	}
569 570

	/* move BO (in tmp_mem) to new_mem */
571
	r = ttm_bo_move_ttm(bo, ctx, new_mem);
A
Alex Deucher 已提交
572
out_cleanup:
573
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
574 575 576
	return r;
}

577 578 579 580 581
/**
 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
 *
 * Called by amdgpu_bo_move().
 */
582 583
static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
584
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
585
{
586 587
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
588 589 590 591
	struct ttm_placement placement;
	struct ttm_place placements;
	int r;

592
	/* make space in GTT for old_mem buffer */
A
Alex Deucher 已提交
593 594 595 596 597 598 599
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
600
	placements.lpfn = 0;
601 602
	placements.mem_type = TTM_PL_TT;
	placements.flags = TTM_PL_MASK_CACHING;
603
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
604
	if (unlikely(r)) {
605
		pr_err("Failed to find GTT space for blit to VRAM\n");
A
Alex Deucher 已提交
606 607
		return r;
	}
608 609

	/* move/bind old memory to GTT space */
610
	r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
A
Alex Deucher 已提交
611 612 613
	if (unlikely(r)) {
		goto out_cleanup;
	}
614 615

	/* copy to VRAM */
616
	r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
A
Alex Deucher 已提交
617 618 619 620
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
621
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
622 623 624
	return r;
}

625 626 627 628 629 630
/**
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
631
			       struct ttm_resource *mem)
632 633 634 635 636 637 638 639 640
{
	struct drm_mm_node *nodes = mem->mm_node;

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

641
	/* ttm_resource_ioremap only supports contiguous memory */
642 643 644 645 646 647 648
	if (nodes->size != mem->num_pages)
		return false;

	return ((nodes->start + nodes->size) << PAGE_SHIFT)
		<= adev->gmc.visible_vram_size;
}

649 650 651 652 653
/**
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
654 655
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
656
			  struct ttm_resource *new_mem)
A
Alex Deucher 已提交
657 658
{
	struct amdgpu_device *adev;
659
	struct amdgpu_bo *abo;
660
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
661 662
	int r;

663
	/* Can't move a pinned BO */
664
	abo = ttm_to_amdgpu_bo(bo);
665
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
666 667
		return -EINVAL;

668
	adev = amdgpu_ttm_adev(bo->bdev);
669

A
Alex Deucher 已提交
670
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
671
		ttm_bo_move_null(bo, new_mem);
A
Alex Deucher 已提交
672 673
		return 0;
	}
674 675
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
676
		ttm_bo_move_null(bo, new_mem);
A
Alex Deucher 已提交
677 678
		return 0;
	}
679 680 681 682 683

	if (old_mem->mem_type == TTM_PL_TT &&
	    new_mem->mem_type == TTM_PL_SYSTEM)
		return ttm_bo_move_ttm(bo, ctx, new_mem);

684 685 686 687 688 689 690
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
691
		ttm_bo_move_null(bo, new_mem);
692 693
		return 0;
	}
694

695 696
	if (!adev->mman.buffer_funcs_enabled) {
		r = -ENODEV;
A
Alex Deucher 已提交
697
		goto memcpy;
698
	}
A
Alex Deucher 已提交
699 700 701

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
702
		r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
703 704
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
705
		r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
706
	} else {
707
		r = amdgpu_move_blit(bo, evict,
708
				     new_mem, old_mem);
A
Alex Deucher 已提交
709 710 711 712
	}

	if (r) {
memcpy:
713 714 715 716
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
A
Alex Deucher 已提交
717 718
			return r;
		}
719 720 721 722

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
			return r;
A
Alex Deucher 已提交
723 724
	}

725 726 727 728 729 730 731 732 733
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

A
Alex Deucher 已提交
734 735 736 737 738
	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
	return 0;
}

739 740 741 742 743
/**
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
744
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
745
{
746
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
747
	struct drm_mm_node *mm_node = mem->mm_node;
748
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
749 750 751 752 753 754 755 756 757 758

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
759
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
760
			return -EINVAL;
761 762
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
763
		 * pages in ttm_resource.
764 765 766 767 768 769
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

770
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
771
		mem->bus.is_iomem = true;
772
		mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
773 774 775 776 777 778 779
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

780 781 782
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
783
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
784
	uint64_t offset = (page_offset << PAGE_SHIFT);
785
	struct drm_mm_node *mm;
786

787
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
788 789
	offset += adev->gmc.aper_base;
	return mm->start + (offset >> PAGE_SHIFT);
790 791
}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
813 814 815 816
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
817
	struct ttm_dma_tt	ttm;
818
	struct drm_gem_object	*gobj;
819 820
	u64			offset;
	uint64_t		userptr;
821
	struct task_struct	*usertask;
822
	uint32_t		userflags;
823
	bool			bound;
824
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
825
	struct hmm_range	*range;
826
#endif
A
Alex Deucher 已提交
827 828
};

829
#ifdef CONFIG_DRM_AMDGPU_USERPTR
830
/**
831 832
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
833
 *
834 835
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
836
 */
837
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
838
{
839
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
840
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
841
	unsigned long start = gtt->userptr;
842 843
	struct vm_area_struct *vma;
	struct hmm_range *range;
844 845
	unsigned long timeout;
	struct mm_struct *mm;
846
	unsigned long i;
847
	int r = 0;
A
Alex Deucher 已提交
848

849 850 851
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
852
		return -EFAULT;
853
	}
854

855 856 857 858
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

859
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
860 861
		return -ESRCH;

862 863
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
864
		r = -ENOMEM;
865 866
		goto out;
	}
867 868 869
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
870
	range->default_flags = HMM_PFN_REQ_FAULT;
871
	if (!amdgpu_ttm_tt_is_readonly(ttm))
872
		range->default_flags |= HMM_PFN_REQ_WRITE;
873

874 875 876
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
877 878
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
879
	}
880

881
	mmap_read_lock(mm);
882 883 884
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
885
		goto out_unlock;
886
	}
887
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
888
		vma->vm_file)) {
889
		r = -EPERM;
890
		goto out_unlock;
891
	}
892
	mmap_read_unlock(mm);
893
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
894

895 896
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
897

898
	mmap_read_lock(mm);
899
	r = hmm_range_fault(range);
900
	mmap_read_unlock(mm);
901
	if (unlikely(r)) {
902 903 904 905
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
906
		if (r == -EBUSY && !time_after(jiffies, timeout))
907
			goto retry;
908
		goto out_free_pfns;
909
	}
910

911 912 913 914 915 916
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
917
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
918 919

	gtt->range = range;
920
	mmput(mm);
921

922
	return 0;
923

924
out_unlock:
925
	mmap_read_unlock(mm);
926
out_free_pfns:
927
	kvfree(range->hmm_pfns);
928
out_free_ranges:
929
	kfree(range);
930
out:
931
	mmput(mm);
932 933 934
	return r;
}

935
/**
936 937
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
938
 *
939
 * Returns: true if pages are still valid
940
 */
941
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
942
{
943
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
944
	bool r = false;
945

946 947
	if (!gtt || !gtt->userptr)
		return false;
948

949 950
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
		gtt->userptr, ttm->num_pages);
951

952
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
953 954
		"No user pages to check\n");

955
	if (gtt->range) {
956 957 958 959 960 961
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
962
		kvfree(gtt->range->hmm_pfns);
963 964
		kfree(gtt->range);
		gtt->range = NULL;
965
	}
966

967
	return !r;
968
}
969
#endif
970

971
/**
972
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
973
 *
974
 * Called by amdgpu_cs_list_validate(). This creates the page list
975 976
 * that backs user memory and will ultimately be mapped into the device
 * address space.
977
 */
978
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
979
{
980
	unsigned long i;
981

982
	for (i = 0; i < ttm->num_pages; ++i)
983
		ttm->pages[i] = pages ? pages[i] : NULL;
984 985
}

986
/**
987
 * amdgpu_ttm_tt_pin_userptr - 	prepare the sg table with the user pages
988 989 990
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
D
Dave Airlie 已提交
991 992
static int amdgpu_ttm_tt_pin_userptr(struct ttm_bo_device *bdev,
				     struct ttm_tt *ttm)
993
{
D
Dave Airlie 已提交
994
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
995 996 997 998 999 1000 1001
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

1002
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
1003 1004 1005 1006 1007 1008
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

1009
	/* Map SG to device */
1010 1011
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
1012 1013
		goto release_sg;

1014
	/* convert SG to linear array of pages and dma addresses */
A
Alex Deucher 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);
	return r;
}

1025 1026 1027
/**
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
D
Dave Airlie 已提交
1028 1029
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_bo_device *bdev,
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
1030
{
D
Dave Airlie 已提交
1031
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

1042
	/* unmap the pages mapped to the device */
1043
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
1044
	sg_free_table(ttm->sg);
1045

1046
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
1047 1048 1049 1050 1051
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
1052
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
1053 1054 1055 1056 1057
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
1058
#endif
A
Alex Deucher 已提交
1059 1060
}

1061
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
1062 1063 1064 1065 1066 1067 1068 1069
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

1070 1071 1072
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

1073
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
1074 1075 1076 1077 1078 1079 1080
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

1081 1082 1083 1084
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
1085 1086
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);

	return r;
}

1106 1107 1108 1109 1110 1111
/**
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
D
Dave Airlie 已提交
1112 1113
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
1114
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
1115
{
D
Dave Airlie 已提交
1116
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1117
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
1118
	uint64_t flags;
1119
	int r = 0;
A
Alex Deucher 已提交
1120

1121 1122 1123 1124 1125 1126
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

1127
	if (gtt->userptr) {
D
Dave Airlie 已提交
1128
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
1129 1130 1131 1132 1133
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

1144 1145
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1146
		return 0;
1147
	}
1148

1149
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
1150
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1151 1152

	/* bind pages into GART page tables */
1153
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
1154
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1155 1156
		ttm->pages, gtt->ttm.dma_address, flags);

1157
	if (r)
1158 1159
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);
1160
	gtt->bound = true;
1161
	return r;
1162 1163
}

1164 1165 1166
/**
 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
 */
1167
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1168
{
1169
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1170
	struct ttm_operation_ctx ctx = { false, false };
1171
	struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1172
	struct ttm_resource tmp;
1173 1174
	struct ttm_placement placement;
	struct ttm_place placements;
1175
	uint64_t addr, flags;
1176 1177
	int r;

1178
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1179 1180
		return 0;

1181 1182 1183 1184
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1185

1186 1187 1188 1189 1190 1191 1192 1193 1194
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1195 1196
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
1197 1198 1199 1200

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1201

1202 1203
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1204

1205
		/* Bind pages */
1206
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1207 1208
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
1209
			ttm_resource_free(bo, &tmp);
1210 1211 1212
			return r;
		}

1213
		ttm_resource_free(bo, &bo->mem);
1214
		bo->mem = tmp;
1215
	}
1216

1217
	return 0;
A
Alex Deucher 已提交
1218 1219
}

1220 1221 1222 1223 1224 1225
/**
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1226
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1227
{
1228
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1229
	uint64_t flags;
1230 1231
	int r;

1232
	if (!tbo->ttm)
1233 1234
		return 0;

1235 1236 1237
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1238
	return r;
1239 1240
}

1241 1242 1243 1244 1245 1246
/**
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
D
Dave Airlie 已提交
1247 1248
static void amdgpu_ttm_backend_unbind(struct ttm_bo_device *bdev,
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1249
{
D
Dave Airlie 已提交
1250
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1251
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1252
	int r;
A
Alex Deucher 已提交
1253

1254 1255 1256
	if (!gtt->bound)
		return;

1257
	/* if the pages have userptr pinning then clear that first */
1258
	if (gtt->userptr)
D
Dave Airlie 已提交
1259
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1260

1261
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1262
		return;
1263

A
Alex Deucher 已提交
1264
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1265
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1266
	if (r)
1267 1268
		DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
			  gtt->ttm.ttm.num_pages, gtt->offset);
1269
	gtt->bound = false;
A
Alex Deucher 已提交
1270 1271
}

D
Dave Airlie 已提交
1272 1273
static void amdgpu_ttm_backend_destroy(struct ttm_bo_device *bdev,
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1274 1275 1276
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1277
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1278
	ttm_tt_destroy_common(bdev, ttm);
1279 1280 1281
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1282 1283 1284 1285
	ttm_dma_tt_fini(&gtt->ttm);
	kfree(gtt);
}

1286 1287 1288 1289 1290 1291 1292
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
 *
 * Called by ttm_tt_create().
 */
1293 1294
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1295
{
1296
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1297
	struct amdgpu_ttm_tt *gtt;
1298
	enum ttm_caching caching;
A
Alex Deucher 已提交
1299 1300 1301 1302 1303

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1304
	gtt->gobj = &bo->base;
1305

1306 1307 1308 1309 1310
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1311
	/* allocate space for the uninitialized page entries */
1312
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1313 1314 1315 1316 1317 1318
		kfree(gtt);
		return NULL;
	}
	return &gtt->ttm.ttm;
}

1319 1320 1321 1322 1323 1324
/**
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
D
Dave Airlie 已提交
1325 1326 1327
static int amdgpu_ttm_tt_populate(struct ttm_bo_device *bdev,
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1328
{
D
Dave Airlie 已提交
1329
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1330 1331
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1332
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1333
	if (gtt && gtt->userptr) {
1334
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1335 1336 1337 1338
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
1339
		ttm_tt_set_populated(ttm);
A
Alex Deucher 已提交
1340 1341 1342
		return 0;
	}

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

A
Alex Deucher 已提交
1356
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1357 1358
						 gtt->ttm.dma_address,
						 ttm->num_pages);
1359
		ttm_tt_set_populated(ttm);
1360
		return 0;
A
Alex Deucher 已提交
1361 1362 1363
	}

#ifdef CONFIG_SWIOTLB
1364
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1365
		return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
A
Alex Deucher 已提交
1366 1367 1368
	}
#endif

1369 1370
	/* fall back to generic helper to populate the page array
	 * and map them to the device */
1371
	return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
A
Alex Deucher 已提交
1372 1373
}

1374 1375 1376 1377 1378 1379
/**
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
D
Dave Airlie 已提交
1380
static void amdgpu_ttm_tt_unpopulate(struct ttm_bo_device *bdev, struct ttm_tt *ttm)
A
Alex Deucher 已提交
1381 1382
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1383
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1384 1385

	if (gtt && gtt->userptr) {
1386
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1387 1388 1389 1390 1391
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1402 1403
		return;

D
Dave Airlie 已提交
1404
	adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1405 1406

#ifdef CONFIG_SWIOTLB
1407
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
A
Alex Deucher 已提交
1408 1409 1410 1411 1412
		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
		return;
	}
#endif

1413
	/* fall back to generic helper to unmap and unpopulate array */
1414
	ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
A
Alex Deucher 已提交
1415 1416
}

1417
/**
1418 1419
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1420
 *
1421
 * @bo: The ttm_buffer_object to bind this userptr to
1422 1423 1424 1425 1426 1427
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1428 1429
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1430
{
1431
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1432

1433 1434 1435 1436 1437 1438
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1439

1440
	gtt = (void*)bo->ttm;
A
Alex Deucher 已提交
1441 1442
	gtt->userptr = addr;
	gtt->userflags = flags;
1443 1444 1445 1446 1447 1448

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1449 1450 1451
	return 0;
}

1452 1453 1454
/**
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1455
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1456 1457 1458 1459
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1460
		return NULL;
A
Alex Deucher 已提交
1461

1462 1463 1464 1465
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1466 1467
}

1468
/**
1469 1470
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1471 1472
 *
 */
1473 1474 1475 1476 1477 1478
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1479
	if (gtt == NULL || !gtt->userptr)
1480 1481
		return false;

1482 1483 1484
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1485 1486 1487 1488 1489 1490 1491
	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1492
/**
1493
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1494
 */
1495
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1496 1497 1498 1499 1500 1501
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1502
	return true;
1503 1504
}

1505 1506 1507
/**
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1518
/**
1519
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1520 1521 1522
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1523 1524
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1525
 */
1526
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1527
{
1528
	uint64_t flags = 0;
A
Alex Deucher 已提交
1529 1530 1531 1532

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1533
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1534 1535
		flags |= AMDGPU_PTE_SYSTEM;

1536
		if (ttm->caching == ttm_cached)
1537 1538
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1539

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object

 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1552
				 struct ttm_resource *mem)
1553 1554 1555
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1556
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1557 1558 1559 1560 1561 1562 1563 1564
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1565
/**
1566 1567
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1568
 *
1569 1570 1571
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1572 1573
 * used to clean out a memory space.
 */
1574 1575 1576
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1577 1578
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1579
	struct dma_resv_list *flist;
1580 1581 1582
	struct dma_fence *f;
	int i;

1583
	if (bo->type == ttm_bo_type_kernel &&
1584
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1585 1586
		return false;

1587 1588 1589 1590
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1591
	flist = dma_resv_get_list(bo->base.resv);
1592 1593 1594
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1595
				dma_resv_held(bo->base.resv));
1596 1597 1598 1599
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1600

1601 1602
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1603 1604 1605
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1606
		return true;
1607

1608
	case TTM_PL_VRAM:
1609 1610 1611 1612 1613 1614 1615 1616 1617
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1618
		return false;
1619

1620 1621
	default:
		break;
1622 1623 1624 1625 1626
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1627
/**
1628
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1639 1640 1641 1642
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1643
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1644
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1645
	struct drm_mm_node *nodes;
1646 1647 1648 1649 1650 1651 1652 1653
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1654 1655 1656
	pos = offset;
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &pos);
	pos += (nodes->start << PAGE_SHIFT);
1657

1658
	while (len && pos < adev->gmc.mc_vram_size) {
1659
		uint64_t aligned_pos = pos & ~(uint64_t)3;
1660
		uint64_t bytes = 4 - (pos & 3);
1661 1662 1663 1664 1665 1666 1667 1668
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
			if (!write || mask != 0xffffffff)
				value = RREG32_NO_KIQ(mmMM_DATA);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
			bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);

			amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
						  bytes, write);
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

A
Alex Deucher 已提交
1706 1707 1708 1709
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1710 1711 1712
	.ttm_tt_bind = &amdgpu_ttm_backend_bind,
	.ttm_tt_unbind = &amdgpu_ttm_backend_unbind,
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1713
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1714 1715 1716 1717
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
	.move_notify = &amdgpu_bo_move_notify,
1718
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1719
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1720
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1721 1722
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1723 1724
};

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1737 1738
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1750 1751
	uint64_t vram_size = adev->gmc.visible_vram_size;

1752 1753
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1754

1755 1756
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1757
		return 0;
1758

1759
	return amdgpu_bo_create_kernel_at(adev,
1760 1761
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1762
					  AMDGPU_GEM_DOMAIN_VRAM,
1763 1764
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1765
}
1766

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1789
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1790
{
1791
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1792

1793
	memset(ctx, 0, sizeof(*ctx));
1794

1795
	ctx->c2p_train_data_offset =
1796
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1797 1798 1799 1800 1801 1802 1803 1804 1805
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
	
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1806 1807
}

1808 1809 1810
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1811
 */
1812
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1813 1814 1815
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1816
	bool mem_train_support = false;
1817

1818
	if (!amdgpu_sriov_vf(adev)) {
1819
		ret = amdgpu_mem_train_support(adev);
1820
		if (ret == 1)
1821
			mem_train_support = true;
1822
		else if (ret == -1)
1823 1824
			return -EINVAL;
		else
1825
			DRM_DEBUG("memory training does not support!\n");
1826 1827
	}

1828 1829 1830 1831 1832 1833 1834
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1835
	adev->mman.discovery_tmr_size =
1836
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1837 1838
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1839 1840 1841 1842 1843

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1844 1845 1846 1847 1848
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1849 1850 1851 1852
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1853
		}
1854
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1855
	}
1856 1857

	ret = amdgpu_bo_create_kernel_at(adev,
1858 1859
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1860
				AMDGPU_GEM_DOMAIN_VRAM,
1861
				&adev->mman.discovery_memory,
1862
				NULL);
1863
	if (ret) {
1864
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1865
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1866
		return ret;
1867 1868 1869 1870 1871
	}

	return 0;
}

1872
/**
1873 1874
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1875 1876 1877 1878 1879 1880
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1881 1882
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1883
	uint64_t gtt_size;
A
Alex Deucher 已提交
1884
	int r;
1885
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1886

1887 1888
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1889 1890 1891
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&adev->mman.bdev,
			       &amdgpu_bo_driver,
1892 1893
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1894
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1895 1896 1897 1898 1899
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1900 1901 1902 1903

	/* We opt to avoid OOM on system pages allocations */
	adev->mman.bdev.no_retry = true;

1904
	/* Initialize VRAM pool with all of VRAM divided into pages */
1905
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1906 1907 1908 1909
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1910 1911 1912 1913

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1914 1915
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1916

A
Alex Deucher 已提交
1917
	/* Change the size here instead of the init above so only lpfn is affected */
1918
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1919 1920 1921 1922
#ifdef CONFIG_64BIT
	adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
						adev->gmc.visible_vram_size);
#endif
A
Alex Deucher 已提交
1923

1924 1925 1926 1927
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1928
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1929 1930 1931 1932
	if (r) {
		return r;
	}

1933
	/*
1934 1935 1936
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1937
	 */
1938
	if (adev->mman.discovery_bin) {
1939
		r = amdgpu_ttm_reserve_tmr(adev);
1940 1941 1942
		if (r)
			return r;
	}
1943

1944 1945 1946 1947
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1948
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1949
				       AMDGPU_GEM_DOMAIN_VRAM,
1950
				       &adev->mman.stolen_vga_memory,
1951
				       NULL);
C
Christian König 已提交
1952 1953
	if (r)
		return r;
1954 1955
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1956
				       AMDGPU_GEM_DOMAIN_VRAM,
1957
				       &adev->mman.stolen_extended_memory,
1958
				       NULL);
C
Christian König 已提交
1959 1960
	if (r)
		return r;
1961

A
Alex Deucher 已提交
1962
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1963
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1964

1965 1966
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1967 1968 1969 1970
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1971
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1972
			       adev->gmc.mc_vram_size),
1973 1974 1975
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1976
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1977 1978

	/* Initialize GTT memory pool */
1979
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1980 1981 1982 1983 1984
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1985
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1986

1987
	/* Initialize various on-chip memory pools */
1988
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1989 1990 1991
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1992 1993
	}

1994
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1995 1996 1997
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1998 1999
	}

2000
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
2001 2002 2003
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
2004 2005 2006 2007 2008
	}

	return 0;
}

2009
/**
2010
 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
2011
 */
2012 2013
void amdgpu_ttm_late_init(struct amdgpu_device *adev)
{
2014
	/* return the VGA stolen memory (if any) back to VRAM */
2015 2016 2017
	if (!adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
2018 2019
}

2020 2021 2022
/**
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
2023 2024 2025 2026
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
2027

2028
	amdgpu_ttm_training_reserve_vram_fini(adev);
2029
	/* return the stolen vga memory back to VRAM */
2030 2031
	if (adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
2032
	/* return the IP Discovery TMR memory back to VRAM */
2033
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
2034
	amdgpu_ttm_fw_reserve_vram_fini(adev);
2035

2036 2037 2038
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
2039

2040 2041
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
2042 2043 2044
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
2045 2046 2047 2048 2049
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
2060
{
2061
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
2062
	uint64_t size;
2063
	int r;
A
Alex Deucher 已提交
2064

2065
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
2066
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
2067 2068
		return;

2069 2070
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
2071
		struct drm_gpu_scheduler *sched;
2072 2073

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
2074 2075
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
2076
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
2077
					  1, NULL);
2078 2079 2080 2081 2082 2083
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
2084
		drm_sched_entity_destroy(&adev->mman.entity);
2085 2086
		dma_fence_put(man->move);
		man->move = NULL;
2087 2088
	}

A
Alex Deucher 已提交
2089
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
2090 2091 2092 2093
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
2094
	man->size = size >> PAGE_SHIFT;
2095
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
2096 2097
}

2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
	vm_fault_t ret;

	ret = ttm_bo_vm_reserve(bo, vmf);
	if (ret)
		return ret;

	ret = amdgpu_bo_fault_reserve_notify(bo);
	if (ret)
		goto unlock;

	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
				       TTM_BO_VM_NUM_PREFAULT, 1);
	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
		return ret;

unlock:
	dma_resv_unlock(bo->base.resv);
	return ret;
}

static struct vm_operations_struct amdgpu_ttm_vm_ops = {
	.fault = amdgpu_ttm_fault,
	.open = ttm_bo_vm_open,
	.close = ttm_bo_vm_close,
	.access = ttm_bo_vm_access
};

A
Alex Deucher 已提交
2128 2129
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
2130
	struct drm_file *file_priv = filp->private_data;
2131
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
2132
	int r;
A
Alex Deucher 已提交
2133

2134 2135 2136
	r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
	if (unlikely(r != 0))
		return r;
C
Christian König 已提交
2137

2138 2139
	vma->vm_ops = &amdgpu_ttm_vm_ops;
	return 0;
A
Alex Deucher 已提交
2140 2141
}

2142 2143
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
2144
		       struct dma_resv *resv,
2145
		       struct dma_fence **fence, bool direct_submit,
2146
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
2147
{
2148 2149
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
2150
	struct amdgpu_device *adev = ring->adev;
2151 2152
	struct amdgpu_job *job;

A
Alex Deucher 已提交
2153 2154 2155 2156 2157
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

2158
	if (direct_submit && !ring->sched.ready) {
2159 2160 2161 2162
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2163 2164
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2165
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2166

2167
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
2168
	if (r)
2169
		return r;
2170

2171
	if (vm_needs_flush) {
2172
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2173 2174
		job->vm_needs_flush = true;
	}
2175
	if (resv) {
2176
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2177 2178
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2179 2180 2181 2182
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
2183 2184 2185 2186 2187
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2188
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2189
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2190 2191 2192 2193 2194 2195

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2196 2197
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2198 2199 2200
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2201
		r = amdgpu_job_submit(job, &adev->mman.entity,
2202
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2203 2204
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2205

2206
	return r;
2207

2208
error_free:
2209
	amdgpu_job_free(job);
2210
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2211
	return r;
A
Alex Deucher 已提交
2212 2213
}

2214
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2215
		       uint32_t src_data,
2216
		       struct dma_resv *resv,
2217
		       struct dma_fence **fence)
2218
{
2219
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2220
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2221 2222
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2223 2224
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
2225
	unsigned int num_loops, num_dw;
2226 2227

	struct amdgpu_job *job;
2228 2229
	int r;

2230
	if (!adev->mman.buffer_funcs_enabled) {
2231 2232 2233 2234
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2235
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2236
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2237 2238 2239 2240
		if (r)
			return r;
	}

2241 2242 2243 2244
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
2245
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2246

2247
		num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2248 2249 2250
		num_pages -= mm_node->size;
		++mm_node;
	}
2251
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2252 2253

	/* for IB padding */
2254
	num_dw += 64;
2255

2256 2257
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2258 2259 2260 2261 2262
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2263 2264
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2265 2266 2267 2268 2269 2270
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2271 2272
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
2273

2274
	while (num_pages) {
2275
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2276
		uint64_t dst_addr;
2277

2278
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2279
		while (byte_count) {
2280 2281
			uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
							   max_bytes);
2282

2283 2284
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2285 2286 2287 2288 2289 2290 2291

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2292 2293 2294 2295
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2296
	r = amdgpu_job_submit(job, &adev->mman.entity,
2297
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2308 2309 2310 2311 2312
#if defined(CONFIG_DEBUG_FS)

static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
2313
	unsigned ttm_pl = (uintptr_t)node->info_ent->data;
A
Alex Deucher 已提交
2314
	struct drm_device *dev = node->minor->dev;
2315
	struct amdgpu_device *adev = drm_to_adev(dev);
2316
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, ttm_pl);
D
Daniel Vetter 已提交
2317
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2318

2319
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2320
	return 0;
A
Alex Deucher 已提交
2321 2322
}

2323
static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2324 2325 2326 2327 2328
	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
	{"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
	{"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
	{"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
A
Alex Deucher 已提交
2329 2330 2331 2332 2333 2334
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

2335 2336 2337 2338 2339
/**
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2340 2341 2342
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2343
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2344 2345 2346 2347 2348
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2349
	if (*pos >= adev->gmc.mc_vram_size)
2350 2351
		return -ENXIO;

2352
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2353
	while (size) {
2354 2355
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2356

2357
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2358 2359
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2360

2361 2362 2363 2364
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2365 2366 2367 2368 2369
	}

	return result;
}

2370 2371 2372 2373 2374
/**
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2385
	if (*pos >= adev->gmc.mc_vram_size)
2386 2387 2388 2389 2390 2391
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2392
		if (*pos >= adev->gmc.mc_vram_size)
2393 2394 2395 2396 2397 2398 2399
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2400 2401 2402
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2414 2415 2416
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2417 2418
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2419 2420
};

2421 2422
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS

2423 2424 2425
/**
 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
 */
A
Alex Deucher 已提交
2426 2427 2428
static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
A
Al Viro 已提交
2429
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
		struct page *page;
		void *ptr;

		if (p >= adev->gart.num_cpu_pages)
			return result;

		page = adev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(adev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations amdgpu_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_gtt_read,
	.llseek = default_llseek
};

#endif

2473 2474 2475 2476 2477 2478 2479
/**
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2480 2481
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2482 2483 2484
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2485 2486
	ssize_t result = 0;
	int r;
2487

2488
	/* retrieve the IOMMU domain if any for this device */
2489
	dom = iommu_get_domain_for_dev(adev->dev);
2490

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2501 2502 2503 2504
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2516
		r = copy_to_user(buf, ptr + off, bytes);
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2529 2530 2531 2532 2533 2534 2535
/**
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2536 2537 2538 2539 2540 2541 2542
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2543 2544

	dom = iommu_get_domain_for_dev(adev->dev);
2545

2546 2547 2548 2549 2550 2551 2552 2553 2554
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2555

2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2567
		r = copy_from_user(ptr + off, buf, bytes);
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2578 2579
}

2580
static const struct file_operations amdgpu_ttm_iomem_fops = {
2581
	.owner = THIS_MODULE,
2582 2583
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2584 2585
	.llseek = default_llseek
};
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595

static const struct {
	char *name;
	const struct file_operations *fops;
	int domain;
} ttm_debugfs_entries[] = {
	{ "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
	{ "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
#endif
2596
	{ "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2597 2598
};

2599 2600
#endif

2601
int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2602 2603 2604 2605
{
#if defined(CONFIG_DEBUG_FS)
	unsigned count;

2606
	struct drm_minor *minor = adev_to_drm(adev)->primary;
A
Alex Deucher 已提交
2607 2608
	struct dentry *ent, *root = minor->debugfs_root;

2609 2610 2611 2612 2613 2614 2615 2616 2617
	for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
		ent = debugfs_create_file(
				ttm_debugfs_entries[count].name,
				S_IFREG | S_IRUGO, root,
				adev,
				ttm_debugfs_entries[count].fops);
		if (IS_ERR(ent))
			return PTR_ERR(ent);
		if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2618
			i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2619
		else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2620
			i_size_write(ent->d_inode, adev->gmc.gart_size);
2621 2622
		adev->mman.debugfs_entries[count] = ent;
	}
A
Alex Deucher 已提交
2623 2624 2625 2626

	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);

#ifdef CONFIG_SWIOTLB
2627
	if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
A
Alex Deucher 已提交
2628 2629 2630 2631 2632 2633 2634 2635
		--count;
#endif

	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
#else
	return 0;
#endif
}