amdgpu_ttm.c 66.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48 49 50
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_page_alloc.h>
51 52

#include <drm/drm_debugfs.h>
A
Alex Deucher 已提交
53
#include <drm/amdgpu_drm.h>
54

A
Alex Deucher 已提交
55
#include "amdgpu.h"
56
#include "amdgpu_object.h"
57
#include "amdgpu_trace.h"
58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_sdma.h"
60
#include "amdgpu_ras.h"
61
#include "amdgpu_atomfirmware.h"
A
Alex Deucher 已提交
62 63
#include "bif/bif_4_1_d.h"

64 65
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

66

67
/**
68 69
 * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
 * memory request.
70
 *
71 72 73
 * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
 * @type: The type of memory requested
 * @man: The memory type manager for each domain
74 75 76 77
 *
 * This is called by ttm_bo_init_mm() when a buffer object is being
 * initialized.
 */
A
Alex Deucher 已提交
78 79 80 81 82
static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
				struct ttm_mem_type_manager *man)
{
	struct amdgpu_device *adev;

83
	adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
84 85 86 87 88 89 90 91 92

	switch (type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_TT:
93
		/* GTT memory  */
94
		man->func = &amdgpu_gtt_mgr_func;
A
Alex Deucher 已提交
95 96 97 98 99 100
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
		break;
	case TTM_PL_VRAM:
		/* "On-card" video ram */
C
Christian König 已提交
101
		man->func = &amdgpu_vram_mgr_func;
A
Alex Deucher 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		/* On-chip GDS memory*/
		man->func = &ttm_bo_manager_func;
		man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
		man->available_caching = TTM_PL_FLAG_UNCACHED;
		man->default_caching = TTM_PL_FLAG_UNCACHED;
		break;
	default:
		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
		return -EINVAL;
	}
	return 0;
}

123 124 125 126 127 128 129 130
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
131 132 133
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
134
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
135
	struct amdgpu_bo *abo;
136
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
137 138 139 140 141
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
	};

142
	/* Don't handle scatter gather BOs */
143 144 145 146 147 148
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

149
	/* Object isn't an AMDGPU object so ignore */
150
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
151 152 153 154 155 156
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
157

158
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
159
	switch (bo->mem.mem_type) {
160 161 162 163 164 165 166
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
167
	case TTM_PL_VRAM:
168
		if (!adev->mman.buffer_funcs_enabled) {
169
			/* Move to system memory */
170
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
171
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
172 173
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
174 175 176 177 178 179

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
180
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
181
							 AMDGPU_GEM_DOMAIN_GTT);
182
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
183 184 185
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
186
		} else {
187
			/* Move to GTT memory */
188
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
189
		}
A
Alex Deucher 已提交
190 191 192
		break;
	case TTM_PL_TT:
	default:
193
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
194
		break;
A
Alex Deucher 已提交
195
	}
196
	*placement = abo->placement;
A
Alex Deucher 已提交
197 198
}

199 200 201
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
202 203
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
204 205 206 207
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
208 209
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
210
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
211

212 213 214 215 216 217 218
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

219 220
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
221
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
222
					  filp->private_data);
A
Alex Deucher 已提交
223 224
}

225 226 227
/**
 * amdgpu_move_null - Register memory for a buffer object
 *
228 229
 * @bo: The bo to assign the memory to
 * @new_mem: The memory to be assigned.
230
 *
231
 * Assign the memory from new_mem to the memory of the buffer object bo.
232
 */
A
Alex Deucher 已提交
233 234 235 236 237 238 239 240 241 242
static void amdgpu_move_null(struct ttm_buffer_object *bo,
			     struct ttm_mem_reg *new_mem)
{
	struct ttm_mem_reg *old_mem = &bo->mem;

	BUG_ON(old_mem->mm_node != NULL);
	*old_mem = *new_mem;
	new_mem->mm_node = NULL;
}

243
/**
244 245 246 247 248 249
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
250
 */
251 252 253
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
				    struct ttm_mem_reg *mem)
A
Alex Deucher 已提交
254
{
255
	uint64_t addr = 0;
256

257
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
258
		addr = mm_node->start << PAGE_SHIFT;
259 260
		addr += amdgpu_ttm_domain_start(amdgpu_ttm_adev(bo->bdev),
						mem->mem_type);
261
	}
262
	return addr;
263 264
}

265
/**
266 267 268 269 270 271
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
272 273
 */
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
274
					       uint64_t *offset)
275
{
276
	struct drm_mm_node *mm_node = mem->mm_node;
277

278 279 280 281 282 283
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
284

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
 * @mm_node: drm_mm node object to map
 * @num_pages: number of pages to map
 * @offset: offset into @mm_node where to start
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
				 struct ttm_mem_reg *mem,
				 struct drm_mm_node *mm_node,
				 unsigned num_pages, uint64_t offset,
				 unsigned window, struct amdgpu_ring *ring,
				 bool tmz, uint64_t *addr)
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
312
	void *cpu_addr;
313
	uint64_t flags;
314
	unsigned int i;
315 316 317 318 319 320
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
321
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
322 323 324 325 326 327 328 329 330 331 332 333 334
		*addr = amdgpu_mm_node_addr(bo, mm_node, mem) + offset;
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
	*addr += offset & ~PAGE_MASK;

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
335
				     AMDGPU_IB_POOL_DELAYED, &job);
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
		struct ttm_dma_tt *dma;
		dma_addr_t *dma_address;

		dma = container_of(bo->ttm, struct ttm_dma_tt, ttm);
		dma_address = &dma->dma_address[offset >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

		dma_address = (mm_node->start << PAGE_SHIFT) + offset;
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

396 397
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
398 399 400 401 402 403 404
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
405 406 407 408 409 410 411
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
412 413
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
414
			       uint64_t size, bool tmz,
415
			       struct dma_resv *resv,
416
			       struct dma_fence **f)
417
{
418 419 420 421
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

	uint64_t src_node_size, dst_node_size, src_offset, dst_offset;
422
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
423
	struct drm_mm_node *src_mm, *dst_mm;
424
	struct dma_fence *fence = NULL;
425
	int r = 0;
426

427
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
428 429 430 431
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

432 433 434
	src_offset = src->offset;
	src_mm = amdgpu_find_mm_node(src->mem, &src_offset);
	src_node_size = (src_mm->size << PAGE_SHIFT) - src_offset;
435

436 437 438
	dst_offset = dst->offset;
	dst_mm = amdgpu_find_mm_node(dst->mem, &dst_offset);
	dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst_offset;
439

440
	mutex_lock(&adev->mman.gtt_window_lock);
441 442

	while (size) {
443 444
		uint32_t src_page_offset = src_offset & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_offset & ~PAGE_MASK;
445
		struct dma_fence *next;
446 447
		uint32_t cur_size;
		uint64_t from, to;
448

449 450 451
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
452 453 454
		cur_size = max(src_page_offset, dst_page_offset);
		cur_size = min(min3(src_node_size, dst_node_size, size),
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
455 456 457 458 459 460 461

		/* Map src to window 0 and dst to window 1. */
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, src_mm,
					  PFN_UP(cur_size + src_page_offset),
					  src_offset, 0, ring, tmz, &from);
		if (r)
			goto error;
462

463 464 465 466 467
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, dst_mm,
					  PFN_UP(cur_size + dst_page_offset),
					  dst_offset, 1, ring, tmz, &to);
		if (r)
			goto error;
468

469
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
470
				       resv, &next, false, true, tmz);
471 472 473
		if (r)
			goto error;

474
		dma_fence_put(fence);
475 476
		fence = next;

477 478
		size -= cur_size;
		if (!size)
479 480
			break;

481 482
		src_node_size -= cur_size;
		if (!src_node_size) {
483 484 485
			++src_mm;
			src_node_size = src_mm->size << PAGE_SHIFT;
			src_offset = 0;
486
		} else {
487
			src_offset += cur_size;
488
		}
489

490 491
		dst_node_size -= cur_size;
		if (!dst_node_size) {
492 493 494
			++dst_mm;
			dst_node_size = dst_mm->size << PAGE_SHIFT;
			dst_offset = 0;
495
		} else {
496
			dst_offset += cur_size;
497 498
		}
	}
499
error:
500
	mutex_unlock(&adev->mman.gtt_window_lock);
501 502 503 504 505 506
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

507 508 509
/**
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
510 511
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
512
 */
513 514 515 516 517 518
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
			    bool evict, bool no_wait_gpu,
			    struct ttm_mem_reg *new_mem,
			    struct ttm_mem_reg *old_mem)
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
519
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
520 521 522 523 524 525 526 527 528 529 530 531 532
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
533
				       amdgpu_bo_encrypted(abo),
534
				       bo->base.resv, &fence);
535 536
	if (r)
		goto error;
537

538 539
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
540
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
541 542 543 544 545 546 547 548 549 550 551 552
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

553 554 555 556 557
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
		r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
	else
		r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
558
	dma_fence_put(fence);
A
Alex Deucher 已提交
559
	return r;
560 561 562

error:
	if (fence)
563 564
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
565
	return r;
A
Alex Deucher 已提交
566 567
}

568 569 570 571 572
/**
 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
 *
 * Called by amdgpu_bo_move().
 */
573 574
static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
A
Alex Deucher 已提交
575 576 577 578 579 580 581 582
				struct ttm_mem_reg *new_mem)
{
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct ttm_mem_reg tmp_mem;
	struct ttm_place placements;
	struct ttm_placement placement;
	int r;

583
	/* create space/pages for new_mem in GTT space */
A
Alex Deucher 已提交
584 585 586 587 588 589 590
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
591
	placements.lpfn = 0;
A
Alex Deucher 已提交
592
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
593
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
594
	if (unlikely(r)) {
595
		pr_err("Failed to find GTT space for blit from VRAM\n");
A
Alex Deucher 已提交
596 597 598
		return r;
	}

599
	/* set caching flags */
A
Alex Deucher 已提交
600 601 602 603 604
	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

605
	/* Bind the memory to the GTT space */
606
	r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
A
Alex Deucher 已提交
607 608 609
	if (unlikely(r)) {
		goto out_cleanup;
	}
610 611

	/* blit VRAM to GTT */
612
	r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
A
Alex Deucher 已提交
613 614 615
	if (unlikely(r)) {
		goto out_cleanup;
	}
616 617

	/* move BO (in tmp_mem) to new_mem */
618
	r = ttm_bo_move_ttm(bo, ctx, new_mem);
A
Alex Deucher 已提交
619 620 621 622 623
out_cleanup:
	ttm_bo_mem_put(bo, &tmp_mem);
	return r;
}

624 625 626 627 628
/**
 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
 *
 * Called by amdgpu_bo_move().
 */
629 630
static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
A
Alex Deucher 已提交
631 632 633 634 635 636 637 638
				struct ttm_mem_reg *new_mem)
{
	struct ttm_mem_reg *old_mem = &bo->mem;
	struct ttm_mem_reg tmp_mem;
	struct ttm_placement placement;
	struct ttm_place placements;
	int r;

639
	/* make space in GTT for old_mem buffer */
A
Alex Deucher 已提交
640 641 642 643 644 645 646
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
647
	placements.lpfn = 0;
A
Alex Deucher 已提交
648
	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
649
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
650
	if (unlikely(r)) {
651
		pr_err("Failed to find GTT space for blit to VRAM\n");
A
Alex Deucher 已提交
652 653
		return r;
	}
654 655

	/* move/bind old memory to GTT space */
656
	r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
A
Alex Deucher 已提交
657 658 659
	if (unlikely(r)) {
		goto out_cleanup;
	}
660 661

	/* copy to VRAM */
662
	r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
A
Alex Deucher 已提交
663 664 665 666 667 668 669 670
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
	ttm_bo_mem_put(bo, &tmp_mem);
	return r;
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
/**
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
			       struct ttm_mem_reg *mem)
{
	struct drm_mm_node *nodes = mem->mm_node;

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

	/* ttm_mem_reg_ioremap only supports contiguous memory */
	if (nodes->size != mem->num_pages)
		return false;

	return ((nodes->start + nodes->size) << PAGE_SHIFT)
		<= adev->gmc.visible_vram_size;
}

695 696 697 698 699
/**
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
700 701 702
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
			  struct ttm_mem_reg *new_mem)
A
Alex Deucher 已提交
703 704
{
	struct amdgpu_device *adev;
705
	struct amdgpu_bo *abo;
A
Alex Deucher 已提交
706 707 708
	struct ttm_mem_reg *old_mem = &bo->mem;
	int r;

709
	/* Can't move a pinned BO */
710
	abo = ttm_to_amdgpu_bo(bo);
711 712 713
	if (WARN_ON_ONCE(abo->pin_count > 0))
		return -EINVAL;

714
	adev = amdgpu_ttm_adev(bo->bdev);
715

A
Alex Deucher 已提交
716 717 718 719 720 721 722 723 724 725 726 727
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
	if ((old_mem->mem_type == TTM_PL_TT &&
	     new_mem->mem_type == TTM_PL_SYSTEM) ||
	    (old_mem->mem_type == TTM_PL_SYSTEM &&
	     new_mem->mem_type == TTM_PL_TT)) {
		/* bind is enough */
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
728 729 730 731 732 733 734 735 736 737
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
		amdgpu_move_null(bo, new_mem);
		return 0;
	}
738

739 740
	if (!adev->mman.buffer_funcs_enabled) {
		r = -ENODEV;
A
Alex Deucher 已提交
741
		goto memcpy;
742
	}
A
Alex Deucher 已提交
743 744 745

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
746
		r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
747 748
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
749
		r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
750
	} else {
751 752
		r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
				     new_mem, old_mem);
A
Alex Deucher 已提交
753 754 755 756
	}

	if (r) {
memcpy:
757 758 759 760
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
A
Alex Deucher 已提交
761 762
			return r;
		}
763 764 765 766

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
			return r;
A
Alex Deucher 已提交
767 768
	}

769 770 771 772 773 774 775 776 777
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

A
Alex Deucher 已提交
778 779 780 781 782
	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
	return 0;
}

783 784 785 786 787
/**
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
A
Alex Deucher 已提交
788 789 790
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
791
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
792
	struct drm_mm_node *mm_node = mem->mm_node;
A
Alex Deucher 已提交
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
810
		if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
811
			return -EINVAL;
812 813 814 815 816 817 818 819 820
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
		 * pages in ttm_mem_reg.
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

821
		mem->bus.base = adev->gmc.aper_base;
A
Alex Deucher 已提交
822 823 824 825 826 827 828 829 830 831 832 833
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
}

834 835 836
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
837
	uint64_t offset = (page_offset << PAGE_SHIFT);
838
	struct drm_mm_node *mm;
839

840 841 842
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
	return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
		(offset >> PAGE_SHIFT);
843 844
}

845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
866 867 868 869
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
870
	struct ttm_dma_tt	ttm;
871
	struct drm_gem_object	*gobj;
872 873
	u64			offset;
	uint64_t		userptr;
874
	struct task_struct	*usertask;
875
	uint32_t		userflags;
876
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
877
	struct hmm_range	*range;
878
#endif
A
Alex Deucher 已提交
879 880
};

881
#ifdef CONFIG_DRM_AMDGPU_USERPTR
882
/**
883 884
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
885
 *
886 887
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
888
 */
889
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
890
{
891
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
892
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
893
	unsigned long start = gtt->userptr;
894 895
	struct vm_area_struct *vma;
	struct hmm_range *range;
896 897
	unsigned long timeout;
	struct mm_struct *mm;
898
	unsigned long i;
899
	int r = 0;
A
Alex Deucher 已提交
900

901 902 903
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
904
		return -EFAULT;
905
	}
906

907 908 909 910
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

911
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
912 913
		return -ESRCH;

914 915
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
916
		r = -ENOMEM;
917 918
		goto out;
	}
919 920 921
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
922
	range->default_flags = HMM_PFN_REQ_FAULT;
923
	if (!amdgpu_ttm_tt_is_readonly(ttm))
924
		range->default_flags |= HMM_PFN_REQ_WRITE;
925

926 927 928
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
929 930
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
931
	}
932

933
	mmap_read_lock(mm);
934 935 936
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
937
		goto out_unlock;
938
	}
939
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
940
		vma->vm_file)) {
941
		r = -EPERM;
942
		goto out_unlock;
943
	}
944
	mmap_read_unlock(mm);
945
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
946

947 948
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
949

950
	mmap_read_lock(mm);
951
	r = hmm_range_fault(range);
952
	mmap_read_unlock(mm);
953
	if (unlikely(r)) {
954 955 956 957
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
958
		if (r == -EBUSY && !time_after(jiffies, timeout))
959
			goto retry;
960
		goto out_free_pfns;
961
	}
962

963 964 965 966 967 968
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
969
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
970 971

	gtt->range = range;
972
	mmput(mm);
973

974
	return 0;
975

976
out_unlock:
977
	mmap_read_unlock(mm);
978
out_free_pfns:
979
	kvfree(range->hmm_pfns);
980
out_free_ranges:
981
	kfree(range);
982
out:
983
	mmput(mm);
984 985 986
	return r;
}

987
/**
988 989
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
990
 *
991
 * Returns: true if pages are still valid
992
 */
993
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
994
{
995
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
996
	bool r = false;
997

998 999
	if (!gtt || !gtt->userptr)
		return false;
1000

1001 1002
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
		gtt->userptr, ttm->num_pages);
1003

1004
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
1005 1006
		"No user pages to check\n");

1007
	if (gtt->range) {
1008 1009 1010 1011 1012 1013
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
1014
		kvfree(gtt->range->hmm_pfns);
1015 1016
		kfree(gtt->range);
		gtt->range = NULL;
1017
	}
1018

1019
	return !r;
1020
}
1021
#endif
1022

1023
/**
1024
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
1025
 *
1026
 * Called by amdgpu_cs_list_validate(). This creates the page list
1027 1028
 * that backs user memory and will ultimately be mapped into the device
 * address space.
1029
 */
1030
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
1031
{
1032
	unsigned long i;
1033

1034
	for (i = 0; i < ttm->num_pages; ++i)
1035
		ttm->pages[i] = pages ? pages[i] : NULL;
1036 1037
}

1038
/**
1039
 * amdgpu_ttm_tt_pin_userptr - 	prepare the sg table with the user pages
1040 1041 1042
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
1043 1044
static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
{
1045
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1046 1047 1048 1049 1050 1051 1052 1053
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned nents;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

1054
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
1055 1056 1057 1058 1059 1060
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

1061
	/* Map SG to device */
A
Alex Deucher 已提交
1062 1063
	r = -ENOMEM;
	nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
1064
	if (nents == 0)
A
Alex Deucher 已提交
1065 1066
		goto release_sg;

1067
	/* convert SG to linear array of pages and dma addresses */
A
Alex Deucher 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);
	return r;
}

1078 1079 1080
/**
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
A
Alex Deucher 已提交
1081 1082
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
{
1083
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

1094
	/* unmap the pages mapped to the device */
A
Alex Deucher 已提交
1095 1096
	dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);

1097
	sg_free_table(ttm->sg);
1098

1099
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
1100 1101 1102 1103 1104
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
1105
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
1106 1107 1108 1109 1110
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
1111
#endif
A
Alex Deucher 已提交
1112 1113
}

1114
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
1115 1116 1117 1118 1119 1120 1121 1122
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

1123 1124 1125
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

1126
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
1127 1128 1129 1130 1131 1132 1133
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

1134 1135 1136 1137
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
1138 1139
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);

	return r;
}

1159 1160 1161 1162 1163 1164
/**
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
A
Alex Deucher 已提交
1165 1166 1167
static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
				   struct ttm_mem_reg *bo_mem)
{
C
Christian König 已提交
1168
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1169
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
1170
	uint64_t flags;
1171
	int r = 0;
A
Alex Deucher 已提交
1172

1173 1174 1175 1176 1177 1178 1179
	if (gtt->userptr) {
		r = amdgpu_ttm_tt_pin_userptr(ttm);
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

1190 1191
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1192
		return 0;
1193
	}
1194

1195
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
1196
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1197 1198

	/* bind pages into GART page tables */
1199
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
1200
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1201 1202
		ttm->pages, gtt->ttm.dma_address, flags);

1203
	if (r)
1204 1205
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);
1206
	return r;
1207 1208
}

1209 1210 1211
/**
 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
 */
1212
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1213
{
1214
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1215
	struct ttm_operation_ctx ctx = { false, false };
1216
	struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1217 1218 1219
	struct ttm_mem_reg tmp;
	struct ttm_placement placement;
	struct ttm_place placements;
1220
	uint64_t addr, flags;
1221 1222
	int r;

1223
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1224 1225
		return 0;

1226 1227 1228 1229
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1230

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
		placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
			TTM_PL_FLAG_TT;

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1246

1247 1248
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1249

1250
		/* Bind pages */
1251
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1252 1253 1254 1255 1256 1257 1258 1259
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
			ttm_bo_mem_put(bo, &tmp);
			return r;
		}

		ttm_bo_mem_put(bo, &bo->mem);
		bo->mem = tmp;
1260
	}
1261

1262
	return 0;
A
Alex Deucher 已提交
1263 1264
}

1265 1266 1267 1268 1269 1270
/**
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1271
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1272
{
1273
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1274
	uint64_t flags;
1275 1276
	int r;

1277
	if (!tbo->ttm)
1278 1279
		return 0;

1280 1281 1282
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1283
	return r;
1284 1285
}

1286 1287 1288 1289 1290 1291
/**
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
A
Alex Deucher 已提交
1292 1293
static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
{
C
Christian König 已提交
1294
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1295
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1296
	int r;
A
Alex Deucher 已提交
1297

1298
	/* if the pages have userptr pinning then clear that first */
1299 1300 1301
	if (gtt->userptr)
		amdgpu_ttm_tt_unpin_userptr(ttm);

1302
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1303 1304
		return 0;

A
Alex Deucher 已提交
1305
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1306
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1307
	if (r)
1308 1309 1310
		DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
			  gtt->ttm.ttm.num_pages, gtt->offset);
	return r;
A
Alex Deucher 已提交
1311 1312 1313 1314 1315 1316
}

static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1317 1318 1319
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
	ttm_dma_tt_fini(&gtt->ttm);
	kfree(gtt);
}

static struct ttm_backend_func amdgpu_backend_func = {
	.bind = &amdgpu_ttm_backend_bind,
	.unbind = &amdgpu_ttm_backend_unbind,
	.destroy = &amdgpu_ttm_backend_destroy,
};

1330 1331 1332 1333 1334 1335 1336
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
 *
 * Called by ttm_tt_create().
 */
1337 1338
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1339 1340 1341 1342 1343 1344 1345 1346
{
	struct amdgpu_ttm_tt *gtt;

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
	gtt->ttm.ttm.func = &amdgpu_backend_func;
1347
	gtt->gobj = &bo->base;
1348 1349

	/* allocate space for the uninitialized page entries */
1350
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
A
Alex Deucher 已提交
1351 1352 1353 1354 1355 1356
		kfree(gtt);
		return NULL;
	}
	return &gtt->ttm.ttm;
}

1357 1358 1359 1360 1361 1362
/**
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1363 1364
static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
			struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1365
{
1366
	struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1367 1368
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1369
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1370
	if (gtt && gtt->userptr) {
1371
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1372 1373 1374 1375 1376 1377 1378 1379
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		ttm->state = tt_unbound;
		return 0;
	}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

A
Alex Deucher 已提交
1393
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1394 1395
						 gtt->ttm.dma_address,
						 ttm->num_pages);
A
Alex Deucher 已提交
1396
		ttm->state = tt_unbound;
1397
		return 0;
A
Alex Deucher 已提交
1398 1399 1400
	}

#ifdef CONFIG_SWIOTLB
1401
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1402
		return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
A
Alex Deucher 已提交
1403 1404 1405
	}
#endif

1406 1407
	/* fall back to generic helper to populate the page array
	 * and map them to the device */
1408
	return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
A
Alex Deucher 已提交
1409 1410
}

1411 1412 1413 1414 1415 1416
/**
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
A
Alex Deucher 已提交
1417 1418 1419
static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1420
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1421 1422

	if (gtt && gtt->userptr) {
1423
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1424 1425 1426 1427 1428
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1439 1440
		return;

1441
	adev = amdgpu_ttm_adev(ttm->bdev);
A
Alex Deucher 已提交
1442 1443

#ifdef CONFIG_SWIOTLB
1444
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
A
Alex Deucher 已提交
1445 1446 1447 1448 1449
		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
		return;
	}
#endif

1450
	/* fall back to generic helper to unmap and unpopulate array */
1451
	ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
A
Alex Deucher 已提交
1452 1453
}

1454
/**
1455 1456
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1457 1458 1459 1460 1461 1462 1463 1464
 *
 * @ttm: The ttm_tt object to bind this userptr object to
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
A
Alex Deucher 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
			      uint32_t flags)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return -EINVAL;

	gtt->userptr = addr;
	gtt->userflags = flags;
1475 1476 1477 1478 1479 1480

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1481 1482 1483
	return 0;
}

1484 1485 1486
/**
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1487
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1488 1489 1490 1491
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1492
		return NULL;
A
Alex Deucher 已提交
1493

1494 1495 1496 1497
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1498 1499
}

1500
/**
1501 1502
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1503 1504
 *
 */
1505 1506 1507 1508 1509 1510
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1511
	if (gtt == NULL || !gtt->userptr)
1512 1513
		return false;

1514 1515 1516
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1517 1518 1519 1520 1521 1522 1523
	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1524
/**
1525
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1526
 */
1527
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1528 1529 1530 1531 1532 1533
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1534
	return true;
1535 1536
}

1537 1538 1539
/**
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1550
/**
1551
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1552 1553 1554
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1555 1556
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1557
 */
1558
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
A
Alex Deucher 已提交
1559
{
1560
	uint64_t flags = 0;
A
Alex Deucher 已提交
1561 1562 1563 1564

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1565
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1566 1567
		flags |= AMDGPU_PTE_SYSTEM;

1568 1569 1570
		if (ttm->caching_state == tt_cached)
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1571

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object

 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
				 struct ttm_mem_reg *mem)
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1588
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1589 1590 1591 1592 1593 1594 1595 1596
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1597
/**
1598 1599
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1600
 *
1601 1602 1603
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1604 1605
 * used to clean out a memory space.
 */
1606 1607 1608
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1609 1610
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1611
	struct dma_resv_list *flist;
1612 1613 1614
	struct dma_fence *f;
	int i;

1615
	if (bo->type == ttm_bo_type_kernel &&
1616
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1617 1618
		return false;

1619 1620 1621 1622
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1623
	flist = dma_resv_get_list(bo->base.resv);
1624 1625 1626
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1627
				dma_resv_held(bo->base.resv));
1628 1629 1630 1631
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1632

1633 1634
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1635 1636 1637
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1638
		return true;
1639

1640
	case TTM_PL_VRAM:
1641 1642 1643 1644 1645 1646 1647 1648 1649
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1650
		return false;
1651

1652 1653
	default:
		break;
1654 1655 1656 1657 1658
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1659
/**
1660
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1671 1672 1673 1674
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1675
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1676
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1677
	struct drm_mm_node *nodes;
1678 1679 1680 1681 1682 1683 1684 1685
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1686 1687 1688
	pos = offset;
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &pos);
	pos += (nodes->start << PAGE_SHIFT);
1689

1690
	while (len && pos < adev->gmc.mc_vram_size) {
1691
		uint64_t aligned_pos = pos & ~(uint64_t)3;
1692
		uint64_t bytes = 4 - (pos & 3);
1693 1694 1695 1696 1697 1698 1699 1700
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
			if (!write || mask != 0xffffffff)
				value = RREG32_NO_KIQ(mmMM_DATA);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
			bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);

			amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
						  bytes, write);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

A
Alex Deucher 已提交
1738 1739 1740 1741 1742
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
	.init_mem_type = &amdgpu_init_mem_type,
1743
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1744 1745 1746 1747
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
	.move_notify = &amdgpu_bo_move_notify,
1748
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1749 1750 1751
	.fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
	.io_mem_free = &amdgpu_ttm_io_mem_free,
1752
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1753 1754
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1755 1756
};

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
	amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
		NULL, &adev->fw_vram_usage.va);
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1782 1783
	uint64_t vram_size = adev->gmc.visible_vram_size;

1784 1785 1786
	adev->fw_vram_usage.va = NULL;
	adev->fw_vram_usage.reserved_bo = NULL;

1787 1788 1789
	if (adev->fw_vram_usage.size == 0 ||
	    adev->fw_vram_usage.size > vram_size)
		return 0;
1790

1791 1792 1793 1794 1795 1796
	return amdgpu_bo_create_kernel_at(adev,
					  adev->fw_vram_usage.start_offset,
					  adev->fw_vram_usage.size,
					  AMDGPU_GEM_DOMAIN_VRAM,
					  &adev->fw_vram_usage.reserved_bo,
					  &adev->fw_vram_usage.va);
1797
}
1798

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1821
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1822
{
1823 1824 1825
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	memset(ctx, 0, sizeof(*ctx));
1826

1827
	ctx->c2p_train_data_offset =
1828
		ALIGN((adev->gmc.mc_vram_size - adev->discovery_tmr_size - SZ_1M), SZ_1M);
1829 1830 1831 1832 1833 1834 1835 1836 1837
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
	
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1838 1839
}

1840 1841 1842
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1843
 */
1844
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1845 1846 1847
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1848
	bool mem_train_support = false;
1849

1850
	if (!amdgpu_sriov_vf(adev)) {
1851
		ret = amdgpu_mem_train_support(adev);
1852
		if (ret == 1)
1853
			mem_train_support = true;
1854
		else if (ret == -1)
1855 1856
			return -EINVAL;
		else
1857
			DRM_DEBUG("memory training does not support!\n");
1858 1859
	}

1860 1861 1862 1863 1864 1865 1866 1867 1868
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
	adev->discovery_tmr_size =
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1869
	if (!adev->discovery_tmr_size)
1870
		adev->discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1871 1872 1873 1874 1875

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1876 1877 1878 1879 1880
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1881 1882 1883 1884
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1885
		}
1886
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1887
	}
1888 1889

	ret = amdgpu_bo_create_kernel_at(adev,
1890 1891 1892 1893 1894
				adev->gmc.real_vram_size - adev->discovery_tmr_size,
				adev->discovery_tmr_size,
				AMDGPU_GEM_DOMAIN_VRAM,
				&adev->discovery_memory,
				NULL);
1895
	if (ret) {
1896 1897
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
		amdgpu_bo_free_kernel(&adev->discovery_memory, NULL, NULL);
1898
		return ret;
1899 1900 1901 1902 1903
	}

	return 0;
}

1904
/**
1905 1906
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1907 1908 1909 1910 1911 1912
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1913 1914
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1915
	uint64_t gtt_size;
A
Alex Deucher 已提交
1916
	int r;
1917
	u64 vis_vram_limit;
1918
	void *stolen_vga_buf;
A
Alex Deucher 已提交
1919

1920 1921
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1922 1923 1924 1925
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&adev->mman.bdev,
			       &amdgpu_bo_driver,
			       adev->ddev->anon_inode->i_mapping,
1926
			       adev->ddev->vma_offset_manager,
1927
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1928 1929 1930 1931 1932
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1933 1934 1935 1936

	/* We opt to avoid OOM on system pages allocations */
	adev->mman.bdev.no_retry = true;

1937
	/* Initialize VRAM pool with all of VRAM divided into pages */
A
Alex Deucher 已提交
1938
	r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1939
				adev->gmc.real_vram_size >> PAGE_SHIFT);
A
Alex Deucher 已提交
1940 1941 1942 1943
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1944 1945 1946 1947

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1948 1949
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1950

A
Alex Deucher 已提交
1951
	/* Change the size here instead of the init above so only lpfn is affected */
1952
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1953 1954 1955 1956
#ifdef CONFIG_64BIT
	adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
						adev->gmc.visible_vram_size);
#endif
A
Alex Deucher 已提交
1957

1958 1959 1960 1961
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1962
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1963 1964 1965 1966
	if (r) {
		return r;
	}

1967
	/*
1968 1969 1970
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1971
	 */
1972
	if (adev->discovery_bin) {
1973
		r = amdgpu_ttm_reserve_tmr(adev);
1974 1975 1976
		if (r)
			return r;
	}
1977

1978 1979 1980 1981
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1982
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->gmc.stolen_vga_size,
1983
				       AMDGPU_GEM_DOMAIN_VRAM,
1984
				       &adev->gmc.stolen_vga_memory,
1985
				       &stolen_vga_buf);
C
Christian König 已提交
1986 1987
	if (r)
		return r;
1988

A
Alex Deucher 已提交
1989
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1990
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1991

1992 1993
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1994 1995 1996 1997
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1998
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1999
			       adev->gmc.mc_vram_size),
2000 2001 2002
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
2003
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
2004 2005

	/* Initialize GTT memory pool */
2006
	r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
A
Alex Deucher 已提交
2007 2008 2009 2010 2011
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
2012
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
2013

2014
	/* Initialize various on-chip memory pools */
2015
	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
2016
			   adev->gds.gds_size);
2017 2018 2019
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
2020 2021
	}

2022
	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
2023
			   adev->gds.gws_size);
2024 2025 2026
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
2027 2028
	}

2029
	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
2030
			   adev->gds.oa_size);
2031 2032 2033
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
2034 2035 2036 2037 2038
	}

	return 0;
}

2039
/**
2040
 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
2041
 */
2042 2043
void amdgpu_ttm_late_init(struct amdgpu_device *adev)
{
2044
	void *stolen_vga_buf;
2045
	/* return the VGA stolen memory (if any) back to VRAM */
2046
	amdgpu_bo_free_kernel(&adev->gmc.stolen_vga_memory, NULL, &stolen_vga_buf);
2047 2048
}

2049 2050 2051
/**
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
2052 2053 2054 2055
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
2056

2057
	amdgpu_ttm_training_reserve_vram_fini(adev);
2058 2059
	/* return the IP Discovery TMR memory back to VRAM */
	amdgpu_bo_free_kernel(&adev->discovery_memory, NULL, NULL);
2060
	amdgpu_ttm_fw_reserve_vram_fini(adev);
2061

2062 2063 2064
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
2065

A
Alex Deucher 已提交
2066 2067
	ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
	ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
2068 2069 2070
	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
2071 2072 2073 2074 2075
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
2086
{
2087 2088
	struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
	uint64_t size;
2089
	int r;
A
Alex Deucher 已提交
2090

2091
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
2092
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
2093 2094
		return;

2095 2096
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
2097
		struct drm_gpu_scheduler *sched;
2098 2099

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
2100 2101 2102 2103
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
				          DRM_SCHED_PRIORITY_KERNEL, &sched,
					  1, NULL);
2104 2105 2106 2107 2108 2109
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
2110
		drm_sched_entity_destroy(&adev->mman.entity);
2111 2112
		dma_fence_put(man->move);
		man->move = NULL;
2113 2114
	}

A
Alex Deucher 已提交
2115
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
2116 2117 2118 2119
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
2120
	man->size = size >> PAGE_SHIFT;
2121
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
2122 2123 2124 2125
}

int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
2126 2127
	struct drm_file *file_priv = filp->private_data;
	struct amdgpu_device *adev = file_priv->minor->dev->dev_private;
A
Alex Deucher 已提交
2128

C
Christian König 已提交
2129
	if (adev == NULL)
A
Alex Deucher 已提交
2130
		return -EINVAL;
C
Christian König 已提交
2131 2132

	return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
A
Alex Deucher 已提交
2133 2134
}

2135 2136
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
2137
		       struct dma_resv *resv,
2138
		       struct dma_fence **fence, bool direct_submit,
2139
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
2140
{
2141 2142
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
2143
	struct amdgpu_device *adev = ring->adev;
2144 2145
	struct amdgpu_job *job;

A
Alex Deucher 已提交
2146 2147 2148 2149 2150
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

2151
	if (direct_submit && !ring->sched.ready) {
2152 2153 2154 2155
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2156 2157
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2158
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2159

2160
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
2161
	if (r)
2162
		return r;
2163

2164
	if (vm_needs_flush) {
2165
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2166 2167
		job->vm_needs_flush = true;
	}
2168
	if (resv) {
2169
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2170 2171
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2172 2173 2174 2175
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
2176 2177 2178 2179 2180
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2181
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2182
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2183 2184 2185 2186 2187 2188

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2189 2190
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2191 2192 2193
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2194
		r = amdgpu_job_submit(job, &adev->mman.entity,
2195
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2196 2197
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2198

2199
	return r;
2200

2201
error_free:
2202
	amdgpu_job_free(job);
2203
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2204
	return r;
A
Alex Deucher 已提交
2205 2206
}

2207
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2208
		       uint32_t src_data,
2209
		       struct dma_resv *resv,
2210
		       struct dma_fence **fence)
2211
{
2212
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2213
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2214 2215
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2216 2217
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
2218
	unsigned int num_loops, num_dw;
2219 2220

	struct amdgpu_job *job;
2221 2222
	int r;

2223
	if (!adev->mman.buffer_funcs_enabled) {
2224 2225 2226 2227
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2228
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2229
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2230 2231 2232 2233
		if (r)
			return r;
	}

2234 2235 2236 2237
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
2238
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2239

2240
		num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2241 2242 2243
		num_pages -= mm_node->size;
		++mm_node;
	}
2244
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2245 2246

	/* for IB padding */
2247
	num_dw += 64;
2248

2249 2250
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2251 2252 2253 2254 2255
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2256 2257
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2258 2259 2260 2261 2262 2263
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2264 2265
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
2266

2267
	while (num_pages) {
2268
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2269
		uint64_t dst_addr;
2270

2271
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2272
		while (byte_count) {
2273 2274
			uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
							   max_bytes);
2275

2276 2277
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2278 2279 2280 2281 2282 2283 2284

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2285 2286 2287 2288
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2289
	r = amdgpu_job_submit(job, &adev->mman.entity,
2290
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2301 2302 2303 2304 2305
#if defined(CONFIG_DEBUG_FS)

static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
2306
	unsigned ttm_pl = (uintptr_t)node->info_ent->data;
A
Alex Deucher 已提交
2307 2308
	struct drm_device *dev = node->minor->dev;
	struct amdgpu_device *adev = dev->dev_private;
2309
	struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
D
Daniel Vetter 已提交
2310
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2311

2312
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2313
	return 0;
A
Alex Deucher 已提交
2314 2315
}

2316
static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2317 2318 2319 2320 2321
	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
	{"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
	{"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
	{"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
A
Alex Deucher 已提交
2322 2323 2324 2325 2326 2327
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

2328 2329 2330 2331 2332
/**
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2333 2334 2335
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2336
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2337 2338 2339 2340 2341
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2342
	if (*pos >= adev->gmc.mc_vram_size)
2343 2344
		return -ENXIO;

2345
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2346
	while (size) {
2347 2348
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2349

2350
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2351 2352
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2353

2354 2355 2356 2357
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2358 2359 2360 2361 2362
	}

	return result;
}

2363 2364 2365 2366 2367
/**
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2378
	if (*pos >= adev->gmc.mc_vram_size)
2379 2380 2381 2382 2383 2384
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2385
		if (*pos >= adev->gmc.mc_vram_size)
2386 2387 2388 2389 2390 2391 2392
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2393 2394 2395
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2407 2408 2409
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2410 2411
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2412 2413
};

2414 2415
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS

2416 2417 2418
/**
 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
 */
A
Alex Deucher 已提交
2419 2420 2421
static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
A
Al Viro 已提交
2422
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
		struct page *page;
		void *ptr;

		if (p >= adev->gart.num_cpu_pages)
			return result;

		page = adev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(adev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations amdgpu_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_gtt_read,
	.llseek = default_llseek
};

#endif

2466 2467 2468 2469 2470 2471 2472
/**
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2473 2474
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2475 2476 2477
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2478 2479
	ssize_t result = 0;
	int r;
2480

2481
	/* retrieve the IOMMU domain if any for this device */
2482
	dom = iommu_get_domain_for_dev(adev->dev);
2483

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2494 2495 2496 2497
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2509
		r = copy_to_user(buf, ptr + off, bytes);
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2522 2523 2524 2525 2526 2527 2528
/**
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2529 2530 2531 2532 2533 2534 2535
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2536 2537

	dom = iommu_get_domain_for_dev(adev->dev);
2538

2539 2540 2541 2542 2543 2544 2545 2546 2547
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2548

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2560
		r = copy_from_user(ptr + off, buf, bytes);
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2571 2572
}

2573
static const struct file_operations amdgpu_ttm_iomem_fops = {
2574
	.owner = THIS_MODULE,
2575 2576
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2577 2578
	.llseek = default_llseek
};
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588

static const struct {
	char *name;
	const struct file_operations *fops;
	int domain;
} ttm_debugfs_entries[] = {
	{ "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
	{ "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
#endif
2589
	{ "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2590 2591
};

2592 2593
#endif

2594
int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2595 2596 2597 2598 2599 2600 2601
{
#if defined(CONFIG_DEBUG_FS)
	unsigned count;

	struct drm_minor *minor = adev->ddev->primary;
	struct dentry *ent, *root = minor->debugfs_root;

2602 2603 2604 2605 2606 2607 2608 2609 2610
	for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
		ent = debugfs_create_file(
				ttm_debugfs_entries[count].name,
				S_IFREG | S_IRUGO, root,
				adev,
				ttm_debugfs_entries[count].fops);
		if (IS_ERR(ent))
			return PTR_ERR(ent);
		if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2611
			i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2612
		else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2613
			i_size_write(ent->d_inode, adev->gmc.gart_size);
2614 2615
		adev->mman.debugfs_entries[count] = ent;
	}
A
Alex Deucher 已提交
2616 2617 2618 2619

	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);

#ifdef CONFIG_SWIOTLB
2620
	if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
A
Alex Deucher 已提交
2621 2622 2623 2624 2625 2626 2627 2628
		--count;
#endif

	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
#else
	return 0;
#endif
}