amdgpu_ttm.c 61.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
49

A
Alex Deucher 已提交
50
#include <drm/amdgpu_drm.h>
51

A
Alex Deucher 已提交
52
#include "amdgpu.h"
53
#include "amdgpu_object.h"
54
#include "amdgpu_trace.h"
55
#include "amdgpu_amdkfd.h"
56
#include "amdgpu_sdma.h"
57
#include "amdgpu_ras.h"
58
#include "amdgpu_atomfirmware.h"
59
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
60 61
#include "bif/bif_4_1_d.h"

62 63
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

64
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
65 66
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
67
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
68
				      struct ttm_tt *ttm);
69

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71
				    unsigned int type,
72
				    uint64_t size_in_page)
73
{
74
	return ttm_range_man_init(&adev->mman.bdev, type,
75
				  false, size_in_page);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94
		.mem_type = TTM_PL_SYSTEM,
95
		.flags = 0
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
115
	switch (bo->mem.mem_type) {
116 117 118 119 120 121 122
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
123
	case TTM_PL_VRAM:
124
		if (!adev->mman.buffer_funcs_enabled) {
125
			/* Move to system memory */
126
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
127
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
128 129
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
130 131 132 133 134 135

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
136
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
137
							 AMDGPU_GEM_DOMAIN_GTT);
138
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
139 140 141
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
142
		} else {
143
			/* Move to GTT memory */
144
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
145
		}
A
Alex Deucher 已提交
146 147 148
		break;
	case TTM_PL_TT:
	default:
149
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
150
		break;
A
Alex Deucher 已提交
151
	}
152
	*placement = abo->placement;
A
Alex Deucher 已提交
153 154
}

155 156 157
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
158 159
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
160 161 162 163
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
164 165
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
166
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
167

168 169 170 171 172 173 174
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

175 176
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
177
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
178
					  filp->private_data);
A
Alex Deucher 已提交
179 180
}

181 182 183 184
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
185
 * @mm_cur: range to map
186 187 188 189 190 191 192 193 194 195
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
196
				 struct ttm_resource *mem,
197 198 199 200
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
201 202 203 204 205 206
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
207
	void *cpu_addr;
208
	uint64_t flags;
209
	unsigned int i;
210 211 212 213 214 215
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
216
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
217 218
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
219 220 221 222 223 224
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
225
	*addr += mm_cur->start & ~PAGE_MASK;
226 227 228 229 230

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
231
				     AMDGPU_IB_POOL_DELAYED, &job);
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

250 251 252
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
253
		dma_addr_t *dma_addr;
254

255 256
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
257 258 259 260 261 262
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

263
		dma_address = mm_cur->start;
264 265 266 267 268 269 270 271 272 273 274
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

290 291
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
292 293 294 295 296 297 298
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
299 300 301 302 303 304 305
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
306 307
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
308
			       uint64_t size, bool tmz,
309
			       struct dma_resv *resv,
310
			       struct dma_fence **f)
311
{
312 313 314
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

315
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
316
	struct amdgpu_res_cursor src_mm, dst_mm;
317
	struct dma_fence *fence = NULL;
318
	int r = 0;
319

320
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
321 322 323 324
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

325 326
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
327

328
	mutex_lock(&adev->mman.gtt_window_lock);
329 330 331
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
332
		struct dma_fence *next;
333 334
		uint32_t cur_size;
		uint64_t from, to;
335

336 337 338
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
339
		cur_size = max(src_page_offset, dst_page_offset);
340
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
341
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
342 343

		/* Map src to window 0 and dst to window 1. */
344
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
345
					  PFN_UP(cur_size + src_page_offset),
346
					  0, ring, tmz, &from);
347 348
		if (r)
			goto error;
349

350
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
351
					  PFN_UP(cur_size + dst_page_offset),
352
					  1, ring, tmz, &to);
353 354
		if (r)
			goto error;
355

356
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
357
				       resv, &next, false, true, tmz);
358 359 360
		if (r)
			goto error;

361
		dma_fence_put(fence);
362 363
		fence = next;

364 365
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
366
	}
367
error:
368
	mutex_unlock(&adev->mman.gtt_window_lock);
369 370 371 372 373 374
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

375
/*
376 377
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
378 379
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
380
 */
381
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
382
			    bool evict,
383 384
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
385 386
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
387
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
388 389 390 391 392 393 394 395 396 397 398 399 400
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
401
				       amdgpu_bo_encrypted(abo),
402
				       bo->base.resv, &fence);
403 404
	if (r)
		goto error;
405

406 407
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
408
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
409 410 411 412 413 414 415 416 417 418 419 420
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

421 422
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
423
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
424
	else
425
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
426
	dma_fence_put(fence);
A
Alex Deucher 已提交
427
	return r;
428 429 430

error:
	if (fence)
431 432
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
433
	return r;
A
Alex Deucher 已提交
434 435
}

436
/*
437 438 439 440 441
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
442
			       struct ttm_resource *mem)
443
{
444 445
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
446 447 448 449 450 451 452

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

453 454
	amdgpu_res_first(mem, 0, mem_size, &cursor);

455
	/* ttm_resource_ioremap only supports contiguous memory */
456
	if (cursor.size != mem_size)
457 458
		return false;

459
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
460 461
}

462
/*
463 464 465 466
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
467 468
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
469 470
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
471 472
{
	struct amdgpu_device *adev;
473
	struct amdgpu_bo *abo;
474
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
475 476
	int r;

477 478 479 480 481 482
	if (new_mem->mem_type == TTM_PL_TT) {
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

483
	/* Can't move a pinned BO */
484
	abo = ttm_to_amdgpu_bo(bo);
485
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
486 487
		return -EINVAL;

488
	adev = amdgpu_ttm_adev(bo->bdev);
489

A
Alex Deucher 已提交
490
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
491
		ttm_bo_move_null(bo, new_mem);
492
		goto out;
A
Alex Deucher 已提交
493
	}
494 495
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
496
		ttm_bo_move_null(bo, new_mem);
497
		goto out;
A
Alex Deucher 已提交
498
	}
499
	if (old_mem->mem_type == TTM_PL_TT &&
500
	    new_mem->mem_type == TTM_PL_SYSTEM) {
501
		r = ttm_bo_wait_ctx(bo, ctx);
502
		if (r)
503
			return r;
504 505 506

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
		ttm_resource_free(bo, &bo->mem);
507
		ttm_bo_assign_mem(bo, new_mem);
508
		goto out;
509
	}
510

511 512 513 514 515 516 517
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
518
		ttm_bo_move_null(bo, new_mem);
519
		goto out;
520
	}
521

522 523 524 525 526 527 528 529 530 531 532 533 534 535
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
536 537
		r = -ENODEV;
	}
A
Alex Deucher 已提交
538 539

	if (r) {
540 541 542 543
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
544
			return r;
A
Alex Deucher 已提交
545
		}
546 547 548

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
549
			return r;
A
Alex Deucher 已提交
550 551
	}

552 553 554 555 556 557 558 559 560
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

561
out:
A
Alex Deucher 已提交
562
	/* update statistics */
563
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
564
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
565 566 567
	return 0;
}

568
/*
569 570 571 572
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
573
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
574
{
575
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
576
	struct drm_mm_node *mm_node = mem->mm_node;
577
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
578 579 580 581 582 583 584 585 586 587

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
588
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
589
			return -EINVAL;
590 591
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
592
		 * pages in ttm_resource.
593 594 595 596 597 598
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

599
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
600
		mem->bus.is_iomem = true;
601 602 603 604
		if (adev->gmc.xgmi.connected_to_cpu)
			mem->bus.caching = ttm_cached;
		else
			mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
605 606 607 608 609 610 611
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

612 613 614
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
615
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
616
	struct amdgpu_res_cursor cursor;
617

618 619
	amdgpu_res_first(&bo->mem, (u64)page_offset << PAGE_SHIFT, 0, &cursor);
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
620 621
}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
643 644 645 646
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
647
	struct ttm_tt	ttm;
648
	struct drm_gem_object	*gobj;
649 650
	u64			offset;
	uint64_t		userptr;
651
	struct task_struct	*usertask;
652
	uint32_t		userflags;
653
	bool			bound;
654
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
655
	struct hmm_range	*range;
656
#endif
A
Alex Deucher 已提交
657 658
};

659
#ifdef CONFIG_DRM_AMDGPU_USERPTR
660
/*
661 662
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
663
 *
664 665
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
666
 */
667
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
668
{
669
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
670
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
671
	unsigned long start = gtt->userptr;
672 673
	struct vm_area_struct *vma;
	struct hmm_range *range;
674 675
	unsigned long timeout;
	struct mm_struct *mm;
676
	unsigned long i;
677
	int r = 0;
A
Alex Deucher 已提交
678

679 680 681
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
682
		return -EFAULT;
683
	}
684

685 686 687 688
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

689
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
690 691
		return -ESRCH;

692 693
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
694
		r = -ENOMEM;
695 696
		goto out;
	}
697 698 699
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
700
	range->default_flags = HMM_PFN_REQ_FAULT;
701
	if (!amdgpu_ttm_tt_is_readonly(ttm))
702
		range->default_flags |= HMM_PFN_REQ_WRITE;
703

704 705 706
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
707 708
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
709
	}
710

711
	mmap_read_lock(mm);
712 713 714
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
715
		goto out_unlock;
716
	}
717
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
718
		vma->vm_file)) {
719
		r = -EPERM;
720
		goto out_unlock;
721
	}
722
	mmap_read_unlock(mm);
723
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
724

725 726
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
727

728
	mmap_read_lock(mm);
729
	r = hmm_range_fault(range);
730
	mmap_read_unlock(mm);
731
	if (unlikely(r)) {
732 733 734 735
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
736
		if (r == -EBUSY && !time_after(jiffies, timeout))
737
			goto retry;
738
		goto out_free_pfns;
739
	}
740

741 742 743 744 745 746
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
747
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
748 749

	gtt->range = range;
750
	mmput(mm);
751

752
	return 0;
753

754
out_unlock:
755
	mmap_read_unlock(mm);
756
out_free_pfns:
757
	kvfree(range->hmm_pfns);
758
out_free_ranges:
759
	kfree(range);
760
out:
761
	mmput(mm);
762 763 764
	return r;
}

765
/*
766 767
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
768
 *
769
 * Returns: true if pages are still valid
770
 */
771
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
772
{
773
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
774
	bool r = false;
775

776 777
	if (!gtt || !gtt->userptr)
		return false;
778

779
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
780
		gtt->userptr, ttm->num_pages);
781

782
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
783 784
		"No user pages to check\n");

785
	if (gtt->range) {
786 787 788 789 790 791
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
792
		kvfree(gtt->range->hmm_pfns);
793 794
		kfree(gtt->range);
		gtt->range = NULL;
795
	}
796

797
	return !r;
798
}
799
#endif
800

801
/*
802
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
803
 *
804
 * Called by amdgpu_cs_list_validate(). This creates the page list
805 806
 * that backs user memory and will ultimately be mapped into the device
 * address space.
807
 */
808
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
809
{
810
	unsigned long i;
811

812
	for (i = 0; i < ttm->num_pages; ++i)
813
		ttm->pages[i] = pages ? pages[i] : NULL;
814 815
}

816
/*
817
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
818 819 820
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
821
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
822
				     struct ttm_tt *ttm)
823
{
D
Dave Airlie 已提交
824
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
825 826 827 828 829 830 831
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

832
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
833 834 835 836 837 838
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

839
	/* Map SG to device */
840 841
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
842 843
		goto release_sg;

844
	/* convert SG to linear array of pages and dma addresses */
845 846
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
847 848 849 850 851

	return 0;

release_sg:
	kfree(ttm->sg);
852
	ttm->sg = NULL;
A
Alex Deucher 已提交
853 854 855
	return r;
}

856
/*
857 858
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
859
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
860
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
861
{
D
Dave Airlie 已提交
862
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
863 864 865 866 867 868 869 870 871 872
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

873
	/* unmap the pages mapped to the device */
874
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
875
	sg_free_table(ttm->sg);
876

877
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
878 879 880 881 882
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
883
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
884 885 886 887 888
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
889
#endif
A
Alex Deucher 已提交
890 891
}

892
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
893 894 895 896 897 898 899 900
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

901 902 903
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

904
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
905 906 907 908 909 910 911
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

912 913 914 915
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
916 917
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
918 919 920 921 922 923 924 925 926 927 928 929 930

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
931
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
932 933 934 935 936
			  ttm->num_pages, gtt->offset);

	return r;
}

937
/*
938 939 940 941 942
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
943
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
944
				   struct ttm_tt *ttm,
945
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
946
{
D
Dave Airlie 已提交
947
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
948
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
949
	uint64_t flags;
950
	int r = 0;
A
Alex Deucher 已提交
951

952 953 954 955 956 957
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

958
	if (gtt->userptr) {
D
Dave Airlie 已提交
959
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
960 961 962 963 964
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
965
	if (!ttm->num_pages) {
966
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
967 968 969 970 971 972 973 974
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

975 976
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
977
		return 0;
978
	}
979

980
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
981
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
982 983

	/* bind pages into GART page tables */
984
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
985
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
986 987
		ttm->pages, gtt->ttm.dma_address, flags);

988
	if (r)
989
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
990
			  ttm->num_pages, gtt->offset);
991
	gtt->bound = true;
992
	return r;
993 994
}

995
/*
996 997 998 999 1000 1001
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
1002
 */
1003
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1004
{
1005
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1006
	struct ttm_operation_ctx ctx = { false, false };
1007
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1008
	struct ttm_resource tmp;
1009 1010
	struct ttm_placement placement;
	struct ttm_place placements;
1011
	uint64_t addr, flags;
1012 1013
	int r;

1014
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1015 1016
		return 0;

1017 1018 1019 1020
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1021

1022 1023 1024 1025 1026 1027 1028 1029 1030
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1031 1032
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
1033 1034 1035 1036

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1037

1038 1039
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1040

1041
		/* Bind pages */
1042
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1043 1044
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
1045
			ttm_resource_free(bo, &tmp);
1046 1047 1048
			return r;
		}

1049
		ttm_resource_free(bo, &bo->mem);
1050
		bo->mem = tmp;
1051
	}
1052

1053
	return 0;
A
Alex Deucher 已提交
1054 1055
}

1056
/*
1057 1058 1059 1060 1061
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1062
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1063
{
1064
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1065
	uint64_t flags;
1066 1067
	int r;

1068
	if (!tbo->ttm)
1069 1070
		return 0;

1071 1072 1073
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1074
	return r;
1075 1076
}

1077
/*
1078 1079 1080 1081 1082
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1083
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1084
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1085
{
D
Dave Airlie 已提交
1086
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1087
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1088
	int r;
A
Alex Deucher 已提交
1089

1090
	/* if the pages have userptr pinning then clear that first */
1091
	if (gtt->userptr)
D
Dave Airlie 已提交
1092
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1093

1094 1095 1096
	if (!gtt->bound)
		return;

1097
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1098
		return;
1099

A
Alex Deucher 已提交
1100
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1101
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1102
	if (r)
1103
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1104
			  gtt->ttm.num_pages, gtt->offset);
1105
	gtt->bound = false;
A
Alex Deucher 已提交
1106 1107
}

1108
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1109
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1110 1111 1112
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1113
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1114
	ttm_tt_destroy_common(bdev, ttm);
1115 1116 1117
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1118
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1119 1120 1121
	kfree(gtt);
}

1122 1123 1124 1125
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1126
 * @page_flags: Page flags to be added to the ttm_tt object
1127 1128 1129
 *
 * Called by ttm_tt_create().
 */
1130 1131
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1132
{
1133
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1134
	struct amdgpu_ttm_tt *gtt;
1135
	enum ttm_caching caching;
A
Alex Deucher 已提交
1136 1137 1138 1139 1140

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1141
	gtt->gobj = &bo->base;
1142

1143 1144 1145 1146 1147
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1148
	/* allocate space for the uninitialized page entries */
1149
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1150 1151 1152
		kfree(gtt);
		return NULL;
	}
1153
	return &gtt->ttm;
A
Alex Deucher 已提交
1154 1155
}

1156
/*
1157 1158 1159 1160 1161
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1162
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1163 1164
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1165
{
D
Dave Airlie 已提交
1166
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1167 1168
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1169
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1170
	if (gtt && gtt->userptr) {
1171
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1172 1173 1174 1175 1176 1177 1178
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		return 0;
	}

1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

1192 1193
		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
1194
		return 0;
A
Alex Deucher 已提交
1195 1196
	}

1197
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1198 1199
}

1200
/*
1201 1202 1203 1204 1205
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1206
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1207
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1208 1209
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1210
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1211 1212

	if (gtt && gtt->userptr) {
1213
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1214 1215 1216 1217 1218
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1229 1230
		return;

D
Dave Airlie 已提交
1231
	adev = amdgpu_ttm_adev(bdev);
1232
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1233 1234
}

1235
/**
1236 1237
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1238
 *
1239
 * @bo: The ttm_buffer_object to bind this userptr to
1240 1241 1242 1243 1244 1245
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1246 1247
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1248
{
1249
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1250

1251 1252 1253 1254 1255 1256
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1257

1258
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1259 1260
	gtt->userptr = addr;
	gtt->userflags = flags;
1261 1262 1263 1264 1265 1266

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1267 1268 1269
	return 0;
}

1270
/*
1271 1272
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1273
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1274 1275 1276 1277
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1278
		return NULL;
A
Alex Deucher 已提交
1279

1280 1281 1282 1283
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1284 1285
}

1286
/*
1287 1288
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1289 1290
 *
 */
1291 1292 1293 1294 1295 1296
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1297
	if (gtt == NULL || !gtt->userptr)
1298 1299
		return false;

1300 1301 1302
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1303
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1304 1305 1306 1307 1308 1309
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1310
/*
1311
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1312
 */
1313
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1314 1315 1316 1317 1318 1319
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1320
	return true;
1321 1322
}

1323
/*
1324 1325
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1336
/**
1337
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1338 1339 1340
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1341 1342
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1343
 */
1344
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1345
{
1346
	uint64_t flags = 0;
A
Alex Deucher 已提交
1347 1348 1349 1350

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1351
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1352 1353
		flags |= AMDGPU_PTE_SYSTEM;

1354
		if (ttm->caching == ttm_cached)
1355 1356
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1357

1358 1359 1360 1361
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1362 1363 1364 1365 1366 1367
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1368
 * @adev: amdgpu_device pointer
1369 1370
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1371
 *
1372 1373 1374
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1375
				 struct ttm_resource *mem)
1376 1377 1378
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1379
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1380 1381 1382 1383 1384 1385 1386 1387
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1388
/*
1389 1390
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1391
 *
1392 1393 1394
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1395 1396
 * used to clean out a memory space.
 */
1397 1398 1399
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1400
	unsigned long num_pages = bo->mem.num_pages;
1401
	struct amdgpu_res_cursor cursor;
1402
	struct dma_resv_list *flist;
1403 1404 1405
	struct dma_fence *f;
	int i;

1406
	if (bo->type == ttm_bo_type_kernel &&
1407
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1408 1409
		return false;

1410 1411 1412 1413
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1414
	flist = dma_resv_get_list(bo->base.resv);
1415 1416 1417
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1418
				dma_resv_held(bo->base.resv));
1419 1420 1421 1422
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1423

1424 1425
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1426 1427 1428
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1429
		return true;
1430

1431
	case TTM_PL_VRAM:
1432
		/* Check each drm MM node individually */
1433 1434 1435 1436 1437 1438
		amdgpu_res_first(&bo->mem, 0, (u64)num_pages << PAGE_SHIFT,
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1439 1440
				return true;

1441
			amdgpu_res_next(&cursor, cursor.size);
1442
		}
1443
		return false;
1444

1445 1446
	default:
		break;
1447 1448 1449 1450 1451
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1452
/**
1453
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1464
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1465 1466
				    unsigned long offset, void *buf, int len,
				    int write)
1467
{
1468
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1469
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1470 1471
	struct amdgpu_res_cursor cursor;
	unsigned long flags;
1472 1473 1474 1475 1476 1477
	uint32_t value = 0;
	int ret = 0;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1478 1479 1480 1481 1482
	amdgpu_res_first(&bo->mem, offset, len, &cursor);
	while (cursor.remaining) {
		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
		uint64_t bytes = 4 - (cursor.start & 3);
		uint32_t shift = (cursor.start & 3) * 8;
1483 1484
		uint32_t mask = 0xffffffff << shift;

1485 1486 1487
		if (cursor.size < bytes) {
			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
			bytes = cursor.size;
1488 1489
		}

1490 1491 1492 1493
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1494
			value = RREG32_NO_KIQ(mmMM_DATA);
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
1506 1507 1508 1509
			bytes = cursor.size & 0x3ull;
			amdgpu_device_vram_access(adev, cursor.start,
						  (uint32_t *)buf, bytes,
						  write);
1510 1511 1512 1513
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
1514
		amdgpu_res_next(&cursor, bytes);
1515 1516 1517 1518 1519
	}

	return ret;
}

1520 1521 1522 1523 1524 1525
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1526
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1527 1528 1529
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1530
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1531
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1532 1533 1534
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
1535
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1536
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1537
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1538
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1539 1540
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1541 1542
};

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1555 1556
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1568 1569
	uint64_t vram_size = adev->gmc.visible_vram_size;

1570 1571
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1572

1573 1574
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1575
		return 0;
1576

1577
	return amdgpu_bo_create_kernel_at(adev,
1578 1579
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1580
					  AMDGPU_GEM_DOMAIN_VRAM,
1581 1582
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1583
}
1584

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1607
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1608
{
1609
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1610

1611
	memset(ctx, 0, sizeof(*ctx));
1612

1613
	ctx->c2p_train_data_offset =
1614
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1615 1616 1617 1618
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1619

1620 1621 1622 1623
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1624 1625
}

1626 1627 1628
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1629
 */
1630
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1631 1632 1633
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1634
	bool mem_train_support = false;
1635

1636
	if (!amdgpu_sriov_vf(adev)) {
1637
		ret = amdgpu_mem_train_support(adev);
1638
		if (ret == 1)
1639
			mem_train_support = true;
1640
		else if (ret == -1)
1641 1642
			return -EINVAL;
		else
1643
			DRM_DEBUG("memory training does not support!\n");
1644 1645
	}

1646 1647 1648 1649 1650 1651 1652
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1653
	adev->mman.discovery_tmr_size =
1654
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1655 1656
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1657 1658 1659 1660 1661

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1662 1663 1664 1665 1666
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1667 1668 1669 1670
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1671
		}
1672
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1673
	}
1674 1675

	ret = amdgpu_bo_create_kernel_at(adev,
1676 1677
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1678
				AMDGPU_GEM_DOMAIN_VRAM,
1679
				&adev->mman.discovery_memory,
1680
				NULL);
1681
	if (ret) {
1682
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1683
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1684
		return ret;
1685 1686 1687 1688 1689
	}

	return 0;
}

1690
/*
1691 1692
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1693 1694 1695 1696 1697 1698
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1699 1700
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1701
	uint64_t gtt_size;
A
Alex Deucher 已提交
1702
	int r;
1703
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1704

1705 1706
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1707
	/* No others user of address space so set it to 0 */
1708
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1709 1710
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1711
			       adev->need_swiotlb,
1712
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1713 1714 1715 1716 1717
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1718

1719
	/* Initialize VRAM pool with all of VRAM divided into pages */
1720
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1721 1722 1723 1724
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1725 1726 1727 1728

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1729 1730
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1731

A
Alex Deucher 已提交
1732
	/* Change the size here instead of the init above so only lpfn is affected */
1733
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1734
#ifdef CONFIG_64BIT
1735
#ifdef CONFIG_X86
1736 1737 1738 1739 1740
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1741
#endif
1742 1743
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1744
#endif
A
Alex Deucher 已提交
1745

1746 1747 1748 1749
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1750
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1751 1752 1753 1754
	if (r) {
		return r;
	}

1755
	/*
1756 1757 1758
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1759
	 */
1760
	if (adev->mman.discovery_bin) {
1761
		r = amdgpu_ttm_reserve_tmr(adev);
1762 1763 1764
		if (r)
			return r;
	}
1765

1766 1767 1768 1769
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1770
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1771
				       AMDGPU_GEM_DOMAIN_VRAM,
1772
				       &adev->mman.stolen_vga_memory,
1773
				       NULL);
C
Christian König 已提交
1774 1775
	if (r)
		return r;
1776 1777
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1778
				       AMDGPU_GEM_DOMAIN_VRAM,
1779
				       &adev->mman.stolen_extended_memory,
1780
				       NULL);
C
Christian König 已提交
1781 1782
	if (r)
		return r;
1783

A
Alex Deucher 已提交
1784
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1785
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1786

1787 1788
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1789 1790 1791 1792
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1793
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1794
			       adev->gmc.mc_vram_size),
1795 1796 1797
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1798
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1799 1800

	/* Initialize GTT memory pool */
1801
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1802 1803 1804 1805 1806
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1807
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1808

1809
	/* Initialize various on-chip memory pools */
1810
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1811 1812 1813
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1814 1815
	}

1816
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1817 1818 1819
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1820 1821
	}

1822
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1823 1824 1825
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1826 1827 1828 1829 1830
	}

	return 0;
}

1831
/*
1832 1833
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1834 1835 1836 1837
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1838

1839
	amdgpu_ttm_training_reserve_vram_fini(adev);
1840
	/* return the stolen vga memory back to VRAM */
1841 1842
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1843
	/* return the IP Discovery TMR memory back to VRAM */
1844
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1845
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1846

1847 1848 1849
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
1850

1851 1852
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1853 1854 1855
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1856
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1857 1858 1859 1860
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1871
{
1872
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1873
	uint64_t size;
1874
	int r;
A
Alex Deucher 已提交
1875

1876
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1877
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1878 1879
		return;

1880 1881
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1882
		struct drm_gpu_scheduler *sched;
1883 1884

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1885 1886
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1887
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1888
					  1, NULL);
1889 1890 1891 1892 1893 1894
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1895
		drm_sched_entity_destroy(&adev->mman.entity);
1896 1897
		dma_fence_put(man->move);
		man->move = NULL;
1898 1899
	}

A
Alex Deucher 已提交
1900
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1901 1902 1903 1904
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1905
	man->size = size >> PAGE_SHIFT;
1906
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1907 1908
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
	vm_fault_t ret;

	ret = ttm_bo_vm_reserve(bo, vmf);
	if (ret)
		return ret;

	ret = amdgpu_bo_fault_reserve_notify(bo);
	if (ret)
		goto unlock;

	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
				       TTM_BO_VM_NUM_PREFAULT, 1);
	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
		return ret;

unlock:
	dma_resv_unlock(bo->base.resv);
	return ret;
}

1932
static const struct vm_operations_struct amdgpu_ttm_vm_ops = {
1933 1934 1935 1936 1937 1938
	.fault = amdgpu_ttm_fault,
	.open = ttm_bo_vm_open,
	.close = ttm_bo_vm_close,
	.access = ttm_bo_vm_access
};

A
Alex Deucher 已提交
1939 1940
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
1941
	struct drm_file *file_priv = filp->private_data;
1942
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
1943
	int r;
A
Alex Deucher 已提交
1944

1945 1946 1947
	r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
	if (unlikely(r != 0))
		return r;
C
Christian König 已提交
1948

1949 1950
	vma->vm_ops = &amdgpu_ttm_vm_ops;
	return 0;
A
Alex Deucher 已提交
1951 1952
}

1953 1954
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1955
		       struct dma_resv *resv,
1956
		       struct dma_fence **fence, bool direct_submit,
1957
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1958
{
1959 1960
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1961
	struct amdgpu_device *adev = ring->adev;
1962 1963
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1964 1965 1966 1967 1968
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1969
	if (direct_submit && !ring->sched.ready) {
1970 1971 1972 1973
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1974 1975
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1976
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1977

1978
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1979
	if (r)
1980
		return r;
1981

1982
	if (vm_needs_flush) {
1983 1984
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1985 1986
		job->vm_needs_flush = true;
	}
1987
	if (resv) {
1988
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1989 1990
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1991 1992 1993 1994
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1995 1996 1997 1998 1999
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2000
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2001
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2002 2003 2004 2005 2006 2007

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2008 2009
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2010 2011 2012
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2013
		r = amdgpu_job_submit(job, &adev->mman.entity,
2014
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2015 2016
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2017

2018
	return r;
2019

2020
error_free:
2021
	amdgpu_job_free(job);
2022
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2023
	return r;
A
Alex Deucher 已提交
2024 2025
}

2026
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2027
		       uint32_t src_data,
2028
		       struct dma_resv *resv,
2029
		       struct dma_fence **fence)
2030
{
2031
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2032
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2033 2034
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2035
	struct amdgpu_res_cursor cursor;
2036
	unsigned int num_loops, num_dw;
2037
	uint64_t num_bytes;
2038 2039

	struct amdgpu_job *job;
2040 2041
	int r;

2042
	if (!adev->mman.buffer_funcs_enabled) {
2043 2044 2045 2046
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2047
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2048
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2049 2050 2051 2052
		if (r)
			return r;
	}

2053
	num_bytes = bo->tbo.mem.num_pages << PAGE_SHIFT;
2054 2055
	num_loops = 0;

2056 2057 2058 2059
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
2060
	}
2061
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2062 2063

	/* for IB padding */
2064
	num_dw += 64;
2065

2066 2067
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2068 2069 2070 2071 2072
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2073 2074
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2075 2076 2077 2078 2079 2080
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2081 2082 2083 2084
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
2085

2086 2087 2088
		dst_addr += amdgpu_ttm_domain_start(adev, bo->tbo.mem.mem_type);
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
2089

2090
		amdgpu_res_next(&cursor, cur_size);
2091 2092 2093 2094
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2095
	r = amdgpu_job_submit(job, &adev->mman.entity,
2096
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2107 2108
#if defined(CONFIG_DEBUG_FS)

2109
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
2110
{
2111 2112 2113
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
2114
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2115

2116
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2117
	return 0;
A
Alex Deucher 已提交
2118 2119
}

2120
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2121
{
2122
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2123 2124 2125 2126

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2177

2178
/*
2179 2180 2181 2182
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2183 2184 2185
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2186
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2187 2188 2189 2190 2191
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2192
	if (*pos >= adev->gmc.mc_vram_size)
2193 2194
		return -ENXIO;

2195
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2196
	while (size) {
2197 2198
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2199

2200
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2201 2202
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2203

2204 2205 2206 2207
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2208 2209 2210 2211 2212
	}

	return result;
}

2213
/*
2214 2215 2216 2217
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2228
	if (*pos >= adev->gmc.mc_vram_size)
2229 2230 2231 2232 2233 2234
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2235
		if (*pos >= adev->gmc.mc_vram_size)
2236 2237 2238 2239 2240 2241 2242
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2243 2244 2245
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2257 2258 2259
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2260 2261
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2262 2263
};

2264
/*
2265 2266 2267 2268 2269 2270
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2271 2272
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2273 2274 2275
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2276 2277
	ssize_t result = 0;
	int r;
2278

2279
	/* retrieve the IOMMU domain if any for this device */
2280
	dom = iommu_get_domain_for_dev(adev->dev);
2281

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2292 2293 2294 2295
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2307
		r = copy_to_user(buf, ptr + off, bytes);
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2320
/*
2321 2322 2323 2324 2325 2326
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2327 2328 2329 2330 2331 2332 2333
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2334 2335

	dom = iommu_get_domain_for_dev(adev->dev);
2336

2337 2338 2339 2340 2341 2342 2343 2344 2345
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2346

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2358
		r = copy_from_user(ptr + off, buf, bytes);
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2369 2370
}

2371
static const struct file_operations amdgpu_ttm_iomem_fops = {
2372
	.owner = THIS_MODULE,
2373 2374
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2375 2376
	.llseek = default_llseek
};
2377

2378 2379
#endif

2380
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2381 2382
{
#if defined(CONFIG_DEBUG_FS)
2383
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2384 2385
	struct dentry *root = minor->debugfs_root;

2386
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2387
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2388
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2389
			    &amdgpu_ttm_iomem_fops);
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2402 2403
#endif
}