amdgpu_ttm.c 58.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44

45 46 47
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
48

A
Alex Deucher 已提交
49
#include <drm/amdgpu_drm.h>
50

A
Alex Deucher 已提交
51
#include "amdgpu.h"
52
#include "amdgpu_object.h"
53
#include "amdgpu_trace.h"
54
#include "amdgpu_amdkfd.h"
55
#include "amdgpu_sdma.h"
56
#include "amdgpu_ras.h"
57
#include "amdgpu_atomfirmware.h"
58
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
59 60
#include "bif/bif_4_1_d.h"

61 62
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

63
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
64 65
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
66
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
67
				      struct ttm_tt *ttm);
68

69
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
70
				    unsigned int type,
71
				    uint64_t size_in_page)
72
{
73
	return ttm_range_man_init(&adev->mman.bdev, type,
74
				  false, size_in_page);
A
Alex Deucher 已提交
75 76
}

77 78 79 80 81 82 83 84
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
85 86 87
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
88
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
89
	struct amdgpu_bo *abo;
90
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
91 92
		.fpfn = 0,
		.lpfn = 0,
93
		.mem_type = TTM_PL_SYSTEM,
94
		.flags = 0
A
Alex Deucher 已提交
95 96
	};

97
	/* Don't handle scatter gather BOs */
98 99 100 101 102 103
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

104
	/* Object isn't an AMDGPU object so ignore */
105
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
106 107 108 109 110 111
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
112

113
	abo = ttm_to_amdgpu_bo(bo);
114 115 116 117 118 119 120 121 122 123 124 125 126 127
	if (abo->flags & AMDGPU_AMDKFD_CREATE_SVM_BO) {
		struct dma_fence *fence;
		struct dma_resv *resv = &bo->base._resv;

		rcu_read_lock();
		fence = rcu_dereference(resv->fence_excl);
		if (fence && !fence->ops->signaled)
			dma_fence_enable_sw_signaling(fence);

		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		rcu_read_unlock();
		return;
	}
A
Alex Deucher 已提交
128
	switch (bo->mem.mem_type) {
129 130 131 132 133 134 135
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
136
	case TTM_PL_VRAM:
137
		if (!adev->mman.buffer_funcs_enabled) {
138
			/* Move to system memory */
139
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
140
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
141 142
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
143 144 145 146 147 148

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
149
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
150
							 AMDGPU_GEM_DOMAIN_GTT);
151
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
152 153 154
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
155
		} else {
156
			/* Move to GTT memory */
157
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
158
		}
A
Alex Deucher 已提交
159 160 161
		break;
	case TTM_PL_TT:
	default:
162
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
163
		break;
A
Alex Deucher 已提交
164
	}
165
	*placement = abo->placement;
A
Alex Deucher 已提交
166 167
}

168 169 170 171
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
172
 * @mm_cur: range to map
173 174 175 176 177 178 179 180 181 182
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
183
				 struct ttm_resource *mem,
184 185 186 187
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
188 189 190 191 192 193
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
194
	void *cpu_addr;
195
	uint64_t flags;
196
	unsigned int i;
197 198 199 200 201 202
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
203
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
204 205
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
206 207 208 209 210 211
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
212
	*addr += mm_cur->start & ~PAGE_MASK;
213 214

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
215
	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
216 217

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
218
				     AMDGPU_IB_POOL_DELAYED, &job);
219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

237 238 239
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
240
		dma_addr_t *dma_addr;
241

242 243
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
244 245 246 247 248 249
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

250
		dma_address = mm_cur->start;
251 252 253 254 255 256 257 258 259 260 261
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

277
/**
278
 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
279 280 281 282 283 284 285
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
286 287 288 289 290 291 292
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
293 294
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
295
			       uint64_t size, bool tmz,
296
			       struct dma_resv *resv,
297
			       struct dma_fence **f)
298
{
299 300 301
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

302
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
303
	struct amdgpu_res_cursor src_mm, dst_mm;
304
	struct dma_fence *fence = NULL;
305
	int r = 0;
306

307
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
308 309 310 311
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

312 313
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
314

315
	mutex_lock(&adev->mman.gtt_window_lock);
316 317 318
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
319
		struct dma_fence *next;
320 321
		uint32_t cur_size;
		uint64_t from, to;
322

323 324 325
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
326
		cur_size = max(src_page_offset, dst_page_offset);
327
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
328
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
329 330

		/* Map src to window 0 and dst to window 1. */
331
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
332
					  PFN_UP(cur_size + src_page_offset),
333
					  0, ring, tmz, &from);
334 335
		if (r)
			goto error;
336

337
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
338
					  PFN_UP(cur_size + dst_page_offset),
339
					  1, ring, tmz, &to);
340 341
		if (r)
			goto error;
342

343
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
344
				       resv, &next, false, true, tmz);
345 346 347
		if (r)
			goto error;

348
		dma_fence_put(fence);
349 350
		fence = next;

351 352
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
353
	}
354
error:
355
	mutex_unlock(&adev->mman.gtt_window_lock);
356 357 358 359 360 361
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

362
/*
363 364
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
365 366
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
367
 */
368
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
369
			    bool evict,
370 371
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
372 373
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
374
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
375 376 377 378 379 380 381 382 383 384 385 386 387
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
388
				       amdgpu_bo_encrypted(abo),
389
				       bo->base.resv, &fence);
390 391
	if (r)
		goto error;
392

393 394
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
395
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
396 397 398 399 400 401 402 403 404 405 406 407
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

408 409
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
410
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
411
	else
412
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
413
	dma_fence_put(fence);
A
Alex Deucher 已提交
414
	return r;
415 416 417

error:
	if (fence)
418 419
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
420
	return r;
A
Alex Deucher 已提交
421 422
}

423
/*
424 425 426 427 428
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
429
			       struct ttm_resource *mem)
430
{
431 432
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
433 434 435 436 437 438 439

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

440 441
	amdgpu_res_first(mem, 0, mem_size, &cursor);

442
	/* ttm_resource_ioremap only supports contiguous memory */
443
	if (cursor.size != mem_size)
444 445
		return false;

446
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
447 448
}

449
/*
450 451 452 453
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
454 455
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
456 457
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
458 459
{
	struct amdgpu_device *adev;
460
	struct amdgpu_bo *abo;
461
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
462 463
	int r;

464 465 466 467 468 469
	if (new_mem->mem_type == TTM_PL_TT) {
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

470
	/* Can't move a pinned BO */
471
	abo = ttm_to_amdgpu_bo(bo);
472
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
473 474
		return -EINVAL;

475
	adev = amdgpu_ttm_adev(bo->bdev);
476

A
Alex Deucher 已提交
477
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
478
		ttm_bo_move_null(bo, new_mem);
479
		goto out;
A
Alex Deucher 已提交
480
	}
481 482
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
483
		ttm_bo_move_null(bo, new_mem);
484
		goto out;
A
Alex Deucher 已提交
485
	}
486
	if (old_mem->mem_type == TTM_PL_TT &&
487
	    new_mem->mem_type == TTM_PL_SYSTEM) {
488
		r = ttm_bo_wait_ctx(bo, ctx);
489
		if (r)
490
			return r;
491 492 493

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
		ttm_resource_free(bo, &bo->mem);
494
		ttm_bo_assign_mem(bo, new_mem);
495
		goto out;
496
	}
497

498 499 500 501 502 503 504
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
505
		ttm_bo_move_null(bo, new_mem);
506
		goto out;
507
	}
508

509 510 511 512 513 514 515 516 517 518 519 520 521 522
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
523 524
		r = -ENODEV;
	}
A
Alex Deucher 已提交
525 526

	if (r) {
527 528 529 530
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
531
			return r;
A
Alex Deucher 已提交
532
		}
533 534 535

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
536
			return r;
A
Alex Deucher 已提交
537 538
	}

539 540 541 542 543 544 545 546 547
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

548
out:
A
Alex Deucher 已提交
549
	/* update statistics */
550
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
551
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
552 553 554
	return 0;
}

555
/*
556 557 558 559
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
560 561
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
				     struct ttm_resource *mem)
A
Alex Deucher 已提交
562
{
563
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
564
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
565 566 567 568 569 570 571 572 573 574

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
575
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
576
			return -EINVAL;
577

578
		if (adev->mman.aper_base_kaddr &&
579
		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
580 581 582
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

583
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
584
		mem->bus.is_iomem = true;
585 586 587 588
		if (adev->gmc.xgmi.connected_to_cpu)
			mem->bus.caching = ttm_cached;
		else
			mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
589 590 591 592 593 594 595
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

596 597 598
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
599
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
600
	struct amdgpu_res_cursor cursor;
601

602 603
	amdgpu_res_first(&bo->mem, (u64)page_offset << PAGE_SHIFT, 0, &cursor);
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
604 605
}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
627 628 629 630
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
631
	struct ttm_tt	ttm;
632
	struct drm_gem_object	*gobj;
633 634
	u64			offset;
	uint64_t		userptr;
635
	struct task_struct	*usertask;
636
	uint32_t		userflags;
637
	bool			bound;
638
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
639
	struct hmm_range	*range;
640
#endif
A
Alex Deucher 已提交
641 642
};

643
#ifdef CONFIG_DRM_AMDGPU_USERPTR
644
/*
645 646
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
647
 *
648 649
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
650
 */
651
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
652
{
653
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
654
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
655
	unsigned long start = gtt->userptr;
656
	struct vm_area_struct *vma;
657
	struct mm_struct *mm;
658
	bool readonly;
659
	int r = 0;
A
Alex Deucher 已提交
660

661 662 663
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
664
		return -EFAULT;
665
	}
666

667 668 669 670
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

671
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
672 673
		return -ESRCH;

674
	mmap_read_lock(mm);
675
	vma = find_vma(mm, start);
676
	mmap_read_unlock(mm);
677 678
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
679
		goto out_putmm;
680
	}
681
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
682
		vma->vm_file)) {
683
		r = -EPERM;
684
		goto out_putmm;
685
	}
686

687 688 689 690 691
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
				       false);
out_putmm:
692
	mmput(mm);
693

694 695 696
	return r;
}

697
/*
698 699
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
700
 *
701
 * Returns: true if pages are still valid
702
 */
703
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
704
{
705
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
706
	bool r = false;
707

708 709
	if (!gtt || !gtt->userptr)
		return false;
710

711
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
712
		gtt->userptr, ttm->num_pages);
713

714
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
715 716
		"No user pages to check\n");

717
	if (gtt->range) {
718 719 720 721
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
722
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
723
		gtt->range = NULL;
724
	}
725

726
	return !r;
727
}
728
#endif
729

730
/*
731
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
732
 *
733
 * Called by amdgpu_cs_list_validate(). This creates the page list
734 735
 * that backs user memory and will ultimately be mapped into the device
 * address space.
736
 */
737
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
738
{
739
	unsigned long i;
740

741
	for (i = 0; i < ttm->num_pages; ++i)
742
		ttm->pages[i] = pages ? pages[i] : NULL;
743 744
}

745
/*
746
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
747 748 749
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
750
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
751
				     struct ttm_tt *ttm)
752
{
D
Dave Airlie 已提交
753
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
754 755 756 757
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
758
	int r;
759

760
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
761
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
762
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
763 764 765 766
				      GFP_KERNEL);
	if (r)
		goto release_sg;

767
	/* Map SG to device */
768 769
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
770 771
		goto release_sg;

772
	/* convert SG to linear array of pages and dma addresses */
773 774
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
775 776 777 778 779

	return 0;

release_sg:
	kfree(ttm->sg);
780
	ttm->sg = NULL;
A
Alex Deucher 已提交
781 782 783
	return r;
}

784
/*
785 786
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
787
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
788
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
789
{
D
Dave Airlie 已提交
790
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
791 792 793 794 795 796
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
797
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
798 799
		return;

800
	/* unmap the pages mapped to the device */
801
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
802
	sg_free_table(ttm->sg);
803

804
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
805 806 807 808 809
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
810
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
811 812 813 814 815
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
816
#endif
A
Alex Deucher 已提交
817 818
}

819
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
820 821 822 823 824 825 826 827
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

828 829 830
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

831
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
832 833 834 835 836 837 838
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

839 840 841 842
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
843 844
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
845 846 847 848 849 850 851 852 853 854 855 856 857

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
858
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
859 860 861 862 863
			  ttm->num_pages, gtt->offset);

	return r;
}

864
/*
865 866 867 868 869
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
870
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
871
				   struct ttm_tt *ttm,
872
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
873
{
D
Dave Airlie 已提交
874
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
875
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
876
	uint64_t flags;
877
	int r = 0;
A
Alex Deucher 已提交
878

879 880 881 882 883 884
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

885
	if (gtt->userptr) {
D
Dave Airlie 已提交
886
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
887 888 889 890
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	} else if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
906
	}
907

A
Alex Deucher 已提交
908
	if (!ttm->num_pages) {
909
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
910 911 912 913 914 915 916 917
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

918 919
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
920
		return 0;
921
	}
922

923
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
924
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
925 926

	/* bind pages into GART page tables */
927
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
928
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
929 930
		ttm->pages, gtt->ttm.dma_address, flags);

931
	if (r)
932
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
933
			  ttm->num_pages, gtt->offset);
934
	gtt->bound = true;
935
	return r;
936 937
}

938
/*
939 940 941 942 943 944
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
945
 */
946
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
947
{
948
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
949
	struct ttm_operation_ctx ctx = { false, false };
950
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
951
	struct ttm_resource tmp;
952 953
	struct ttm_placement placement;
	struct ttm_place placements;
954
	uint64_t addr, flags;
955 956
	int r;

957
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
958 959
		return 0;

960 961 962 963
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
964

965 966 967 968 969 970 971
		/* allocate GART space */
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
972 973
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
974 975 976 977

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
978

979 980
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
981

982
		/* Bind pages */
983
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
984 985
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
986
			ttm_resource_free(bo, &tmp);
987 988 989
			return r;
		}

990
		ttm_resource_free(bo, &bo->mem);
991
		bo->mem = tmp;
992
	}
993

994
	return 0;
A
Alex Deucher 已提交
995 996
}

997
/*
998 999 1000 1001 1002
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1003
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1004
{
1005
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1006
	uint64_t flags;
1007 1008
	int r;

1009
	if (!tbo->ttm)
1010 1011
		return 0;

1012 1013 1014
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1015
	return r;
1016 1017
}

1018
/*
1019 1020 1021 1022 1023
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1024
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1025
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1026
{
D
Dave Airlie 已提交
1027
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1028
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1029
	int r;
A
Alex Deucher 已提交
1030

1031
	/* if the pages have userptr pinning then clear that first */
1032
	if (gtt->userptr) {
D
Dave Airlie 已提交
1033
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1034 1035 1036 1037 1038 1039 1040
	} else if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
	}
1041

1042 1043 1044
	if (!gtt->bound)
		return;

1045
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1046
		return;
1047

A
Alex Deucher 已提交
1048
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1049
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1050
	if (r)
1051
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1052
			  gtt->ttm.num_pages, gtt->offset);
1053
	gtt->bound = false;
A
Alex Deucher 已提交
1054 1055
}

1056
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1057
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1058 1059 1060
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1061
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1062
	ttm_tt_destroy_common(bdev, ttm);
1063 1064 1065
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1066
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1067 1068 1069
	kfree(gtt);
}

1070 1071 1072 1073
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1074
 * @page_flags: Page flags to be added to the ttm_tt object
1075 1076 1077
 *
 * Called by ttm_tt_create().
 */
1078 1079
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1080
{
1081
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1082
	struct amdgpu_ttm_tt *gtt;
1083
	enum ttm_caching caching;
A
Alex Deucher 已提交
1084 1085 1086 1087 1088

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1089
	gtt->gobj = &bo->base;
1090

1091 1092 1093 1094 1095
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1096
	/* allocate space for the uninitialized page entries */
1097
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1098 1099 1100
		kfree(gtt);
		return NULL;
	}
1101
	return &gtt->ttm;
A
Alex Deucher 已提交
1102 1103
}

1104
/*
1105 1106 1107 1108 1109
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1110
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1111 1112
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1113
{
D
Dave Airlie 已提交
1114
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1115 1116
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1117
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1118
	if (gtt && gtt->userptr) {
1119
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1120 1121 1122 1123 1124 1125 1126
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		return 0;
	}

1127
	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1128
		return 0;
A
Alex Deucher 已提交
1129

1130
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1131 1132
}

1133
/*
1134 1135 1136 1137 1138
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1139
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1140
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1141 1142
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1143
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1144 1145

	if (gtt && gtt->userptr) {
1146
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1147
		kfree(ttm->sg);
1148
		ttm->sg = NULL;
A
Alex Deucher 已提交
1149
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1150 1151 1152 1153
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1154 1155
		return;

D
Dave Airlie 已提交
1156
	adev = amdgpu_ttm_adev(bdev);
1157
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1158 1159
}

1160
/**
1161 1162
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1163
 *
1164
 * @bo: The ttm_buffer_object to bind this userptr to
1165 1166 1167 1168 1169 1170
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1171 1172
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1173
{
1174
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1175

1176 1177 1178 1179 1180 1181
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1182

1183
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1184 1185
	gtt->userptr = addr;
	gtt->userflags = flags;
1186 1187 1188 1189 1190 1191

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1192 1193 1194
	return 0;
}

1195
/*
1196 1197
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1198
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1199 1200 1201 1202
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1203
		return NULL;
A
Alex Deucher 已提交
1204

1205 1206 1207 1208
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1209 1210
}

1211
/*
1212 1213
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1214 1215
 *
 */
1216 1217 1218 1219 1220 1221
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1222
	if (gtt == NULL || !gtt->userptr)
1223 1224
		return false;

1225 1226 1227
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1228
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1229 1230 1231 1232 1233 1234
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1235
/*
1236
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1237
 */
1238
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1239 1240 1241 1242 1243 1244
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1245
	return true;
1246 1247
}

1248
/*
1249 1250
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1261
/**
1262
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1263 1264 1265
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1266 1267
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1268
 */
1269
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1270
{
1271
	uint64_t flags = 0;
A
Alex Deucher 已提交
1272 1273 1274 1275

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1276
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1277 1278
		flags |= AMDGPU_PTE_SYSTEM;

1279
		if (ttm->caching == ttm_cached)
1280 1281
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1282

1283 1284 1285 1286
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1287 1288 1289 1290 1291 1292
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1293
 * @adev: amdgpu_device pointer
1294 1295
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1296
 *
1297 1298 1299
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1300
				 struct ttm_resource *mem)
1301 1302 1303
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1304
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1305 1306 1307 1308 1309 1310 1311 1312
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1313
/*
1314 1315
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1316
 *
1317 1318 1319
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1320 1321
 * used to clean out a memory space.
 */
1322 1323 1324
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1325
	unsigned long num_pages = bo->mem.num_pages;
1326
	struct amdgpu_res_cursor cursor;
1327
	struct dma_resv_list *flist;
1328 1329 1330
	struct dma_fence *f;
	int i;

1331
	if (bo->type == ttm_bo_type_kernel &&
1332
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1333 1334
		return false;

1335 1336 1337 1338
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1339
	flist = dma_resv_get_list(bo->base.resv);
1340 1341 1342
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1343
				dma_resv_held(bo->base.resv));
1344 1345 1346 1347
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1348

1349 1350
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1351 1352 1353
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1354
		return true;
1355

1356
	case TTM_PL_VRAM:
1357
		/* Check each drm MM node individually */
1358 1359 1360 1361 1362 1363
		amdgpu_res_first(&bo->mem, 0, (u64)num_pages << PAGE_SHIFT,
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1364 1365
				return true;

1366
			amdgpu_res_next(&cursor, cursor.size);
1367
		}
1368
		return false;
1369

1370 1371
	default:
		break;
1372 1373 1374 1375 1376
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1377
/**
1378
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1389
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1390 1391
				    unsigned long offset, void *buf, int len,
				    int write)
1392
{
1393
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1394
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1395 1396
	struct amdgpu_res_cursor cursor;
	unsigned long flags;
1397 1398 1399 1400 1401 1402
	uint32_t value = 0;
	int ret = 0;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1403 1404 1405 1406 1407
	amdgpu_res_first(&bo->mem, offset, len, &cursor);
	while (cursor.remaining) {
		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
		uint64_t bytes = 4 - (cursor.start & 3);
		uint32_t shift = (cursor.start & 3) * 8;
1408 1409
		uint32_t mask = 0xffffffff << shift;

1410 1411 1412
		if (cursor.size < bytes) {
			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
			bytes = cursor.size;
1413 1414
		}

1415 1416 1417 1418
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1419
			value = RREG32_NO_KIQ(mmMM_DATA);
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
1431
			bytes = cursor.size & ~0x3ULL;
1432 1433 1434
			amdgpu_device_vram_access(adev, cursor.start,
						  (uint32_t *)buf, bytes,
						  write);
1435 1436 1437 1438
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
1439
		amdgpu_res_next(&cursor, bytes);
1440 1441 1442 1443 1444
	}

	return ret;
}

1445 1446 1447 1448 1449 1450
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1451
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1452 1453 1454
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1455
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1456
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1457 1458
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
1459
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1460
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1461
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1462
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1463 1464
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1465 1466
};

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1479 1480
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1492 1493
	uint64_t vram_size = adev->gmc.visible_vram_size;

1494 1495
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1496

1497 1498
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1499
		return 0;
1500

1501
	return amdgpu_bo_create_kernel_at(adev,
1502 1503
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1504
					  AMDGPU_GEM_DOMAIN_VRAM,
1505 1506
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1507
}
1508

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1531
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1532
{
1533
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1534

1535
	memset(ctx, 0, sizeof(*ctx));
1536

1537
	ctx->c2p_train_data_offset =
1538
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1539 1540 1541 1542
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1543

1544 1545 1546 1547
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1548 1549
}

1550 1551 1552
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1553
 */
1554
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1555 1556 1557
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1558
	bool mem_train_support = false;
1559

1560
	if (!amdgpu_sriov_vf(adev)) {
1561
		if (amdgpu_atomfirmware_mem_training_supported(adev))
1562
			mem_train_support = true;
1563
		else
1564
			DRM_DEBUG("memory training does not support!\n");
1565 1566
	}

1567 1568 1569 1570 1571 1572 1573
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1574
	adev->mman.discovery_tmr_size =
1575
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1576 1577
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1578 1579 1580 1581 1582

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1583 1584 1585 1586 1587
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1588 1589 1590 1591
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1592
		}
1593
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1594
	}
1595 1596

	ret = amdgpu_bo_create_kernel_at(adev,
1597 1598
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1599
				AMDGPU_GEM_DOMAIN_VRAM,
1600
				&adev->mman.discovery_memory,
1601
				NULL);
1602
	if (ret) {
1603
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1604
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1605
		return ret;
1606 1607 1608 1609 1610
	}

	return 0;
}

1611
/*
1612 1613
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1614 1615 1616 1617 1618 1619
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1620 1621
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1622
	uint64_t gtt_size;
A
Alex Deucher 已提交
1623
	int r;
1624
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1625

1626 1627
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1628
	/* No others user of address space so set it to 0 */
1629
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1630 1631
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1632
			       adev->need_swiotlb,
1633
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1634 1635 1636 1637 1638
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1639

1640
	/* Initialize VRAM pool with all of VRAM divided into pages */
1641
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1642 1643 1644 1645
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1646 1647 1648 1649

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1650 1651
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1652

A
Alex Deucher 已提交
1653
	/* Change the size here instead of the init above so only lpfn is affected */
1654
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1655
#ifdef CONFIG_64BIT
1656
#ifdef CONFIG_X86
1657 1658 1659 1660 1661
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1662
#endif
1663 1664
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1665
#endif
A
Alex Deucher 已提交
1666

1667 1668 1669 1670
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1671
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1672 1673 1674 1675
	if (r) {
		return r;
	}

1676
	/*
1677 1678 1679
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1680
	 */
1681
	if (adev->mman.discovery_bin) {
1682
		r = amdgpu_ttm_reserve_tmr(adev);
1683 1684 1685
		if (r)
			return r;
	}
1686

1687 1688 1689 1690
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1691
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1692
				       AMDGPU_GEM_DOMAIN_VRAM,
1693
				       &adev->mman.stolen_vga_memory,
1694
				       NULL);
C
Christian König 已提交
1695 1696
	if (r)
		return r;
1697 1698
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1699
				       AMDGPU_GEM_DOMAIN_VRAM,
1700
				       &adev->mman.stolen_extended_memory,
1701
				       NULL);
C
Christian König 已提交
1702 1703
	if (r)
		return r;
1704

A
Alex Deucher 已提交
1705
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1706
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1707

1708 1709
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1710 1711 1712 1713
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1714
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1715
			       adev->gmc.mc_vram_size),
1716 1717 1718
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1719
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1720 1721

	/* Initialize GTT memory pool */
1722
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1723 1724 1725 1726 1727
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1728
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1729

1730
	/* Initialize various on-chip memory pools */
1731
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1732 1733 1734
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1735 1736
	}

1737
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1738 1739 1740
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1741 1742
	}

1743
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1744 1745 1746
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1747 1748 1749 1750 1751
	}

	return 0;
}

1752
/*
1753 1754
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1755 1756 1757 1758
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1759

1760
	amdgpu_ttm_training_reserve_vram_fini(adev);
1761
	/* return the stolen vga memory back to VRAM */
1762 1763
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1764
	/* return the IP Discovery TMR memory back to VRAM */
1765
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1766
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1767

1768 1769
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1770 1771 1772
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1773
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1774 1775 1776 1777
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1788
{
1789
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1790
	uint64_t size;
1791
	int r;
A
Alex Deucher 已提交
1792

1793
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1794
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1795 1796
		return;

1797 1798
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1799
		struct drm_gpu_scheduler *sched;
1800 1801

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1802 1803
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1804
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1805
					  1, NULL);
1806 1807 1808 1809 1810 1811
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1812
		drm_sched_entity_destroy(&adev->mman.entity);
1813 1814
		dma_fence_put(man->move);
		man->move = NULL;
1815 1816
	}

A
Alex Deucher 已提交
1817
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1818 1819 1820 1821
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1822
	man->size = size >> PAGE_SHIFT;
1823
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1824 1825
}

1826 1827
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1828
		       struct dma_resv *resv,
1829
		       struct dma_fence **fence, bool direct_submit,
1830
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1831
{
1832 1833
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1834
	struct amdgpu_device *adev = ring->adev;
1835 1836
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1837 1838 1839 1840 1841
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1842
	if (direct_submit && !ring->sched.ready) {
1843 1844 1845 1846
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1847 1848
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1849
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1850

1851
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1852
	if (r)
1853
		return r;
1854

1855
	if (vm_needs_flush) {
1856 1857
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1858 1859
		job->vm_needs_flush = true;
	}
1860
	if (resv) {
1861
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1862 1863
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1864 1865 1866 1867
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1868 1869 1870 1871 1872
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1873
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1874
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
1875 1876 1877 1878 1879 1880

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1881 1882
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1883 1884 1885
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1886
		r = amdgpu_job_submit(job, &adev->mman.entity,
1887
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1888 1889
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1890

1891
	return r;
1892

1893
error_free:
1894
	amdgpu_job_free(job);
1895
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1896
	return r;
A
Alex Deucher 已提交
1897 1898
}

1899
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1900
		       uint32_t src_data,
1901
		       struct dma_resv *resv,
1902
		       struct dma_fence **fence)
1903
{
1904
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1905
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1906 1907
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1908
	struct amdgpu_res_cursor cursor;
1909
	unsigned int num_loops, num_dw;
1910
	uint64_t num_bytes;
1911 1912

	struct amdgpu_job *job;
1913 1914
	int r;

1915
	if (!adev->mman.buffer_funcs_enabled) {
1916 1917 1918 1919
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1920
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1921
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1922 1923 1924 1925
		if (r)
			return r;
	}

1926
	num_bytes = bo->tbo.mem.num_pages << PAGE_SHIFT;
1927 1928
	num_loops = 0;

1929 1930 1931 1932
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
1933
	}
1934
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1935 1936

	/* for IB padding */
1937
	num_dw += 64;
1938

1939 1940
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
1941 1942 1943 1944 1945
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1946 1947
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1948 1949 1950 1951 1952 1953
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

1954 1955 1956 1957
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
1958

1959 1960 1961
		dst_addr += amdgpu_ttm_domain_start(adev, bo->tbo.mem.mem_type);
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
1962

1963
		amdgpu_res_next(&cursor, cur_size);
1964 1965 1966 1967
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1968
	r = amdgpu_job_submit(job, &adev->mman.entity,
1969
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
1980 1981
#if defined(CONFIG_DEBUG_FS)

1982
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
1983
{
1984 1985 1986
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
1987
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
1988

1989
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
1990
	return 0;
A
Alex Deucher 已提交
1991 1992
}

1993
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
1994
{
1995
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
1996 1997 1998 1999

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2050

2051
/*
2052 2053 2054 2055
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2056 2057 2058
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2059
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2060 2061 2062 2063 2064
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2065
	if (*pos >= adev->gmc.mc_vram_size)
2066 2067
		return -ENXIO;

2068
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2069
	while (size) {
2070 2071
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2072

2073
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2074 2075
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2076

2077 2078 2079 2080
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2081 2082 2083 2084 2085
	}

	return result;
}

2086
/*
2087 2088 2089 2090
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2101
	if (*pos >= adev->gmc.mc_vram_size)
2102 2103 2104 2105 2106 2107
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2108
		if (*pos >= adev->gmc.mc_vram_size)
2109 2110 2111 2112 2113 2114 2115
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2116 2117 2118
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2130 2131 2132
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2133 2134
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2135 2136
};

2137
/*
2138 2139 2140 2141 2142 2143
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2144 2145
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2146 2147 2148
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2149 2150
	ssize_t result = 0;
	int r;
2151

2152
	/* retrieve the IOMMU domain if any for this device */
2153
	dom = iommu_get_domain_for_dev(adev->dev);
2154

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2165 2166 2167 2168
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2180
		r = copy_to_user(buf, ptr + off, bytes);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2193
/*
2194 2195 2196 2197 2198 2199
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2200 2201 2202 2203 2204 2205 2206
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2207 2208

	dom = iommu_get_domain_for_dev(adev->dev);
2209

2210 2211 2212 2213 2214 2215 2216 2217 2218
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2219

2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2231
		r = copy_from_user(ptr + off, buf, bytes);
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2242 2243
}

2244
static const struct file_operations amdgpu_ttm_iomem_fops = {
2245
	.owner = THIS_MODULE,
2246 2247
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2248 2249
	.llseek = default_llseek
};
2250

2251 2252
#endif

2253
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2254 2255
{
#if defined(CONFIG_DEBUG_FS)
2256
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2257 2258
	struct dentry *root = minor->debugfs_root;

2259
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2260
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2261
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2262
			    &amdgpu_ttm_iomem_fops);
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2275 2276
#endif
}