amdgpu_ttm.c 59.0 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44

45 46 47
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
48
#include <drm/ttm/ttm_range_manager.h>
49

A
Alex Deucher 已提交
50
#include <drm/amdgpu_drm.h>
51

A
Alex Deucher 已提交
52
#include "amdgpu.h"
53
#include "amdgpu_object.h"
54
#include "amdgpu_trace.h"
55
#include "amdgpu_amdkfd.h"
56
#include "amdgpu_sdma.h"
57
#include "amdgpu_ras.h"
58
#include "amdgpu_atomfirmware.h"
59
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
60 61
#include "bif/bif_4_1_d.h"

62 63
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

64
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
65 66
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
67
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
68
				      struct ttm_tt *ttm);
69

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71
				    unsigned int type,
72
				    uint64_t size_in_page)
73
{
74
	return ttm_range_man_init(&adev->mman.bdev, type,
75
				  false, size_in_page);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94
		.mem_type = TTM_PL_SYSTEM,
95
		.flags = 0
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
115 116 117 118 119 120 121 122 123 124 125 126 127 128
	if (abo->flags & AMDGPU_AMDKFD_CREATE_SVM_BO) {
		struct dma_fence *fence;
		struct dma_resv *resv = &bo->base._resv;

		rcu_read_lock();
		fence = rcu_dereference(resv->fence_excl);
		if (fence && !fence->ops->signaled)
			dma_fence_enable_sw_signaling(fence);

		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		rcu_read_unlock();
		return;
	}
129 130

	switch (bo->resource->mem_type) {
131 132 133 134 135 136 137
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
138
	case TTM_PL_VRAM:
139
		if (!adev->mman.buffer_funcs_enabled) {
140
			/* Move to system memory */
141
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
142
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
143 144
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
145 146 147 148 149 150

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
151
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
152
							 AMDGPU_GEM_DOMAIN_GTT);
153
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
154 155 156
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
157
		} else {
158
			/* Move to GTT memory */
159
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
160
		}
A
Alex Deucher 已提交
161 162 163
		break;
	case TTM_PL_TT:
	default:
164
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
165
		break;
A
Alex Deucher 已提交
166
	}
167
	*placement = abo->placement;
A
Alex Deucher 已提交
168 169
}

170 171 172 173
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
174
 * @mm_cur: range to map
175 176 177 178 179 180 181 182 183 184
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
185
				 struct ttm_resource *mem,
186 187 188 189
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
190 191 192 193 194 195
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
196
	void *cpu_addr;
197
	uint64_t flags;
198
	unsigned int i;
199 200 201 202 203 204
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
205
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
206 207
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
208 209 210 211 212 213
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
214
	*addr += mm_cur->start & ~PAGE_MASK;
215 216

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
217
	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
218 219

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
220
				     AMDGPU_IB_POOL_DELAYED, &job);
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

239 240 241
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
242
		dma_addr_t *dma_addr;
243

244 245
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
246 247 248 249 250 251
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

252
		dma_address = mm_cur->start;
253 254 255 256 257 258 259 260 261 262 263
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

279
/**
280
 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
281 282 283 284 285 286 287
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
288 289 290 291 292 293 294
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
295 296
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
297
			       uint64_t size, bool tmz,
298
			       struct dma_resv *resv,
299
			       struct dma_fence **f)
300
{
301 302 303
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

304
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
305
	struct amdgpu_res_cursor src_mm, dst_mm;
306
	struct dma_fence *fence = NULL;
307
	int r = 0;
308

309
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
310 311 312 313
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

314 315
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
316

317
	mutex_lock(&adev->mman.gtt_window_lock);
318 319 320
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
321
		struct dma_fence *next;
322 323
		uint32_t cur_size;
		uint64_t from, to;
324

325 326 327
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
328
		cur_size = max(src_page_offset, dst_page_offset);
329
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
330
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
331 332

		/* Map src to window 0 and dst to window 1. */
333
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
334
					  PFN_UP(cur_size + src_page_offset),
335
					  0, ring, tmz, &from);
336 337
		if (r)
			goto error;
338

339
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
340
					  PFN_UP(cur_size + dst_page_offset),
341
					  1, ring, tmz, &to);
342 343
		if (r)
			goto error;
344

345
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
346
				       resv, &next, false, true, tmz);
347 348 349
		if (r)
			goto error;

350
		dma_fence_put(fence);
351 352
		fence = next;

353 354
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
355
	}
356
error:
357
	mutex_unlock(&adev->mman.gtt_window_lock);
358 359 360 361 362 363
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

364
/*
365 366
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
367 368
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
369
 */
370
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
371
			    bool evict,
372 373
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
374 375
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
376
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
377 378 379 380 381 382 383 384 385 386 387 388 389
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
390
				       amdgpu_bo_encrypted(abo),
391
				       bo->base.resv, &fence);
392 393
	if (r)
		goto error;
394

395 396
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
397
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
398 399 400 401 402 403 404 405 406 407 408 409
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

410 411
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
412
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
413
	else
414
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
415
	dma_fence_put(fence);
A
Alex Deucher 已提交
416
	return r;
417 418 419

error:
	if (fence)
420 421
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
422
	return r;
A
Alex Deucher 已提交
423 424
}

425
/*
426 427 428 429 430
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
431
			       struct ttm_resource *mem)
432
{
433 434
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
435 436 437 438 439 440 441

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

442 443
	amdgpu_res_first(mem, 0, mem_size, &cursor);

444
	/* ttm_resource_ioremap only supports contiguous memory */
445
	if (cursor.size != mem_size)
446 447
		return false;

448
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
449 450
}

451
/*
452 453 454 455
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
456 457
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
458 459
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
460 461
{
	struct amdgpu_device *adev;
462
	struct amdgpu_bo *abo;
463
	struct ttm_resource *old_mem = bo->resource;
A
Alex Deucher 已提交
464 465
	int r;

466 467 468 469 470 471
	if (new_mem->mem_type == TTM_PL_TT) {
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

472
	/* Can't move a pinned BO */
473
	abo = ttm_to_amdgpu_bo(bo);
474
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
475 476
		return -EINVAL;

477
	adev = amdgpu_ttm_adev(bo->bdev);
478

A
Alex Deucher 已提交
479
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
480
		ttm_bo_move_null(bo, new_mem);
481
		goto out;
A
Alex Deucher 已提交
482
	}
483 484
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
485
		ttm_bo_move_null(bo, new_mem);
486
		goto out;
A
Alex Deucher 已提交
487
	}
488
	if (old_mem->mem_type == TTM_PL_TT &&
489
	    new_mem->mem_type == TTM_PL_SYSTEM) {
490
		r = ttm_bo_wait_ctx(bo, ctx);
491
		if (r)
492
			return r;
493 494

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
495
		ttm_resource_free(bo, &bo->resource);
496
		ttm_bo_assign_mem(bo, new_mem);
497
		goto out;
498
	}
499

500 501 502 503 504 505 506
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
507
		ttm_bo_move_null(bo, new_mem);
508
		goto out;
509
	}
510

511 512 513 514 515 516 517 518 519 520 521 522 523 524
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
525 526
		r = -ENODEV;
	}
A
Alex Deucher 已提交
527 528

	if (r) {
529 530 531 532
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
533
			return r;
A
Alex Deucher 已提交
534
		}
535 536 537

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
538
			return r;
A
Alex Deucher 已提交
539 540
	}

541 542 543 544 545 546 547 548 549
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

550
out:
A
Alex Deucher 已提交
551
	/* update statistics */
552
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
553
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
554 555 556
	return 0;
}

557
/*
558 559 560 561
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
562 563
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
				     struct ttm_resource *mem)
A
Alex Deucher 已提交
564
{
565
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
566
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
567 568 569 570 571 572 573 574 575 576

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
577
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
578
			return -EINVAL;
579

580
		if (adev->mman.aper_base_kaddr &&
581
		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
582 583 584
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

585
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
586
		mem->bus.is_iomem = true;
587 588 589 590
		if (adev->gmc.xgmi.connected_to_cpu)
			mem->bus.caching = ttm_cached;
		else
			mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
591 592 593 594 595 596 597
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

598 599 600
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
601
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
602
	struct amdgpu_res_cursor cursor;
603

604 605
	amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
			 &cursor);
606
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
630 631 632 633
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
634
	struct ttm_tt	ttm;
635
	struct drm_gem_object	*gobj;
636 637
	u64			offset;
	uint64_t		userptr;
638
	struct task_struct	*usertask;
639
	uint32_t		userflags;
640
	bool			bound;
641
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
642
	struct hmm_range	*range;
643
#endif
A
Alex Deucher 已提交
644 645
};

646
#ifdef CONFIG_DRM_AMDGPU_USERPTR
647
/*
648 649
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
650
 *
651 652
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
653
 */
654
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
655
{
656
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
657
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
658
	unsigned long start = gtt->userptr;
659
	struct vm_area_struct *vma;
660
	struct mm_struct *mm;
661
	bool readonly;
662
	int r = 0;
A
Alex Deucher 已提交
663

664 665 666
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
667
		return -EFAULT;
668
	}
669

670 671 672 673
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

674
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
675 676
		return -ESRCH;

677
	mmap_read_lock(mm);
678
	vma = find_vma(mm, start);
679
	mmap_read_unlock(mm);
680 681
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
682
		goto out_putmm;
683
	}
684
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
685
		vma->vm_file)) {
686
		r = -EPERM;
687
		goto out_putmm;
688
	}
689

690 691 692 693 694
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
				       false);
out_putmm:
695
	mmput(mm);
696

697 698 699
	return r;
}

700
/*
701 702
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
703
 *
704
 * Returns: true if pages are still valid
705
 */
706
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
707
{
708
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
709
	bool r = false;
710

711 712
	if (!gtt || !gtt->userptr)
		return false;
713

714
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
715
		gtt->userptr, ttm->num_pages);
716

717
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
718 719
		"No user pages to check\n");

720
	if (gtt->range) {
721 722 723 724
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
725
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
726
		gtt->range = NULL;
727
	}
728

729
	return !r;
730
}
731
#endif
732

733
/*
734
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
735
 *
736
 * Called by amdgpu_cs_list_validate(). This creates the page list
737 738
 * that backs user memory and will ultimately be mapped into the device
 * address space.
739
 */
740
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
741
{
742
	unsigned long i;
743

744
	for (i = 0; i < ttm->num_pages; ++i)
745
		ttm->pages[i] = pages ? pages[i] : NULL;
746 747
}

748
/*
749
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
750 751 752
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
753
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
754
				     struct ttm_tt *ttm)
755
{
D
Dave Airlie 已提交
756
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
757 758 759 760
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
761
	int r;
762

763
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
764
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
765
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
766 767 768 769
				      GFP_KERNEL);
	if (r)
		goto release_sg;

770
	/* Map SG to device */
771 772
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
773 774
		goto release_sg;

775
	/* convert SG to linear array of pages and dma addresses */
776 777
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
778 779 780 781 782

	return 0;

release_sg:
	kfree(ttm->sg);
783
	ttm->sg = NULL;
A
Alex Deucher 已提交
784 785 786
	return r;
}

787
/*
788 789
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
790
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
791
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
792
{
D
Dave Airlie 已提交
793
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
794 795 796 797 798 799
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
800
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
801 802
		return;

803
	/* unmap the pages mapped to the device */
804
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
805
	sg_free_table(ttm->sg);
806

807
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
808 809 810 811 812
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
813
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
814 815 816 817 818
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
819
#endif
A
Alex Deucher 已提交
820 821
}

822
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
823 824 825 826 827 828 829 830
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

831 832 833
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

834
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
835 836 837 838 839 840 841
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

842 843 844 845
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
846 847
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
848 849 850 851 852 853 854 855 856 857 858 859 860

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
861
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
862 863 864 865 866
			  ttm->num_pages, gtt->offset);

	return r;
}

867
/*
868 869 870 871 872
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
873
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
874
				   struct ttm_tt *ttm,
875
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
876
{
D
Dave Airlie 已提交
877
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
878
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
879
	uint64_t flags;
880
	int r = 0;
A
Alex Deucher 已提交
881

882 883 884 885 886 887
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

888
	if (gtt->userptr) {
D
Dave Airlie 已提交
889
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
890 891 892 893
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
	} else if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
909
	}
910

A
Alex Deucher 已提交
911
	if (!ttm->num_pages) {
912
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
913 914 915 916 917 918 919 920
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

921 922
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
923
		return 0;
924
	}
925

926
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
927
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
928 929

	/* bind pages into GART page tables */
930
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
931
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
932 933
		ttm->pages, gtt->ttm.dma_address, flags);

934
	if (r)
935
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
936
			  ttm->num_pages, gtt->offset);
937
	gtt->bound = true;
938
	return r;
939 940
}

941
/*
942 943 944 945 946 947
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
948
 */
949
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
950
{
951
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
952
	struct ttm_operation_ctx ctx = { false, false };
953
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
954 955
	struct ttm_placement placement;
	struct ttm_place placements;
956
	struct ttm_resource *tmp;
957
	uint64_t addr, flags;
958 959
	int r;

960
	if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
961 962
		return 0;

963 964
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
965
		bo->resource->start = addr >> PAGE_SHIFT;
966 967
		return 0;
	}
968

969 970 971 972 973 974 975 976 977 978 979 980 981
	/* allocate GART space */
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
	placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
	placements.mem_type = TTM_PL_TT;
	placements.flags = bo->resource->placement;

	r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
	if (unlikely(r))
		return r;
982

983 984
	/* compute PTE flags for this buffer object */
	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
985

986 987 988 989 990 991
	/* Bind pages */
	gtt->offset = (u64)tmp->start << PAGE_SHIFT;
	r = amdgpu_ttm_gart_bind(adev, bo, flags);
	if (unlikely(r)) {
		ttm_resource_free(bo, &tmp);
		return r;
992
	}
993

994 995 996
	ttm_resource_free(bo, &bo->resource);
	ttm_bo_assign_mem(bo, tmp);

997
	return 0;
A
Alex Deucher 已提交
998 999
}

1000
/*
1001 1002 1003 1004 1005
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1006
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1007
{
1008
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1009
	uint64_t flags;
1010 1011
	int r;

1012
	if (!tbo->ttm)
1013 1014
		return 0;

1015
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
1016 1017
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1018
	return r;
1019 1020
}

1021
/*
1022 1023 1024 1025 1026
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1027
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1028
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1029
{
D
Dave Airlie 已提交
1030
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1031
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1032
	int r;
A
Alex Deucher 已提交
1033

1034
	/* if the pages have userptr pinning then clear that first */
1035
	if (gtt->userptr) {
D
Dave Airlie 已提交
1036
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1037 1038 1039 1040 1041 1042 1043
	} else if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
	}
1044

1045 1046 1047
	if (!gtt->bound)
		return;

1048
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1049
		return;
1050

A
Alex Deucher 已提交
1051
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1052
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1053
	if (r)
1054
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1055
			  gtt->ttm.num_pages, gtt->offset);
1056
	gtt->bound = false;
A
Alex Deucher 已提交
1057 1058
}

1059
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1060
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1061 1062 1063
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1064
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1065
	ttm_tt_destroy_common(bdev, ttm);
1066 1067 1068
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1069
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1070 1071 1072
	kfree(gtt);
}

1073 1074 1075 1076
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1077
 * @page_flags: Page flags to be added to the ttm_tt object
1078 1079 1080
 *
 * Called by ttm_tt_create().
 */
1081 1082
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1083
{
1084
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1085
	struct amdgpu_ttm_tt *gtt;
1086
	enum ttm_caching caching;
A
Alex Deucher 已提交
1087 1088 1089 1090 1091

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1092
	gtt->gobj = &bo->base;
1093

1094 1095 1096 1097 1098
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1099
	/* allocate space for the uninitialized page entries */
1100
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1101 1102 1103
		kfree(gtt);
		return NULL;
	}
1104
	return &gtt->ttm;
A
Alex Deucher 已提交
1105 1106
}

1107
/*
1108 1109 1110 1111 1112
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1113
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1114 1115
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1116
{
D
Dave Airlie 已提交
1117
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1118 1119
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1120
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1121
	if (gtt && gtt->userptr) {
1122
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1123 1124 1125 1126 1127 1128 1129
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		return 0;
	}

1130
	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1131
		return 0;
A
Alex Deucher 已提交
1132

1133
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1134 1135
}

1136
/*
1137 1138 1139 1140 1141
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1142
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1143
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1144 1145
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1146
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1147 1148

	if (gtt && gtt->userptr) {
1149
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1150
		kfree(ttm->sg);
1151
		ttm->sg = NULL;
A
Alex Deucher 已提交
1152
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1153 1154 1155 1156
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1157 1158
		return;

D
Dave Airlie 已提交
1159
	adev = amdgpu_ttm_adev(bdev);
1160
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1161 1162
}

1163
/**
1164 1165
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1166
 *
1167
 * @bo: The ttm_buffer_object to bind this userptr to
1168 1169 1170 1171 1172 1173
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1174 1175
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1176
{
1177
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1178

1179 1180 1181 1182 1183 1184
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1185

1186
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1187 1188
	gtt->userptr = addr;
	gtt->userflags = flags;
1189 1190 1191 1192 1193 1194

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1195 1196 1197
	return 0;
}

1198
/*
1199 1200
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1201
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1202 1203 1204 1205
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1206
		return NULL;
A
Alex Deucher 已提交
1207

1208 1209 1210 1211
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1212 1213
}

1214
/*
1215 1216
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1217 1218
 *
 */
1219 1220 1221 1222 1223 1224
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1225
	if (gtt == NULL || !gtt->userptr)
1226 1227
		return false;

1228 1229 1230
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1231
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1232 1233 1234 1235 1236 1237
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1238
/*
1239
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1240
 */
1241
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1242 1243 1244 1245 1246 1247
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1248
	return true;
1249 1250
}

1251
/*
1252 1253
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1264
/**
1265
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1266 1267 1268
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1269 1270
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1271
 */
1272
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1273
{
1274
	uint64_t flags = 0;
A
Alex Deucher 已提交
1275 1276 1277 1278

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1279
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1280 1281
		flags |= AMDGPU_PTE_SYSTEM;

1282
		if (ttm->caching == ttm_cached)
1283 1284
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1285

1286 1287 1288 1289
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1290 1291 1292 1293 1294 1295
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1296
 * @adev: amdgpu_device pointer
1297 1298
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1299
 *
1300 1301 1302
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1303
				 struct ttm_resource *mem)
1304 1305 1306
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1307
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1308 1309 1310 1311 1312 1313 1314 1315
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1316
/*
1317 1318
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1319
 *
1320 1321 1322
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1323 1324
 * used to clean out a memory space.
 */
1325 1326 1327
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1328
	unsigned long num_pages = bo->resource->num_pages;
1329
	struct amdgpu_res_cursor cursor;
1330
	struct dma_resv_list *flist;
1331 1332 1333
	struct dma_fence *f;
	int i;

1334
	if (bo->type == ttm_bo_type_kernel &&
1335
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1336 1337
		return false;

1338 1339 1340 1341
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1342
	flist = dma_resv_get_list(bo->base.resv);
1343 1344 1345
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1346
				dma_resv_held(bo->base.resv));
1347 1348 1349 1350
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1351

1352
	switch (bo->resource->mem_type) {
1353
	case TTM_PL_TT:
1354 1355 1356
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1357
		return true;
1358

1359
	case TTM_PL_VRAM:
1360
		/* Check each drm MM node individually */
1361
		amdgpu_res_first(bo->resource, 0, (u64)num_pages << PAGE_SHIFT,
1362 1363 1364 1365 1366
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1367 1368
				return true;

1369
			amdgpu_res_next(&cursor, cursor.size);
1370
		}
1371
		return false;
1372

1373 1374
	default:
		break;
1375 1376 1377 1378 1379
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1380
/**
1381
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1392
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1393 1394
				    unsigned long offset, void *buf, int len,
				    int write)
1395
{
1396
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1397
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1398 1399
	struct amdgpu_res_cursor cursor;
	unsigned long flags;
1400 1401 1402
	uint32_t value = 0;
	int ret = 0;

1403
	if (bo->resource->mem_type != TTM_PL_VRAM)
1404 1405
		return -EIO;

1406
	amdgpu_res_first(bo->resource, offset, len, &cursor);
1407 1408 1409 1410
	while (cursor.remaining) {
		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
		uint64_t bytes = 4 - (cursor.start & 3);
		uint32_t shift = (cursor.start & 3) * 8;
1411 1412
		uint32_t mask = 0xffffffff << shift;

1413 1414 1415
		if (cursor.size < bytes) {
			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
			bytes = cursor.size;
1416 1417
		}

1418 1419 1420 1421
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1422
			value = RREG32_NO_KIQ(mmMM_DATA);
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
1434
			bytes = cursor.size & ~0x3ULL;
1435 1436 1437
			amdgpu_device_vram_access(adev, cursor.start,
						  (uint32_t *)buf, bytes,
						  write);
1438 1439 1440 1441
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
1442
		amdgpu_res_next(&cursor, bytes);
1443 1444 1445 1446 1447
	}

	return ret;
}

1448 1449 1450 1451 1452 1453
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1454
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1455 1456 1457
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1458
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1459
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1460 1461
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
1462
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1463
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1464
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1465
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1466 1467
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1468 1469
};

1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1482 1483
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1495 1496
	uint64_t vram_size = adev->gmc.visible_vram_size;

1497 1498
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1499

1500 1501
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1502
		return 0;
1503

1504
	return amdgpu_bo_create_kernel_at(adev,
1505 1506
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1507
					  AMDGPU_GEM_DOMAIN_VRAM,
1508 1509
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1510
}
1511

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1534
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1535
{
1536
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1537

1538
	memset(ctx, 0, sizeof(*ctx));
1539

1540
	ctx->c2p_train_data_offset =
1541
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1542 1543 1544 1545
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1546

1547 1548 1549 1550
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1551 1552
}

1553 1554 1555
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1556
 */
1557
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1558 1559 1560
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1561
	bool mem_train_support = false;
1562

1563
	if (!amdgpu_sriov_vf(adev)) {
1564
		if (amdgpu_atomfirmware_mem_training_supported(adev))
1565
			mem_train_support = true;
1566
		else
1567
			DRM_DEBUG("memory training does not support!\n");
1568 1569
	}

1570 1571 1572 1573 1574 1575 1576
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1577
	adev->mman.discovery_tmr_size =
1578
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1579 1580
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1581 1582 1583 1584 1585

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1586 1587 1588 1589 1590
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1591 1592 1593 1594
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1595
		}
1596
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1597
	}
1598 1599

	ret = amdgpu_bo_create_kernel_at(adev,
1600 1601
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1602
				AMDGPU_GEM_DOMAIN_VRAM,
1603
				&adev->mman.discovery_memory,
1604
				NULL);
1605
	if (ret) {
1606
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1607
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1608
		return ret;
1609 1610 1611 1612 1613
	}

	return 0;
}

1614
/*
1615 1616
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1617 1618 1619 1620 1621 1622
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1623 1624
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1625
	uint64_t gtt_size;
A
Alex Deucher 已提交
1626
	int r;
1627
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1628

1629 1630
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1631
	/* No others user of address space so set it to 0 */
1632
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1633 1634
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1635
			       adev->need_swiotlb,
1636
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1637 1638 1639 1640 1641
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1642

1643
	/* Initialize VRAM pool with all of VRAM divided into pages */
1644
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1645 1646 1647 1648
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1649 1650 1651 1652

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1653 1654
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1655

A
Alex Deucher 已提交
1656
	/* Change the size here instead of the init above so only lpfn is affected */
1657
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1658
#ifdef CONFIG_64BIT
1659
#ifdef CONFIG_X86
1660 1661 1662 1663 1664
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1665
#endif
1666 1667
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1668
#endif
A
Alex Deucher 已提交
1669

1670 1671 1672 1673
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1674
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1675 1676 1677 1678
	if (r) {
		return r;
	}

1679
	/*
1680 1681 1682
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1683
	 */
1684
	if (adev->mman.discovery_bin) {
1685
		r = amdgpu_ttm_reserve_tmr(adev);
1686 1687 1688
		if (r)
			return r;
	}
1689

1690 1691 1692 1693
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1694
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1695
				       AMDGPU_GEM_DOMAIN_VRAM,
1696
				       &adev->mman.stolen_vga_memory,
1697
				       NULL);
C
Christian König 已提交
1698 1699
	if (r)
		return r;
1700 1701
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1702
				       AMDGPU_GEM_DOMAIN_VRAM,
1703
				       &adev->mman.stolen_extended_memory,
1704
				       NULL);
C
Christian König 已提交
1705 1706
	if (r)
		return r;
1707

A
Alex Deucher 已提交
1708
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1709
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1710

1711 1712
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1713 1714 1715 1716
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1717
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1718
			       adev->gmc.mc_vram_size),
1719 1720 1721
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1722
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1723 1724

	/* Initialize GTT memory pool */
1725
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1726 1727 1728 1729 1730
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1731
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1732

1733
	/* Initialize various on-chip memory pools */
1734
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1735 1736 1737
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1738 1739
	}

1740
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1741 1742 1743
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1744 1745
	}

1746
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1747 1748 1749
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1750 1751 1752 1753 1754
	}

	return 0;
}

1755
/*
1756 1757
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1758 1759 1760 1761
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1762

1763
	amdgpu_ttm_training_reserve_vram_fini(adev);
1764
	/* return the stolen vga memory back to VRAM */
1765 1766
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1767
	/* return the IP Discovery TMR memory back to VRAM */
1768
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1769
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1770

1771 1772
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1773 1774 1775
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1776
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1777 1778 1779 1780
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1791
{
1792
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1793
	uint64_t size;
1794
	int r;
A
Alex Deucher 已提交
1795

1796
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1797
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1798 1799
		return;

1800 1801
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1802
		struct drm_gpu_scheduler *sched;
1803 1804

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1805 1806
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1807
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1808
					  1, NULL);
1809 1810 1811 1812 1813 1814
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1815
		drm_sched_entity_destroy(&adev->mman.entity);
1816 1817
		dma_fence_put(man->move);
		man->move = NULL;
1818 1819
	}

A
Alex Deucher 已提交
1820
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1821 1822 1823 1824
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1825
	man->size = size >> PAGE_SHIFT;
1826
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1827 1828
}

1829 1830
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1831
		       struct dma_resv *resv,
1832
		       struct dma_fence **fence, bool direct_submit,
1833
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1834
{
1835 1836
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1837
	struct amdgpu_device *adev = ring->adev;
1838 1839
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1840 1841 1842 1843 1844
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1845
	if (direct_submit && !ring->sched.ready) {
1846 1847 1848 1849
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1850 1851
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1852
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1853

1854
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1855
	if (r)
1856
		return r;
1857

1858
	if (vm_needs_flush) {
1859 1860
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1861 1862
		job->vm_needs_flush = true;
	}
1863
	if (resv) {
1864
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1865 1866
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1867 1868 1869 1870
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1871 1872 1873 1874 1875
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1876
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1877
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
1878 1879 1880 1881 1882 1883

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1884 1885
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1886 1887 1888
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1889
		r = amdgpu_job_submit(job, &adev->mman.entity,
1890
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1891 1892
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1893

1894
	return r;
1895

1896
error_free:
1897
	amdgpu_job_free(job);
1898
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1899
	return r;
A
Alex Deucher 已提交
1900 1901
}

1902
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1903
		       uint32_t src_data,
1904
		       struct dma_resv *resv,
1905
		       struct dma_fence **fence)
1906
{
1907
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1908
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1909 1910
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1911
	struct amdgpu_res_cursor cursor;
1912
	unsigned int num_loops, num_dw;
1913
	uint64_t num_bytes;
1914 1915

	struct amdgpu_job *job;
1916 1917
	int r;

1918
	if (!adev->mman.buffer_funcs_enabled) {
1919 1920 1921 1922
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1923
	if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1924
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1925 1926 1927 1928
		if (r)
			return r;
	}

1929
	num_bytes = bo->tbo.resource->num_pages << PAGE_SHIFT;
1930 1931
	num_loops = 0;

1932
	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1933 1934 1935
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
1936
	}
1937
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1938 1939

	/* for IB padding */
1940
	num_dw += 64;
1941

1942 1943
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
1944 1945 1946 1947 1948
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1949 1950
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1951 1952 1953 1954 1955 1956
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

1957
	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1958 1959 1960
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
1961

1962 1963
		dst_addr += amdgpu_ttm_domain_start(adev,
						    bo->tbo.resource->mem_type);
1964 1965
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
1966

1967
		amdgpu_res_next(&cursor, cur_size);
1968 1969 1970 1971
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1972
	r = amdgpu_job_submit(job, &adev->mman.entity,
1973
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
1984 1985
#if defined(CONFIG_DEBUG_FS)

1986
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
1987
{
1988 1989 1990
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
1991
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
1992

1993
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
1994
	return 0;
A
Alex Deucher 已提交
1995 1996
}

1997
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
1998
{
1999
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2000 2001 2002 2003

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2054

2055
/*
2056 2057 2058 2059
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2060 2061 2062
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2063
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2064 2065 2066 2067 2068
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2069
	if (*pos >= adev->gmc.mc_vram_size)
2070 2071
		return -ENXIO;

2072
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2073
	while (size) {
2074 2075
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2076

2077
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2078 2079
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2080

2081 2082 2083 2084
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2085 2086 2087 2088 2089
	}

	return result;
}

2090
/*
2091 2092 2093 2094
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2105
	if (*pos >= adev->gmc.mc_vram_size)
2106 2107 2108 2109 2110 2111
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2112
		if (*pos >= adev->gmc.mc_vram_size)
2113 2114 2115 2116 2117 2118 2119
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2120 2121 2122
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2134 2135 2136
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2137 2138
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2139 2140
};

2141
/*
2142 2143 2144 2145 2146 2147
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2148 2149
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2150 2151 2152
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2153 2154
	ssize_t result = 0;
	int r;
2155

2156
	/* retrieve the IOMMU domain if any for this device */
2157
	dom = iommu_get_domain_for_dev(adev->dev);
2158

2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2169 2170 2171 2172
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2184
		r = copy_to_user(buf, ptr + off, bytes);
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2197
/*
2198 2199 2200 2201 2202 2203
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2204 2205 2206 2207 2208 2209 2210
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2211 2212

	dom = iommu_get_domain_for_dev(adev->dev);
2213

2214 2215 2216 2217 2218 2219 2220 2221 2222
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2223

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2235
		r = copy_from_user(ptr + off, buf, bytes);
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2246 2247
}

2248
static const struct file_operations amdgpu_ttm_iomem_fops = {
2249
	.owner = THIS_MODULE,
2250 2251
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2252 2253
	.llseek = default_llseek
};
2254

2255 2256
#endif

2257
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2258 2259
{
#if defined(CONFIG_DEBUG_FS)
2260
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2261 2262
	struct dentry *root = minor->debugfs_root;

2263
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2264
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2265
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2266
			    &amdgpu_ttm_iomem_fops);
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2279 2280
#endif
}