amdgpu_ttm.c 65.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48 49 50
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
#include <drm/ttm/ttm_module.h>
#include <drm/ttm/ttm_page_alloc.h>
51 52

#include <drm/drm_debugfs.h>
A
Alex Deucher 已提交
53
#include <drm/amdgpu_drm.h>
54

A
Alex Deucher 已提交
55
#include "amdgpu.h"
56
#include "amdgpu_object.h"
57
#include "amdgpu_trace.h"
58
#include "amdgpu_amdkfd.h"
59
#include "amdgpu_sdma.h"
60
#include "amdgpu_ras.h"
61
#include "amdgpu_atomfirmware.h"
A
Alex Deucher 已提交
62 63
#include "bif/bif_4_1_d.h"

64 65
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

66
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
67 68
				    unsigned int type,
				    uint64_t size)
69
{
70 71
	return ttm_range_man_init(&adev->mman.bdev, type,
				  false, size >> PAGE_SHIFT);
A
Alex Deucher 已提交
72 73
}

74 75 76 77 78 79 80 81
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
82 83 84
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
85
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
86
	struct amdgpu_bo *abo;
87
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
88 89
		.fpfn = 0,
		.lpfn = 0,
90 91
		.mem_type = TTM_PL_SYSTEM,
		.flags = TTM_PL_MASK_CACHING
A
Alex Deucher 已提交
92 93
	};

94
	/* Don't handle scatter gather BOs */
95 96 97 98 99 100
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

101
	/* Object isn't an AMDGPU object so ignore */
102
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
103 104 105 106 107 108
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
109

110
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
111
	switch (bo->mem.mem_type) {
112 113 114 115 116 117 118
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
119
	case TTM_PL_VRAM:
120
		if (!adev->mman.buffer_funcs_enabled) {
121
			/* Move to system memory */
122
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
123
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
124 125
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
126 127 128 129 130 131

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
132
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
133
							 AMDGPU_GEM_DOMAIN_GTT);
134
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
135 136 137
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
138
		} else {
139
			/* Move to GTT memory */
140
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
141
		}
A
Alex Deucher 已提交
142 143 144
		break;
	case TTM_PL_TT:
	default:
145
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
146
		break;
A
Alex Deucher 已提交
147
	}
148
	*placement = abo->placement;
A
Alex Deucher 已提交
149 150
}

151 152 153
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
154 155
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
156 157 158 159
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
160 161
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
162
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
163

164 165 166 167 168 169 170
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

171 172
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
173
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
174
					  filp->private_data);
A
Alex Deucher 已提交
175 176
}

177
/**
178 179 180 181 182 183
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
184
 */
185 186
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
187
				    struct ttm_resource *mem)
A
Alex Deucher 已提交
188
{
189
	uint64_t addr = 0;
190

191
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
192
		addr = mm_node->start << PAGE_SHIFT;
193 194
		addr += amdgpu_ttm_domain_start(amdgpu_ttm_adev(bo->bdev),
						mem->mem_type);
195
	}
196
	return addr;
197 198
}

199
/**
200 201 202 203 204 205
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
206
 */
207
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_resource *mem,
208
					       uint64_t *offset)
209
{
210
	struct drm_mm_node *mm_node = mem->mm_node;
211

212 213 214 215 216 217
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
218

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
 * @mm_node: drm_mm node object to map
 * @num_pages: number of pages to map
 * @offset: offset into @mm_node where to start
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
235
				 struct ttm_resource *mem,
236 237 238 239 240 241 242 243 244 245
				 struct drm_mm_node *mm_node,
				 unsigned num_pages, uint64_t offset,
				 unsigned window, struct amdgpu_ring *ring,
				 bool tmz, uint64_t *addr)
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
246
	void *cpu_addr;
247
	uint64_t flags;
248
	unsigned int i;
249 250 251 252 253 254
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
255
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
256 257 258 259 260 261 262 263 264 265 266 267 268
		*addr = amdgpu_mm_node_addr(bo, mm_node, mem) + offset;
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
	*addr += offset & ~PAGE_MASK;

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
269
				     AMDGPU_IB_POOL_DELAYED, &job);
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
		struct ttm_dma_tt *dma;
		dma_addr_t *dma_address;

		dma = container_of(bo->ttm, struct ttm_dma_tt, ttm);
		dma_address = &dma->dma_address[offset >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

		dma_address = (mm_node->start << PAGE_SHIFT) + offset;
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

330 331
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
332 333 334 335 336 337 338
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
339 340 341 342 343 344 345
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
346 347
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
348
			       uint64_t size, bool tmz,
349
			       struct dma_resv *resv,
350
			       struct dma_fence **f)
351
{
352 353 354 355
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

	uint64_t src_node_size, dst_node_size, src_offset, dst_offset;
356
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
357
	struct drm_mm_node *src_mm, *dst_mm;
358
	struct dma_fence *fence = NULL;
359
	int r = 0;
360

361
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
362 363 364 365
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

366
	src_offset = src->offset;
367 368 369 370 371 372 373
	if (src->mem->mm_node) {
		src_mm = amdgpu_find_mm_node(src->mem, &src_offset);
		src_node_size = (src_mm->size << PAGE_SHIFT) - src_offset;
	} else {
		src_mm = NULL;
		src_node_size = ULLONG_MAX;
	}
374

375
	dst_offset = dst->offset;
376 377 378 379 380 381 382
	if (dst->mem->mm_node) {
		dst_mm = amdgpu_find_mm_node(dst->mem, &dst_offset);
		dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst_offset;
	} else {
		dst_mm = NULL;
		dst_node_size = ULLONG_MAX;
	}
383

384
	mutex_lock(&adev->mman.gtt_window_lock);
385 386

	while (size) {
387 388
		uint32_t src_page_offset = src_offset & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_offset & ~PAGE_MASK;
389
		struct dma_fence *next;
390 391
		uint32_t cur_size;
		uint64_t from, to;
392

393 394 395
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
396 397 398
		cur_size = max(src_page_offset, dst_page_offset);
		cur_size = min(min3(src_node_size, dst_node_size, size),
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
399 400 401 402 403 404 405

		/* Map src to window 0 and dst to window 1. */
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, src_mm,
					  PFN_UP(cur_size + src_page_offset),
					  src_offset, 0, ring, tmz, &from);
		if (r)
			goto error;
406

407 408 409 410 411
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, dst_mm,
					  PFN_UP(cur_size + dst_page_offset),
					  dst_offset, 1, ring, tmz, &to);
		if (r)
			goto error;
412

413
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
414
				       resv, &next, false, true, tmz);
415 416 417
		if (r)
			goto error;

418
		dma_fence_put(fence);
419 420
		fence = next;

421 422
		size -= cur_size;
		if (!size)
423 424
			break;

425 426
		src_node_size -= cur_size;
		if (!src_node_size) {
427 428 429
			++src_mm;
			src_node_size = src_mm->size << PAGE_SHIFT;
			src_offset = 0;
430
		} else {
431
			src_offset += cur_size;
432
		}
433

434 435
		dst_node_size -= cur_size;
		if (!dst_node_size) {
436 437 438
			++dst_mm;
			dst_node_size = dst_mm->size << PAGE_SHIFT;
			dst_offset = 0;
439
		} else {
440
			dst_offset += cur_size;
441 442
		}
	}
443
error:
444
	mutex_unlock(&adev->mman.gtt_window_lock);
445 446 447 448 449 450
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

451 452 453
/**
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
454 455
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
456
 */
457
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
458
			    bool evict,
459 460
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
461 462
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
463
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
464 465 466 467 468 469 470 471 472 473 474 475 476
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
477
				       amdgpu_bo_encrypted(abo),
478
				       bo->base.resv, &fence);
479 480
	if (r)
		goto error;
481

482 483
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
484
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
485 486 487 488 489 490 491 492 493 494 495 496
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

497 498 499 500 501
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
		r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
	else
		r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
502
	dma_fence_put(fence);
A
Alex Deucher 已提交
503
	return r;
504 505 506

error:
	if (fence)
507 508
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
509
	return r;
A
Alex Deucher 已提交
510 511
}

512 513 514 515 516
/**
 * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
 *
 * Called by amdgpu_bo_move().
 */
517 518
static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
519
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
520
{
521 522
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
523 524 525 526
	struct ttm_place placements;
	struct ttm_placement placement;
	int r;

527
	/* create space/pages for new_mem in GTT space */
A
Alex Deucher 已提交
528 529 530 531 532 533 534
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
535
	placements.lpfn = 0;
536 537
	placements.mem_type = TTM_PL_TT;
	placements.flags = TTM_PL_MASK_CACHING;
538
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
539
	if (unlikely(r)) {
540
		pr_err("Failed to find GTT space for blit from VRAM\n");
A
Alex Deucher 已提交
541 542 543
		return r;
	}

544
	/* set caching flags */
A
Alex Deucher 已提交
545 546 547 548 549
	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
	if (unlikely(r)) {
		goto out_cleanup;
	}

550 551 552 553
	r = ttm_tt_populate(bo->bdev, bo->ttm, ctx);
	if (unlikely(r))
		goto out_cleanup;

554
	/* Bind the memory to the GTT space */
555
	r = ttm_bo_tt_bind(bo, &tmp_mem);
A
Alex Deucher 已提交
556 557 558
	if (unlikely(r)) {
		goto out_cleanup;
	}
559 560

	/* blit VRAM to GTT */
561
	r = amdgpu_move_blit(bo, evict, &tmp_mem, old_mem);
A
Alex Deucher 已提交
562 563 564
	if (unlikely(r)) {
		goto out_cleanup;
	}
565 566

	/* move BO (in tmp_mem) to new_mem */
567
	r = ttm_bo_move_ttm(bo, ctx, new_mem);
A
Alex Deucher 已提交
568
out_cleanup:
569
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
570 571 572
	return r;
}

573 574 575 576 577
/**
 * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
 *
 * Called by amdgpu_bo_move().
 */
578 579
static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
				struct ttm_operation_ctx *ctx,
580
				struct ttm_resource *new_mem)
A
Alex Deucher 已提交
581
{
582 583
	struct ttm_resource *old_mem = &bo->mem;
	struct ttm_resource tmp_mem;
A
Alex Deucher 已提交
584 585 586 587
	struct ttm_placement placement;
	struct ttm_place placements;
	int r;

588
	/* make space in GTT for old_mem buffer */
A
Alex Deucher 已提交
589 590 591 592 593 594 595
	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
596
	placements.lpfn = 0;
597 598
	placements.mem_type = TTM_PL_TT;
	placements.flags = TTM_PL_MASK_CACHING;
599
	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
A
Alex Deucher 已提交
600
	if (unlikely(r)) {
601
		pr_err("Failed to find GTT space for blit to VRAM\n");
A
Alex Deucher 已提交
602 603
		return r;
	}
604 605

	/* move/bind old memory to GTT space */
606
	r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
A
Alex Deucher 已提交
607 608 609
	if (unlikely(r)) {
		goto out_cleanup;
	}
610 611

	/* copy to VRAM */
612
	r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
A
Alex Deucher 已提交
613 614 615 616
	if (unlikely(r)) {
		goto out_cleanup;
	}
out_cleanup:
617
	ttm_resource_free(bo, &tmp_mem);
A
Alex Deucher 已提交
618 619 620
	return r;
}

621 622 623 624 625 626
/**
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
627
			       struct ttm_resource *mem)
628 629 630 631 632 633 634 635 636
{
	struct drm_mm_node *nodes = mem->mm_node;

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

637
	/* ttm_resource_ioremap only supports contiguous memory */
638 639 640 641 642 643 644
	if (nodes->size != mem->num_pages)
		return false;

	return ((nodes->start + nodes->size) << PAGE_SHIFT)
		<= adev->gmc.visible_vram_size;
}

645 646 647 648 649
/**
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
650 651
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
652
			  struct ttm_resource *new_mem)
A
Alex Deucher 已提交
653 654
{
	struct amdgpu_device *adev;
655
	struct amdgpu_bo *abo;
656
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
657 658
	int r;

659
	/* Can't move a pinned BO */
660
	abo = ttm_to_amdgpu_bo(bo);
661 662 663
	if (WARN_ON_ONCE(abo->pin_count > 0))
		return -EINVAL;

664
	adev = amdgpu_ttm_adev(bo->bdev);
665

A
Alex Deucher 已提交
666
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
667
		ttm_bo_move_null(bo, new_mem);
A
Alex Deucher 已提交
668 669 670 671 672 673 674
		return 0;
	}
	if ((old_mem->mem_type == TTM_PL_TT &&
	     new_mem->mem_type == TTM_PL_SYSTEM) ||
	    (old_mem->mem_type == TTM_PL_SYSTEM &&
	     new_mem->mem_type == TTM_PL_TT)) {
		/* bind is enough */
675
		ttm_bo_move_null(bo, new_mem);
A
Alex Deucher 已提交
676 677
		return 0;
	}
678 679 680 681 682 683 684
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
685
		ttm_bo_move_null(bo, new_mem);
686 687
		return 0;
	}
688

689 690
	if (!adev->mman.buffer_funcs_enabled) {
		r = -ENODEV;
A
Alex Deucher 已提交
691
		goto memcpy;
692
	}
A
Alex Deucher 已提交
693 694 695

	if (old_mem->mem_type == TTM_PL_VRAM &&
	    new_mem->mem_type == TTM_PL_SYSTEM) {
696
		r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
697 698
	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
		   new_mem->mem_type == TTM_PL_VRAM) {
699
		r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
A
Alex Deucher 已提交
700
	} else {
701
		r = amdgpu_move_blit(bo, evict,
702
				     new_mem, old_mem);
A
Alex Deucher 已提交
703 704 705 706
	}

	if (r) {
memcpy:
707 708 709 710
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
A
Alex Deucher 已提交
711 712
			return r;
		}
713 714 715 716

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
			return r;
A
Alex Deucher 已提交
717 718
	}

719 720 721 722 723 724 725 726 727
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

A
Alex Deucher 已提交
728 729 730 731 732
	/* update statistics */
	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
	return 0;
}

733 734 735 736 737
/**
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
738
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
739
{
740
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
741
	struct drm_mm_node *mm_node = mem->mm_node;
742
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
743 744 745 746 747 748 749 750 751 752

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
753
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
754
			return -EINVAL;
755 756
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
757
		 * pages in ttm_resource.
758 759 760 761 762 763
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

764
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
765 766 767 768 769 770 771 772
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

773 774 775
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
776
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
777
	uint64_t offset = (page_offset << PAGE_SHIFT);
778
	struct drm_mm_node *mm;
779

780
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
781 782
	offset += adev->gmc.aper_base;
	return mm->start + (offset >> PAGE_SHIFT);
783 784
}

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
806 807 808 809
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
810
	struct ttm_dma_tt	ttm;
811
	struct drm_gem_object	*gobj;
812 813
	u64			offset;
	uint64_t		userptr;
814
	struct task_struct	*usertask;
815
	uint32_t		userflags;
816
	bool			bound;
817
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
818
	struct hmm_range	*range;
819
#endif
A
Alex Deucher 已提交
820 821
};

822
#ifdef CONFIG_DRM_AMDGPU_USERPTR
823
/**
824 825
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
826
 *
827 828
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
829
 */
830
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
831
{
832
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
833
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
834
	unsigned long start = gtt->userptr;
835 836
	struct vm_area_struct *vma;
	struct hmm_range *range;
837 838
	unsigned long timeout;
	struct mm_struct *mm;
839
	unsigned long i;
840
	int r = 0;
A
Alex Deucher 已提交
841

842 843 844
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
845
		return -EFAULT;
846
	}
847

848 849 850 851
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

852
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
853 854
		return -ESRCH;

855 856
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
857
		r = -ENOMEM;
858 859
		goto out;
	}
860 861 862
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
863
	range->default_flags = HMM_PFN_REQ_FAULT;
864
	if (!amdgpu_ttm_tt_is_readonly(ttm))
865
		range->default_flags |= HMM_PFN_REQ_WRITE;
866

867 868 869
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
870 871
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
872
	}
873

874
	mmap_read_lock(mm);
875 876 877
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
878
		goto out_unlock;
879
	}
880
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
881
		vma->vm_file)) {
882
		r = -EPERM;
883
		goto out_unlock;
884
	}
885
	mmap_read_unlock(mm);
886
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
887

888 889
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
890

891
	mmap_read_lock(mm);
892
	r = hmm_range_fault(range);
893
	mmap_read_unlock(mm);
894
	if (unlikely(r)) {
895 896 897 898
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
899
		if (r == -EBUSY && !time_after(jiffies, timeout))
900
			goto retry;
901
		goto out_free_pfns;
902
	}
903

904 905 906 907 908 909
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
910
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
911 912

	gtt->range = range;
913
	mmput(mm);
914

915
	return 0;
916

917
out_unlock:
918
	mmap_read_unlock(mm);
919
out_free_pfns:
920
	kvfree(range->hmm_pfns);
921
out_free_ranges:
922
	kfree(range);
923
out:
924
	mmput(mm);
925 926 927
	return r;
}

928
/**
929 930
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
931
 *
932
 * Returns: true if pages are still valid
933
 */
934
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
935
{
936
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
937
	bool r = false;
938

939 940
	if (!gtt || !gtt->userptr)
		return false;
941

942 943
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
		gtt->userptr, ttm->num_pages);
944

945
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
946 947
		"No user pages to check\n");

948
	if (gtt->range) {
949 950 951 952 953 954
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
955
		kvfree(gtt->range->hmm_pfns);
956 957
		kfree(gtt->range);
		gtt->range = NULL;
958
	}
959

960
	return !r;
961
}
962
#endif
963

964
/**
965
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
966
 *
967
 * Called by amdgpu_cs_list_validate(). This creates the page list
968 969
 * that backs user memory and will ultimately be mapped into the device
 * address space.
970
 */
971
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
972
{
973
	unsigned long i;
974

975
	for (i = 0; i < ttm->num_pages; ++i)
976
		ttm->pages[i] = pages ? pages[i] : NULL;
977 978
}

979
/**
980
 * amdgpu_ttm_tt_pin_userptr - 	prepare the sg table with the user pages
981 982 983
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
D
Dave Airlie 已提交
984 985
static int amdgpu_ttm_tt_pin_userptr(struct ttm_bo_device *bdev,
				     struct ttm_tt *ttm)
986
{
D
Dave Airlie 已提交
987
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
988 989 990 991 992 993 994
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

995
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
996 997 998 999 1000 1001
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

1002
	/* Map SG to device */
1003 1004
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
1005 1006
		goto release_sg;

1007
	/* convert SG to linear array of pages and dma addresses */
A
Alex Deucher 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
					 gtt->ttm.dma_address, ttm->num_pages);

	return 0;

release_sg:
	kfree(ttm->sg);
	return r;
}

1018 1019 1020
/**
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
D
Dave Airlie 已提交
1021 1022
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_bo_device *bdev,
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
1023
{
D
Dave Airlie 已提交
1024
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

1035
	/* unmap the pages mapped to the device */
1036
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
1037
	sg_free_table(ttm->sg);
1038

1039
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
1040 1041 1042 1043 1044
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
1045
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
1046 1047 1048 1049 1050
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
1051
#endif
A
Alex Deucher 已提交
1052 1053
}

1054
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
1055 1056 1057 1058 1059 1060 1061 1062
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

1063 1064 1065
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

1066
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
1067 1068 1069 1070 1071 1072 1073
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

1074 1075 1076 1077
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
1078 1079
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);

	return r;
}

1099 1100 1101 1102 1103 1104
/**
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
D
Dave Airlie 已提交
1105 1106
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
1107
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
1108
{
D
Dave Airlie 已提交
1109
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1110
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
1111
	uint64_t flags;
1112
	int r = 0;
A
Alex Deucher 已提交
1113

1114 1115 1116 1117 1118 1119
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

1120
	if (gtt->userptr) {
D
Dave Airlie 已提交
1121
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
1122 1123 1124 1125 1126
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
	if (!ttm->num_pages) {
		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

1137 1138
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1139
		return 0;
1140
	}
1141

1142
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
1143
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1144 1145

	/* bind pages into GART page tables */
1146
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
1147
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1148 1149
		ttm->pages, gtt->ttm.dma_address, flags);

1150
	if (r)
1151 1152
		DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
			  ttm->num_pages, gtt->offset);
1153
	gtt->bound = true;
1154
	return r;
1155 1156
}

1157 1158 1159
/**
 * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
 */
1160
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1161
{
1162
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1163
	struct ttm_operation_ctx ctx = { false, false };
1164
	struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
1165
	struct ttm_resource tmp;
1166 1167
	struct ttm_placement placement;
	struct ttm_place placements;
1168
	uint64_t addr, flags;
1169 1170
	int r;

1171
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1172 1173
		return 0;

1174 1175 1176 1177
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1178

1179 1180 1181 1182 1183 1184 1185 1186 1187
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1188 1189
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
1190 1191 1192 1193

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1194

1195 1196
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1197

1198
		/* Bind pages */
1199
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1200 1201
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
1202
			ttm_resource_free(bo, &tmp);
1203 1204 1205
			return r;
		}

1206
		ttm_resource_free(bo, &bo->mem);
1207
		bo->mem = tmp;
1208
	}
1209

1210
	return 0;
A
Alex Deucher 已提交
1211 1212
}

1213 1214 1215 1216 1217 1218
/**
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1219
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1220
{
1221
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1222
	uint64_t flags;
1223 1224
	int r;

1225
	if (!tbo->ttm)
1226 1227
		return 0;

1228 1229 1230
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1231
	return r;
1232 1233
}

1234 1235 1236 1237 1238 1239
/**
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
D
Dave Airlie 已提交
1240 1241
static void amdgpu_ttm_backend_unbind(struct ttm_bo_device *bdev,
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1242
{
D
Dave Airlie 已提交
1243
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1244
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1245
	int r;
A
Alex Deucher 已提交
1246

1247 1248 1249
	if (!gtt->bound)
		return;

1250
	/* if the pages have userptr pinning then clear that first */
1251
	if (gtt->userptr)
D
Dave Airlie 已提交
1252
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1253

1254
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1255
		return;
1256

A
Alex Deucher 已提交
1257
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1258
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1259
	if (r)
1260 1261
		DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
			  gtt->ttm.ttm.num_pages, gtt->offset);
1262
	gtt->bound = false;
A
Alex Deucher 已提交
1263 1264
}

D
Dave Airlie 已提交
1265 1266
static void amdgpu_ttm_backend_destroy(struct ttm_bo_device *bdev,
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1267 1268 1269
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1270 1271 1272
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1273 1274 1275 1276
	ttm_dma_tt_fini(&gtt->ttm);
	kfree(gtt);
}

1277 1278 1279 1280 1281 1282 1283
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
 *
 * Called by ttm_tt_create().
 */
1284 1285
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1286 1287 1288 1289 1290 1291 1292
{
	struct amdgpu_ttm_tt *gtt;

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1293
	gtt->gobj = &bo->base;
1294 1295

	/* allocate space for the uninitialized page entries */
1296
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
A
Alex Deucher 已提交
1297 1298 1299 1300 1301 1302
		kfree(gtt);
		return NULL;
	}
	return &gtt->ttm.ttm;
}

1303 1304 1305 1306 1307 1308
/**
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
D
Dave Airlie 已提交
1309 1310 1311
static int amdgpu_ttm_tt_populate(struct ttm_bo_device *bdev,
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1312
{
D
Dave Airlie 已提交
1313
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1314 1315
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1316
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1317
	if (gtt && gtt->userptr) {
1318
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1319 1320 1321 1322
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
1323
		ttm_tt_set_populated(ttm);
A
Alex Deucher 已提交
1324 1325 1326
		return 0;
	}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

A
Alex Deucher 已提交
1340
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1341 1342
						 gtt->ttm.dma_address,
						 ttm->num_pages);
1343
		ttm_tt_set_populated(ttm);
1344
		return 0;
A
Alex Deucher 已提交
1345 1346 1347
	}

#ifdef CONFIG_SWIOTLB
1348
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1349
		return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
A
Alex Deucher 已提交
1350 1351 1352
	}
#endif

1353 1354
	/* fall back to generic helper to populate the page array
	 * and map them to the device */
1355
	return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
A
Alex Deucher 已提交
1356 1357
}

1358 1359 1360 1361 1362 1363
/**
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
D
Dave Airlie 已提交
1364
static void amdgpu_ttm_tt_unpopulate(struct ttm_bo_device *bdev, struct ttm_tt *ttm)
A
Alex Deucher 已提交
1365 1366
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1367
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1368 1369

	if (gtt && gtt->userptr) {
1370
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1371 1372 1373 1374 1375
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1386 1387
		return;

D
Dave Airlie 已提交
1388
	adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1389 1390

#ifdef CONFIG_SWIOTLB
1391
	if (adev->need_swiotlb && swiotlb_nr_tbl()) {
A
Alex Deucher 已提交
1392 1393 1394 1395 1396
		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
		return;
	}
#endif

1397
	/* fall back to generic helper to unmap and unpopulate array */
1398
	ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
A
Alex Deucher 已提交
1399 1400
}

1401
/**
1402 1403
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1404
 *
1405
 * @bo: The ttm_buffer_object to bind this userptr to
1406 1407 1408 1409 1410 1411
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1412 1413
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1414
{
1415
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1416

1417 1418 1419 1420 1421 1422
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1423

1424
	gtt = (void*)bo->ttm;
A
Alex Deucher 已提交
1425 1426
	gtt->userptr = addr;
	gtt->userflags = flags;
1427 1428 1429 1430 1431 1432

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1433 1434 1435
	return 0;
}

1436 1437 1438
/**
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1439
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1440 1441 1442 1443
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1444
		return NULL;
A
Alex Deucher 已提交
1445

1446 1447 1448 1449
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1450 1451
}

1452
/**
1453 1454
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1455 1456
 *
 */
1457 1458 1459 1460 1461 1462
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1463
	if (gtt == NULL || !gtt->userptr)
1464 1465
		return false;

1466 1467 1468
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1469 1470 1471 1472 1473 1474 1475
	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1476
/**
1477
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1478
 */
1479
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1480 1481 1482 1483 1484 1485
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1486
	return true;
1487 1488
}

1489 1490 1491
/**
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1502
/**
1503
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1504 1505 1506
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1507 1508
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1509
 */
1510
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1511
{
1512
	uint64_t flags = 0;
A
Alex Deucher 已提交
1513 1514 1515 1516

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1517
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1518 1519
		flags |= AMDGPU_PTE_SYSTEM;

1520 1521 1522
		if (ttm->caching_state == tt_cached)
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object

 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1536
				 struct ttm_resource *mem)
1537 1538 1539
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1540
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1541 1542 1543 1544 1545 1546 1547 1548
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1549
/**
1550 1551
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1552
 *
1553 1554 1555
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1556 1557
 * used to clean out a memory space.
 */
1558 1559 1560
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1561 1562
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1563
	struct dma_resv_list *flist;
1564 1565 1566
	struct dma_fence *f;
	int i;

1567
	if (bo->type == ttm_bo_type_kernel &&
1568
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1569 1570
		return false;

1571 1572 1573 1574
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1575
	flist = dma_resv_get_list(bo->base.resv);
1576 1577 1578
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1579
				dma_resv_held(bo->base.resv));
1580 1581 1582 1583
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1584

1585 1586
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1587 1588 1589
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1590
		return true;
1591

1592
	case TTM_PL_VRAM:
1593 1594 1595 1596 1597 1598 1599 1600 1601
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1602
		return false;
1603

1604 1605
	default:
		break;
1606 1607 1608 1609 1610
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1611
/**
1612
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1623 1624 1625 1626
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1627
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1628
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1629
	struct drm_mm_node *nodes;
1630 1631 1632 1633 1634 1635 1636 1637
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1638 1639 1640
	pos = offset;
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &pos);
	pos += (nodes->start << PAGE_SHIFT);
1641

1642
	while (len && pos < adev->gmc.mc_vram_size) {
1643
		uint64_t aligned_pos = pos & ~(uint64_t)3;
1644
		uint64_t bytes = 4 - (pos & 3);
1645 1646 1647 1648 1649 1650 1651 1652
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
			if (!write || mask != 0xffffffff)
				value = RREG32_NO_KIQ(mmMM_DATA);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
			bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);

			amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
						  bytes, write);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

A
Alex Deucher 已提交
1690 1691 1692 1693
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1694 1695 1696
	.ttm_tt_bind = &amdgpu_ttm_backend_bind,
	.ttm_tt_unbind = &amdgpu_ttm_backend_unbind,
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1697
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1698 1699 1700 1701
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
	.move_notify = &amdgpu_bo_move_notify,
1702
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1703 1704
	.fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1705
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1706 1707
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1708 1709
};

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1722 1723
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1735 1736
	uint64_t vram_size = adev->gmc.visible_vram_size;

1737 1738
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1739

1740 1741
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1742
		return 0;
1743

1744
	return amdgpu_bo_create_kernel_at(adev,
1745 1746
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1747
					  AMDGPU_GEM_DOMAIN_VRAM,
1748 1749
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1750
}
1751

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1774
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1775
{
1776
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1777

1778
	memset(ctx, 0, sizeof(*ctx));
1779

1780
	ctx->c2p_train_data_offset =
1781
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1782 1783 1784 1785 1786 1787 1788 1789 1790
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
	
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1791 1792
}

1793 1794 1795
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1796
 */
1797
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1798 1799 1800
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1801
	bool mem_train_support = false;
1802

1803
	if (!amdgpu_sriov_vf(adev)) {
1804
		ret = amdgpu_mem_train_support(adev);
1805
		if (ret == 1)
1806
			mem_train_support = true;
1807
		else if (ret == -1)
1808 1809
			return -EINVAL;
		else
1810
			DRM_DEBUG("memory training does not support!\n");
1811 1812
	}

1813 1814 1815 1816 1817 1818 1819
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1820
	adev->mman.discovery_tmr_size =
1821
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1822 1823
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1824 1825 1826 1827 1828

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1829 1830 1831 1832 1833
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1834 1835 1836 1837
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1838
		}
1839
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1840
	}
1841 1842

	ret = amdgpu_bo_create_kernel_at(adev,
1843 1844
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1845
				AMDGPU_GEM_DOMAIN_VRAM,
1846
				&adev->mman.discovery_memory,
1847
				NULL);
1848
	if (ret) {
1849
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1850
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1851
		return ret;
1852 1853 1854 1855 1856
	}

	return 0;
}

1857
/**
1858 1859
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1860 1861 1862 1863 1864 1865
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1866 1867
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1868
	uint64_t gtt_size;
A
Alex Deucher 已提交
1869
	int r;
1870
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1871

1872 1873
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1874 1875 1876
	/* No others user of address space so set it to 0 */
	r = ttm_bo_device_init(&adev->mman.bdev,
			       &amdgpu_bo_driver,
1877 1878
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1879
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1880 1881 1882 1883 1884
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1885 1886 1887 1888

	/* We opt to avoid OOM on system pages allocations */
	adev->mman.bdev.no_retry = true;

1889
	/* Initialize VRAM pool with all of VRAM divided into pages */
1890
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1891 1892 1893 1894
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1895 1896 1897 1898

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1899 1900
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1901

A
Alex Deucher 已提交
1902
	/* Change the size here instead of the init above so only lpfn is affected */
1903
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1904 1905 1906 1907
#ifdef CONFIG_64BIT
	adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
						adev->gmc.visible_vram_size);
#endif
A
Alex Deucher 已提交
1908

1909 1910 1911 1912
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1913
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1914 1915 1916 1917
	if (r) {
		return r;
	}

1918
	/*
1919 1920 1921
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1922
	 */
1923
	if (adev->mman.discovery_bin) {
1924
		r = amdgpu_ttm_reserve_tmr(adev);
1925 1926 1927
		if (r)
			return r;
	}
1928

1929 1930 1931 1932
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1933
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1934
				       AMDGPU_GEM_DOMAIN_VRAM,
1935
				       &adev->mman.stolen_vga_memory,
1936
				       NULL);
C
Christian König 已提交
1937 1938
	if (r)
		return r;
1939 1940
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1941
				       AMDGPU_GEM_DOMAIN_VRAM,
1942
				       &adev->mman.stolen_extended_memory,
1943
				       NULL);
C
Christian König 已提交
1944 1945
	if (r)
		return r;
1946

A
Alex Deucher 已提交
1947
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1948
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1949

1950 1951
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1952 1953 1954 1955
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1956
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1957
			       adev->gmc.mc_vram_size),
1958 1959 1960
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1961
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1962 1963

	/* Initialize GTT memory pool */
1964
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1965 1966 1967 1968 1969
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1970
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1971

1972
	/* Initialize various on-chip memory pools */
1973
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1974 1975 1976
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1977 1978
	}

1979
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1980 1981 1982
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1983 1984
	}

1985
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1986 1987 1988
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1989 1990 1991 1992 1993
	}

	return 0;
}

1994
/**
1995
 * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
1996
 */
1997 1998
void amdgpu_ttm_late_init(struct amdgpu_device *adev)
{
1999
	/* return the VGA stolen memory (if any) back to VRAM */
2000 2001 2002
	if (!adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
2003 2004
}

2005 2006 2007
/**
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
2008 2009 2010 2011
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
2012

2013
	amdgpu_ttm_training_reserve_vram_fini(adev);
2014
	/* return the stolen vga memory back to VRAM */
2015 2016
	if (adev->mman.keep_stolen_vga_memory)
		amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
2017
	/* return the IP Discovery TMR memory back to VRAM */
2018
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
2019
	amdgpu_ttm_fw_reserve_vram_fini(adev);
2020

2021 2022 2023
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
2024

2025 2026
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
2027 2028 2029
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
2030 2031 2032 2033 2034
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
2045
{
2046
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
2047
	uint64_t size;
2048
	int r;
A
Alex Deucher 已提交
2049

2050
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
2051
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
2052 2053
		return;

2054 2055
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
2056
		struct drm_gpu_scheduler *sched;
2057 2058

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
2059 2060
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
2061
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
2062
					  1, NULL);
2063 2064 2065 2066 2067 2068
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
2069
		drm_sched_entity_destroy(&adev->mman.entity);
2070 2071
		dma_fence_put(man->move);
		man->move = NULL;
2072 2073
	}

A
Alex Deucher 已提交
2074
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
2075 2076 2077 2078
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
2079
	man->size = size >> PAGE_SHIFT;
2080
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
2081 2082 2083 2084
}

int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
2085
	struct drm_file *file_priv = filp->private_data;
2086
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
A
Alex Deucher 已提交
2087

C
Christian König 已提交
2088
	if (adev == NULL)
A
Alex Deucher 已提交
2089
		return -EINVAL;
C
Christian König 已提交
2090 2091

	return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
A
Alex Deucher 已提交
2092 2093
}

2094 2095
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
2096
		       struct dma_resv *resv,
2097
		       struct dma_fence **fence, bool direct_submit,
2098
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
2099
{
2100 2101
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
2102
	struct amdgpu_device *adev = ring->adev;
2103 2104
	struct amdgpu_job *job;

A
Alex Deucher 已提交
2105 2106 2107 2108 2109
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

2110
	if (direct_submit && !ring->sched.ready) {
2111 2112 2113 2114
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2115 2116
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2117
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2118

2119
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
2120
	if (r)
2121
		return r;
2122

2123
	if (vm_needs_flush) {
2124
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
2125 2126
		job->vm_needs_flush = true;
	}
2127
	if (resv) {
2128
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2129 2130
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2131 2132 2133 2134
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
2135 2136 2137 2138 2139
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2140
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2141
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2142 2143 2144 2145 2146 2147

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2148 2149
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2150 2151 2152
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2153
		r = amdgpu_job_submit(job, &adev->mman.entity,
2154
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2155 2156
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2157

2158
	return r;
2159

2160
error_free:
2161
	amdgpu_job_free(job);
2162
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2163
	return r;
A
Alex Deucher 已提交
2164 2165
}

2166
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2167
		       uint32_t src_data,
2168
		       struct dma_resv *resv,
2169
		       struct dma_fence **fence)
2170
{
2171
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2172
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2173 2174
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2175 2176
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
2177
	unsigned int num_loops, num_dw;
2178 2179

	struct amdgpu_job *job;
2180 2181
	int r;

2182
	if (!adev->mman.buffer_funcs_enabled) {
2183 2184 2185 2186
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2187
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2188
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2189 2190 2191 2192
		if (r)
			return r;
	}

2193 2194 2195 2196
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
2197
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2198

2199
		num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2200 2201 2202
		num_pages -= mm_node->size;
		++mm_node;
	}
2203
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2204 2205

	/* for IB padding */
2206
	num_dw += 64;
2207

2208 2209
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2210 2211 2212 2213 2214
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2215 2216
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2217 2218 2219 2220 2221 2222
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2223 2224
	num_pages = bo->tbo.num_pages;
	mm_node = bo->tbo.mem.mm_node;
2225

2226
	while (num_pages) {
2227
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2228
		uint64_t dst_addr;
2229

2230
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2231
		while (byte_count) {
2232 2233
			uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
							   max_bytes);
2234

2235 2236
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2237 2238 2239 2240 2241 2242 2243

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2244 2245 2246 2247
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2248
	r = amdgpu_job_submit(job, &adev->mman.entity,
2249
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2260 2261 2262 2263 2264
#if defined(CONFIG_DEBUG_FS)

static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *)m->private;
2265
	unsigned ttm_pl = (uintptr_t)node->info_ent->data;
A
Alex Deucher 已提交
2266
	struct drm_device *dev = node->minor->dev;
2267
	struct amdgpu_device *adev = drm_to_adev(dev);
2268
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, ttm_pl);
D
Daniel Vetter 已提交
2269
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2270

2271
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2272
	return 0;
A
Alex Deucher 已提交
2273 2274
}

2275
static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
2276 2277 2278 2279 2280
	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
	{"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
	{"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
	{"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
A
Alex Deucher 已提交
2281 2282 2283 2284 2285 2286
	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
#ifdef CONFIG_SWIOTLB
	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
#endif
};

2287 2288 2289 2290 2291
/**
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2292 2293 2294
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2295
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2296 2297 2298 2299 2300
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2301
	if (*pos >= adev->gmc.mc_vram_size)
2302 2303
		return -ENXIO;

2304
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2305
	while (size) {
2306 2307
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2308

2309
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2310 2311
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2312

2313 2314 2315 2316
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2317 2318 2319 2320 2321
	}

	return result;
}

2322 2323 2324 2325 2326
/**
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2337
	if (*pos >= adev->gmc.mc_vram_size)
2338 2339 2340 2341 2342 2343
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2344
		if (*pos >= adev->gmc.mc_vram_size)
2345 2346 2347 2348 2349 2350 2351
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2352 2353 2354
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2366 2367 2368
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2369 2370
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2371 2372
};

2373 2374
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS

2375 2376 2377
/**
 * amdgpu_ttm_gtt_read - Linear read access to GTT memory
 */
A
Alex Deucher 已提交
2378 2379 2380
static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
				   size_t size, loff_t *pos)
{
A
Al Viro 已提交
2381
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
	ssize_t result = 0;
	int r;

	while (size) {
		loff_t p = *pos / PAGE_SIZE;
		unsigned off = *pos & ~PAGE_MASK;
		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
		struct page *page;
		void *ptr;

		if (p >= adev->gart.num_cpu_pages)
			return result;

		page = adev->gart.pages[p];
		if (page) {
			ptr = kmap(page);
			ptr += off;

			r = copy_to_user(buf, ptr, cur_size);
			kunmap(adev->gart.pages[p]);
		} else
			r = clear_user(buf, cur_size);

		if (r)
			return -EFAULT;

		result += cur_size;
		buf += cur_size;
		*pos += cur_size;
		size -= cur_size;
	}

	return result;
}

static const struct file_operations amdgpu_ttm_gtt_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_gtt_read,
	.llseek = default_llseek
};

#endif

2425 2426 2427 2428 2429 2430 2431
/**
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2432 2433
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2434 2435 2436
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2437 2438
	ssize_t result = 0;
	int r;
2439

2440
	/* retrieve the IOMMU domain if any for this device */
2441
	dom = iommu_get_domain_for_dev(adev->dev);
2442

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2453 2454 2455 2456
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2468
		r = copy_to_user(buf, ptr + off, bytes);
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2481 2482 2483 2484 2485 2486 2487
/**
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2488 2489 2490 2491 2492 2493 2494
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2495 2496

	dom = iommu_get_domain_for_dev(adev->dev);
2497

2498 2499 2500 2501 2502 2503 2504 2505 2506
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2507

2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2519
		r = copy_from_user(ptr + off, buf, bytes);
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2530 2531
}

2532
static const struct file_operations amdgpu_ttm_iomem_fops = {
2533
	.owner = THIS_MODULE,
2534 2535
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2536 2537
	.llseek = default_llseek
};
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547

static const struct {
	char *name;
	const struct file_operations *fops;
	int domain;
} ttm_debugfs_entries[] = {
	{ "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
	{ "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
#endif
2548
	{ "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
2549 2550
};

2551 2552
#endif

2553
int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2554 2555 2556 2557
{
#if defined(CONFIG_DEBUG_FS)
	unsigned count;

2558
	struct drm_minor *minor = adev_to_drm(adev)->primary;
A
Alex Deucher 已提交
2559 2560
	struct dentry *ent, *root = minor->debugfs_root;

2561 2562 2563 2564 2565 2566 2567 2568 2569
	for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
		ent = debugfs_create_file(
				ttm_debugfs_entries[count].name,
				S_IFREG | S_IRUGO, root,
				adev,
				ttm_debugfs_entries[count].fops);
		if (IS_ERR(ent))
			return PTR_ERR(ent);
		if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
2570
			i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
2571
		else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
2572
			i_size_write(ent->d_inode, adev->gmc.gart_size);
2573 2574
		adev->mman.debugfs_entries[count] = ent;
	}
A
Alex Deucher 已提交
2575 2576 2577 2578

	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);

#ifdef CONFIG_SWIOTLB
2579
	if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
A
Alex Deucher 已提交
2580 2581 2582 2583 2584 2585 2586 2587
		--count;
#endif

	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
#else
	return 0;
#endif
}