amdgpu_ttm.c 60.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44

45 46 47
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
48

A
Alex Deucher 已提交
49
#include <drm/amdgpu_drm.h>
50

A
Alex Deucher 已提交
51
#include "amdgpu.h"
52
#include "amdgpu_object.h"
53
#include "amdgpu_trace.h"
54
#include "amdgpu_amdkfd.h"
55
#include "amdgpu_sdma.h"
56
#include "amdgpu_ras.h"
57
#include "amdgpu_atomfirmware.h"
58
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
59 60
#include "bif/bif_4_1_d.h"

61 62
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

63
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
64 65
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
66
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
67
				      struct ttm_tt *ttm);
68

69
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
70
				    unsigned int type,
71
				    uint64_t size_in_page)
72
{
73
	return ttm_range_man_init(&adev->mman.bdev, type,
74
				  false, size_in_page);
A
Alex Deucher 已提交
75 76
}

77 78 79 80 81 82 83 84
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
85 86 87
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
88
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
89
	struct amdgpu_bo *abo;
90
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
91 92
		.fpfn = 0,
		.lpfn = 0,
93
		.mem_type = TTM_PL_SYSTEM,
94
		.flags = 0
A
Alex Deucher 已提交
95 96
	};

97
	/* Don't handle scatter gather BOs */
98 99 100 101 102 103
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

104
	/* Object isn't an AMDGPU object so ignore */
105
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
106 107 108 109 110 111
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
112

113
	abo = ttm_to_amdgpu_bo(bo);
114 115 116 117 118 119 120 121 122 123 124 125 126 127
	if (abo->flags & AMDGPU_AMDKFD_CREATE_SVM_BO) {
		struct dma_fence *fence;
		struct dma_resv *resv = &bo->base._resv;

		rcu_read_lock();
		fence = rcu_dereference(resv->fence_excl);
		if (fence && !fence->ops->signaled)
			dma_fence_enable_sw_signaling(fence);

		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		rcu_read_unlock();
		return;
	}
A
Alex Deucher 已提交
128
	switch (bo->mem.mem_type) {
129 130 131 132 133 134 135
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
136
	case TTM_PL_VRAM:
137
		if (!adev->mman.buffer_funcs_enabled) {
138
			/* Move to system memory */
139
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
140
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
141 142
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
143 144 145 146 147 148

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
149
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
150
							 AMDGPU_GEM_DOMAIN_GTT);
151
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
152 153 154
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
155
		} else {
156
			/* Move to GTT memory */
157
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
158
		}
A
Alex Deucher 已提交
159 160 161
		break;
	case TTM_PL_TT:
	default:
162
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
163
		break;
A
Alex Deucher 已提交
164
	}
165
	*placement = abo->placement;
A
Alex Deucher 已提交
166 167
}

168 169 170
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
171 172
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
173 174 175 176
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
177 178
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
179
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
180

181 182
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
183
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
184
					  filp->private_data);
A
Alex Deucher 已提交
185 186
}

187 188 189 190
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
191
 * @mm_cur: range to map
192 193 194 195 196 197 198 199 200 201
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
202
				 struct ttm_resource *mem,
203 204 205 206
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
207 208 209 210 211 212
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
213
	void *cpu_addr;
214
	uint64_t flags;
215
	unsigned int i;
216 217 218 219 220 221
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
222
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
223 224
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
225 226 227 228 229 230
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
231
	*addr += mm_cur->start & ~PAGE_MASK;
232 233 234 235 236

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
237
				     AMDGPU_IB_POOL_DELAYED, &job);
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

256 257 258
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
259
		dma_addr_t *dma_addr;
260

261 262
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
263 264 265 266 267 268
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

269
		dma_address = mm_cur->start;
270 271 272 273 274 275 276 277 278 279 280
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

296
/**
297
 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
298 299 300 301 302 303 304
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
305 306 307 308 309 310 311
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
312 313
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
314
			       uint64_t size, bool tmz,
315
			       struct dma_resv *resv,
316
			       struct dma_fence **f)
317
{
318 319 320
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

321
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
322
	struct amdgpu_res_cursor src_mm, dst_mm;
323
	struct dma_fence *fence = NULL;
324
	int r = 0;
325

326
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
327 328 329 330
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

331 332
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
333

334
	mutex_lock(&adev->mman.gtt_window_lock);
335 336 337
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
338
		struct dma_fence *next;
339 340
		uint32_t cur_size;
		uint64_t from, to;
341

342 343 344
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
345
		cur_size = max(src_page_offset, dst_page_offset);
346
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
347
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
348 349

		/* Map src to window 0 and dst to window 1. */
350
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
351
					  PFN_UP(cur_size + src_page_offset),
352
					  0, ring, tmz, &from);
353 354
		if (r)
			goto error;
355

356
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
357
					  PFN_UP(cur_size + dst_page_offset),
358
					  1, ring, tmz, &to);
359 360
		if (r)
			goto error;
361

362
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
363
				       resv, &next, false, true, tmz);
364 365 366
		if (r)
			goto error;

367
		dma_fence_put(fence);
368 369
		fence = next;

370 371
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
372
	}
373
error:
374
	mutex_unlock(&adev->mman.gtt_window_lock);
375 376 377 378 379 380
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

381
/*
382 383
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
384 385
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
386
 */
387
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
388
			    bool evict,
389 390
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
391 392
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
393
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
394 395 396 397 398 399 400 401 402 403 404 405 406
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
407
				       amdgpu_bo_encrypted(abo),
408
				       bo->base.resv, &fence);
409 410
	if (r)
		goto error;
411

412 413
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
414
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
415 416 417 418 419 420 421 422 423 424 425 426
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

427 428
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
429
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
430
	else
431
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
432
	dma_fence_put(fence);
A
Alex Deucher 已提交
433
	return r;
434 435 436

error:
	if (fence)
437 438
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
439
	return r;
A
Alex Deucher 已提交
440 441
}

442
/*
443 444 445 446 447
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
448
			       struct ttm_resource *mem)
449
{
450 451
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
452 453 454 455 456 457 458

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

459 460
	amdgpu_res_first(mem, 0, mem_size, &cursor);

461
	/* ttm_resource_ioremap only supports contiguous memory */
462
	if (cursor.size != mem_size)
463 464
		return false;

465
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
466 467
}

468
/*
469 470 471 472
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
473 474
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
475 476
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
477 478
{
	struct amdgpu_device *adev;
479
	struct amdgpu_bo *abo;
480
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
481 482
	int r;

483 484 485 486 487 488
	if (new_mem->mem_type == TTM_PL_TT) {
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

489
	/* Can't move a pinned BO */
490
	abo = ttm_to_amdgpu_bo(bo);
491
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
492 493
		return -EINVAL;

494
	adev = amdgpu_ttm_adev(bo->bdev);
495

A
Alex Deucher 已提交
496
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
497
		ttm_bo_move_null(bo, new_mem);
498
		goto out;
A
Alex Deucher 已提交
499
	}
500 501
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
502
		ttm_bo_move_null(bo, new_mem);
503
		goto out;
A
Alex Deucher 已提交
504
	}
505
	if (old_mem->mem_type == TTM_PL_TT &&
506
	    new_mem->mem_type == TTM_PL_SYSTEM) {
507
		r = ttm_bo_wait_ctx(bo, ctx);
508
		if (r)
509
			return r;
510 511 512

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
		ttm_resource_free(bo, &bo->mem);
513
		ttm_bo_assign_mem(bo, new_mem);
514
		goto out;
515
	}
516

517 518 519 520 521 522 523
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
524
		ttm_bo_move_null(bo, new_mem);
525
		goto out;
526
	}
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
542 543
		r = -ENODEV;
	}
A
Alex Deucher 已提交
544 545

	if (r) {
546 547 548 549
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
550
			return r;
A
Alex Deucher 已提交
551
		}
552 553 554

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
555
			return r;
A
Alex Deucher 已提交
556 557
	}

558 559 560 561 562 563 564 565 566
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

567
out:
A
Alex Deucher 已提交
568
	/* update statistics */
569
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
570
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
571 572 573
	return 0;
}

574
/*
575 576 577 578
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
579 580
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
				     struct ttm_resource *mem)
A
Alex Deucher 已提交
581
{
582
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
583
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
584 585 586 587 588 589 590 591 592 593

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
594
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
595
			return -EINVAL;
596

597
		if (adev->mman.aper_base_kaddr &&
598
		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
599 600 601
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

602
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
603
		mem->bus.is_iomem = true;
604 605 606 607
		if (adev->gmc.xgmi.connected_to_cpu)
			mem->bus.caching = ttm_cached;
		else
			mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
608 609 610 611 612 613 614
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

615 616 617
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
618
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
619
	struct amdgpu_res_cursor cursor;
620

621 622
	amdgpu_res_first(&bo->mem, (u64)page_offset << PAGE_SHIFT, 0, &cursor);
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
623 624
}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
646 647 648 649
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
650
	struct ttm_tt	ttm;
651
	struct drm_gem_object	*gobj;
652 653
	u64			offset;
	uint64_t		userptr;
654
	struct task_struct	*usertask;
655
	uint32_t		userflags;
656
	bool			bound;
657
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
658
	struct hmm_range	*range;
659
#endif
A
Alex Deucher 已提交
660 661
};

662
#ifdef CONFIG_DRM_AMDGPU_USERPTR
663
/*
664 665
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
666
 *
667 668
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
669
 */
670
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
671
{
672
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
673
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
674
	unsigned long start = gtt->userptr;
675
	struct vm_area_struct *vma;
676
	struct mm_struct *mm;
677
	bool readonly;
678
	int r = 0;
A
Alex Deucher 已提交
679

680 681 682
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
683
		return -EFAULT;
684
	}
685

686 687 688 689
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

690
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
691 692
		return -ESRCH;

693
	mmap_read_lock(mm);
694
	vma = find_vma(mm, start);
695
	mmap_read_unlock(mm);
696 697
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
698
		goto out_putmm;
699
	}
700
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
701
		vma->vm_file)) {
702
		r = -EPERM;
703
		goto out_putmm;
704
	}
A
Alex Deucher 已提交
705

706 707 708 709 710
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
				       false);
out_putmm:
711
	mmput(mm);
712

713 714 715
	return r;
}

716
/*
717 718
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
719
 *
720
 * Returns: true if pages are still valid
721
 */
722
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
723
{
724
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
725
	bool r = false;
726

727 728
	if (!gtt || !gtt->userptr)
		return false;
729

730
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
731
		gtt->userptr, ttm->num_pages);
732

733
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
734 735
		"No user pages to check\n");

736
	if (gtt->range) {
737 738 739 740
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
741
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
742
		gtt->range = NULL;
743
	}
744

745
	return !r;
746
}
747
#endif
748

749
/*
750
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
751
 *
752
 * Called by amdgpu_cs_list_validate(). This creates the page list
753 754
 * that backs user memory and will ultimately be mapped into the device
 * address space.
755
 */
756
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
757
{
758
	unsigned long i;
759

760
	for (i = 0; i < ttm->num_pages; ++i)
761
		ttm->pages[i] = pages ? pages[i] : NULL;
762 763
}

764
/*
765
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
766 767 768
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
769
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
770
				     struct ttm_tt *ttm)
771
{
D
Dave Airlie 已提交
772
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
773 774 775 776
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
777
	int r;
778

779
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
780
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
781
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
782 783 784 785
				      GFP_KERNEL);
	if (r)
		goto release_sg;

786
	/* Map SG to device */
787 788
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
789 790
		goto release_sg;

791
	/* convert SG to linear array of pages and dma addresses */
792 793
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
794 795 796 797 798

	return 0;

release_sg:
	kfree(ttm->sg);
799
	ttm->sg = NULL;
A
Alex Deucher 已提交
800 801 802
	return r;
}

803
/*
804 805
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
806
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
807
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
808
{
D
Dave Airlie 已提交
809
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
810 811 812 813 814 815
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
816
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
817 818
		return;

819
	/* unmap the pages mapped to the device */
820
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
821
	sg_free_table(ttm->sg);
822

823
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
824 825 826 827 828
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
829
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
830 831 832 833 834
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
835
#endif
A
Alex Deucher 已提交
836 837
}

838
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
839 840 841 842 843 844 845 846
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

847 848 849
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

850
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
851 852 853 854 855 856 857
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

858 859 860 861
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
862 863
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
864 865 866 867 868 869 870 871 872 873 874 875 876

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
877
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
878 879 880 881 882
			  ttm->num_pages, gtt->offset);

	return r;
}

883
/*
884 885 886 887 888
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
889
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
890
				   struct ttm_tt *ttm,
891
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
892
{
D
Dave Airlie 已提交
893
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
894
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
895
	uint64_t flags;
896
	int r = 0;
A
Alex Deucher 已提交
897

898 899 900 901 902 903
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

904
	if (gtt->userptr) {
D
Dave Airlie 已提交
905
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
906 907 908 909 910
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
911
	if (!ttm->num_pages) {
912
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
913 914 915 916 917 918 919 920
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

921 922
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
923
		return 0;
924
	}
925

926
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
927
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
928 929

	/* bind pages into GART page tables */
930
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
931
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
932 933
		ttm->pages, gtt->ttm.dma_address, flags);

934
	if (r)
935
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
936
			  ttm->num_pages, gtt->offset);
937
	gtt->bound = true;
938
	return r;
939 940
}

941
/*
942 943 944 945 946 947
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
948
 */
949
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
950
{
951
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
952
	struct ttm_operation_ctx ctx = { false, false };
953
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
954
	struct ttm_resource tmp;
955 956
	struct ttm_placement placement;
	struct ttm_place placements;
957
	uint64_t addr, flags;
958 959
	int r;

960
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
961 962
		return 0;

963 964 965 966
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
967

968 969 970 971 972 973 974 975 976
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
977 978
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
979 980 981 982

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
983

984 985
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
986

987
		/* Bind pages */
988
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
989 990
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
991
			ttm_resource_free(bo, &tmp);
992 993 994
			return r;
		}

995
		ttm_resource_free(bo, &bo->mem);
996
		bo->mem = tmp;
997
	}
998

999
	return 0;
A
Alex Deucher 已提交
1000 1001
}

1002
/*
1003 1004 1005 1006 1007
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1008
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1009
{
1010
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1011
	uint64_t flags;
1012 1013
	int r;

1014
	if (!tbo->ttm)
1015 1016
		return 0;

1017 1018 1019
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1020
	return r;
1021 1022
}

1023
/*
1024 1025 1026 1027 1028
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1029
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1030
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1031
{
D
Dave Airlie 已提交
1032
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1033
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1034
	int r;
A
Alex Deucher 已提交
1035

1036
	/* if the pages have userptr pinning then clear that first */
1037
	if (gtt->userptr)
D
Dave Airlie 已提交
1038
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1039

1040 1041 1042
	if (!gtt->bound)
		return;

1043
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1044
		return;
1045

A
Alex Deucher 已提交
1046
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1047
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1048
	if (r)
1049
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1050
			  gtt->ttm.num_pages, gtt->offset);
1051
	gtt->bound = false;
A
Alex Deucher 已提交
1052 1053
}

1054
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1055
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1056 1057 1058
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1059
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1060
	ttm_tt_destroy_common(bdev, ttm);
1061 1062 1063
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1064
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1065 1066 1067
	kfree(gtt);
}

1068 1069 1070 1071
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1072
 * @page_flags: Page flags to be added to the ttm_tt object
1073 1074 1075
 *
 * Called by ttm_tt_create().
 */
1076 1077
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1078
{
1079
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1080
	struct amdgpu_ttm_tt *gtt;
1081
	enum ttm_caching caching;
A
Alex Deucher 已提交
1082 1083 1084 1085 1086

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1087
	gtt->gobj = &bo->base;
1088

1089 1090 1091 1092 1093
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1094
	/* allocate space for the uninitialized page entries */
1095
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1096 1097 1098
		kfree(gtt);
		return NULL;
	}
1099
	return &gtt->ttm;
A
Alex Deucher 已提交
1100 1101
}

1102
/*
1103 1104 1105 1106 1107
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1108
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1109 1110
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1111
{
D
Dave Airlie 已提交
1112
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1113 1114
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1115
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1116
	if (gtt && gtt->userptr) {
1117
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1118 1119 1120 1121 1122 1123 1124
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		return 0;
	}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

1138 1139
		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
1140
		return 0;
A
Alex Deucher 已提交
1141 1142
	}

1143
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1144 1145
}

1146
/*
1147 1148 1149 1150 1151
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1152
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1153
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1154 1155
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1156
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1157 1158

	if (gtt && gtt->userptr) {
1159
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1160 1161 1162 1163 1164
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1175 1176
		return;

D
Dave Airlie 已提交
1177
	adev = amdgpu_ttm_adev(bdev);
1178
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1179 1180
}

1181
/**
1182 1183
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1184
 *
1185
 * @bo: The ttm_buffer_object to bind this userptr to
1186 1187 1188 1189 1190 1191
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1192 1193
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1194
{
1195
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1196

1197 1198 1199 1200 1201 1202
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1203

1204
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1205 1206
	gtt->userptr = addr;
	gtt->userflags = flags;
1207 1208 1209 1210 1211 1212

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1213 1214 1215
	return 0;
}

1216
/*
1217 1218
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1219
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1220 1221 1222 1223
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1224
		return NULL;
A
Alex Deucher 已提交
1225

1226 1227 1228 1229
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1230 1231
}

1232
/*
1233 1234
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1235 1236
 *
 */
1237 1238 1239 1240 1241 1242
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1243
	if (gtt == NULL || !gtt->userptr)
1244 1245
		return false;

1246 1247 1248
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1249
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1250 1251 1252 1253 1254 1255
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1256
/*
1257
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1258
 */
1259
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1260 1261 1262 1263 1264 1265
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1266
	return true;
1267 1268
}

1269
/*
1270 1271
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1282
/**
1283
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1284 1285 1286
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1287 1288
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1289
 */
1290
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1291
{
1292
	uint64_t flags = 0;
A
Alex Deucher 已提交
1293 1294 1295 1296

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1297
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1298 1299
		flags |= AMDGPU_PTE_SYSTEM;

1300
		if (ttm->caching == ttm_cached)
1301 1302
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1303

1304 1305 1306 1307
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1308 1309 1310 1311 1312 1313
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1314
 * @adev: amdgpu_device pointer
1315 1316
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1317
 *
1318 1319 1320
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1321
				 struct ttm_resource *mem)
1322 1323 1324
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1325
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1326 1327 1328 1329 1330 1331 1332 1333
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1334
/*
1335 1336
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1337
 *
1338 1339 1340
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1341 1342
 * used to clean out a memory space.
 */
1343 1344 1345
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1346
	unsigned long num_pages = bo->mem.num_pages;
1347
	struct amdgpu_res_cursor cursor;
1348
	struct dma_resv_list *flist;
1349 1350 1351
	struct dma_fence *f;
	int i;

1352
	if (bo->type == ttm_bo_type_kernel &&
1353
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1354 1355
		return false;

1356 1357 1358 1359
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1360
	flist = dma_resv_get_list(bo->base.resv);
1361 1362 1363
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1364
				dma_resv_held(bo->base.resv));
1365 1366 1367 1368
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1369

1370 1371
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1372 1373 1374
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1375
		return true;
1376

1377
	case TTM_PL_VRAM:
1378
		/* Check each drm MM node individually */
1379 1380 1381 1382 1383 1384
		amdgpu_res_first(&bo->mem, 0, (u64)num_pages << PAGE_SHIFT,
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1385 1386
				return true;

1387
			amdgpu_res_next(&cursor, cursor.size);
1388
		}
1389
		return false;
1390

1391 1392
	default:
		break;
1393 1394 1395 1396 1397
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1398
/**
1399
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1410
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1411 1412
				    unsigned long offset, void *buf, int len,
				    int write)
1413
{
1414
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1415
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1416 1417
	struct amdgpu_res_cursor cursor;
	unsigned long flags;
1418 1419 1420 1421 1422 1423
	uint32_t value = 0;
	int ret = 0;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1424 1425 1426 1427 1428
	amdgpu_res_first(&bo->mem, offset, len, &cursor);
	while (cursor.remaining) {
		uint64_t aligned_pos = cursor.start & ~(uint64_t)3;
		uint64_t bytes = 4 - (cursor.start & 3);
		uint32_t shift = (cursor.start & 3) * 8;
1429 1430
		uint32_t mask = 0xffffffff << shift;

1431 1432 1433
		if (cursor.size < bytes) {
			mask &= 0xffffffff >> (bytes - cursor.size) * 8;
			bytes = cursor.size;
1434 1435
		}

1436 1437 1438 1439
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
1440
			value = RREG32_NO_KIQ(mmMM_DATA);
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
1452
			bytes = cursor.size & ~0x3ULL;
1453 1454 1455
			amdgpu_device_vram_access(adev, cursor.start,
						  (uint32_t *)buf, bytes,
						  write);
1456 1457 1458 1459
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
1460
		amdgpu_res_next(&cursor, bytes);
1461 1462 1463 1464 1465
	}

	return ret;
}

1466 1467 1468 1469 1470 1471
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1472
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1473 1474 1475
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1476
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1477
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1478 1479 1480
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
1481
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1482
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1483
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1484
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1485 1486
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1487 1488
};

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1501 1502
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1514 1515
	uint64_t vram_size = adev->gmc.visible_vram_size;

1516 1517
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1518

1519 1520
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1521
		return 0;
1522

1523
	return amdgpu_bo_create_kernel_at(adev,
1524 1525
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1526
					  AMDGPU_GEM_DOMAIN_VRAM,
1527 1528
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1529
}
1530

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1553
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1554
{
1555
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1556

1557
	memset(ctx, 0, sizeof(*ctx));
1558

1559
	ctx->c2p_train_data_offset =
1560
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1561 1562 1563 1564
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1565

1566 1567 1568 1569
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1570 1571
}

1572 1573 1574
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1575
 */
1576
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1577 1578 1579
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1580
	bool mem_train_support = false;
1581

1582
	if (!amdgpu_sriov_vf(adev)) {
1583
		if (amdgpu_atomfirmware_mem_training_supported(adev))
1584
			mem_train_support = true;
1585
		else
1586
			DRM_DEBUG("memory training does not support!\n");
1587 1588
	}

1589 1590 1591 1592 1593 1594 1595
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1596
	adev->mman.discovery_tmr_size =
1597
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1598 1599
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1600 1601 1602 1603 1604

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1605 1606 1607 1608 1609
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1610 1611 1612 1613
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1614
		}
1615
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1616
	}
1617 1618

	ret = amdgpu_bo_create_kernel_at(adev,
1619 1620
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1621
				AMDGPU_GEM_DOMAIN_VRAM,
1622
				&adev->mman.discovery_memory,
1623
				NULL);
1624
	if (ret) {
1625
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1626
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1627
		return ret;
1628 1629 1630 1631 1632
	}

	return 0;
}

1633
/*
1634 1635
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1636 1637 1638 1639 1640 1641
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1642 1643
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1644
	uint64_t gtt_size;
A
Alex Deucher 已提交
1645
	int r;
1646
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1647

1648 1649
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1650
	/* No others user of address space so set it to 0 */
1651
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1652 1653
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1654
			       adev->need_swiotlb,
1655
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1656 1657 1658 1659 1660
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1661

1662
	/* Initialize VRAM pool with all of VRAM divided into pages */
1663
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1664 1665 1666 1667
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1668 1669 1670 1671

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1672 1673
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1674

A
Alex Deucher 已提交
1675
	/* Change the size here instead of the init above so only lpfn is affected */
1676
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1677
#ifdef CONFIG_64BIT
1678
#ifdef CONFIG_X86
1679 1680 1681 1682 1683
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1684
#endif
1685 1686
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1687
#endif
A
Alex Deucher 已提交
1688

1689 1690 1691 1692
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1693
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1694 1695 1696 1697
	if (r) {
		return r;
	}

1698
	/*
1699 1700 1701
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1702
	 */
1703
	if (adev->mman.discovery_bin) {
1704
		r = amdgpu_ttm_reserve_tmr(adev);
1705 1706 1707
		if (r)
			return r;
	}
1708

1709 1710 1711 1712
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1713
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1714
				       AMDGPU_GEM_DOMAIN_VRAM,
1715
				       &adev->mman.stolen_vga_memory,
1716
				       NULL);
C
Christian König 已提交
1717 1718
	if (r)
		return r;
1719 1720
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1721
				       AMDGPU_GEM_DOMAIN_VRAM,
1722
				       &adev->mman.stolen_extended_memory,
1723
				       NULL);
C
Christian König 已提交
1724 1725
	if (r)
		return r;
1726

A
Alex Deucher 已提交
1727
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1728
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1729

1730 1731
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1732 1733 1734 1735
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1736
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1737
			       adev->gmc.mc_vram_size),
1738 1739 1740
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1741
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1742 1743

	/* Initialize GTT memory pool */
1744
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1745 1746 1747 1748 1749
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1750
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1751

1752
	/* Initialize various on-chip memory pools */
1753
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1754 1755 1756
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1757 1758
	}

1759
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1760 1761 1762
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1763 1764
	}

1765
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1766 1767 1768
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1769 1770 1771 1772 1773
	}

	return 0;
}

1774
/*
1775 1776
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1777 1778 1779 1780
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1781

1782
	amdgpu_ttm_training_reserve_vram_fini(adev);
1783
	/* return the stolen vga memory back to VRAM */
1784 1785
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1786
	/* return the IP Discovery TMR memory back to VRAM */
1787
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1788
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1789

1790 1791 1792
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
1793

1794 1795
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1796 1797 1798
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1799
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1800 1801 1802 1803
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1814
{
1815
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1816
	uint64_t size;
1817
	int r;
A
Alex Deucher 已提交
1818

1819
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1820
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1821 1822
		return;

1823 1824
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1825
		struct drm_gpu_scheduler *sched;
1826 1827

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1828 1829
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1830
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1831
					  1, NULL);
1832 1833 1834 1835 1836 1837
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1838
		drm_sched_entity_destroy(&adev->mman.entity);
1839 1840
		dma_fence_put(man->move);
		man->move = NULL;
1841 1842
	}

A
Alex Deucher 已提交
1843
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1844 1845 1846 1847
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1848
	man->size = size >> PAGE_SHIFT;
1849
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1850 1851
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
	vm_fault_t ret;

	ret = ttm_bo_vm_reserve(bo, vmf);
	if (ret)
		return ret;

	ret = amdgpu_bo_fault_reserve_notify(bo);
	if (ret)
		goto unlock;

	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
				       TTM_BO_VM_NUM_PREFAULT, 1);
	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
		return ret;

unlock:
	dma_resv_unlock(bo->base.resv);
	return ret;
}

1875
static const struct vm_operations_struct amdgpu_ttm_vm_ops = {
1876 1877 1878 1879 1880 1881
	.fault = amdgpu_ttm_fault,
	.open = ttm_bo_vm_open,
	.close = ttm_bo_vm_close,
	.access = ttm_bo_vm_access
};

A
Alex Deucher 已提交
1882 1883
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
1884
	struct drm_file *file_priv = filp->private_data;
1885
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
1886
	int r;
A
Alex Deucher 已提交
1887

1888 1889 1890
	r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
	if (unlikely(r != 0))
		return r;
C
Christian König 已提交
1891

1892 1893
	vma->vm_ops = &amdgpu_ttm_vm_ops;
	return 0;
A
Alex Deucher 已提交
1894 1895
}

1896 1897
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1898
		       struct dma_resv *resv,
1899
		       struct dma_fence **fence, bool direct_submit,
1900
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1901
{
1902 1903
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1904
	struct amdgpu_device *adev = ring->adev;
1905 1906
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1907 1908 1909 1910 1911
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1912
	if (direct_submit && !ring->sched.ready) {
1913 1914 1915 1916
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1917 1918
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1919
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1920

1921
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1922
	if (r)
1923
		return r;
1924

1925
	if (vm_needs_flush) {
1926 1927
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1928 1929
		job->vm_needs_flush = true;
	}
1930
	if (resv) {
1931
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1932 1933
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1934 1935 1936 1937
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1938 1939 1940 1941 1942
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1943
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1944
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
1945 1946 1947 1948 1949 1950

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1951 1952
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1953 1954 1955
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1956
		r = amdgpu_job_submit(job, &adev->mman.entity,
1957
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1958 1959
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1960

1961
	return r;
1962

1963
error_free:
1964
	amdgpu_job_free(job);
1965
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1966
	return r;
A
Alex Deucher 已提交
1967 1968
}

1969
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1970
		       uint32_t src_data,
1971
		       struct dma_resv *resv,
1972
		       struct dma_fence **fence)
1973
{
1974
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1975
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1976 1977
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1978
	struct amdgpu_res_cursor cursor;
1979
	unsigned int num_loops, num_dw;
1980
	uint64_t num_bytes;
1981 1982

	struct amdgpu_job *job;
1983 1984
	int r;

1985
	if (!adev->mman.buffer_funcs_enabled) {
1986 1987 1988 1989
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1990
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1991
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1992 1993 1994 1995
		if (r)
			return r;
	}

1996
	num_bytes = bo->tbo.mem.num_pages << PAGE_SHIFT;
1997 1998
	num_loops = 0;

1999 2000 2001 2002
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
2003
	}
2004
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2005 2006

	/* for IB padding */
2007
	num_dw += 64;
2008

2009 2010
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2011 2012 2013 2014 2015
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2016 2017
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2018 2019 2020 2021 2022 2023
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2024 2025 2026 2027
	amdgpu_res_first(&bo->tbo.mem, 0, num_bytes, &cursor);
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
2028

2029 2030 2031
		dst_addr += amdgpu_ttm_domain_start(adev, bo->tbo.mem.mem_type);
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
2032

2033
		amdgpu_res_next(&cursor, cur_size);
2034 2035 2036 2037
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2038
	r = amdgpu_job_submit(job, &adev->mman.entity,
2039
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2050 2051
#if defined(CONFIG_DEBUG_FS)

2052
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
2053
{
2054 2055 2056
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
2057
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2058

2059
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2060
	return 0;
A
Alex Deucher 已提交
2061 2062
}

2063
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2064
{
2065
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2066 2067 2068 2069

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2120

2121
/*
2122 2123 2124 2125
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2126 2127 2128
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2129
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2130 2131 2132 2133 2134
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2135
	if (*pos >= adev->gmc.mc_vram_size)
2136 2137
		return -ENXIO;

2138
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2139
	while (size) {
2140 2141
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2142

2143
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2144 2145
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2146

2147 2148 2149 2150
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2151 2152 2153 2154 2155
	}

	return result;
}

2156
/*
2157 2158 2159 2160
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2171
	if (*pos >= adev->gmc.mc_vram_size)
2172 2173 2174 2175 2176 2177
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2178
		if (*pos >= adev->gmc.mc_vram_size)
2179 2180 2181 2182 2183 2184 2185
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2186 2187 2188
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2200 2201 2202
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2203 2204
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2205 2206
};

2207
/*
2208 2209 2210 2211 2212 2213
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2214 2215
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2216 2217 2218
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2219 2220
	ssize_t result = 0;
	int r;
2221

2222
	/* retrieve the IOMMU domain if any for this device */
2223
	dom = iommu_get_domain_for_dev(adev->dev);
2224

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2235 2236 2237 2238
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2250
		r = copy_to_user(buf, ptr + off, bytes);
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2263
/*
2264 2265 2266 2267 2268 2269
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2270 2271 2272 2273 2274 2275 2276
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2277 2278

	dom = iommu_get_domain_for_dev(adev->dev);
2279

2280 2281 2282 2283 2284 2285 2286 2287 2288
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2289

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2301
		r = copy_from_user(ptr + off, buf, bytes);
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2312 2313
}

2314
static const struct file_operations amdgpu_ttm_iomem_fops = {
2315
	.owner = THIS_MODULE,
2316 2317
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2318 2319
	.llseek = default_llseek
};
2320

2321 2322
#endif

2323
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2324 2325
{
#if defined(CONFIG_DEBUG_FS)
2326
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2327 2328
	struct dentry *root = minor->debugfs_root;

2329
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2330
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2331
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2332
			    &amdgpu_ttm_iomem_fops);
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2345 2346
#endif
}