amdgpu_ttm.c 63.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34
#include <linux/iommu.h>
35
#include <linux/hmm.h>
36 37
#include <linux/pagemap.h>
#include <linux/sched/task.h>
38
#include <linux/sched/mm.h>
39 40 41 42
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
43
#include <linux/dma-buf.h>
44
#include <linux/sizes.h>
45

46 47 48
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
49

A
Alex Deucher 已提交
50
#include <drm/amdgpu_drm.h>
51

A
Alex Deucher 已提交
52
#include "amdgpu.h"
53
#include "amdgpu_object.h"
54
#include "amdgpu_trace.h"
55
#include "amdgpu_amdkfd.h"
56
#include "amdgpu_sdma.h"
57
#include "amdgpu_ras.h"
58
#include "amdgpu_atomfirmware.h"
59
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
60 61
#include "bif/bif_4_1_d.h"

62 63
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

64 65 66
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
67 68
static void amdgpu_ttm_backend_unbind(struct ttm_bo_device *bdev,
				      struct ttm_tt *ttm);
69

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71
				    unsigned int type,
72
				    uint64_t size_in_page)
73
{
74
	return ttm_range_man_init(&adev->mman.bdev, type,
75
				  false, size_in_page);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94
		.mem_type = TTM_PL_SYSTEM,
95
		.flags = 0
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
115
	switch (bo->mem.mem_type) {
116 117 118 119 120 121 122
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
123
	case TTM_PL_VRAM:
124
		if (!adev->mman.buffer_funcs_enabled) {
125
			/* Move to system memory */
126
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
127
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
128 129
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
130 131 132 133 134 135

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
136
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
137
							 AMDGPU_GEM_DOMAIN_GTT);
138
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
139 140 141
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
142
		} else {
143
			/* Move to GTT memory */
144
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
145
		}
A
Alex Deucher 已提交
146 147 148
		break;
	case TTM_PL_TT:
	default:
149
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
150
		break;
A
Alex Deucher 已提交
151
	}
152
	*placement = abo->placement;
A
Alex Deucher 已提交
153 154
}

155 156 157
/**
 * amdgpu_verify_access - Verify access for a mmap call
 *
158 159
 * @bo:	The buffer object to map
 * @filp: The file pointer from the process performing the mmap
160 161 162 163
 *
 * This is called by ttm_bo_mmap() to verify whether a process
 * has the right to mmap a BO to their process space.
 */
A
Alex Deucher 已提交
164 165
static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
166
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
167

168 169 170 171 172 173 174
	/*
	 * Don't verify access for KFD BOs. They don't have a GEM
	 * object associated with them.
	 */
	if (abo->kfd_bo)
		return 0;

175 176
	if (amdgpu_ttm_tt_get_usermm(bo->ttm))
		return -EPERM;
177
	return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
D
David Herrmann 已提交
178
					  filp->private_data);
A
Alex Deucher 已提交
179 180
}

181
/**
182 183 184 185 186 187
 * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
 *
 * @bo: The bo to assign the memory to.
 * @mm_node: Memory manager node for drm allocator.
 * @mem: The region where the bo resides.
 *
188
 */
189 190
static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
				    struct drm_mm_node *mm_node,
191
				    struct ttm_resource *mem)
A
Alex Deucher 已提交
192
{
193
	uint64_t addr = 0;
194

195
	if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
196
		addr = mm_node->start << PAGE_SHIFT;
197 198
		addr += amdgpu_ttm_domain_start(amdgpu_ttm_adev(bo->bdev),
						mem->mem_type);
199
	}
200
	return addr;
201 202
}

203
/**
204 205 206 207 208 209
 * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
 * @offset. It also modifies the offset to be within the drm_mm_node returned
 *
 * @mem: The region where the bo resides.
 * @offset: The offset that drm_mm_node is used for finding.
 *
210
 */
211
static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_resource *mem,
212
					       uint64_t *offset)
213
{
214
	struct drm_mm_node *mm_node = mem->mm_node;
215

216 217 218 219 220 221
	while (*offset >= (mm_node->size << PAGE_SHIFT)) {
		*offset -= (mm_node->size << PAGE_SHIFT);
		++mm_node;
	}
	return mm_node;
}
222

223 224 225 226
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
227
 * @mm_cur: range to map
228 229 230 231 232 233 234 235 236 237
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
238
				 struct ttm_resource *mem,
239 240 241 242
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
243 244 245 246 247 248
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
249
	void *cpu_addr;
250
	uint64_t flags;
251
	unsigned int i;
252 253 254 255 256 257
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);

	/* Map only what can't be accessed directly */
258
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
259 260
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
261 262 263 264 265 266
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
267
	*addr += mm_cur->start & ~PAGE_MASK;
268 269 270 271 272

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
	num_bytes = num_pages * 8;

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
273
				     AMDGPU_IB_POOL_DELAYED, &job);
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

292 293 294
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
295
		dma_addr_t *dma_addr;
296

297 298
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
299 300 301 302 303 304
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

305
		dma_address = mm_cur->start;
306 307 308 309 310 311 312 313 314 315 316
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

332 333
/**
 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
334 335 336 337 338 339 340
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
341 342 343 344 345 346 347
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
348 349
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
350
			       uint64_t size, bool tmz,
351
			       struct dma_resv *resv,
352
			       struct dma_fence **f)
353
{
354 355 356
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

357
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
358
	struct amdgpu_res_cursor src_mm, dst_mm;
359
	struct dma_fence *fence = NULL;
360
	int r = 0;
361

362
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
363 364 365 366
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

367 368
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
369

370
	mutex_lock(&adev->mman.gtt_window_lock);
371 372 373
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
374
		struct dma_fence *next;
375 376
		uint32_t cur_size;
		uint64_t from, to;
377

378 379 380
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
381
		cur_size = max(src_page_offset, dst_page_offset);
382
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
383
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
384 385

		/* Map src to window 0 and dst to window 1. */
386
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
387
					  PFN_UP(cur_size + src_page_offset),
388
					  0, ring, tmz, &from);
389 390
		if (r)
			goto error;
391

392
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
393
					  PFN_UP(cur_size + dst_page_offset),
394
					  1, ring, tmz, &to);
395 396
		if (r)
			goto error;
397

398
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
399
				       resv, &next, false, true, tmz);
400 401 402
		if (r)
			goto error;

403
		dma_fence_put(fence);
404 405
		fence = next;

406 407
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
408
	}
409
error:
410
	mutex_unlock(&adev->mman.gtt_window_lock);
411 412 413 414 415 416
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

417
/*
418 419
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
420 421
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
422
 */
423
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
424
			    bool evict,
425 426
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
427 428
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
429
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
430 431 432 433 434 435 436 437 438 439 440 441 442
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
443
				       amdgpu_bo_encrypted(abo),
444
				       bo->base.resv, &fence);
445 446
	if (r)
		goto error;
447

448 449
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
450
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
451 452 453 454 455 456 457 458 459 460 461 462
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

463 464
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
465
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
466
	else
467
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
468
	dma_fence_put(fence);
A
Alex Deucher 已提交
469
	return r;
470 471 472

error:
	if (fence)
473 474
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
475
	return r;
A
Alex Deucher 已提交
476 477
}

478
/*
479 480 481 482 483
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
484
			       struct ttm_resource *mem)
485 486 487 488 489 490 491 492 493
{
	struct drm_mm_node *nodes = mem->mm_node;

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

494
	/* ttm_resource_ioremap only supports contiguous memory */
495 496 497 498 499 500 501
	if (nodes->size != mem->num_pages)
		return false;

	return ((nodes->start + nodes->size) << PAGE_SHIFT)
		<= adev->gmc.visible_vram_size;
}

502
/*
503 504 505 506
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
507 508
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
509 510
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
511 512
{
	struct amdgpu_device *adev;
513
	struct amdgpu_bo *abo;
514
	struct ttm_resource *old_mem = &bo->mem;
A
Alex Deucher 已提交
515 516
	int r;

517 518 519 520 521 522
	if (new_mem->mem_type == TTM_PL_TT) {
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

523
	/* Can't move a pinned BO */
524
	abo = ttm_to_amdgpu_bo(bo);
525
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
526 527
		return -EINVAL;

528
	adev = amdgpu_ttm_adev(bo->bdev);
529

A
Alex Deucher 已提交
530
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
531
		ttm_bo_move_null(bo, new_mem);
532
		goto out;
A
Alex Deucher 已提交
533
	}
534 535
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
	    new_mem->mem_type == TTM_PL_TT) {
536
		ttm_bo_move_null(bo, new_mem);
537
		goto out;
A
Alex Deucher 已提交
538
	}
539
	if (old_mem->mem_type == TTM_PL_TT &&
540
	    new_mem->mem_type == TTM_PL_SYSTEM) {
541
		r = ttm_bo_wait_ctx(bo, ctx);
542
		if (r)
543
			return r;
544 545 546

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
		ttm_resource_free(bo, &bo->mem);
547
		ttm_bo_assign_mem(bo, new_mem);
548
		goto out;
549
	}
550

551 552 553 554 555 556 557
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
558
		ttm_bo_move_null(bo, new_mem);
559
		goto out;
560
	}
561

562 563 564 565 566 567 568 569 570 571 572 573 574 575
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
			hop->flags = 0;
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
576 577
		r = -ENODEV;
	}
A
Alex Deucher 已提交
578 579

	if (r) {
580 581 582 583
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
584
			return r;
A
Alex Deucher 已提交
585
		}
586 587 588

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
589
			return r;
A
Alex Deucher 已提交
590 591
	}

592 593 594 595 596 597 598 599 600
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

601
out:
A
Alex Deucher 已提交
602
	/* update statistics */
603
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
604
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
605 606 607
	return 0;
}

608
/*
609 610 611 612
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
613
static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_resource *mem)
A
Alex Deucher 已提交
614
{
615
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
616
	struct drm_mm_node *mm_node = mem->mm_node;
617
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
618 619 620 621 622 623 624 625 626 627

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
628
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
629
			return -EINVAL;
630 631
		/* Only physically contiguous buffers apply. In a contiguous
		 * buffer, size of the first mm_node would match the number of
632
		 * pages in ttm_resource.
633 634 635 636 637 638
		 */
		if (adev->mman.aper_base_kaddr &&
		    (mm_node->size == mem->num_pages))
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

639
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
640
		mem->bus.is_iomem = true;
641 642 643 644
		if (adev->gmc.xgmi.connected_to_cpu)
			mem->bus.caching = ttm_cached;
		else
			mem->bus.caching = ttm_write_combined;
A
Alex Deucher 已提交
645 646 647 648 649 650 651
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

652 653 654
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
655
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
656
	uint64_t offset = (page_offset << PAGE_SHIFT);
657
	struct drm_mm_node *mm;
658

659
	mm = amdgpu_find_mm_node(&bo->mem, &offset);
660 661
	offset += adev->gmc.aper_base;
	return mm->start + (offset >> PAGE_SHIFT);
662 663
}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
685 686 687 688
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
689
	struct ttm_tt	ttm;
690
	struct drm_gem_object	*gobj;
691 692
	u64			offset;
	uint64_t		userptr;
693
	struct task_struct	*usertask;
694
	uint32_t		userflags;
695
	bool			bound;
696
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
697
	struct hmm_range	*range;
698
#endif
A
Alex Deucher 已提交
699 700
};

701
#ifdef CONFIG_DRM_AMDGPU_USERPTR
702
/*
703 704
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
705
 *
706 707
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
708
 */
709
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
710
{
711
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
712
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
713
	unsigned long start = gtt->userptr;
714 715
	struct vm_area_struct *vma;
	struct hmm_range *range;
716 717
	unsigned long timeout;
	struct mm_struct *mm;
718
	unsigned long i;
719
	int r = 0;
A
Alex Deucher 已提交
720

721 722 723
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
724
		return -EFAULT;
725
	}
726

727 728 729 730
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

731
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
732 733
		return -ESRCH;

734 735
	range = kzalloc(sizeof(*range), GFP_KERNEL);
	if (unlikely(!range)) {
736
		r = -ENOMEM;
737 738
		goto out;
	}
739 740 741
	range->notifier = &bo->notifier;
	range->start = bo->notifier.interval_tree.start;
	range->end = bo->notifier.interval_tree.last + 1;
742
	range->default_flags = HMM_PFN_REQ_FAULT;
743
	if (!amdgpu_ttm_tt_is_readonly(ttm))
744
		range->default_flags |= HMM_PFN_REQ_WRITE;
745

746 747 748
	range->hmm_pfns = kvmalloc_array(ttm->num_pages,
					 sizeof(*range->hmm_pfns), GFP_KERNEL);
	if (unlikely(!range->hmm_pfns)) {
749 750
		r = -ENOMEM;
		goto out_free_ranges;
A
Alex Deucher 已提交
751
	}
752

753
	mmap_read_lock(mm);
754 755 756
	vma = find_vma(mm, start);
	if (unlikely(!vma || start < vma->vm_start)) {
		r = -EFAULT;
757
		goto out_unlock;
758
	}
759
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
760
		vma->vm_file)) {
761
		r = -EPERM;
762
		goto out_unlock;
763
	}
764
	mmap_read_unlock(mm);
765
	timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
766

767 768
retry:
	range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
A
Alex Deucher 已提交
769

770
	mmap_read_lock(mm);
771
	r = hmm_range_fault(range);
772
	mmap_read_unlock(mm);
773
	if (unlikely(r)) {
774 775 776 777
		/*
		 * FIXME: This timeout should encompass the retry from
		 * mmu_interval_read_retry() as well.
		 */
778
		if (r == -EBUSY && !time_after(jiffies, timeout))
779
			goto retry;
780
		goto out_free_pfns;
781
	}
782

783 784 785 786 787 788
	/*
	 * Due to default_flags, all pages are HMM_PFN_VALID or
	 * hmm_range_fault() fails. FIXME: The pages cannot be touched outside
	 * the notifier_lock, and mmu_interval_read_retry() must be done first.
	 */
	for (i = 0; i < ttm->num_pages; i++)
789
		pages[i] = hmm_pfn_to_page(range->hmm_pfns[i]);
790 791

	gtt->range = range;
792
	mmput(mm);
793

794
	return 0;
795

796
out_unlock:
797
	mmap_read_unlock(mm);
798
out_free_pfns:
799
	kvfree(range->hmm_pfns);
800
out_free_ranges:
801
	kfree(range);
802
out:
803
	mmput(mm);
804 805 806
	return r;
}

807
/*
808 809
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
810
 *
811
 * Returns: true if pages are still valid
812
 */
813
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
814
{
815
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
816
	bool r = false;
817

818 819
	if (!gtt || !gtt->userptr)
		return false;
820

821
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
822
		gtt->userptr, ttm->num_pages);
823

824
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
825 826
		"No user pages to check\n");

827
	if (gtt->range) {
828 829 830 831 832 833
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
		r = mmu_interval_read_retry(gtt->range->notifier,
					 gtt->range->notifier_seq);
834
		kvfree(gtt->range->hmm_pfns);
835 836
		kfree(gtt->range);
		gtt->range = NULL;
837
	}
838

839
	return !r;
840
}
841
#endif
842

843
/*
844
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
845
 *
846
 * Called by amdgpu_cs_list_validate(). This creates the page list
847 848
 * that backs user memory and will ultimately be mapped into the device
 * address space.
849
 */
850
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
851
{
852
	unsigned long i;
853

854
	for (i = 0; i < ttm->num_pages; ++i)
855
		ttm->pages[i] = pages ? pages[i] : NULL;
856 857
}

858
/*
859
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
860 861 862
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
D
Dave Airlie 已提交
863 864
static int amdgpu_ttm_tt_pin_userptr(struct ttm_bo_device *bdev,
				     struct ttm_tt *ttm)
865
{
D
Dave Airlie 已提交
866
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
867 868 869 870 871 872 873
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

874
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
875 876 877 878 879 880
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
				      ttm->num_pages << PAGE_SHIFT,
				      GFP_KERNEL);
	if (r)
		goto release_sg;

881
	/* Map SG to device */
882 883
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
884 885
		goto release_sg;

886
	/* convert SG to linear array of pages and dma addresses */
887 888
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
889 890 891 892 893

	return 0;

release_sg:
	kfree(ttm->sg);
894
	ttm->sg = NULL;
A
Alex Deucher 已提交
895 896 897
	return r;
}

898
/*
899 900
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
D
Dave Airlie 已提交
901 902
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_bo_device *bdev,
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
903
{
D
Dave Airlie 已提交
904
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
905 906 907 908 909 910 911 912 913 914
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
	if (!ttm->sg->sgl)
		return;

915
	/* unmap the pages mapped to the device */
916
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
917
	sg_free_table(ttm->sg);
918

919
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
920 921 922 923 924
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
925
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
926 927 928 929 930
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
931
#endif
A
Alex Deucher 已提交
932 933
}

934
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
935 936 937 938 939 940 941 942
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

943 944 945
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

946
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
947 948 949 950 951 952 953
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
				ttm->pages, gtt->ttm.dma_address, flags);
		if (r)
			goto gart_bind_fail;

954 955 956 957
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
958 959
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
960 961 962 963 964 965 966 967 968 969 970 971 972

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&ttm->pages[page_idx],
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
				     ttm->pages, gtt->ttm.dma_address, flags);
	}

gart_bind_fail:
	if (r)
973
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
974 975 976 977 978
			  ttm->num_pages, gtt->offset);

	return r;
}

979
/*
980 981 982 983 984
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
D
Dave Airlie 已提交
985 986
static int amdgpu_ttm_backend_bind(struct ttm_bo_device *bdev,
				   struct ttm_tt *ttm,
987
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
988
{
D
Dave Airlie 已提交
989
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
990
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
991
	uint64_t flags;
992
	int r = 0;
A
Alex Deucher 已提交
993

994 995 996 997 998 999
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

1000
	if (gtt->userptr) {
D
Dave Airlie 已提交
1001
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
1002 1003 1004 1005 1006
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
	}
A
Alex Deucher 已提交
1007
	if (!ttm->num_pages) {
1008
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
1009 1010 1011 1012 1013 1014 1015 1016
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

1017 1018
	if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1019
		return 0;
1020
	}
1021

1022
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
1023
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
1024 1025

	/* bind pages into GART page tables */
1026
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
1027
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
1028 1029
		ttm->pages, gtt->ttm.dma_address, flags);

1030
	if (r)
1031
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
1032
			  ttm->num_pages, gtt->offset);
1033
	gtt->bound = true;
1034
	return r;
1035 1036
}

1037
/*
1038 1039 1040 1041 1042 1043
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
1044
 */
1045
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
1046
{
1047
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1048
	struct ttm_operation_ctx ctx = { false, false };
1049
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1050
	struct ttm_resource tmp;
1051 1052
	struct ttm_placement placement;
	struct ttm_place placements;
1053
	uint64_t addr, flags;
1054 1055
	int r;

1056
	if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1057 1058
		return 0;

1059 1060 1061 1062
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
		bo->mem.start = addr >> PAGE_SHIFT;
	} else {
1063

1064 1065 1066 1067 1068 1069 1070 1071 1072
		/* allocate GART space */
		tmp = bo->mem;
		tmp.mm_node = NULL;
		placement.num_placement = 1;
		placement.placement = &placements;
		placement.num_busy_placement = 1;
		placement.busy_placement = &placements;
		placements.fpfn = 0;
		placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
1073 1074
		placements.mem_type = TTM_PL_TT;
		placements.flags = bo->mem.placement;
1075 1076 1077 1078

		r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
		if (unlikely(r))
			return r;
1079

1080 1081
		/* compute PTE flags for this buffer object */
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
1082

1083
		/* Bind pages */
1084
		gtt->offset = (u64)tmp.start << PAGE_SHIFT;
1085 1086
		r = amdgpu_ttm_gart_bind(adev, bo, flags);
		if (unlikely(r)) {
1087
			ttm_resource_free(bo, &tmp);
1088 1089 1090
			return r;
		}

1091
		ttm_resource_free(bo, &bo->mem);
1092
		bo->mem = tmp;
1093
	}
1094

1095
	return 0;
A
Alex Deucher 已提交
1096 1097
}

1098
/*
1099 1100 1101 1102 1103
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1104
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1105
{
1106
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1107
	uint64_t flags;
1108 1109
	int r;

1110
	if (!tbo->ttm)
1111 1112
		return 0;

1113 1114 1115
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1116
	return r;
1117 1118
}

1119
/*
1120 1121 1122 1123 1124
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
D
Dave Airlie 已提交
1125 1126
static void amdgpu_ttm_backend_unbind(struct ttm_bo_device *bdev,
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1127
{
D
Dave Airlie 已提交
1128
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1129
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1130
	int r;
A
Alex Deucher 已提交
1131

1132 1133 1134
	if (!gtt->bound)
		return;

1135
	/* if the pages have userptr pinning then clear that first */
1136
	if (gtt->userptr)
D
Dave Airlie 已提交
1137
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1138

1139
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1140
		return;
1141

A
Alex Deucher 已提交
1142
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1143
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1144
	if (r)
1145
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1146
			  gtt->ttm.num_pages, gtt->offset);
1147
	gtt->bound = false;
A
Alex Deucher 已提交
1148 1149
}

D
Dave Airlie 已提交
1150 1151
static void amdgpu_ttm_backend_destroy(struct ttm_bo_device *bdev,
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1152 1153 1154
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1155
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1156
	ttm_tt_destroy_common(bdev, ttm);
1157 1158 1159
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1160
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1161 1162 1163
	kfree(gtt);
}

1164 1165 1166 1167
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1168
 * @page_flags: Page flags to be added to the ttm_tt object
1169 1170 1171
 *
 * Called by ttm_tt_create().
 */
1172 1173
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1174
{
1175
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1176
	struct amdgpu_ttm_tt *gtt;
1177
	enum ttm_caching caching;
A
Alex Deucher 已提交
1178 1179 1180 1181 1182

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1183
	gtt->gobj = &bo->base;
1184

1185 1186 1187 1188 1189
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1190
	/* allocate space for the uninitialized page entries */
1191
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1192 1193 1194
		kfree(gtt);
		return NULL;
	}
1195
	return &gtt->ttm;
A
Alex Deucher 已提交
1196 1197
}

1198
/*
1199 1200 1201 1202 1203
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
D
Dave Airlie 已提交
1204 1205 1206
static int amdgpu_ttm_tt_populate(struct ttm_bo_device *bdev,
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1207
{
D
Dave Airlie 已提交
1208
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1209 1210
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1211
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1212
	if (gtt && gtt->userptr) {
1213
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1214 1215 1216 1217 1218 1219 1220
		if (!ttm->sg)
			return -ENOMEM;

		ttm->page_flags |= TTM_PAGE_FLAG_SG;
		return 0;
	}

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

1234 1235
		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
1236
		return 0;
A
Alex Deucher 已提交
1237 1238
	}

1239
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1240 1241
}

1242
/*
1243 1244 1245 1246 1247
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1248 1249
static void amdgpu_ttm_tt_unpopulate(struct ttm_bo_device *bdev,
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1250 1251
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1252
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1253 1254

	if (gtt && gtt->userptr) {
1255
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1256 1257 1258 1259 1260
		kfree(ttm->sg);
		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
		return;
	}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1271 1272
		return;

D
Dave Airlie 已提交
1273
	adev = amdgpu_ttm_adev(bdev);
1274
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1275 1276
}

1277
/**
1278 1279
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1280
 *
1281
 * @bo: The ttm_buffer_object to bind this userptr to
1282 1283 1284 1285 1286 1287
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1288 1289
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1290
{
1291
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1292

1293 1294 1295 1296 1297 1298
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1299

1300
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1301 1302
	gtt->userptr = addr;
	gtt->userflags = flags;
1303 1304 1305 1306 1307 1308

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1309 1310 1311
	return 0;
}

1312
/*
1313 1314
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1315
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1316 1317 1318 1319
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1320
		return NULL;
A
Alex Deucher 已提交
1321

1322 1323 1324 1325
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1326 1327
}

1328
/*
1329 1330
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1331 1332
 *
 */
1333 1334 1335 1336 1337 1338
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1339
	if (gtt == NULL || !gtt->userptr)
1340 1341
		return false;

1342 1343 1344
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1345
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1346 1347 1348 1349 1350 1351
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1352
/*
1353
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1354
 */
1355
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1356 1357 1358 1359 1360 1361
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1362
	return true;
1363 1364
}

1365
/*
1366 1367
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1378
/**
1379
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1380 1381 1382
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1383 1384
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1385
 */
1386
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1387
{
1388
	uint64_t flags = 0;
A
Alex Deucher 已提交
1389 1390 1391 1392

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1393
	if (mem && mem->mem_type == TTM_PL_TT) {
A
Alex Deucher 已提交
1394 1395
		flags |= AMDGPU_PTE_SYSTEM;

1396
		if (ttm->caching == ttm_cached)
1397 1398
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1399

1400 1401 1402 1403
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1404 1405 1406 1407 1408 1409
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1410
 * @adev: amdgpu_device pointer
1411 1412
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1413
 *
1414 1415 1416
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1417
				 struct ttm_resource *mem)
1418 1419 1420
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1421
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1422 1423 1424 1425 1426 1427 1428 1429
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1430
/*
1431 1432
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1433
 *
1434 1435 1436
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1437 1438
 * used to clean out a memory space.
 */
1439 1440 1441
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1442 1443
	unsigned long num_pages = bo->mem.num_pages;
	struct drm_mm_node *node = bo->mem.mm_node;
1444
	struct dma_resv_list *flist;
1445 1446 1447
	struct dma_fence *f;
	int i;

1448
	if (bo->type == ttm_bo_type_kernel &&
1449
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1450 1451
		return false;

1452 1453 1454 1455
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1456
	flist = dma_resv_get_list(bo->base.resv);
1457 1458 1459
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1460
				dma_resv_held(bo->base.resv));
1461 1462 1463 1464
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1465

1466 1467
	switch (bo->mem.mem_type) {
	case TTM_PL_TT:
1468 1469 1470
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1471
		return true;
1472

1473
	case TTM_PL_VRAM:
1474 1475 1476 1477 1478 1479 1480 1481 1482
		/* Check each drm MM node individually */
		while (num_pages) {
			if (place->fpfn < (node->start + node->size) &&
			    !(place->lpfn && place->lpfn <= node->start))
				return true;

			num_pages -= node->size;
			++node;
		}
1483
		return false;
1484

1485 1486
	default:
		break;
1487 1488 1489 1490 1491
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1492
/**
1493
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1504 1505 1506 1507
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
				    unsigned long offset,
				    void *buf, int len, int write)
{
1508
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1509
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1510
	struct drm_mm_node *nodes;
1511 1512 1513 1514 1515 1516 1517 1518
	uint32_t value = 0;
	int ret = 0;
	uint64_t pos;
	unsigned long flags;

	if (bo->mem.mem_type != TTM_PL_VRAM)
		return -EIO;

1519 1520 1521
	pos = offset;
	nodes = amdgpu_find_mm_node(&abo->tbo.mem, &pos);
	pos += (nodes->start << PAGE_SHIFT);
1522

1523
	while (len && pos < adev->gmc.mc_vram_size) {
1524
		uint64_t aligned_pos = pos & ~(uint64_t)3;
1525
		uint64_t bytes = 4 - (pos & 3);
1526 1527 1528 1529 1530 1531 1532 1533
		uint32_t shift = (pos & 3) * 8;
		uint32_t mask = 0xffffffff << shift;

		if (len < bytes) {
			mask &= 0xffffffff >> (bytes - len) * 8;
			bytes = len;
		}

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
		if (mask != 0xffffffff) {
			spin_lock_irqsave(&adev->mmio_idx_lock, flags);
			WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
			WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
			if (!write || mask != 0xffffffff)
				value = RREG32_NO_KIQ(mmMM_DATA);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				WREG32_NO_KIQ(mmMM_DATA, value);
			}
			spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
			if (!write) {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			bytes = (nodes->start + nodes->size) << PAGE_SHIFT;
			bytes = min(bytes - pos, (uint64_t)len & ~0x3ull);

			amdgpu_device_vram_access(adev, pos, (uint32_t *)buf,
						  bytes, write);
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
		}

		ret += bytes;
		buf = (uint8_t *)buf + bytes;
		pos += bytes;
		len -= bytes;
		if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
			++nodes;
			pos = (nodes->start << PAGE_SHIFT);
		}
	}

	return ret;
}

1571 1572 1573 1574 1575 1576
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

A
Alex Deucher 已提交
1577 1578 1579 1580
static struct ttm_bo_driver amdgpu_bo_driver = {
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1581
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1582
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1583 1584 1585
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
	.verify_access = &amdgpu_verify_access,
1586
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1587
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1588
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1589
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1590 1591
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1592 1593
};

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1606 1607
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1619 1620
	uint64_t vram_size = adev->gmc.visible_vram_size;

1621 1622
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1623

1624 1625
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1626
		return 0;
1627

1628
	return amdgpu_bo_create_kernel_at(adev,
1629 1630
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1631
					  AMDGPU_GEM_DOMAIN_VRAM,
1632 1633
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1634
}
1635

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1658
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1659
{
1660
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1661

1662
	memset(ctx, 0, sizeof(*ctx));
1663

1664
	ctx->c2p_train_data_offset =
1665
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1666 1667 1668 1669
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1670

1671 1672 1673 1674
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1675 1676
}

1677 1678 1679
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1680
 */
1681
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1682 1683 1684
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1685
	bool mem_train_support = false;
1686

1687
	if (!amdgpu_sriov_vf(adev)) {
1688
		ret = amdgpu_mem_train_support(adev);
1689
		if (ret == 1)
1690
			mem_train_support = true;
1691
		else if (ret == -1)
1692 1693
			return -EINVAL;
		else
1694
			DRM_DEBUG("memory training does not support!\n");
1695 1696
	}

1697 1698 1699 1700 1701 1702 1703
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1704
	adev->mman.discovery_tmr_size =
1705
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1706 1707
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1708 1709 1710 1711 1712

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1713 1714 1715 1716 1717
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1718 1719 1720 1721
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1722
		}
1723
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1724
	}
1725 1726

	ret = amdgpu_bo_create_kernel_at(adev,
1727 1728
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1729
				AMDGPU_GEM_DOMAIN_VRAM,
1730
				&adev->mman.discovery_memory,
1731
				NULL);
1732
	if (ret) {
1733
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1734
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1735
		return ret;
1736 1737 1738 1739 1740
	}

	return 0;
}

1741
/*
1742 1743
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1744 1745 1746 1747 1748 1749
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1750 1751
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1752
	uint64_t gtt_size;
A
Alex Deucher 已提交
1753
	int r;
1754
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1755

1756 1757
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1758
	/* No others user of address space so set it to 0 */
1759
	r = ttm_bo_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1760 1761
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1762
			       adev->need_swiotlb,
1763
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1764 1765 1766 1767 1768
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1769

1770
	/* Initialize VRAM pool with all of VRAM divided into pages */
1771
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1772 1773 1774 1775
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1776 1777 1778 1779

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1780 1781
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1782

A
Alex Deucher 已提交
1783
	/* Change the size here instead of the init above so only lpfn is affected */
1784
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1785
#ifdef CONFIG_64BIT
1786
#ifdef CONFIG_X86
1787 1788 1789 1790 1791
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1792
#endif
1793 1794
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1795
#endif
A
Alex Deucher 已提交
1796

1797 1798 1799 1800
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1801
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1802 1803 1804 1805
	if (r) {
		return r;
	}

1806
	/*
1807 1808 1809
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1810
	 */
1811
	if (adev->mman.discovery_bin) {
1812
		r = amdgpu_ttm_reserve_tmr(adev);
1813 1814 1815
		if (r)
			return r;
	}
1816

1817 1818 1819 1820
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1821
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1822
				       AMDGPU_GEM_DOMAIN_VRAM,
1823
				       &adev->mman.stolen_vga_memory,
1824
				       NULL);
C
Christian König 已提交
1825 1826
	if (r)
		return r;
1827 1828
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1829
				       AMDGPU_GEM_DOMAIN_VRAM,
1830
				       &adev->mman.stolen_extended_memory,
1831
				       NULL);
C
Christian König 已提交
1832 1833
	if (r)
		return r;
1834

A
Alex Deucher 已提交
1835
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1836
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1837

1838 1839
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1840 1841 1842 1843
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1844
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1845
			       adev->gmc.mc_vram_size),
1846 1847 1848
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1849
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1850 1851

	/* Initialize GTT memory pool */
1852
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1853 1854 1855 1856 1857
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1858
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1859

1860
	/* Initialize various on-chip memory pools */
1861
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1862 1863 1864
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1865 1866
	}

1867
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1868 1869 1870
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1871 1872
	}

1873
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1874 1875 1876
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1877 1878 1879 1880 1881
	}

	return 0;
}

1882
/*
1883 1884
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1885 1886 1887 1888
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1889

1890
	amdgpu_ttm_training_reserve_vram_fini(adev);
1891
	/* return the stolen vga memory back to VRAM */
1892 1893
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1894
	/* return the IP Discovery TMR memory back to VRAM */
1895
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1896
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1897

1898 1899 1900
	if (adev->mman.aper_base_kaddr)
		iounmap(adev->mman.aper_base_kaddr);
	adev->mman.aper_base_kaddr = NULL;
1901

1902 1903
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1904 1905 1906
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
A
Alex Deucher 已提交
1907 1908 1909 1910 1911
	ttm_bo_device_release(&adev->mman.bdev);
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1922
{
1923
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1924
	uint64_t size;
1925
	int r;
A
Alex Deucher 已提交
1926

1927
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1928
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1929 1930
		return;

1931 1932
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1933
		struct drm_gpu_scheduler *sched;
1934 1935

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1936 1937
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1938
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1939
					  1, NULL);
1940 1941 1942 1943 1944 1945
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1946
		drm_sched_entity_destroy(&adev->mman.entity);
1947 1948
		dma_fence_put(man->move);
		man->move = NULL;
1949 1950
	}

A
Alex Deucher 已提交
1951
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1952 1953 1954 1955
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1956
	man->size = size >> PAGE_SHIFT;
1957
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1958 1959
}

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
static vm_fault_t amdgpu_ttm_fault(struct vm_fault *vmf)
{
	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
	vm_fault_t ret;

	ret = ttm_bo_vm_reserve(bo, vmf);
	if (ret)
		return ret;

	ret = amdgpu_bo_fault_reserve_notify(bo);
	if (ret)
		goto unlock;

	ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
				       TTM_BO_VM_NUM_PREFAULT, 1);
	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
		return ret;

unlock:
	dma_resv_unlock(bo->base.resv);
	return ret;
}

static struct vm_operations_struct amdgpu_ttm_vm_ops = {
	.fault = amdgpu_ttm_fault,
	.open = ttm_bo_vm_open,
	.close = ttm_bo_vm_close,
	.access = ttm_bo_vm_access
};

A
Alex Deucher 已提交
1990 1991
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
{
1992
	struct drm_file *file_priv = filp->private_data;
1993
	struct amdgpu_device *adev = drm_to_adev(file_priv->minor->dev);
1994
	int r;
A
Alex Deucher 已提交
1995

1996 1997 1998
	r = ttm_bo_mmap(filp, vma, &adev->mman.bdev);
	if (unlikely(r != 0))
		return r;
C
Christian König 已提交
1999

2000 2001
	vma->vm_ops = &amdgpu_ttm_vm_ops;
	return 0;
A
Alex Deucher 已提交
2002 2003
}

2004 2005
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
2006
		       struct dma_resv *resv,
2007
		       struct dma_fence **fence, bool direct_submit,
2008
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
2009
{
2010 2011
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
2012
	struct amdgpu_device *adev = ring->adev;
2013 2014
	struct amdgpu_job *job;

A
Alex Deucher 已提交
2015 2016 2017 2018 2019
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

2020
	if (direct_submit && !ring->sched.ready) {
2021 2022 2023 2024
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
2025 2026
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
2027
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
2028

2029
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
2030
	if (r)
2031
		return r;
2032

2033
	if (vm_needs_flush) {
2034 2035
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
2036 2037
		job->vm_needs_flush = true;
	}
2038
	if (resv) {
2039
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2040 2041
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2042 2043 2044 2045
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
2046 2047 2048 2049 2050
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

2051
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
2052
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
2053 2054 2055 2056 2057 2058

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

2059 2060
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2061 2062 2063
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
2064
		r = amdgpu_job_submit(job, &adev->mman.entity,
2065
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2066 2067
	if (r)
		goto error_free;
A
Alex Deucher 已提交
2068

2069
	return r;
2070

2071
error_free:
2072
	amdgpu_job_free(job);
2073
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
2074
	return r;
A
Alex Deucher 已提交
2075 2076
}

2077
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
2078
		       uint32_t src_data,
2079
		       struct dma_resv *resv,
2080
		       struct dma_fence **fence)
2081
{
2082
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
2083
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
2084 2085
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

2086 2087
	struct drm_mm_node *mm_node;
	unsigned long num_pages;
2088
	unsigned int num_loops, num_dw;
2089 2090

	struct amdgpu_job *job;
2091 2092
	int r;

2093
	if (!adev->mman.buffer_funcs_enabled) {
2094 2095 2096 2097
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

2098
	if (bo->tbo.mem.mem_type == TTM_PL_TT) {
2099
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
2100 2101 2102 2103
		if (r)
			return r;
	}

2104
	num_pages = bo->tbo.mem.num_pages;
2105 2106 2107
	mm_node = bo->tbo.mem.mm_node;
	num_loops = 0;
	while (num_pages) {
2108
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2109

2110
		num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
2111 2112 2113
		num_pages -= mm_node->size;
		++mm_node;
	}
2114
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
2115 2116

	/* for IB padding */
2117
	num_dw += 64;
2118

2119 2120
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
2121 2122 2123 2124 2125
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2126 2127
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2128 2129 2130 2131 2132 2133
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2134
	num_pages = bo->tbo.mem.num_pages;
2135
	mm_node = bo->tbo.mem.mm_node;
2136

2137
	while (num_pages) {
2138
		uint64_t byte_count = mm_node->size << PAGE_SHIFT;
2139
		uint64_t dst_addr;
2140

2141
		dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
2142
		while (byte_count) {
2143 2144
			uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
							   max_bytes);
2145

2146 2147
			amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
						dst_addr, cur_size_in_bytes);
2148 2149 2150 2151 2152 2153 2154

			dst_addr += cur_size_in_bytes;
			byte_count -= cur_size_in_bytes;
		}

		num_pages -= mm_node->size;
		++mm_node;
2155 2156 2157 2158
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2159
	r = amdgpu_job_submit(job, &adev->mman.entity,
2160
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2171 2172
#if defined(CONFIG_DEBUG_FS)

2173
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
2174
{
2175 2176 2177
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
2178
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2179

2180
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2181
	return 0;
A
Alex Deucher 已提交
2182 2183
}

2184
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2185
{
2186
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2187 2188 2189 2190

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2241

2242
/*
2243 2244 2245 2246
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2247 2248 2249
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2250
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2251 2252 2253 2254 2255
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2256
	if (*pos >= adev->gmc.mc_vram_size)
2257 2258
		return -ENXIO;

2259
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2260
	while (size) {
2261 2262
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2263

2264
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2265 2266
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2267

2268 2269 2270 2271
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2272 2273 2274 2275 2276
	}

	return result;
}

2277
/*
2278 2279 2280 2281
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2292
	if (*pos >= adev->gmc.mc_vram_size)
2293 2294 2295 2296 2297 2298
		return -ENXIO;

	while (size) {
		unsigned long flags;
		uint32_t value;

2299
		if (*pos >= adev->gmc.mc_vram_size)
2300 2301 2302 2303 2304 2305 2306
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
2307 2308 2309
		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
		WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
		WREG32_NO_KIQ(mmMM_DATA, value);
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2321 2322 2323
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2324 2325
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2326 2327
};

2328
/*
2329 2330 2331 2332 2333 2334
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2335 2336
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2337 2338 2339
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2340 2341
	ssize_t result = 0;
	int r;
2342

2343
	/* retrieve the IOMMU domain if any for this device */
2344
	dom = iommu_get_domain_for_dev(adev->dev);
2345

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2356 2357 2358 2359
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2371
		r = copy_to_user(buf, ptr + off, bytes);
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2384
/*
2385 2386 2387 2388 2389 2390
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2391 2392 2393 2394 2395 2396 2397
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2398 2399

	dom = iommu_get_domain_for_dev(adev->dev);
2400

2401 2402 2403 2404 2405 2406 2407 2408 2409
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2410

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2422
		r = copy_from_user(ptr + off, buf, bytes);
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2433 2434
}

2435
static const struct file_operations amdgpu_ttm_iomem_fops = {
2436
	.owner = THIS_MODULE,
2437 2438
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2439 2440
	.llseek = default_llseek
};
2441

2442 2443
#endif

2444
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2445 2446
{
#if defined(CONFIG_DEBUG_FS)
2447
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2448 2449
	struct dentry *root = minor->debugfs_root;

2450
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2451
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2452
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2453
			    &amdgpu_ttm_iomem_fops);
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2466 2467
#endif
}