hw.c 64.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
160
			   u8 phy, int kbps,
S
Sujith 已提交
161 162
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
163
{
S
Sujith 已提交
164
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
165

S
Sujith 已提交
166 167
	if (kbps == 0)
		return 0;
168

169
	switch (phy) {
S
Sujith 已提交
170
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
171
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
172
		if (shortPreamble)
S
Sujith 已提交
173 174 175 176
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
177
	case WLAN_RC_PHY_OFDM:
178
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
179 180 181 182 183 184
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
185 186
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
202 203
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
204 205 206
		txTime = 0;
		break;
	}
207

S
Sujith 已提交
208 209
	return txTime;
}
210
EXPORT_SYMBOL(ath9k_hw_computetxtime);
211

212
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
213 214
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
215
{
S
Sujith 已提交
216
	int8_t extoff;
217

S
Sujith 已提交
218 219 220 221
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
222 223
	}

S
Sujith 已提交
224 225 226 227 228 229 230 231 232 233
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
234

S
Sujith 已提交
235 236
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
237
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
238
	centers->ext_center =
239
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
240 241
}

S
Sujith 已提交
242 243 244 245
/******************/
/* Chip Revisions */
/******************/

246
static void ath9k_hw_read_revisions(struct ath_hw *ah)
247
{
S
Sujith 已提交
248
	u32 val;
249

S
Sujith 已提交
250
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251

S
Sujith 已提交
252 253
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
254 255 256
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
257
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
258 259
	} else {
		if (!AR_SREV_9100(ah))
260
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
261

262
		ah->hw_version.macRev = val & AR_SREV_REVISION;
263

264
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
265
			ah->is_pciexpress = true;
S
Sujith 已提交
266
	}
267 268
}

S
Sujith 已提交
269 270 271 272
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

273
static void ath9k_hw_disablepcie(struct ath_hw *ah)
274
{
275
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
276
		return;
277

S
Sujith 已提交
278 279 280 281 282 283 284 285 286
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
287

S
Sujith 已提交
288
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
289 290
}

291
/* This should work for all families including legacy */
292
static bool ath9k_hw_chip_test(struct ath_hw *ah)
293
{
294
	struct ath_common *common = ath9k_hw_common(ah);
295
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
296
	u32 regHold[2];
J
Joe Perches 已提交
297 298 299
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
300
	int i, j, loop_max;
301

302 303 304 305 306 307 308
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
309 310
		u32 addr = regAddr[i];
		u32 wrData, rdData;
311

S
Sujith 已提交
312 313 314 315 316 317
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
318 319 320
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
321 322 323 324 325 326 327 328
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
329 330 331
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
332 333
				return false;
			}
334
		}
S
Sujith 已提交
335
		REG_WRITE(ah, regAddr[i], regHold[i]);
336
	}
S
Sujith 已提交
337
	udelay(100);
338

339 340 341
	return true;
}

342
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
343 344
{
	int i;
345

346 347 348 349 350 351 352 353 354
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
355
	ah->config.enable_ani = true;
356

S
Sujith 已提交
357
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
358 359
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
360 361
	}

362 363 364
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
365
	ah->config.rx_intr_mitigation = true;
366
	ah->config.pcieSerDesWrite = true;
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
385
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
386 387
}

388
static void ath9k_hw_init_defaults(struct ath_hw *ah)
389
{
390 391 392 393 394 395
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

396 397
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
398

399
	ah->atim_window = 0;
400 401 402
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
403 404
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
405
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
406
	ah->slottime = 20;
407
	ah->globaltxtimeout = (u32) -1;
408
	ah->power_mode = ATH9K_PM_UNDEFINED;
409 410
}

411
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
412
{
413
	struct ath_common *common = ath9k_hw_common(ah);
414 415 416
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
417
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
418 419 420

	sum = 0;
	for (i = 0; i < 3; i++) {
421
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
422
		sum += eeval;
423 424
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
425
	}
S
Sujith 已提交
426
	if (sum == 0 || sum == 0xffff * 3)
427 428 429 430 431
		return -EADDRNOTAVAIL;

	return 0;
}

432
static int ath9k_hw_post_init(struct ath_hw *ah)
433
{
S
Sujith Manoharan 已提交
434
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
435
	int ecode;
436

S
Sujith Manoharan 已提交
437
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
438 439 440
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
441

442 443 444 445 446
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
447

448
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
449 450
	if (ecode != 0)
		return ecode;
451

J
Joe Perches 已提交
452 453 454 455
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
456

457 458
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
459 460
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
461
		ath9k_hw_rf_free_ext_banks(ah);
462
		return ecode;
463
	}
464

S
Sujith 已提交
465 466
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
467
		ath9k_hw_ani_init(ah);
468 469 470 471 472
	}

	return 0;
}

473
static void ath9k_hw_attach_ops(struct ath_hw *ah)
474
{
475 476 477 478
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
479 480
}

481 482
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
483
{
484
	struct ath_common *common = ath9k_hw_common(ah);
485
	int r = 0;
486

487 488
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
489

490 491
	ath9k_hw_read_revisions(ah);

492 493 494 495 496 497 498 499 500
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

501
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
502
		ath_err(common, "Couldn't reset chip\n");
503
		return -EIO;
504 505
	}

506 507 508
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

509
	ath9k_hw_attach_ops(ah);
510

511
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
512
		ath_err(common, "Couldn't wakeup chip\n");
513
		return -EIO;
514 515 516 517
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
518 519
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
520 521 522 523 524 525 526 527
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
528
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
529 530
		ah->config.serialize_regmode);

531 532 533 534 535
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

536 537 538 539 540 541 542 543 544 545 546 547 548
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
549 550 551
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
552
		return -EOPNOTSUPP;
553 554
	}

555
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
556 557
		ah->is_pciexpress = false;

558 559 560 561
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
562
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
563
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
564 565
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
566 567 568

	ath9k_hw_init_mode_regs(ah);

569

570
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
571
		ath9k_hw_configpcipowersave(ah, 0, 0);
572 573 574
	else
		ath9k_hw_disablepcie(ah);

575 576
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
577

578
	r = ath9k_hw_post_init(ah);
579
	if (r)
580
		return r;
581 582

	ath9k_hw_init_mode_gain_regs(ah);
583 584 585 586
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

587 588
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
589
		ath_err(common, "Failed to initialize MAC address\n");
590
		return r;
591 592
	}

593
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
594
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
595
	else
596
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
597

598
	ah->bb_watchdog_timeout_ms = 25;
599

600 601
	common->state = ATH_HW_INITIALIZED;

602
	return 0;
603 604
}

605
int ath9k_hw_init(struct ath_hw *ah)
606
{
607 608
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
609

610 611 612 613 614 615 616 617 618
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
619 620
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
621
	case AR2427_DEVID_PCIE:
622
	case AR9300_DEVID_PCIE:
623
	case AR9300_DEVID_AR9485_PCIE:
624 625 626 627
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
628 629
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
630 631
		return -EOPNOTSUPP;
	}
632

633 634
	ret = __ath9k_hw_init(ah);
	if (ret) {
635 636 637
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
638 639
		return ret;
	}
640

641
	return 0;
642
}
643
EXPORT_SYMBOL(ath9k_hw_init);
644

645
static void ath9k_hw_init_qos(struct ath_hw *ah)
646
{
S
Sujith 已提交
647 648
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
649 650
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
651

S
Sujith 已提交
652 653 654 655 656 657 658 659 660 661
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
662 663

	REGWRITE_BUFFER_FLUSH(ah);
664 665
}

666 667
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
{
668 669 670
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
671

672 673
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
674

675
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
676 677 678
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

679 680 681 682
#define DPLL2_KD_VAL            0x3D
#define DPLL2_KI_VAL            0x06
#define DPLL3_PHASE_SHIFT_VAL   0x1

683
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
684
			      struct ath9k_channel *chan)
685
{
686 687
	u32 pll;

688
	if (AR_SREV_9485(ah)) {
689
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
690 691 692 693 694 695
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);

		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
696
		udelay(1000);
697 698 699 700 701 702 703 704 705 706 707

		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, DPLL2_KI_VAL);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
708
		udelay(1000);
709
	}
710 711

	pll = ath9k_hw_compute_pll_control(ah, chan);
712

713
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
714

715 716
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
717 718
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
719 720
	}

S
Sujith 已提交
721 722 723
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
724 725
}

726
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
727
					  enum nl80211_iftype opmode)
728
{
729
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
730 731 732 733
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
734

735 736 737 738 739 740
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
741

742 743 744 745 746 747
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
748

749 750 751 752
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
753

754
	if (opmode == NL80211_IFTYPE_AP)
755
		imr_reg |= AR_IMR_MIB;
756

S
Sujith 已提交
757 758
	ENABLE_REGWRITE_BUFFER(ah);

759
	REG_WRITE(ah, AR_IMR, imr_reg);
760 761
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
762

S
Sujith 已提交
763 764 765 766 767
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
768

S
Sujith 已提交
769 770
	REGWRITE_BUFFER_FLUSH(ah);

771 772 773 774 775 776
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
777 778
}

779
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
780
{
781 782 783
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
784 785
}

786
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
787
{
788 789 790 791 792 793 794 795 796 797
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
798
}
S
Sujith 已提交
799

800
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
801 802
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
803 804
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
805
		ah->globaltxtimeout = (u32) -1;
806 807 808
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
809
		ah->globaltxtimeout = tu;
810 811 812 813
		return true;
	}
}

814
void ath9k_hw_init_global_settings(struct ath_hw *ah)
815
{
816 817
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
818
	int slottime;
819 820
	int sifstime;

J
Joe Perches 已提交
821 822
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
823

824
	if (ah->misc_mode != 0)
825
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
826 827 828 829 830 831

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

832 833 834
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
835 836 837 838 839 840 841 842 843 844 845

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

846
	ath9k_hw_setslottime(ah, ah->slottime);
847 848
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
849 850
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
851
}
852
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
853

S
Sujith 已提交
854
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
855
{
856 857
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
858
	if (common->state < ATH_HW_INITIALIZED)
859 860
		goto free_hw;

861
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
862 863

free_hw:
864
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
865
}
S
Sujith 已提交
866
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
867 868 869 870 871

/*******/
/* INI */
/*******/

872
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
873 874 875 876 877 878 879 880 881 882 883 884 885
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
886 887 888 889
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

890
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
891
{
892
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
893

S
Sujith 已提交
894 895
	ENABLE_REGWRITE_BUFFER(ah);

896 897 898
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
899 900
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
901

902 903 904
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
905
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
906

S
Sujith 已提交
907 908
	REGWRITE_BUFFER_FLUSH(ah);

909 910 911 912 913
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
914 915
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
916

S
Sujith 已提交
917
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
918

919 920 921
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
922
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
923

924 925 926
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
927 928
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

929 930 931 932 933 934 935 936
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

937 938 939 940
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
941
	if (AR_SREV_9285(ah)) {
942 943 944 945
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
946 947
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
948
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
949 950 951
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
952

S
Sujith 已提交
953 954
	REGWRITE_BUFFER_FLUSH(ah);

955 956
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
957 958
}

959
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
960
{
961 962
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
963 964

	switch (opmode) {
965
	case NL80211_IFTYPE_ADHOC:
966
	case NL80211_IFTYPE_MESH_POINT:
967
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
968
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
969
		break;
970 971 972
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
973
	case NL80211_IFTYPE_STATION:
974
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
975
		break;
976
	default:
977 978
		if (!ah->is_monitoring)
			set = 0;
979
		break;
S
Sujith 已提交
980
	}
981
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
982 983
}

984 985
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1001
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1002 1003 1004 1005
{
	u32 rst_flags;
	u32 tmpReg;

1006
	if (AR_SREV_9100(ah)) {
1007 1008
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1009 1010 1011
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1012 1013
	ENABLE_REGWRITE_BUFFER(ah);

1014 1015 1016 1017 1018
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1030
			u32 val;
S
Sujith 已提交
1031
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1032 1033 1034 1035 1036 1037 1038

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1039 1040 1041 1042 1043 1044 1045
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1046
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1047 1048 1049

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1050 1051
	udelay(50);

1052
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1053
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1054 1055
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1068
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1069
{
S
Sujith 已提交
1070 1071
	ENABLE_REGWRITE_BUFFER(ah);

1072 1073 1074 1075 1076
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1077 1078 1079
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1080
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1081 1082
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1083
	REG_WRITE(ah, AR_RTC_RESET, 0);
1084

S
Sujith 已提交
1085 1086
	REGWRITE_BUFFER_FLUSH(ah);

1087 1088 1089 1090
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1091 1092
		REG_WRITE(ah, AR_RC, 0);

1093
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1094 1095 1096 1097

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1098 1099
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1100 1101
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1102
		return false;
1103 1104
	}

S
Sujith 已提交
1105 1106 1107
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1108
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1109
{
1110 1111 1112 1113 1114
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1127 1128
}

1129
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1130
				struct ath9k_channel *chan)
1131
{
1132
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1133 1134 1135
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1136
		return false;
1137

1138
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1139
		return false;
1140

1141
	ah->chip_fullsleep = false;
S
Sujith 已提交
1142 1143
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1144

S
Sujith 已提交
1145
	return true;
1146 1147
}

1148
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1149
				    struct ath9k_channel *chan)
1150
{
1151
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1152
	struct ath_common *common = ath9k_hw_common(ah);
1153
	struct ieee80211_channel *channel = chan->chan;
1154
	u32 qnum;
1155
	int r;
1156 1157 1158

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1159 1160
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1161 1162 1163 1164
			return false;
		}
	}

1165
	if (!ath9k_hw_rfbus_req(ah)) {
1166
		ath_err(common, "Could not kill baseband RX\n");
1167 1168 1169
		return false;
	}

1170
	ath9k_hw_set_channel_regs(ah, chan);
1171

1172
	r = ath9k_hw_rf_set_freq(ah, chan);
1173
	if (r) {
1174
		ath_err(common, "Failed to set channel\n");
1175
		return false;
1176
	}
1177
	ath9k_hw_set_clockrate(ah);
1178

1179
	ah->eep_ops->set_txpower(ah, chan,
1180
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1181 1182 1183
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1184
			     (u32) regulatory->power_limit), false);
1185

1186
	ath9k_hw_rfbus_done(ah);
1187

S
Sujith 已提交
1188 1189 1190
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1191
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1192 1193 1194 1195

	return true;
}

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1210
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1211
{
1212 1213 1214
	int count = 50;
	u32 reg;

1215
	if (AR_SREV_9285_12_OR_LATER(ah))
1216 1217 1218 1219
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1220

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1233

1234
	return false;
J
Johannes Berg 已提交
1235
}
1236
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1237

1238
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1239
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1240
{
1241
	struct ath_common *common = ath9k_hw_common(ah);
1242
	u32 saveLedState;
1243
	struct ath9k_channel *curchan = ah->curchan;
1244 1245
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1246
	u64 tsf = 0;
1247
	int i, r;
1248

1249 1250
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1251

1252
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1253
		ath9k_hw_abortpcurecv(ah);
1254
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1255
			ath_dbg(common, ATH_DBG_XMIT,
1256
				"Failed to stop receive dma\n");
1257 1258
			bChannelChange = false;
		}
1259 1260
	}

1261
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1262
		return -EIO;
1263

1264
	if (curchan && !ah->chip_fullsleep)
1265 1266
		ath9k_hw_getnf(ah, curchan);

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1277
	if (bChannelChange &&
1278 1279 1280
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1281
	    ((chan->channelFlags & CHANNEL_ALL) ==
1282
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1283
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1284

L
Luis R. Rodriguez 已提交
1285
		if (ath9k_hw_channel_change(ah, chan)) {
1286
			ath9k_hw_loadnf(ah, ah->curchan);
1287
			ath9k_hw_start_nfcal(ah, true);
1288 1289
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1290
			return 0;
1291 1292 1293 1294 1295 1296 1297 1298 1299
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1300
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1301 1302
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1303 1304
		tsf = ath9k_hw_gettsf64(ah);

1305 1306 1307 1308 1309 1310
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1311 1312
	ah->paprd_table_write_done = false;

1313
	/* Only required on the first reset */
1314 1315 1316 1317 1318 1319 1320
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1321
	if (!ath9k_hw_chip_reset(ah, chan)) {
1322
		ath_err(common, "Chip reset failed\n");
1323
		return -EINVAL;
1324 1325
	}

1326
	/* Only required on the first reset */
1327 1328 1329 1330 1331 1332 1333 1334
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1335
	/* Restore TSF */
1336
	if (tsf)
S
Sujith 已提交
1337 1338
		ath9k_hw_settsf64(ah, tsf);

1339
	if (AR_SREV_9280_20_OR_LATER(ah))
1340
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1341

S
Sujith 已提交
1342 1343 1344
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1345
	r = ath9k_hw_process_ini(ah, chan);
1346 1347
	if (r)
		return r;
1348

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1377 1378 1379
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1380
	ath9k_hw_spur_mitigate_freq(ah, chan);
1381
	ah->eep_ops->set_board_values(ah, chan);
1382

S
Sujith 已提交
1383 1384
	ENABLE_REGWRITE_BUFFER(ah);

1385 1386
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1387 1388
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1389
		  | (ah->config.
1390
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1391
		  | ah->sta_id1_defaults);
1392
	ath_hw_setbssidmask(common);
1393
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1394
	ath9k_hw_write_associd(ah);
1395 1396 1397
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1398 1399
	REGWRITE_BUFFER_FLUSH(ah);

1400 1401
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1402
	r = ath9k_hw_rf_set_freq(ah, chan);
1403 1404
	if (r)
		return r;
1405

1406 1407
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1408 1409
	ENABLE_REGWRITE_BUFFER(ah);

1410 1411 1412
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1413 1414
	REGWRITE_BUFFER_FLUSH(ah);

1415
	ah->intr_txqs = 0;
1416
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1417 1418
		ath9k_hw_resettxqueue(ah, i);

1419
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1420
	ath9k_hw_ani_cache_ini_regs(ah);
1421 1422
	ath9k_hw_init_qos(ah);

1423
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1424
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1425

1426
	ath9k_hw_init_global_settings(ah);
1427

1428
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1429
		ar9002_hw_update_async_fifo(ah);
1430
		ar9002_hw_enable_wep_aggregation(ah);
1431 1432
	}

1433
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1434 1435 1436 1437 1438

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1439
	if (ah->config.rx_intr_mitigation) {
1440 1441 1442 1443
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1444 1445 1446 1447 1448
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1449 1450
	ath9k_hw_init_bb(ah, chan);

1451
	if (!ath9k_hw_init_cal(ah, chan))
1452
		return -EIO;
1453

S
Sujith 已提交
1454
	ENABLE_REGWRITE_BUFFER(ah);
1455

1456
	ath9k_hw_restore_chainmask(ah);
1457 1458
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1459 1460
	REGWRITE_BUFFER_FLUSH(ah);

1461 1462 1463
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1464 1465 1466 1467
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1468
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1469
				"CFG Byte Swap Set 0x%x\n", mask);
1470 1471 1472 1473
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1474
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1475
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1476 1477
		}
	} else {
1478 1479 1480 1481 1482 1483 1484
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1485
#ifdef __BIG_ENDIAN
1486 1487
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1488 1489 1490
#endif
	}

1491
	if (ah->btcoex_hw.enabled)
1492 1493
		ath9k_hw_btcoex_enable(ah);

1494
	if (AR_SREV_9300_20_OR_LATER(ah))
1495
		ar9003_hw_bb_watchdog_config(ah);
1496

1497 1498
	ath9k_hw_apply_gpio_override(ah);

1499
	return 0;
1500
}
1501
EXPORT_SYMBOL(ath9k_hw_reset);
1502

S
Sujith 已提交
1503 1504 1505 1506
/******************************/
/* Power Management (Chipset) */
/******************************/

1507 1508 1509 1510
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1511
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1512
{
S
Sujith 已提交
1513 1514
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1515 1516 1517 1518
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1519 1520
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1521
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1522
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1523

1524
		/* Shutdown chip. Active low */
1525
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1526 1527
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1528
	}
1529 1530 1531 1532 1533

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1534 1535
}

1536 1537 1538 1539 1540
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1541
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1542
{
S
Sujith 已提交
1543 1544
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1545
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1546

S
Sujith 已提交
1547
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1548
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1549 1550 1551
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1552 1553 1554 1555
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1556 1557
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1558 1559
		}
	}
1560 1561 1562 1563

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1564 1565
}

1566
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1567
{
S
Sujith 已提交
1568 1569
	u32 val;
	int i;
1570

1571 1572 1573 1574 1575 1576
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1577 1578 1579 1580 1581 1582 1583
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1584 1585
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1586 1587 1588 1589
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1590

S
Sujith 已提交
1591 1592 1593
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1594

S
Sujith 已提交
1595 1596 1597 1598 1599 1600 1601
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1602
		}
S
Sujith 已提交
1603
		if (i == 0) {
1604 1605 1606
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1607
			return false;
1608 1609 1610
		}
	}

S
Sujith 已提交
1611
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1612

S
Sujith 已提交
1613
	return true;
1614 1615
}

1616
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1617
{
1618
	struct ath_common *common = ath9k_hw_common(ah);
1619
	int status = true, setChip = true;
S
Sujith 已提交
1620 1621 1622 1623 1624 1625 1626
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1627 1628 1629
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1630 1631
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1632 1633 1634 1635 1636 1637 1638

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1639
		ah->chip_fullsleep = true;
S
Sujith 已提交
1640 1641 1642 1643
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1644
	default:
1645
		ath_err(common, "Unknown power mode %u\n", mode);
1646 1647
		return false;
	}
1648
	ah->power_mode = mode;
S
Sujith 已提交
1649

1650 1651 1652 1653 1654
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1655 1656 1657

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1658

S
Sujith 已提交
1659
	return status;
1660
}
1661
EXPORT_SYMBOL(ath9k_hw_setpower);
1662

S
Sujith 已提交
1663 1664 1665 1666
/*******************/
/* Beacon Handling */
/*******************/

1667
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1668 1669 1670
{
	int flags = 0;

S
Sujith 已提交
1671 1672
	ENABLE_REGWRITE_BUFFER(ah);

1673
	switch (ah->opmode) {
1674
	case NL80211_IFTYPE_ADHOC:
1675
	case NL80211_IFTYPE_MESH_POINT:
1676 1677
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1678 1679
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1680
		flags |= AR_NDP_TIMER_EN;
1681
	case NL80211_IFTYPE_AP:
1682 1683 1684 1685 1686
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1687 1688 1689
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1690
	default:
J
Joe Perches 已提交
1691 1692 1693
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1694 1695
		return;
		break;
1696 1697
	}

1698 1699 1700 1701
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1702

S
Sujith 已提交
1703 1704
	REGWRITE_BUFFER_FLUSH(ah);

1705 1706
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1707
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1708

1709
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1710
				    const struct ath9k_beacon_state *bs)
1711 1712
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1713
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1714
	struct ath_common *common = ath9k_hw_common(ah);
1715

S
Sujith 已提交
1716 1717
	ENABLE_REGWRITE_BUFFER(ah);

1718 1719 1720 1721 1722 1723 1724
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1725 1726
	REGWRITE_BUFFER_FLUSH(ah);

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1744 1745 1746 1747
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1748

S
Sujith 已提交
1749 1750
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1751 1752 1753
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1754

S
Sujith 已提交
1755 1756 1757
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1758

S
Sujith 已提交
1759 1760 1761 1762
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1763

S
Sujith 已提交
1764 1765
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1766

S
Sujith 已提交
1767 1768
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1769

S
Sujith 已提交
1770 1771
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1772 1773 1774
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1775

1776 1777
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1778
}
1779
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1780

S
Sujith 已提交
1781 1782 1783 1784
/*******************/
/* HW Capabilities */
/*******************/

1785
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1786
{
1787
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1788
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1789
	struct ath_common *common = ath9k_hw_common(ah);
1790
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1791

S
Sujith 已提交
1792
	u16 capField = 0, eeval;
1793
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1794

S
Sujith 已提交
1795
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1796
	regulatory->current_rd = eeval;
1797

S
Sujith 已提交
1798
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1799
	if (AR_SREV_9285_12_OR_LATER(ah))
1800
		eeval |= AR9285_RDEXT_DEFAULT;
1801
	regulatory->current_rd_ext = eeval;
1802

S
Sujith 已提交
1803
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1804

1805
	if (ah->opmode != NL80211_IFTYPE_AP &&
1806
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1807 1808 1809 1810 1811
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1812 1813
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1814
	}
1815

S
Sujith 已提交
1816
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1817
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1818 1819
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1820 1821 1822
		return -EINVAL;
	}

1823 1824
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1825

1826 1827
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1828

S
Sujith 已提交
1829
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1830 1831 1832 1833
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1834
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1835 1836 1837
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1838
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1839 1840
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1841
	else
1842
		/* Use rx_chainmask from EEPROM. */
1843
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1844

1845
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1846

1847 1848 1849 1850
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

1851 1852
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1853
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
1854 1855 1856
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1857

1858 1859
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1860 1861
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1862
	else if (AR_SREV_9285_12_OR_LATER(ah))
1863
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1864
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1865 1866 1867
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1868

S
Sujith 已提交
1869 1870 1871 1872 1873
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1874 1875
	}

1876
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1877 1878 1879 1880 1881 1882
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1883 1884

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1885
	}
S
Sujith 已提交
1886
#endif
1887
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1888 1889 1890
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1891

1892
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1893 1894 1895
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1896

1897
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1898 1899
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1900

1901
		if (AR_SREV_9285(ah)) {
1902 1903
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1904
		} else {
1905
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1906
		}
1907
	} else {
1908
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1909
	}
1910

1911
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1912 1913 1914 1915
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1916 1917 1918
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1919
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1920
		pCap->txs_len = sizeof(struct ar9003_txs);
1921 1922
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1923
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1924 1925
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1926 1927 1928 1929 1930
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1931
	}
1932

1933 1934 1935
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1936 1937 1938
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1939
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1940 1941
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1942 1943 1944 1945 1946 1947 1948
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
1949 1950 1951 1952 1953 1954
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


1955

1956 1957 1958 1959 1960
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

1973
	return 0;
1974 1975
}

S
Sujith 已提交
1976 1977 1978
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1979

1980
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1981 1982 1983 1984
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
1985

S
Sujith 已提交
1986 1987 1988 1989 1990 1991
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
1992

S
Sujith 已提交
1993
	gpio_shift = (gpio % 6) * 5;
1994

S
Sujith 已提交
1995 1996 1997 1998
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
1999
	} else {
S
Sujith 已提交
2000 2001 2002 2003 2004
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2005 2006 2007
	}
}

2008
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2009
{
S
Sujith 已提交
2010
	u32 gpio_shift;
2011

2012
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2013

S
Sujith 已提交
2014 2015 2016 2017 2018 2019 2020
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2021

S
Sujith 已提交
2022
	gpio_shift = gpio << 1;
S
Sujith 已提交
2023 2024 2025 2026
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2027
}
2028
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2029

2030
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2031
{
2032 2033 2034
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2035
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2036
		return 0xffffffff;
2037

S
Sujith 已提交
2038 2039 2040 2041 2042
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2043 2044
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2045
	else if (AR_SREV_9271(ah))
2046
		return MS_REG_READ(AR9271, gpio) != 0;
2047
	else if (AR_SREV_9287_11_OR_LATER(ah))
2048
		return MS_REG_READ(AR9287, gpio) != 0;
2049
	else if (AR_SREV_9285_12_OR_LATER(ah))
2050
		return MS_REG_READ(AR9285, gpio) != 0;
2051
	else if (AR_SREV_9280_20_OR_LATER(ah))
2052 2053 2054
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2055
}
2056
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2057

2058
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2059
			 u32 ah_signal_type)
2060
{
S
Sujith 已提交
2061
	u32 gpio_shift;
2062

S
Sujith 已提交
2063 2064 2065 2066 2067 2068 2069
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2070

S
Sujith 已提交
2071
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2072 2073 2074 2075 2076
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2077
}
2078
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2079

2080
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2081
{
S
Sujith 已提交
2082 2083 2084 2085 2086 2087 2088
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2089 2090 2091
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2092 2093
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2094
}
2095
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2096

2097
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2098
{
S
Sujith 已提交
2099
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2100
}
2101
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2102

2103
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2104
{
S
Sujith 已提交
2105
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2106
}
2107
EXPORT_SYMBOL(ath9k_hw_setantenna);
2108

S
Sujith 已提交
2109 2110 2111 2112
/*********************/
/* General Operation */
/*********************/

2113
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2114
{
S
Sujith 已提交
2115 2116
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2117

S
Sujith 已提交
2118 2119 2120 2121
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2122

S
Sujith 已提交
2123
	return bits;
2124
}
2125
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2126

2127
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2128
{
S
Sujith 已提交
2129
	u32 phybits;
2130

S
Sujith 已提交
2131 2132
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2133 2134
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2135 2136 2137 2138 2139 2140
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2141

S
Sujith 已提交
2142
	if (phybits)
2143
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2144
	else
2145
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2146 2147

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2148
}
2149
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2150

2151
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2152
{
2153 2154 2155 2156 2157
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2158
}
2159
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2160

2161
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2162
{
2163
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2164
		return false;
2165

2166 2167 2168 2169 2170
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2171
}
2172
EXPORT_SYMBOL(ath9k_hw_disable);
2173

2174
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2175
{
2176
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2177
	struct ath9k_channel *chan = ah->curchan;
2178
	struct ieee80211_channel *channel = chan->chan;
2179

2180
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2181

2182
	ah->eep_ops->set_txpower(ah, chan,
2183
				 ath9k_regd_get_ctl(regulatory, chan),
2184 2185 2186
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2187
				 (u32) regulatory->power_limit), test);
2188
}
2189
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2190

2191
void ath9k_hw_setopmode(struct ath_hw *ah)
2192
{
2193
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2194
}
2195
EXPORT_SYMBOL(ath9k_hw_setopmode);
2196

2197
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2198
{
S
Sujith 已提交
2199 2200
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2201
}
2202
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2203

2204
void ath9k_hw_write_associd(struct ath_hw *ah)
2205
{
2206 2207 2208 2209 2210
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2211
}
2212
EXPORT_SYMBOL(ath9k_hw_write_associd);
2213

2214 2215
#define ATH9K_MAX_TSF_READ 10

2216
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2217
{
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2229

2230
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2231

2232
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2233
}
2234
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2235

2236
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2237 2238
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2239
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2240
}
2241
EXPORT_SYMBOL(ath9k_hw_settsf64);
2242

2243
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2244
{
2245 2246
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2247 2248
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2249

S
Sujith 已提交
2250 2251
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2252
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2253

S
Sujith 已提交
2254
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2255 2256
{
	if (setting)
2257
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2258
	else
2259
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2260
}
2261
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2262

L
Luis R. Rodriguez 已提交
2263
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2264
{
L
Luis R. Rodriguez 已提交
2265
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2266 2267
	u32 macmode;

L
Luis R. Rodriguez 已提交
2268
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2269 2270 2271
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2272

S
Sujith 已提交
2273
	REG_WRITE(ah, AR_2040_MODE, macmode);
2274
}
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2321
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2322 2323 2324
{
	return REG_READ(ah, AR_TSF_L32);
}
2325
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2339 2340 2341
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2354
EXPORT_SYMBOL(ath_gen_timer_alloc);
2355

2356 2357 2358 2359
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2370 2371 2372
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2396
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2397

2398
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2418
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2419 2420 2421 2422 2423 2424 2425 2426 2427

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2428
EXPORT_SYMBOL(ath_gen_timer_free);
2429 2430 2431 2432 2433 2434 2435 2436

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2437
	struct ath_common *common = ath9k_hw_common(ah);
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2452 2453
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2454 2455 2456 2457 2458 2459 2460
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2461 2462
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2463 2464 2465
		timer->trigger(timer->arg);
	}
}
2466
EXPORT_SYMBOL(ath_gen_timer_isr);
2467

2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2490 2491
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2492
	{ AR_SREV_VERSION_9300,         "9300" },
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2510
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2527
static const char *ath9k_hw_rf_name(u16 rf_version)
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2539 2540 2541 2542 2543 2544

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2545
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);