hw.c 71.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23
#include "ar9003_mac.h"
24

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28

29
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
30

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

67 68 69 70 71 72
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

73 74 75 76 77 78 79 80
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
81 82 83
/********************/
/* Helper Functions */
/********************/
84

85
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
86
{
87
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
88

89
	if (!ah->curchan) /* should really check for CCK instead */
90 91 92 93
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
94 95
}

96
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
97
{
98
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
99

100
	if (conf_is_ht40(conf))
S
Sujith 已提交
101 102 103 104
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
105

S
Sujith 已提交
106
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
107 108 109
{
	int i;

S
Sujith 已提交
110 111 112
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
113 114 115 116 117
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
118

119 120 121
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
122

S
Sujith 已提交
123
	return false;
124
}
125
EXPORT_SYMBOL(ath9k_hw_wait);
126 127 128 129 130 131 132 133 134 135 136 137 138

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

139
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
140 141
			     u16 flags, u16 *low,
			     u16 *high)
142
{
143
	struct ath9k_hw_capabilities *pCap = &ah->caps;
144

S
Sujith 已提交
145 146 147 148
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
149
	}
S
Sujith 已提交
150 151 152 153 154 155
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
156 157
}

158
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
159
			   u8 phy, int kbps,
S
Sujith 已提交
160 161
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
162
{
S
Sujith 已提交
163
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
164

S
Sujith 已提交
165 166
	if (kbps == 0)
		return 0;
167

168
	switch (phy) {
S
Sujith 已提交
169
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
170
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
171
		if (shortPreamble)
S
Sujith 已提交
172 173 174 175
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
176
	case WLAN_RC_PHY_OFDM:
177
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
178 179 180 181 182 183
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
184 185
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
201
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
202
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
203 204 205
		txTime = 0;
		break;
	}
206

S
Sujith 已提交
207 208
	return txTime;
}
209
EXPORT_SYMBOL(ath9k_hw_computetxtime);
210

211
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
212 213
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
214
{
S
Sujith 已提交
215
	int8_t extoff;
216

S
Sujith 已提交
217 218 219 220
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
221 222
	}

S
Sujith 已提交
223 224 225 226 227 228 229 230 231 232
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
233

S
Sujith 已提交
234 235
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
236
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
237
	centers->ext_center =
238
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
239 240
}

S
Sujith 已提交
241 242 243 244
/******************/
/* Chip Revisions */
/******************/

245
static void ath9k_hw_read_revisions(struct ath_hw *ah)
246
{
S
Sujith 已提交
247
	u32 val;
248

S
Sujith 已提交
249
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
250

S
Sujith 已提交
251 252
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
253 254 255
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
256
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
257 258
	} else {
		if (!AR_SREV_9100(ah))
259
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
260

261
		ah->hw_version.macRev = val & AR_SREV_REVISION;
262

263
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
264
			ah->is_pciexpress = true;
S
Sujith 已提交
265
	}
266 267
}

S
Sujith 已提交
268 269 270 271
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

272
static void ath9k_hw_disablepcie(struct ath_hw *ah)
273
{
274
	if (AR_SREV_9100(ah))
S
Sujith 已提交
275
		return;
276

S
Sujith 已提交
277 278 279 280 281 282 283 284 285
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
286

S
Sujith 已提交
287
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
288 289
}

290
/* This should work for all families including legacy */
291
static bool ath9k_hw_chip_test(struct ath_hw *ah)
292
{
293
	struct ath_common *common = ath9k_hw_common(ah);
294
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
295 296 297 298 299
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
300
	int i, j, loop_max;
301

302 303 304 305 306 307 308
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
309 310
		u32 addr = regAddr[i];
		u32 wrData, rdData;
311

S
Sujith 已提交
312 313 314 315 316 317
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
318 319 320 321 322
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
323 324 325 326 327 328 329 330
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
331 332 333 334 335
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
336 337
				return false;
			}
338
		}
S
Sujith 已提交
339
		REG_WRITE(ah, regAddr[i], regHold[i]);
340
	}
S
Sujith 已提交
341
	udelay(100);
342

343 344 345
	return true;
}

346
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
347 348
{
	int i;
349

350 351 352 353 354 355 356 357 358 359 360 361 362
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
363 364 365 366 367 368 369

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
370

S
Sujith 已提交
371
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
372 373
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
374 375
	}

376 377 378 379 380
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
381
	ah->config.rx_intr_mitigation = true;
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
400
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
401 402
}

403
static void ath9k_hw_init_defaults(struct ath_hw *ah)
404
{
405 406 407 408 409 410
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

411 412
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
413 414 415 416 417

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

418 419 420 421 422 423
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
424
	ah->power_mode = ATH9K_PM_UNDEFINED;
425 426
}

427
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
428
{
429
	struct ath_common *common = ath9k_hw_common(ah);
430 431 432
	u32 sum;
	int i;
	u16 eeval;
433
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
434 435 436

	sum = 0;
	for (i = 0; i < 3; i++) {
437
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
438
		sum += eeval;
439 440
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
441
	}
S
Sujith 已提交
442
	if (sum == 0 || sum == 0xffff * 3)
443 444 445 446 447
		return -EADDRNOTAVAIL;

	return 0;
}

448
static int ath9k_hw_post_init(struct ath_hw *ah)
449
{
S
Sujith 已提交
450
	int ecode;
451

S
Sujith 已提交
452 453 454 455
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
456

457 458 459 460 461
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
462

463
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
464 465
	if (ecode != 0)
		return ecode;
466

467 468 469 470
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
471

472 473 474 475 476 477
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
478
	}
479

S
Sujith 已提交
480 481
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
482
		ath9k_hw_ani_init(ah);
483 484 485 486 487
	}

	return 0;
}

488 489 490 491 492 493 494 495
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

496 497
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
498
{
499
	struct ath_common *common = ath9k_hw_common(ah);
500
	int r = 0;
501

502 503
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
504 505

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
506 507
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
508
		return -EIO;
509 510
	}

511 512 513
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

514
	ath9k_hw_attach_ops(ah);
515

516
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
517
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
518
		return -EIO;
519 520 521 522 523 524 525 526 527 528 529 530 531
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

532
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
533 534
		ah->config.serialize_regmode);

535 536 537 538 539
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

540
	if (!ath9k_hw_macversion_supported(ah)) {
541 542 543 544
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
545
		return -EOPNOTSUPP;
546 547
	}

548
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
549 550
		ah->is_pciexpress = false;

551 552 553 554
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
555
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
556 557 558 559 560
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
561
		ath9k_hw_configpcipowersave(ah, 0, 0);
562 563 564
	else
		ath9k_hw_disablepcie(ah);

565 566
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
567

568
	r = ath9k_hw_post_init(ah);
569
	if (r)
570
		return r;
571 572

	ath9k_hw_init_mode_gain_regs(ah);
573 574 575 576
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

577 578
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
579 580
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
581
		return r;
582 583
	}

584
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
585
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
586
	else
587
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
588

589 590 591
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
592
	ath9k_init_nfcal_hist_buffer(ah);
593

594 595
	common->state = ATH_HW_INITIALIZED;

596
	return 0;
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
613 614
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
615
	case AR2427_DEVID_PCIE:
616
	case AR9300_DEVID_PCIE:
617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

639
static void ath9k_hw_init_qos(struct ath_hw *ah)
640
{
S
Sujith 已提交
641 642
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
643

S
Sujith 已提交
644 645 646 647 648 649 650 651 652 653
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
654 655
}

656
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
657
			      struct ath9k_channel *chan)
658
{
659
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
660

661
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
662

663 664
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
665 666
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
667 668
	}

S
Sujith 已提交
669 670 671
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
672 673
}

674
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
675
					  enum nl80211_iftype opmode)
676
{
677
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
678 679 680 681
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
682

683 684 685 686 687 688
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
689

690 691 692 693 694 695 696 697 698 699 700
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}

	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
701

702
	if (opmode == NL80211_IFTYPE_AP)
703
		imr_reg |= AR_IMR_MIB;
704

705
	REG_WRITE(ah, AR_IMR, imr_reg);
706 707
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
708

S
Sujith 已提交
709 710 711 712 713
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
714 715 716 717 718 719 720

	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
721 722
}

723
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
724
{
725 726 727
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
728 729
}

730
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
731
{
732 733 734 735 736 737 738 739 740 741
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
742
}
S
Sujith 已提交
743

744
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
745 746
{
	if (tu > 0xFFFF) {
747 748
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
749
		ah->globaltxtimeout = (u32) -1;
750 751 752
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
753
		ah->globaltxtimeout = tu;
754 755 756 757
		return true;
	}
}

758
void ath9k_hw_init_global_settings(struct ath_hw *ah)
759
{
760 761
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
762
	int slottime;
763 764
	int sifstime;

765 766
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
767

768
	if (ah->misc_mode != 0)
S
Sujith 已提交
769
		REG_WRITE(ah, AR_PCU_MISC,
770
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
771 772 773 774 775 776

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

777 778 779
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
780 781 782 783 784 785 786 787 788 789 790

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

791
	ath9k_hw_setslottime(ah, slottime);
792 793
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
794 795
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
796
}
797
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
798

S
Sujith 已提交
799
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
800
{
801 802
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
803
	if (common->state < ATH_HW_INITIALIZED)
804 805
		goto free_hw;

S
Sujith 已提交
806
	if (!AR_SREV_9100(ah))
807
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
808

809
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
810 811

free_hw:
812
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
813
}
S
Sujith 已提交
814
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
815 816 817 818 819

/*******/
/* INI */
/*******/

820
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
821 822 823 824 825 826 827 828 829 830 831 832 833
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
834 835 836 837
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

838
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
839
{
840
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
841 842
	u32 regval;

843 844 845
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
846 847 848 849
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
850

851 852 853
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
854 855 856
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

857 858 859 860 861
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
862 863
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
864

865 866 867
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
868 869 870
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

871 872 873
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
874 875
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

876 877 878 879 880 881 882 883
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

884 885 886 887
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
888
	if (AR_SREV_9285(ah)) {
889 890 891 892
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
893 894
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
895
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
896 897 898
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
899 900 901

	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
902 903
}

904
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
905 906 907 908 909 910
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
911
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
912 913 914
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
915
		break;
916
	case NL80211_IFTYPE_ADHOC:
917
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
918 919 920
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
921
		break;
922 923
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
924
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
925
		break;
S
Sujith 已提交
926 927 928
	}
}

929 930
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

946
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
947 948 949 950
{
	u32 rst_flags;
	u32 tmpReg;

951 952 953 954 955 956 957 958
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
959 960 961 962 963 964 965 966 967 968 969
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
970
			u32 val;
S
Sujith 已提交
971
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
972 973 974 975 976 977 978

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
979 980 981 982 983 984 985
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

986
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
987 988
	udelay(50);

989
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
990
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
991 992
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1005
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1006 1007 1008 1009
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1010
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1011 1012
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1013
	REG_WRITE(ah, AR_RTC_RESET, 0);
1014

1015 1016 1017 1018
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1019 1020
		REG_WRITE(ah, AR_RC, 0);

1021
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1022 1023 1024 1025

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1026 1027
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1028 1029
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1030
		return false;
1031 1032
	}

S
Sujith 已提交
1033 1034 1035 1036 1037
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1038
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1052 1053
}

1054
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1055
				struct ath9k_channel *chan)
1056
{
1057
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1058 1059 1060
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1061
		return false;
1062

1063
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1064
		return false;
1065

1066
	ah->chip_fullsleep = false;
S
Sujith 已提交
1067 1068
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1069

S
Sujith 已提交
1070
	return true;
1071 1072
}

1073
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1074
				    struct ath9k_channel *chan)
1075
{
1076
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1077
	struct ath_common *common = ath9k_hw_common(ah);
1078
	struct ieee80211_channel *channel = chan->chan;
1079
	u32 qnum;
1080
	int r;
1081 1082 1083

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1084 1085 1086
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1087 1088 1089 1090
			return false;
		}
	}

1091
	if (!ath9k_hw_rfbus_req(ah)) {
1092 1093
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1094 1095 1096
		return false;
	}

1097
	ath9k_hw_set_channel_regs(ah, chan);
1098

1099
	r = ath9k_hw_rf_set_freq(ah, chan);
1100 1101 1102 1103
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1104 1105
	}

1106
	ah->eep_ops->set_txpower(ah, chan,
1107
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1108 1109 1110
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1111
			     (u32) regulatory->power_limit));
1112

1113
	ath9k_hw_rfbus_done(ah);
1114

S
Sujith 已提交
1115 1116 1117
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1118
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1119 1120 1121 1122 1123 1124 1125

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1126
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1127
		    bool bChannelChange)
1128
{
1129
	struct ath_common *common = ath9k_hw_common(ah);
1130
	u32 saveLedState;
1131
	struct ath9k_channel *curchan = ah->curchan;
1132 1133
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1134
	u64 tsf = 0;
1135
	int i, r;
1136

1137 1138
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1139

1140
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1141
		return -EIO;
1142

1143
	if (curchan && !ah->chip_fullsleep)
1144 1145 1146
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1147 1148 1149
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1150
	    ((chan->channelFlags & CHANNEL_ALL) ==
1151
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1152 1153
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1154

L
Luis R. Rodriguez 已提交
1155
		if (ath9k_hw_channel_change(ah, chan)) {
1156
			ath9k_hw_loadnf(ah, ah->curchan);
1157
			ath9k_hw_start_nfcal(ah);
1158
			return 0;
1159 1160 1161 1162 1163 1164 1165 1166 1167
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1168 1169 1170 1171
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1172 1173 1174 1175 1176 1177
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1178
	/* Only required on the first reset */
1179 1180 1181 1182 1183 1184 1185
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1186
	if (!ath9k_hw_chip_reset(ah, chan)) {
1187
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1188
		return -EINVAL;
1189 1190
	}

1191
	/* Only required on the first reset */
1192 1193 1194 1195 1196 1197 1198 1199
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1200 1201 1202 1203
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1204 1205
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1206

L
Luis R. Rodriguez 已提交
1207
	r = ath9k_hw_process_ini(ah, chan);
1208 1209
	if (r)
		return r;
1210

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1228 1229 1230
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1231
	ath9k_hw_spur_mitigate_freq(ah, chan);
1232
	ah->eep_ops->set_board_values(ah, chan);
1233

1234 1235
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1236 1237
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1238
		  | (ah->config.
1239
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1240 1241
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1242

1243
	ath_hw_setbssidmask(common);
1244 1245 1246

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1247
	ath9k_hw_write_associd(ah);
1248 1249 1250 1251 1252

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1253
	r = ath9k_hw_rf_set_freq(ah, chan);
1254 1255
	if (r)
		return r;
1256 1257 1258 1259

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1260 1261
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1262 1263
		ath9k_hw_resettxqueue(ah, i);

1264
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1265 1266
	ath9k_hw_init_qos(ah);

1267
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1268
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1269

1270
	ath9k_hw_init_global_settings(ah);
1271

1272
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
1273
		ar9002_hw_enable_async_fifo(ah);
1274
		ar9002_hw_enable_wep_aggregation(ah);
1275 1276
	}

1277 1278 1279 1280 1281 1282 1283
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1284
	if (ah->config.rx_intr_mitigation) {
1285 1286 1287 1288
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1289 1290 1291 1292 1293
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1294 1295
	ath9k_hw_init_bb(ah, chan);

1296
	if (!ath9k_hw_init_cal(ah, chan))
1297
		return -EIO;
1298

1299
	ath9k_hw_restore_chainmask(ah);
1300 1301
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1302 1303 1304
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1305 1306 1307 1308
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1309
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1310
				"CFG Byte Swap Set 0x%x\n", mask);
1311 1312 1313 1314
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1315
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1316
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1317 1318
		}
	} else {
1319 1320 1321
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1322
#ifdef __BIG_ENDIAN
1323 1324
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1325 1326 1327
#endif
	}

1328
	if (ah->btcoex_hw.enabled)
1329 1330
		ath9k_hw_btcoex_enable(ah);

1331 1332 1333 1334 1335
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
	}

1336
	return 0;
1337
}
1338
EXPORT_SYMBOL(ath9k_hw_reset);
1339

S
Sujith 已提交
1340 1341 1342
/************************/
/* Key Cache Management */
/************************/
1343

1344
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1345
{
S
Sujith 已提交
1346
	u32 keyType;
1347

1348
	if (entry >= ah->caps.keycache_size) {
1349 1350
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1351 1352 1353
		return false;
	}

S
Sujith 已提交
1354
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1355

S
Sujith 已提交
1356 1357 1358 1359 1360 1361 1362 1363
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1364

S
Sujith 已提交
1365 1366
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1367

S
Sujith 已提交
1368 1369 1370 1371
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1372 1373 1374 1375 1376

	}

	return true;
}
1377
EXPORT_SYMBOL(ath9k_hw_keyreset);
1378

1379
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1380
{
S
Sujith 已提交
1381
	u32 macHi, macLo;
1382

1383
	if (entry >= ah->caps.keycache_size) {
1384 1385
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1386
		return false;
1387 1388
	}

S
Sujith 已提交
1389 1390 1391 1392 1393 1394 1395 1396 1397
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1398
	} else {
S
Sujith 已提交
1399
		macLo = macHi = 0;
1400
	}
S
Sujith 已提交
1401 1402
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1403

S
Sujith 已提交
1404
	return true;
1405
}
1406
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1407

1408
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1409
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1410
				 const u8 *mac)
1411
{
1412
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1413
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1414 1415
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1416

S
Sujith 已提交
1417
	if (entry >= pCap->keycache_size) {
1418 1419
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1420
		return false;
1421 1422
	}

S
Sujith 已提交
1423 1424 1425 1426 1427 1428
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1429 1430 1431
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1432 1433 1434 1435 1436 1437 1438 1439
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1440 1441
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1442 1443 1444 1445
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1446
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1447 1448
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1449 1450
			return false;
		}
1451
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1452
			keyType = AR_KEYTABLE_TYPE_40;
1453
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1454 1455 1456 1457 1458 1459 1460 1461
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1462 1463
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1464
		return false;
1465 1466
	}

J
Jouni Malinen 已提交
1467 1468 1469 1470 1471
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1472
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1473
		key4 &= 0xff;
1474

1475 1476 1477 1478 1479 1480 1481
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1482 1483
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1484

1485 1486 1487 1488 1489 1490
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1491 1492
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1493 1494

		/* Write key[95:48] */
S
Sujith 已提交
1495 1496
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1497 1498

		/* Write key[127:96] and key type */
S
Sujith 已提交
1499 1500
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1501 1502

		/* Write MAC address for the entry */
S
Sujith 已提交
1503
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1504

1505
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1518
			u32 mic0, mic1, mic2, mic3, mic4;
1519

S
Sujith 已提交
1520 1521 1522 1523 1524
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1525 1526

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1527 1528
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1529 1530

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1531 1532
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1533 1534

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1535 1536 1537
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1538

S
Sujith 已提交
1539
		} else {
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1556
			u32 mic0, mic2;
1557

S
Sujith 已提交
1558 1559
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1560 1561

			/* Write MIC key[31:0] */
S
Sujith 已提交
1562 1563
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1564 1565

			/* Write MIC key[63:32] */
S
Sujith 已提交
1566 1567
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1568 1569

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1570 1571 1572 1573
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1574 1575

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1576 1577
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1578 1579 1580 1581 1582 1583

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1584 1585 1586
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1587
		/* Write key[47:0] */
S
Sujith 已提交
1588 1589
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1590 1591

		/* Write key[95:48] */
S
Sujith 已提交
1592 1593
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1594 1595

		/* Write key[127:96] and key type */
S
Sujith 已提交
1596 1597
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1598

1599
		/* Write MAC address for the entry */
S
Sujith 已提交
1600 1601
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1602 1603 1604

	return true;
}
1605
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1606

1607
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1608
{
1609
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1610 1611 1612 1613 1614
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1615
}
1616
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1617

S
Sujith 已提交
1618 1619 1620 1621
/******************************/
/* Power Management (Chipset) */
/******************************/

1622 1623 1624 1625
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1626
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1627
{
S
Sujith 已提交
1628 1629
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1630 1631 1632 1633
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1634 1635
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1636
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1637
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1638

1639
		/* Shutdown chip. Active low */
1640
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1641 1642
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1643
	}
1644 1645
}

1646 1647 1648 1649 1650
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1651
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1652
{
S
Sujith 已提交
1653 1654
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1655
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1656

S
Sujith 已提交
1657
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1658
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1659 1660 1661
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1662 1663 1664 1665
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1666 1667
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1668 1669 1670 1671
		}
	}
}

1672
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1673
{
S
Sujith 已提交
1674 1675
	u32 val;
	int i;
1676

S
Sujith 已提交
1677 1678 1679 1680 1681 1682 1683
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1684 1685
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1686 1687 1688 1689
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1690

S
Sujith 已提交
1691 1692 1693
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1694

S
Sujith 已提交
1695 1696 1697 1698 1699 1700 1701
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1702
		}
S
Sujith 已提交
1703
		if (i == 0) {
1704 1705 1706
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1707
			return false;
1708 1709 1710
		}
	}

S
Sujith 已提交
1711
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1712

S
Sujith 已提交
1713
	return true;
1714 1715
}

1716
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1717
{
1718
	struct ath_common *common = ath9k_hw_common(ah);
1719
	int status = true, setChip = true;
S
Sujith 已提交
1720 1721 1722 1723 1724 1725 1726
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1727 1728 1729
	if (ah->power_mode == mode)
		return status;

1730 1731
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1732 1733 1734 1735 1736 1737 1738

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1739
		ah->chip_fullsleep = true;
S
Sujith 已提交
1740 1741 1742 1743
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1744
	default:
1745 1746
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1747 1748
		return false;
	}
1749
	ah->power_mode = mode;
S
Sujith 已提交
1750 1751

	return status;
1752
}
1753
EXPORT_SYMBOL(ath9k_hw_setpower);
1754

S
Sujith 已提交
1755 1756 1757 1758
/*******************/
/* Beacon Handling */
/*******************/

1759
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1760 1761 1762
{
	int flags = 0;

1763
	ah->beacon_interval = beacon_period;
1764

1765
	switch (ah->opmode) {
1766 1767
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1768 1769 1770 1771 1772
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1773
	case NL80211_IFTYPE_ADHOC:
1774
	case NL80211_IFTYPE_MESH_POINT:
1775 1776 1777 1778
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1779 1780
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1781
		flags |= AR_NDP_TIMER_EN;
1782
	case NL80211_IFTYPE_AP:
1783 1784 1785
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1786
				     ah->config.
1787
				     dma_beacon_response_time));
1788 1789
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1790
				     ah->config.
1791
				     sw_beacon_response_time));
1792 1793 1794
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1795
	default:
1796 1797 1798
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1799 1800
		return;
		break;
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1815
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1816

1817
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1818
				    const struct ath9k_beacon_state *bs)
1819 1820
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1821
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1822
	struct ath_common *common = ath9k_hw_common(ah);
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1848 1849 1850 1851
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1852

S
Sujith 已提交
1853 1854 1855
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1856

S
Sujith 已提交
1857 1858 1859
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1860

S
Sujith 已提交
1861 1862 1863 1864
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1865

S
Sujith 已提交
1866 1867
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1868

S
Sujith 已提交
1869 1870
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1871

S
Sujith 已提交
1872 1873 1874
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1875

1876 1877
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1878
}
1879
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1880

S
Sujith 已提交
1881 1882 1883 1884
/*******************/
/* HW Capabilities */
/*******************/

1885
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1886
{
1887
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1888
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1889
	struct ath_common *common = ath9k_hw_common(ah);
1890
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1891

S
Sujith 已提交
1892
	u16 capField = 0, eeval;
1893

S
Sujith 已提交
1894
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1895
	regulatory->current_rd = eeval;
1896

S
Sujith 已提交
1897
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1898 1899
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
1900
	regulatory->current_rd_ext = eeval;
1901

S
Sujith 已提交
1902
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1903

1904
	if (ah->opmode != NL80211_IFTYPE_AP &&
1905
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1906 1907 1908 1909 1910
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1911 1912
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1913
	}
1914

S
Sujith 已提交
1915
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1916 1917 1918 1919 1920 1921
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
1922
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
1923

S
Sujith 已提交
1924 1925
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
1926
		if (ah->config.ht_enable) {
S
Sujith 已提交
1927 1928 1929 1930 1931 1932 1933 1934 1935
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
1936 1937 1938
		}
	}

S
Sujith 已提交
1939 1940
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
1941
		if (ah->config.ht_enable) {
S
Sujith 已提交
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
1952
	}
S
Sujith 已提交
1953

S
Sujith 已提交
1954
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1955 1956 1957 1958
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1959
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1960 1961 1962
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1963 1964
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1965
		/* Use rx_chainmask from EEPROM. */
1966
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1967

1968
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
1969
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1970

S
Sujith 已提交
1971 1972
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1973

S
Sujith 已提交
1974 1975
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1976

S
Sujith 已提交
1977 1978 1979
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
1980

S
Sujith 已提交
1981 1982 1983
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
1984

1985
	if (ah->config.ht_enable)
S
Sujith 已提交
1986 1987 1988
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1989

S
Sujith 已提交
1990 1991 1992 1993
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
1994

S
Sujith 已提交
1995 1996 1997 1998 1999
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2000

S
Sujith 已提交
2001 2002 2003 2004 2005
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2006

S
Sujith 已提交
2007
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2008 2009 2010 2011 2012

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2013

2014 2015 2016
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2017 2018
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2019 2020 2021
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2022

S
Sujith 已提交
2023 2024 2025 2026 2027
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2028 2029
	}

S
Sujith 已提交
2030 2031
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2032
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2033 2034 2035 2036 2037 2038
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2039 2040

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2041
	}
S
Sujith 已提交
2042
#endif
2043 2044 2045 2046
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2047

2048
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2049 2050 2051
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2052

2053
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2054 2055 2056 2057 2058
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2059
	} else {
S
Sujith 已提交
2060 2061 2062
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2063 2064
	}

2065 2066 2067 2068
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2069 2070

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2071
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2072
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2073
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2074

2075
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2076
	    ath9k_hw_btcoex_supported(ah)) {
2077 2078
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2079

2080
		if (AR_SREV_9285(ah)) {
2081 2082
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2083
		} else {
2084
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2085
		}
2086
	} else {
2087
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2088
	}
2089

2090
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2091
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC;
2092 2093 2094
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2095
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2096
		pCap->txs_len = sizeof(struct ar9003_txs);
2097 2098
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2099
	}
2100

2101 2102 2103
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2104
	return 0;
2105 2106
}

2107
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2108
			    u32 capability, u32 *result)
2109
{
2110
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2129
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2130 2131 2132 2133
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2134
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2135 2136 2137 2138 2139 2140 2141 2142 2143
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2144
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2155
			*result = regulatory->power_limit;
S
Sujith 已提交
2156 2157
			return 0;
		case 2:
2158
			*result = regulatory->max_power_level;
S
Sujith 已提交
2159 2160
			return 0;
		case 3:
2161
			*result = regulatory->tp_scale;
S
Sujith 已提交
2162 2163 2164
			return 0;
		}
		return false;
2165 2166 2167 2168
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2169 2170
	default:
		return false;
2171 2172
	}
}
2173
EXPORT_SYMBOL(ath9k_hw_getcapability);
2174

2175
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2176
			    u32 capability, u32 setting, int *status)
2177
{
S
Sujith 已提交
2178 2179 2180
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2181
			ah->sta_id1_defaults |=
S
Sujith 已提交
2182 2183
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2184
			ah->sta_id1_defaults &=
S
Sujith 已提交
2185 2186 2187 2188
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2189
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2190
		else
2191
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2192 2193 2194
		return true;
	default:
		return false;
2195 2196
	}
}
2197
EXPORT_SYMBOL(ath9k_hw_setcapability);
2198

S
Sujith 已提交
2199 2200 2201
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2202

2203
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2204 2205 2206 2207
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2208

S
Sujith 已提交
2209 2210 2211 2212 2213 2214
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2215

S
Sujith 已提交
2216
	gpio_shift = (gpio % 6) * 5;
2217

S
Sujith 已提交
2218 2219 2220 2221
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2222
	} else {
S
Sujith 已提交
2223 2224 2225 2226 2227
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2228 2229 2230
	}
}

2231
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2232
{
S
Sujith 已提交
2233
	u32 gpio_shift;
2234

2235
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2236

S
Sujith 已提交
2237
	gpio_shift = gpio << 1;
2238

S
Sujith 已提交
2239 2240 2241 2242
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2243
}
2244
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2245

2246
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2247
{
2248 2249 2250
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2251
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2252
		return 0xffffffff;
2253

2254 2255 2256
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2257 2258
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2259 2260
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2261 2262 2263 2264 2265
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2266
}
2267
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2268

2269
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2270
			 u32 ah_signal_type)
2271
{
S
Sujith 已提交
2272
	u32 gpio_shift;
2273

S
Sujith 已提交
2274
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2275

S
Sujith 已提交
2276
	gpio_shift = 2 * gpio;
2277

S
Sujith 已提交
2278 2279 2280 2281
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2282
}
2283
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2284

2285
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2286
{
2287 2288 2289
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2290 2291
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2292
}
2293
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2294

2295
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2296
{
S
Sujith 已提交
2297
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2298
}
2299
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2300

2301
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2302
{
S
Sujith 已提交
2303
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2304
}
2305
EXPORT_SYMBOL(ath9k_hw_setantenna);
2306

S
Sujith 已提交
2307 2308 2309 2310
/*********************/
/* General Operation */
/*********************/

2311
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2312
{
S
Sujith 已提交
2313 2314
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2315

S
Sujith 已提交
2316 2317 2318 2319
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2320

S
Sujith 已提交
2321
	return bits;
2322
}
2323
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2324

2325
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2326
{
S
Sujith 已提交
2327
	u32 phybits;
2328

S
Sujith 已提交
2329 2330
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2331 2332 2333 2334 2335 2336
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2337

S
Sujith 已提交
2338 2339 2340 2341 2342 2343 2344
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
2345
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2346

2347
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2348
{
2349 2350 2351 2352 2353
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2354
}
2355
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2356

2357
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2358
{
2359
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2360
		return false;
2361

2362 2363 2364 2365 2366
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2367
}
2368
EXPORT_SYMBOL(ath9k_hw_disable);
2369

2370
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2371
{
2372
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2373
	struct ath9k_channel *chan = ah->curchan;
2374
	struct ieee80211_channel *channel = chan->chan;
2375

2376
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2377

2378
	ah->eep_ops->set_txpower(ah, chan,
2379
				 ath9k_regd_get_ctl(regulatory, chan),
2380 2381 2382
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2383
				 (u32) regulatory->power_limit));
2384
}
2385
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2386

2387
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2388
{
2389
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2390
}
2391
EXPORT_SYMBOL(ath9k_hw_setmac);
2392

2393
void ath9k_hw_setopmode(struct ath_hw *ah)
2394
{
2395
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2396
}
2397
EXPORT_SYMBOL(ath9k_hw_setopmode);
2398

2399
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2400
{
S
Sujith 已提交
2401 2402
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2403
}
2404
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2405

2406
void ath9k_hw_write_associd(struct ath_hw *ah)
2407
{
2408 2409 2410 2411 2412
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2413
}
2414
EXPORT_SYMBOL(ath9k_hw_write_associd);
2415

2416
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2417
{
S
Sujith 已提交
2418
	u64 tsf;
2419

S
Sujith 已提交
2420 2421
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2422

S
Sujith 已提交
2423 2424
	return tsf;
}
2425
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2426

2427
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2428 2429
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2430
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2431
}
2432
EXPORT_SYMBOL(ath9k_hw_settsf64);
2433

2434
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2435
{
2436 2437
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2438 2439
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2440

S
Sujith 已提交
2441 2442
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2443
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2444

S
Sujith 已提交
2445
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2446 2447
{
	if (setting)
2448
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2449
	else
2450
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2451
}
2452
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2453

2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2469
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2470
{
L
Luis R. Rodriguez 已提交
2471
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2472 2473
	u32 macmode;

L
Luis R. Rodriguez 已提交
2474
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2475 2476 2477
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2478

S
Sujith 已提交
2479
	REG_WRITE(ah, AR_2040_MODE, macmode);
2480
}
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2527
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2528 2529 2530
{
	return REG_READ(ah, AR_TSF_L32);
}
2531
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2545 2546 2547
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2560
EXPORT_SYMBOL(ath_gen_timer_alloc);
2561

2562 2563 2564 2565
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2576 2577 2578
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2602
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2603

2604
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2624
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2625 2626 2627 2628 2629 2630 2631 2632 2633

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2634
EXPORT_SYMBOL(ath_gen_timer_free);
2635 2636 2637 2638 2639 2640 2641 2642

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2643
	struct ath_common *common = ath9k_hw_common(ah);
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2658 2659
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2660 2661 2662 2663 2664 2665 2666
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2667 2668
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2669 2670 2671
		timer->trigger(timer->arg);
	}
}
2672
EXPORT_SYMBOL(ath_gen_timer_isr);
2673

2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2696 2697
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2698
	{ AR_SREV_VERSION_9300,         "9300" },
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2716
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2733
static const char *ath9k_hw_rf_name(u16 rf_version)
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);