hw.c 66.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
160 161
			     u16 flags, u16 *low,
			     u16 *high)
162
{
163
	struct ath9k_hw_capabilities *pCap = &ah->caps;
164

S
Sujith 已提交
165 166 167 168
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
169
	}
S
Sujith 已提交
170 171 172 173 174 175
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
176 177
}

178
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
179
			   u8 phy, int kbps,
S
Sujith 已提交
180 181
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
182
{
S
Sujith 已提交
183
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
184

S
Sujith 已提交
185 186
	if (kbps == 0)
		return 0;
187

188
	switch (phy) {
S
Sujith 已提交
189
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
190
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
191
		if (shortPreamble)
S
Sujith 已提交
192 193 194 195
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
196
	case WLAN_RC_PHY_OFDM:
197
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
198 199 200 201 202 203
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
204 205
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
221 222
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
223 224 225
		txTime = 0;
		break;
	}
226

S
Sujith 已提交
227 228
	return txTime;
}
229
EXPORT_SYMBOL(ath9k_hw_computetxtime);
230

231
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
232 233
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
234
{
S
Sujith 已提交
235
	int8_t extoff;
236

S
Sujith 已提交
237 238 239 240
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
241 242
	}

S
Sujith 已提交
243 244 245 246 247 248 249 250 251 252
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
253

S
Sujith 已提交
254 255
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
256
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
257
	centers->ext_center =
258
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
259 260
}

S
Sujith 已提交
261 262 263 264
/******************/
/* Chip Revisions */
/******************/

265
static void ath9k_hw_read_revisions(struct ath_hw *ah)
266
{
S
Sujith 已提交
267
	u32 val;
268

S
Sujith 已提交
269
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
270

S
Sujith 已提交
271 272
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
273 274 275
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
276
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
277 278
	} else {
		if (!AR_SREV_9100(ah))
279
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
280

281
		ah->hw_version.macRev = val & AR_SREV_REVISION;
282

283
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
284
			ah->is_pciexpress = true;
S
Sujith 已提交
285
	}
286 287
}

S
Sujith 已提交
288 289 290 291
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

292
static void ath9k_hw_disablepcie(struct ath_hw *ah)
293
{
294
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
295
		return;
296

S
Sujith 已提交
297 298 299 300 301 302 303 304 305
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
306

S
Sujith 已提交
307
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
308 309
}

310
/* This should work for all families including legacy */
311
static bool ath9k_hw_chip_test(struct ath_hw *ah)
312
{
313
	struct ath_common *common = ath9k_hw_common(ah);
314
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
315
	u32 regHold[2];
J
Joe Perches 已提交
316 317 318
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
319
	int i, j, loop_max;
320

321 322 323 324 325 326 327
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
328 329
		u32 addr = regAddr[i];
		u32 wrData, rdData;
330

S
Sujith 已提交
331 332 333 334 335 336
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
337 338 339
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
340 341 342 343 344 345 346 347
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
348 349 350
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
351 352
				return false;
			}
353
		}
S
Sujith 已提交
354
		REG_WRITE(ah, regAddr[i], regHold[i]);
355
	}
S
Sujith 已提交
356
	udelay(100);
357

358 359 360
	return true;
}

361
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
362 363
{
	int i;
364

365 366 367 368 369 370 371 372 373
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
374
	ah->config.enable_ani = true;
375

S
Sujith 已提交
376
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
377 378
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
379 380
	}

381 382 383
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
384
	ah->config.rx_intr_mitigation = true;
385
	ah->config.pcieSerDesWrite = true;
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
404
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
405 406
}

407
static void ath9k_hw_init_defaults(struct ath_hw *ah)
408
{
409 410 411 412 413 414
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

415 416
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
417

418
	ah->atim_window = 0;
419 420 421
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
422 423
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
424
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
425
	ah->slottime = 20;
426
	ah->globaltxtimeout = (u32) -1;
427
	ah->power_mode = ATH9K_PM_UNDEFINED;
428 429
}

430
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
431
{
432
	struct ath_common *common = ath9k_hw_common(ah);
433 434 435
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
436
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
437 438 439

	sum = 0;
	for (i = 0; i < 3; i++) {
440
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
441
		sum += eeval;
442 443
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
444
	}
S
Sujith 已提交
445
	if (sum == 0 || sum == 0xffff * 3)
446 447 448 449 450
		return -EADDRNOTAVAIL;

	return 0;
}

451
static int ath9k_hw_post_init(struct ath_hw *ah)
452
{
S
Sujith Manoharan 已提交
453
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
454
	int ecode;
455

S
Sujith Manoharan 已提交
456
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
457 458 459
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
460

461 462 463 464 465
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
466

467
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
468 469
	if (ecode != 0)
		return ecode;
470

J
Joe Perches 已提交
471 472 473 474
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
475

476 477
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
478 479
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
480
		ath9k_hw_rf_free_ext_banks(ah);
481
		return ecode;
482
	}
483

S
Sujith 已提交
484 485
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
486
		ath9k_hw_ani_init(ah);
487 488 489 490 491
	}

	return 0;
}

492
static void ath9k_hw_attach_ops(struct ath_hw *ah)
493
{
494 495 496 497
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
498 499
}

500 501
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
502
{
503
	struct ath_common *common = ath9k_hw_common(ah);
504
	int r = 0;
505

506 507
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
508

509 510
	ath9k_hw_read_revisions(ah);

511 512 513 514 515 516 517 518 519
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

520
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
521
		ath_err(common, "Couldn't reset chip\n");
522
		return -EIO;
523 524
	}

525 526 527
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

528
	ath9k_hw_attach_ops(ah);
529

530
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
531
		ath_err(common, "Couldn't wakeup chip\n");
532
		return -EIO;
533 534 535 536
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
537 538
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
539 540 541 542 543 544 545 546
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
547
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
548 549
		ah->config.serialize_regmode);

550 551 552 553 554
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

555 556 557 558 559 560 561 562 563 564 565 566 567
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
568 569 570
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
571
		return -EOPNOTSUPP;
572 573
	}

574
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
575 576
		ah->is_pciexpress = false;

577 578 579 580
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
581
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
582
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
583 584
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
585 586 587

	ath9k_hw_init_mode_regs(ah);

588

589
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
590
		ath9k_hw_configpcipowersave(ah, 0, 0);
591 592 593
	else
		ath9k_hw_disablepcie(ah);

594 595
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
596

597
	r = ath9k_hw_post_init(ah);
598
	if (r)
599
		return r;
600 601

	ath9k_hw_init_mode_gain_regs(ah);
602 603 604 605
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

606 607
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
608
		ath_err(common, "Failed to initialize MAC address\n");
609
		return r;
610 611
	}

612
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
613
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
614
	else
615
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
616

617
	ah->bb_watchdog_timeout_ms = 25;
618

619 620
	common->state = ATH_HW_INITIALIZED;

621
	return 0;
622 623
}

624
int ath9k_hw_init(struct ath_hw *ah)
625
{
626 627
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
628

629 630 631 632 633 634 635 636 637
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
638 639
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
640
	case AR2427_DEVID_PCIE:
641
	case AR9300_DEVID_PCIE:
642
	case AR9300_DEVID_AR9485_PCIE:
643 644 645 646
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
647 648
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
649 650
		return -EOPNOTSUPP;
	}
651

652 653
	ret = __ath9k_hw_init(ah);
	if (ret) {
654 655 656
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
657 658
		return ret;
	}
659

660
	return 0;
661
}
662
EXPORT_SYMBOL(ath9k_hw_init);
663

664
static void ath9k_hw_init_qos(struct ath_hw *ah)
665
{
S
Sujith 已提交
666 667
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
668 669
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
670

S
Sujith 已提交
671 672 673 674 675 676 677 678 679 680
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
681 682

	REGWRITE_BUFFER_FLUSH(ah);
683 684
}

685 686
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
{
687 688 689
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
690

691 692
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
693

694
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
695 696 697
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

698 699 700 701
#define DPLL2_KD_VAL            0x3D
#define DPLL2_KI_VAL            0x06
#define DPLL3_PHASE_SHIFT_VAL   0x1

702
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
703
			      struct ath9k_channel *chan)
704
{
705 706
	u32 pll;

707
	if (AR_SREV_9485(ah)) {
708
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
709 710 711 712 713 714
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);

		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
715
		udelay(1000);
716 717 718 719 720 721 722 723 724 725 726

		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, DPLL2_KI_VAL);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
727
		udelay(1000);
728
	}
729 730

	pll = ath9k_hw_compute_pll_control(ah, chan);
731

732
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
733

734 735
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
736 737
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
738 739
	}

S
Sujith 已提交
740 741 742
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
743 744
}

745
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
746
					  enum nl80211_iftype opmode)
747
{
748
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
749 750 751 752
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
753

754 755 756 757 758 759
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
760

761 762 763 764 765 766
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
767

768 769 770 771
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
772

773
	if (opmode == NL80211_IFTYPE_AP)
774
		imr_reg |= AR_IMR_MIB;
775

S
Sujith 已提交
776 777
	ENABLE_REGWRITE_BUFFER(ah);

778
	REG_WRITE(ah, AR_IMR, imr_reg);
779 780
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
781

S
Sujith 已提交
782 783 784 785 786
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
787

S
Sujith 已提交
788 789
	REGWRITE_BUFFER_FLUSH(ah);

790 791 792 793 794 795
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
796 797
}

798
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
799
{
800 801 802
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
803 804
}

805
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
806
{
807 808 809 810 811 812 813 814 815 816
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
817
}
S
Sujith 已提交
818

819
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
820 821
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
822 823
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
824
		ah->globaltxtimeout = (u32) -1;
825 826 827
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
828
		ah->globaltxtimeout = tu;
829 830 831 832
		return true;
	}
}

833
void ath9k_hw_init_global_settings(struct ath_hw *ah)
834
{
835 836
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
837
	int slottime;
838 839
	int sifstime;

J
Joe Perches 已提交
840 841
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
842

843
	if (ah->misc_mode != 0)
844
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
845 846 847 848 849 850

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

851 852 853
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
854 855 856 857 858 859 860 861 862 863 864

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

865
	ath9k_hw_setslottime(ah, ah->slottime);
866 867
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
868 869
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
870
}
871
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
872

S
Sujith 已提交
873
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
874
{
875 876
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
877
	if (common->state < ATH_HW_INITIALIZED)
878 879
		goto free_hw;

880
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
881 882

free_hw:
883
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
884
}
S
Sujith 已提交
885
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
886 887 888 889 890

/*******/
/* INI */
/*******/

891
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
892 893 894 895 896 897 898 899 900 901 902 903 904
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
905 906 907 908
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

909
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
910
{
911
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
912

S
Sujith 已提交
913 914
	ENABLE_REGWRITE_BUFFER(ah);

915 916 917
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
918 919
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
920

921 922 923
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
924
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
925

S
Sujith 已提交
926 927
	REGWRITE_BUFFER_FLUSH(ah);

928 929 930 931 932
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
933 934
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
935

S
Sujith 已提交
936
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
937

938 939 940
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
941
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
942

943 944 945
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
946 947
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

948 949 950 951 952 953 954 955
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

956 957 958 959
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
960
	if (AR_SREV_9285(ah)) {
961 962 963 964
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
965 966
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
967
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
968 969 970
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
971

S
Sujith 已提交
972 973
	REGWRITE_BUFFER_FLUSH(ah);

974 975
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
976 977
}

978
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
979
{
980 981
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
982 983

	switch (opmode) {
984
	case NL80211_IFTYPE_ADHOC:
985
	case NL80211_IFTYPE_MESH_POINT:
986
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
987
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
988
		break;
989 990 991
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
992
	case NL80211_IFTYPE_STATION:
993
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
994
		break;
995
	default:
996 997
		if (!ah->is_monitoring)
			set = 0;
998
		break;
S
Sujith 已提交
999
	}
1000
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1001 1002
}

1003 1004
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1020
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1021 1022 1023 1024
{
	u32 rst_flags;
	u32 tmpReg;

1025
	if (AR_SREV_9100(ah)) {
1026 1027
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1028 1029 1030
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1031 1032
	ENABLE_REGWRITE_BUFFER(ah);

1033 1034 1035 1036 1037
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1049
			u32 val;
S
Sujith 已提交
1050
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1051 1052 1053 1054 1055 1056 1057

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1058 1059 1060 1061 1062 1063 1064
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1065
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1066 1067 1068

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1069 1070
	udelay(50);

1071
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1072
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1073 1074
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1087
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1088
{
S
Sujith 已提交
1089 1090
	ENABLE_REGWRITE_BUFFER(ah);

1091 1092 1093 1094 1095
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1096 1097 1098
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1099
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1100 1101
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1102
	REG_WRITE(ah, AR_RTC_RESET, 0);
1103

S
Sujith 已提交
1104 1105
	REGWRITE_BUFFER_FLUSH(ah);

1106 1107 1108 1109
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1110 1111
		REG_WRITE(ah, AR_RC, 0);

1112
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1113 1114 1115 1116

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1117 1118
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1119 1120
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1121
		return false;
1122 1123
	}

S
Sujith 已提交
1124 1125 1126
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1127
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1128
{
1129 1130 1131 1132 1133
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1146 1147
}

1148
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1149
				struct ath9k_channel *chan)
1150
{
1151
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1152 1153 1154
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1155
		return false;
1156

1157
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1158
		return false;
1159

1160
	ah->chip_fullsleep = false;
S
Sujith 已提交
1161 1162
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1163

S
Sujith 已提交
1164
	return true;
1165 1166
}

1167
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1168
				    struct ath9k_channel *chan)
1169
{
1170
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1171
	struct ath_common *common = ath9k_hw_common(ah);
1172
	struct ieee80211_channel *channel = chan->chan;
1173
	u32 qnum;
1174
	int r;
1175 1176 1177

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1178 1179
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1180 1181 1182 1183
			return false;
		}
	}

1184
	if (!ath9k_hw_rfbus_req(ah)) {
1185
		ath_err(common, "Could not kill baseband RX\n");
1186 1187 1188
		return false;
	}

1189
	ath9k_hw_set_channel_regs(ah, chan);
1190

1191
	r = ath9k_hw_rf_set_freq(ah, chan);
1192
	if (r) {
1193
		ath_err(common, "Failed to set channel\n");
1194
		return false;
1195
	}
1196
	ath9k_hw_set_clockrate(ah);
1197

1198
	ah->eep_ops->set_txpower(ah, chan,
1199
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1200 1201 1202
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1203
			     (u32) regulatory->power_limit), false);
1204

1205
	ath9k_hw_rfbus_done(ah);
1206

S
Sujith 已提交
1207 1208 1209
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1210
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1211 1212 1213 1214

	return true;
}

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1229
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1230
{
1231 1232 1233
	int count = 50;
	u32 reg;

1234
	if (AR_SREV_9285_12_OR_LATER(ah))
1235 1236 1237 1238
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1239

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1252

1253
	return false;
J
Johannes Berg 已提交
1254
}
1255
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1256

1257
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1258
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1259
{
1260
	struct ath_common *common = ath9k_hw_common(ah);
1261
	u32 saveLedState;
1262
	struct ath9k_channel *curchan = ah->curchan;
1263 1264
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1265
	u64 tsf = 0;
1266
	int i, r;
1267

1268 1269
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1270

1271
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1272
		ath9k_hw_abortpcurecv(ah);
1273
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1274
			ath_dbg(common, ATH_DBG_XMIT,
1275
				"Failed to stop receive dma\n");
1276 1277
			bChannelChange = false;
		}
1278 1279
	}

1280
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1281
		return -EIO;
1282

1283
	if (curchan && !ah->chip_fullsleep)
1284 1285
		ath9k_hw_getnf(ah, curchan);

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1296
	if (bChannelChange &&
1297 1298 1299
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1300
	    ((chan->channelFlags & CHANNEL_ALL) ==
1301
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1302
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1303

L
Luis R. Rodriguez 已提交
1304
		if (ath9k_hw_channel_change(ah, chan)) {
1305
			ath9k_hw_loadnf(ah, ah->curchan);
1306
			ath9k_hw_start_nfcal(ah, true);
1307 1308
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1309
			return 0;
1310 1311 1312 1313 1314 1315 1316 1317 1318
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1319
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1320 1321
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1322 1323
		tsf = ath9k_hw_gettsf64(ah);

1324 1325 1326 1327 1328 1329
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1330 1331
	ah->paprd_table_write_done = false;

1332
	/* Only required on the first reset */
1333 1334 1335 1336 1337 1338 1339
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1340
	if (!ath9k_hw_chip_reset(ah, chan)) {
1341
		ath_err(common, "Chip reset failed\n");
1342
		return -EINVAL;
1343 1344
	}

1345
	/* Only required on the first reset */
1346 1347 1348 1349 1350 1351 1352 1353
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1354
	/* Restore TSF */
1355
	if (tsf)
S
Sujith 已提交
1356 1357
		ath9k_hw_settsf64(ah, tsf);

1358
	if (AR_SREV_9280_20_OR_LATER(ah))
1359
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1360

S
Sujith 已提交
1361 1362 1363
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1364
	r = ath9k_hw_process_ini(ah, chan);
1365 1366
	if (r)
		return r;
1367

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1396 1397 1398
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1399
	ath9k_hw_spur_mitigate_freq(ah, chan);
1400
	ah->eep_ops->set_board_values(ah, chan);
1401

S
Sujith 已提交
1402 1403
	ENABLE_REGWRITE_BUFFER(ah);

1404 1405
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1406 1407
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1408
		  | (ah->config.
1409
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1410
		  | ah->sta_id1_defaults);
1411
	ath_hw_setbssidmask(common);
1412
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1413
	ath9k_hw_write_associd(ah);
1414 1415 1416
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1417 1418
	REGWRITE_BUFFER_FLUSH(ah);

1419 1420
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1421
	r = ath9k_hw_rf_set_freq(ah, chan);
1422 1423
	if (r)
		return r;
1424

1425 1426
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1427 1428
	ENABLE_REGWRITE_BUFFER(ah);

1429 1430 1431
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1432 1433
	REGWRITE_BUFFER_FLUSH(ah);

1434
	ah->intr_txqs = 0;
1435
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1436 1437
		ath9k_hw_resettxqueue(ah, i);

1438
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1439
	ath9k_hw_ani_cache_ini_regs(ah);
1440 1441
	ath9k_hw_init_qos(ah);

1442
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1443
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1444

1445
	ath9k_hw_init_global_settings(ah);
1446

1447
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1448
		ar9002_hw_update_async_fifo(ah);
1449
		ar9002_hw_enable_wep_aggregation(ah);
1450 1451
	}

1452
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1453 1454 1455 1456 1457

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1458
	if (ah->config.rx_intr_mitigation) {
1459 1460 1461 1462
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1463 1464 1465 1466 1467
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1468 1469
	ath9k_hw_init_bb(ah, chan);

1470
	if (!ath9k_hw_init_cal(ah, chan))
1471
		return -EIO;
1472

S
Sujith 已提交
1473
	ENABLE_REGWRITE_BUFFER(ah);
1474

1475
	ath9k_hw_restore_chainmask(ah);
1476 1477
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1478 1479
	REGWRITE_BUFFER_FLUSH(ah);

1480 1481 1482
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1483 1484 1485 1486
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1487
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1488
				"CFG Byte Swap Set 0x%x\n", mask);
1489 1490 1491 1492
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1493
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1494
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1495 1496
		}
	} else {
1497 1498 1499 1500 1501 1502 1503
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1504
#ifdef __BIG_ENDIAN
1505 1506
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1507 1508 1509
#endif
	}

1510
	if (ah->btcoex_hw.enabled)
1511 1512
		ath9k_hw_btcoex_enable(ah);

1513
	if (AR_SREV_9300_20_OR_LATER(ah))
1514
		ar9003_hw_bb_watchdog_config(ah);
1515

1516 1517
	ath9k_hw_apply_gpio_override(ah);

1518
	return 0;
1519
}
1520
EXPORT_SYMBOL(ath9k_hw_reset);
1521

S
Sujith 已提交
1522 1523 1524 1525
/******************************/
/* Power Management (Chipset) */
/******************************/

1526 1527 1528 1529
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1530
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1531
{
S
Sujith 已提交
1532 1533
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1534 1535 1536 1537
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1538 1539
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1540
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1541
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1542

1543
		/* Shutdown chip. Active low */
1544
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1545 1546
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1547
	}
1548 1549 1550 1551 1552

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1553 1554
}

1555 1556 1557 1558 1559
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1560
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1561
{
S
Sujith 已提交
1562 1563
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1564
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1565

S
Sujith 已提交
1566
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1567
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1568 1569 1570
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1571 1572 1573 1574
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1575 1576
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1577 1578
		}
	}
1579 1580 1581 1582

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1583 1584
}

1585
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1586
{
S
Sujith 已提交
1587 1588
	u32 val;
	int i;
1589

1590 1591 1592 1593 1594 1595
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1596 1597 1598 1599 1600 1601 1602
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1603 1604
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1605 1606 1607 1608
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1609

S
Sujith 已提交
1610 1611 1612
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1613

S
Sujith 已提交
1614 1615 1616 1617 1618 1619 1620
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1621
		}
S
Sujith 已提交
1622
		if (i == 0) {
1623 1624 1625
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1626
			return false;
1627 1628 1629
		}
	}

S
Sujith 已提交
1630
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1631

S
Sujith 已提交
1632
	return true;
1633 1634
}

1635
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1636
{
1637
	struct ath_common *common = ath9k_hw_common(ah);
1638
	int status = true, setChip = true;
S
Sujith 已提交
1639 1640 1641 1642 1643 1644 1645
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1646 1647 1648
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1649 1650
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1651 1652 1653 1654 1655 1656 1657

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1658
		ah->chip_fullsleep = true;
S
Sujith 已提交
1659 1660 1661 1662
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1663
	default:
1664
		ath_err(common, "Unknown power mode %u\n", mode);
1665 1666
		return false;
	}
1667
	ah->power_mode = mode;
S
Sujith 已提交
1668

1669 1670 1671 1672 1673
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1674 1675 1676

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1677

S
Sujith 已提交
1678
	return status;
1679
}
1680
EXPORT_SYMBOL(ath9k_hw_setpower);
1681

S
Sujith 已提交
1682 1683 1684 1685
/*******************/
/* Beacon Handling */
/*******************/

1686
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1687 1688 1689
{
	int flags = 0;

S
Sujith 已提交
1690 1691
	ENABLE_REGWRITE_BUFFER(ah);

1692
	switch (ah->opmode) {
1693
	case NL80211_IFTYPE_ADHOC:
1694
	case NL80211_IFTYPE_MESH_POINT:
1695 1696
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1697 1698
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1699
		flags |= AR_NDP_TIMER_EN;
1700
	case NL80211_IFTYPE_AP:
1701 1702 1703 1704 1705
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1706 1707 1708
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1709
	default:
J
Joe Perches 已提交
1710 1711 1712
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1713 1714
		return;
		break;
1715 1716
	}

1717 1718 1719 1720
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1721

S
Sujith 已提交
1722 1723
	REGWRITE_BUFFER_FLUSH(ah);

1724 1725
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1726
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1727

1728
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1729
				    const struct ath9k_beacon_state *bs)
1730 1731
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1732
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1733
	struct ath_common *common = ath9k_hw_common(ah);
1734

S
Sujith 已提交
1735 1736
	ENABLE_REGWRITE_BUFFER(ah);

1737 1738 1739 1740 1741 1742 1743
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1744 1745
	REGWRITE_BUFFER_FLUSH(ah);

1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1763 1764 1765 1766
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1767

S
Sujith 已提交
1768 1769
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1770 1771 1772
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1773

S
Sujith 已提交
1774 1775 1776
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1777

S
Sujith 已提交
1778 1779 1780 1781
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1782

S
Sujith 已提交
1783 1784
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1785

S
Sujith 已提交
1786 1787
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1788

S
Sujith 已提交
1789 1790
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1791 1792 1793
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1794

1795 1796
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1797
}
1798
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1799

S
Sujith 已提交
1800 1801 1802 1803
/*******************/
/* HW Capabilities */
/*******************/

1804
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1805
{
1806
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1807
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1808
	struct ath_common *common = ath9k_hw_common(ah);
1809
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1810

S
Sujith 已提交
1811
	u16 capField = 0, eeval;
1812
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1813

S
Sujith 已提交
1814
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1815
	regulatory->current_rd = eeval;
1816

S
Sujith 已提交
1817
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1818
	if (AR_SREV_9285_12_OR_LATER(ah))
1819
		eeval |= AR9285_RDEXT_DEFAULT;
1820
	regulatory->current_rd_ext = eeval;
1821

S
Sujith 已提交
1822
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1823

1824
	if (ah->opmode != NL80211_IFTYPE_AP &&
1825
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1826 1827 1828 1829 1830
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1831 1832
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1833
	}
1834

S
Sujith 已提交
1835
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1836
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1837 1838
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1839 1840 1841
		return -EINVAL;
	}

1842 1843
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1844

1845 1846
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1847

S
Sujith 已提交
1848
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1849 1850 1851 1852
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1853
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1854 1855 1856
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1857
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1858 1859
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1860
	else
1861
		/* Use rx_chainmask from EEPROM. */
1862
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1863

1864
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1865

1866 1867 1868 1869
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1870 1871
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1872

S
Sujith 已提交
1873 1874
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1875

1876 1877
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1878
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
1879 1880 1881
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1882

S
Sujith 已提交
1883 1884 1885 1886 1887
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1888

1889 1890 1891 1892
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1893

1894 1895
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1896 1897
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1898
	else if (AR_SREV_9285_12_OR_LATER(ah))
1899
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1900
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1901 1902 1903
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1904

S
Sujith 已提交
1905 1906 1907 1908 1909
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1910 1911
	}

S
Sujith 已提交
1912 1913
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1914
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1915 1916 1917 1918 1919 1920
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1921 1922

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1923
	}
S
Sujith 已提交
1924
#endif
1925
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1926 1927 1928
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1929

1930
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1931 1932 1933
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1934

1935
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1936 1937 1938 1939 1940
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1941
	} else {
S
Sujith 已提交
1942 1943 1944
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1945 1946
	}

1947 1948 1949 1950
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1951

1952
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1953 1954
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1955

1956
		if (AR_SREV_9285(ah)) {
1957 1958
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1959
		} else {
1960
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1961
		}
1962
	} else {
1963
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1964
	}
1965

1966
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1967 1968 1969 1970
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1971 1972 1973
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1974
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1975
		pCap->txs_len = sizeof(struct ar9003_txs);
1976 1977
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1978
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1979 1980
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1981 1982 1983 1984 1985
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1986
	}
1987

1988 1989 1990
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1991 1992 1993
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1994
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1995 1996
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1997 1998 1999 2000 2001 2002 2003
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2004 2005 2006 2007 2008 2009
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2010

2011 2012 2013 2014 2015
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2028
	return 0;
2029 2030
}

S
Sujith 已提交
2031 2032 2033
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2034

2035
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2036 2037 2038 2039
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2040

S
Sujith 已提交
2041 2042 2043 2044 2045 2046
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2047

S
Sujith 已提交
2048
	gpio_shift = (gpio % 6) * 5;
2049

S
Sujith 已提交
2050 2051 2052 2053
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2054
	} else {
S
Sujith 已提交
2055 2056 2057 2058 2059
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2060 2061 2062
	}
}

2063
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2064
{
S
Sujith 已提交
2065
	u32 gpio_shift;
2066

2067
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2068

S
Sujith 已提交
2069 2070 2071 2072 2073 2074 2075
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2076

S
Sujith 已提交
2077
	gpio_shift = gpio << 1;
S
Sujith 已提交
2078 2079 2080 2081
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2082
}
2083
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2084

2085
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2086
{
2087 2088 2089
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2090
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2091
		return 0xffffffff;
2092

S
Sujith 已提交
2093 2094 2095 2096 2097
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2098 2099
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2100
	else if (AR_SREV_9271(ah))
2101
		return MS_REG_READ(AR9271, gpio) != 0;
2102
	else if (AR_SREV_9287_11_OR_LATER(ah))
2103
		return MS_REG_READ(AR9287, gpio) != 0;
2104
	else if (AR_SREV_9285_12_OR_LATER(ah))
2105
		return MS_REG_READ(AR9285, gpio) != 0;
2106
	else if (AR_SREV_9280_20_OR_LATER(ah))
2107 2108 2109
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2110
}
2111
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2112

2113
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2114
			 u32 ah_signal_type)
2115
{
S
Sujith 已提交
2116
	u32 gpio_shift;
2117

S
Sujith 已提交
2118 2119 2120 2121 2122 2123 2124
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2125

S
Sujith 已提交
2126
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2127 2128 2129 2130 2131
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2132
}
2133
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2134

2135
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2136
{
S
Sujith 已提交
2137 2138 2139 2140 2141 2142 2143
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2144 2145 2146
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2147 2148
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2149
}
2150
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2151

2152
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2153
{
S
Sujith 已提交
2154
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2155
}
2156
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2157

2158
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2159
{
S
Sujith 已提交
2160
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2161
}
2162
EXPORT_SYMBOL(ath9k_hw_setantenna);
2163

S
Sujith 已提交
2164 2165 2166 2167
/*********************/
/* General Operation */
/*********************/

2168
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2169
{
S
Sujith 已提交
2170 2171
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2172

S
Sujith 已提交
2173 2174 2175 2176
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2177

S
Sujith 已提交
2178
	return bits;
2179
}
2180
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2181

2182
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2183
{
S
Sujith 已提交
2184
	u32 phybits;
2185

S
Sujith 已提交
2186 2187
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2188 2189
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2190 2191 2192 2193 2194 2195
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2196

S
Sujith 已提交
2197
	if (phybits)
2198
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2199
	else
2200
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2201 2202

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2203
}
2204
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2205

2206
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2207
{
2208 2209 2210 2211 2212
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2213
}
2214
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2215

2216
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2217
{
2218
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2219
		return false;
2220

2221 2222 2223 2224 2225
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2226
}
2227
EXPORT_SYMBOL(ath9k_hw_disable);
2228

2229
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2230
{
2231
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2232
	struct ath9k_channel *chan = ah->curchan;
2233
	struct ieee80211_channel *channel = chan->chan;
2234

2235
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2236

2237
	ah->eep_ops->set_txpower(ah, chan,
2238
				 ath9k_regd_get_ctl(regulatory, chan),
2239 2240 2241
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2242
				 (u32) regulatory->power_limit), test);
2243
}
2244
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2245

2246
void ath9k_hw_setopmode(struct ath_hw *ah)
2247
{
2248
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2249
}
2250
EXPORT_SYMBOL(ath9k_hw_setopmode);
2251

2252
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2253
{
S
Sujith 已提交
2254 2255
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2256
}
2257
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2258

2259
void ath9k_hw_write_associd(struct ath_hw *ah)
2260
{
2261 2262 2263 2264 2265
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2266
}
2267
EXPORT_SYMBOL(ath9k_hw_write_associd);
2268

2269 2270
#define ATH9K_MAX_TSF_READ 10

2271
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2272
{
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2284

2285
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2286

2287
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2288
}
2289
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2290

2291
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2292 2293
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2294
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2295
}
2296
EXPORT_SYMBOL(ath9k_hw_settsf64);
2297

2298
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2299
{
2300 2301
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2302 2303
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2304

S
Sujith 已提交
2305 2306
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2307
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2308

S
Sujith 已提交
2309
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2310 2311
{
	if (setting)
2312
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2313
	else
2314
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2315
}
2316
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2317

L
Luis R. Rodriguez 已提交
2318
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2319
{
L
Luis R. Rodriguez 已提交
2320
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2321 2322
	u32 macmode;

L
Luis R. Rodriguez 已提交
2323
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2324 2325 2326
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2327

S
Sujith 已提交
2328
	REG_WRITE(ah, AR_2040_MODE, macmode);
2329
}
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2376
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2377 2378 2379
{
	return REG_READ(ah, AR_TSF_L32);
}
2380
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2394 2395 2396
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2409
EXPORT_SYMBOL(ath_gen_timer_alloc);
2410

2411 2412 2413 2414
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2425 2426 2427
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2451
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2452

2453
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2473
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2474 2475 2476 2477 2478 2479 2480 2481 2482

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2483
EXPORT_SYMBOL(ath_gen_timer_free);
2484 2485 2486 2487 2488 2489 2490 2491

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2492
	struct ath_common *common = ath9k_hw_common(ah);
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2507 2508
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2509 2510 2511 2512 2513 2514 2515
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2516 2517
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2518 2519 2520
		timer->trigger(timer->arg);
	}
}
2521
EXPORT_SYMBOL(ath_gen_timer_isr);
2522

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2545 2546
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2547
	{ AR_SREV_VERSION_9300,         "9300" },
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2565
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2582
static const char *ath9k_hw_rf_name(u16 rf_version)
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2594 2595 2596 2597 2598 2599

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2600
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);