hw.c 66.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
160
			   u8 phy, int kbps,
S
Sujith 已提交
161 162
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
163
{
S
Sujith 已提交
164
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
165

S
Sujith 已提交
166 167
	if (kbps == 0)
		return 0;
168

169
	switch (phy) {
S
Sujith 已提交
170
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
171
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
172
		if (shortPreamble)
S
Sujith 已提交
173 174 175 176
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
177
	case WLAN_RC_PHY_OFDM:
178
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
179 180 181 182 183 184
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
185 186
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
202 203
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
204 205 206
		txTime = 0;
		break;
	}
207

S
Sujith 已提交
208 209
	return txTime;
}
210
EXPORT_SYMBOL(ath9k_hw_computetxtime);
211

212
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
213 214
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
215
{
S
Sujith 已提交
216
	int8_t extoff;
217

S
Sujith 已提交
218 219 220 221
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
222 223
	}

S
Sujith 已提交
224 225 226 227 228 229 230 231 232 233
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
234

S
Sujith 已提交
235 236
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
237
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
238
	centers->ext_center =
239
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
240 241
}

S
Sujith 已提交
242 243 244 245
/******************/
/* Chip Revisions */
/******************/

246
static void ath9k_hw_read_revisions(struct ath_hw *ah)
247
{
S
Sujith 已提交
248
	u32 val;
249

S
Sujith 已提交
250
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251

S
Sujith 已提交
252 253
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
254 255 256
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
257
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
258 259
	} else {
		if (!AR_SREV_9100(ah))
260
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
261

262
		ah->hw_version.macRev = val & AR_SREV_REVISION;
263

264
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
265
			ah->is_pciexpress = true;
S
Sujith 已提交
266
	}
267 268
}

S
Sujith 已提交
269 270 271 272
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

273
static void ath9k_hw_disablepcie(struct ath_hw *ah)
274
{
275
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
276
		return;
277

S
Sujith 已提交
278 279 280 281 282 283 284 285 286
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
287

S
Sujith 已提交
288
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
289 290
}

291
/* This should work for all families including legacy */
292
static bool ath9k_hw_chip_test(struct ath_hw *ah)
293
{
294
	struct ath_common *common = ath9k_hw_common(ah);
295
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
296
	u32 regHold[2];
J
Joe Perches 已提交
297 298 299
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
300
	int i, j, loop_max;
301

302 303 304 305 306 307 308
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
309 310
		u32 addr = regAddr[i];
		u32 wrData, rdData;
311

S
Sujith 已提交
312 313 314 315 316 317
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
318 319 320
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
321 322 323 324 325 326 327 328
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
329 330 331
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
332 333
				return false;
			}
334
		}
S
Sujith 已提交
335
		REG_WRITE(ah, regAddr[i], regHold[i]);
336
	}
S
Sujith 已提交
337
	udelay(100);
338

339 340 341
	return true;
}

342
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
343 344
{
	int i;
345

346 347 348 349 350 351 352 353 354
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
355
	ah->config.enable_ani = true;
356

S
Sujith 已提交
357
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
358 359
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
360 361
	}

362 363 364
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
365
	ah->config.rx_intr_mitigation = true;
366
	ah->config.pcieSerDesWrite = true;
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
385
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
386 387
}

388
static void ath9k_hw_init_defaults(struct ath_hw *ah)
389
{
390 391 392 393 394 395
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

396 397
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
398

399
	ah->atim_window = 0;
400 401 402
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
403 404
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
405
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
406
	ah->slottime = 20;
407
	ah->globaltxtimeout = (u32) -1;
408
	ah->power_mode = ATH9K_PM_UNDEFINED;
409 410
}

411
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
412
{
413
	struct ath_common *common = ath9k_hw_common(ah);
414 415 416
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
417
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
418 419 420

	sum = 0;
	for (i = 0; i < 3; i++) {
421
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
422
		sum += eeval;
423 424
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
425
	}
S
Sujith 已提交
426
	if (sum == 0 || sum == 0xffff * 3)
427 428 429 430 431
		return -EADDRNOTAVAIL;

	return 0;
}

432
static int ath9k_hw_post_init(struct ath_hw *ah)
433
{
S
Sujith Manoharan 已提交
434
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
435
	int ecode;
436

S
Sujith Manoharan 已提交
437
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
438 439 440
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
441

442 443 444 445 446
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
447

448
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
449 450
	if (ecode != 0)
		return ecode;
451

J
Joe Perches 已提交
452 453 454 455
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
456

457 458
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
459 460
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
461
		ath9k_hw_rf_free_ext_banks(ah);
462
		return ecode;
463
	}
464

465
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
466
		ath9k_hw_ani_setup(ah);
467
		ath9k_hw_ani_init(ah);
468 469 470 471 472
	}

	return 0;
}

473
static void ath9k_hw_attach_ops(struct ath_hw *ah)
474
{
475 476 477 478
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
479 480
}

481 482
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
483
{
484
	struct ath_common *common = ath9k_hw_common(ah);
485
	int r = 0;
486

487 488
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
489

490 491
	ath9k_hw_read_revisions(ah);

492 493 494 495 496 497 498 499 500
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

501
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
502
		ath_err(common, "Couldn't reset chip\n");
503
		return -EIO;
504 505
	}

506 507 508
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

509
	ath9k_hw_attach_ops(ah);
510

511
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
512
		ath_err(common, "Couldn't wakeup chip\n");
513
		return -EIO;
514 515 516 517
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
518 519
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
520 521 522 523 524 525 526 527
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
528
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
529 530
		ah->config.serialize_regmode);

531 532 533 534 535
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

536 537 538 539 540 541 542 543 544 545 546 547 548
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
549 550 551
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
552
		return -EOPNOTSUPP;
553 554
	}

555
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
556 557
		ah->is_pciexpress = false;

558 559 560 561
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
562
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
563
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
564 565
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
566 567 568

	ath9k_hw_init_mode_regs(ah);

569

570
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
571
		ath9k_hw_configpcipowersave(ah, 0, 0);
572 573 574
	else
		ath9k_hw_disablepcie(ah);

575 576
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
577

578
	r = ath9k_hw_post_init(ah);
579
	if (r)
580
		return r;
581 582

	ath9k_hw_init_mode_gain_regs(ah);
583 584 585 586
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

587 588
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
589
		ath_err(common, "Failed to initialize MAC address\n");
590
		return r;
591 592
	}

593
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
594
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
595
	else
596
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
597

598
	ah->bb_watchdog_timeout_ms = 25;
599

600 601
	common->state = ATH_HW_INITIALIZED;

602
	return 0;
603 604
}

605
int ath9k_hw_init(struct ath_hw *ah)
606
{
607 608
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
609

610 611 612 613 614 615 616 617 618
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
619 620
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
621
	case AR2427_DEVID_PCIE:
622
	case AR9300_DEVID_PCIE:
623
	case AR9300_DEVID_AR9485_PCIE:
624 625 626 627
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
628 629
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
630 631
		return -EOPNOTSUPP;
	}
632

633 634
	ret = __ath9k_hw_init(ah);
	if (ret) {
635 636 637
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
638 639
		return ret;
	}
640

641
	return 0;
642
}
643
EXPORT_SYMBOL(ath9k_hw_init);
644

645
static void ath9k_hw_init_qos(struct ath_hw *ah)
646
{
S
Sujith 已提交
647 648
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
649 650
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
651

S
Sujith 已提交
652 653 654 655 656 657 658 659 660 661
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
662 663

	REGWRITE_BUFFER_FLUSH(ah);
664 665
}

666 667
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
{
668 669 670
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
671

672 673
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
674

675
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
676 677 678
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

679
#define DPLL3_PHASE_SHIFT_VAL 0x1
680
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
681
			      struct ath9k_channel *chan)
682
{
683 684
	u32 pll;

685 686
	if (AR_SREV_9485(ah)) {

687 688 689 690 691 692 693
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
694

695 696 697 698 699 700
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
701 702

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
703 704 705
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
706
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
707
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
708

709
		/* program BB PLL phase_shift to 0x6 */
710
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
711 712 713 714
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
715
		udelay(1000);
716 717 718

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
754
	}
755 756

	pll = ath9k_hw_compute_pll_control(ah, chan);
757

758
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
759

760
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah))
761 762
		udelay(1000);

763 764
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
765 766
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
767 768
	}

S
Sujith 已提交
769 770 771
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
772 773 774 775 776 777 778 779 780 781 782 783 784

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
785 786
}

787
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
788
					  enum nl80211_iftype opmode)
789
{
790
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
791 792 793 794
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
795

796 797 798 799 800 801
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
802

803 804 805 806 807 808
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
809

810 811 812 813
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
814

815
	if (opmode == NL80211_IFTYPE_AP)
816
		imr_reg |= AR_IMR_MIB;
817

S
Sujith 已提交
818 819
	ENABLE_REGWRITE_BUFFER(ah);

820
	REG_WRITE(ah, AR_IMR, imr_reg);
821 822
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
823

S
Sujith 已提交
824 825 826 827 828
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
829

S
Sujith 已提交
830 831
	REGWRITE_BUFFER_FLUSH(ah);

832 833 834 835 836 837
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
838 839
}

840
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
841
{
842 843 844
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
845 846
}

847
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
848
{
849 850 851 852 853 854 855 856 857 858
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
859
}
S
Sujith 已提交
860

861
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
862 863
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
864 865
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
866
		ah->globaltxtimeout = (u32) -1;
867 868 869
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
870
		ah->globaltxtimeout = tu;
871 872 873 874
		return true;
	}
}

875
void ath9k_hw_init_global_settings(struct ath_hw *ah)
876
{
877 878
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
879
	int slottime;
880 881
	int sifstime;

J
Joe Perches 已提交
882 883
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
884

885
	if (ah->misc_mode != 0)
886
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
887 888 889 890 891 892

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

893 894 895
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
896 897 898 899 900 901 902 903 904 905 906

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

907
	ath9k_hw_setslottime(ah, ah->slottime);
908 909
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
910 911
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
912
}
913
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
914

S
Sujith 已提交
915
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
916
{
917 918
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
919
	if (common->state < ATH_HW_INITIALIZED)
920 921
		goto free_hw;

922
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
923 924

free_hw:
925
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
926
}
S
Sujith 已提交
927
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
928 929 930 931 932

/*******/
/* INI */
/*******/

933
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
934 935 936 937 938 939 940 941 942 943 944 945 946
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
947 948 949 950
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

951
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
952
{
953
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
954

S
Sujith 已提交
955 956
	ENABLE_REGWRITE_BUFFER(ah);

957 958 959
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
960 961
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
962

963 964 965
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
966
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
967

S
Sujith 已提交
968 969
	REGWRITE_BUFFER_FLUSH(ah);

970 971 972 973 974
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
975 976
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
977

S
Sujith 已提交
978
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
979

980 981 982
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
983
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
984

985 986 987
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
988 989
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

990 991 992 993 994 995 996 997
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

998 999 1000 1001
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1002
	if (AR_SREV_9285(ah)) {
1003 1004 1005 1006
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1007 1008
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1009
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1010 1011 1012
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1013

S
Sujith 已提交
1014 1015
	REGWRITE_BUFFER_FLUSH(ah);

1016 1017
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1018 1019
}

1020
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1021
{
1022 1023
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1024 1025

	switch (opmode) {
1026
	case NL80211_IFTYPE_ADHOC:
1027
	case NL80211_IFTYPE_MESH_POINT:
1028
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1029
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1030
		break;
1031 1032 1033
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1034
	case NL80211_IFTYPE_STATION:
1035
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1036
		break;
1037
	default:
1038 1039
		if (!ah->is_monitoring)
			set = 0;
1040
		break;
S
Sujith 已提交
1041
	}
1042
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1043 1044
}

1045 1046
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1062
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1063 1064 1065 1066
{
	u32 rst_flags;
	u32 tmpReg;

1067
	if (AR_SREV_9100(ah)) {
1068 1069
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1070 1071 1072
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1073 1074
	ENABLE_REGWRITE_BUFFER(ah);

1075 1076 1077 1078 1079
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1091
			u32 val;
S
Sujith 已提交
1092
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1093 1094 1095 1096 1097 1098 1099

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1100 1101 1102 1103 1104 1105 1106
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1107
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1108 1109 1110

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1111 1112
	udelay(50);

1113
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1114
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1115 1116
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1129
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1130
{
S
Sujith 已提交
1131 1132
	ENABLE_REGWRITE_BUFFER(ah);

1133 1134 1135 1136 1137
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1138 1139 1140
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1141
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1142 1143
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1144
	REG_WRITE(ah, AR_RTC_RESET, 0);
1145

S
Sujith 已提交
1146 1147
	REGWRITE_BUFFER_FLUSH(ah);

1148 1149 1150 1151
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1152 1153
		REG_WRITE(ah, AR_RC, 0);

1154
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1155 1156 1157 1158

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1159 1160
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1161 1162
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1163
		return false;
1164 1165
	}

S
Sujith 已提交
1166 1167 1168
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1169
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1170
{
1171 1172 1173 1174 1175
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1188 1189
}

1190
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1191
				struct ath9k_channel *chan)
1192
{
1193
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1194 1195 1196
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1197
		return false;
1198

1199
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1200
		return false;
1201

1202
	ah->chip_fullsleep = false;
S
Sujith 已提交
1203 1204
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1205

S
Sujith 已提交
1206
	return true;
1207 1208
}

1209
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1210
				    struct ath9k_channel *chan)
1211
{
1212
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1213
	struct ath_common *common = ath9k_hw_common(ah);
1214
	struct ieee80211_channel *channel = chan->chan;
1215
	u32 qnum;
1216
	int r;
1217 1218 1219

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1220 1221
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1222 1223 1224 1225
			return false;
		}
	}

1226
	if (!ath9k_hw_rfbus_req(ah)) {
1227
		ath_err(common, "Could not kill baseband RX\n");
1228 1229 1230
		return false;
	}

1231
	ath9k_hw_set_channel_regs(ah, chan);
1232

1233
	r = ath9k_hw_rf_set_freq(ah, chan);
1234
	if (r) {
1235
		ath_err(common, "Failed to set channel\n");
1236
		return false;
1237
	}
1238
	ath9k_hw_set_clockrate(ah);
1239

1240
	ah->eep_ops->set_txpower(ah, chan,
1241
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1242 1243 1244
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1245
			     (u32) regulatory->power_limit), false);
1246

1247
	ath9k_hw_rfbus_done(ah);
1248

S
Sujith 已提交
1249 1250 1251
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1252
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1253 1254 1255 1256

	return true;
}

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1271
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1272
{
1273 1274 1275
	int count = 50;
	u32 reg;

1276
	if (AR_SREV_9285_12_OR_LATER(ah))
1277 1278 1279 1280
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1281

1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1294

1295
	return false;
J
Johannes Berg 已提交
1296
}
1297
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1298

1299
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1300
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1301
{
1302
	struct ath_common *common = ath9k_hw_common(ah);
1303
	u32 saveLedState;
1304
	struct ath9k_channel *curchan = ah->curchan;
1305 1306
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1307
	u64 tsf = 0;
1308
	int i, r;
1309

1310 1311
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1312

1313
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1314
		ath9k_hw_abortpcurecv(ah);
1315
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1316
			ath_dbg(common, ATH_DBG_XMIT,
1317
				"Failed to stop receive dma\n");
1318 1319
			bChannelChange = false;
		}
1320 1321
	}

1322
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1323
		return -EIO;
1324

1325
	if (curchan && !ah->chip_fullsleep)
1326 1327
		ath9k_hw_getnf(ah, curchan);

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1338
	if (bChannelChange &&
1339 1340 1341
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1342
	    ((chan->channelFlags & CHANNEL_ALL) ==
1343
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1344
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1345

L
Luis R. Rodriguez 已提交
1346
		if (ath9k_hw_channel_change(ah, chan)) {
1347
			ath9k_hw_loadnf(ah, ah->curchan);
1348
			ath9k_hw_start_nfcal(ah, true);
1349 1350
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1351
			return 0;
1352 1353 1354 1355 1356 1357 1358 1359 1360
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1361
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1362 1363
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1364 1365
		tsf = ath9k_hw_gettsf64(ah);

1366 1367 1368 1369 1370 1371
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1372 1373
	ah->paprd_table_write_done = false;

1374
	/* Only required on the first reset */
1375 1376 1377 1378 1379 1380 1381
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1382
	if (!ath9k_hw_chip_reset(ah, chan)) {
1383
		ath_err(common, "Chip reset failed\n");
1384
		return -EINVAL;
1385 1386
	}

1387
	/* Only required on the first reset */
1388 1389 1390 1391 1392 1393 1394 1395
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1396
	/* Restore TSF */
1397
	if (tsf)
S
Sujith 已提交
1398 1399
		ath9k_hw_settsf64(ah, tsf);

1400
	if (AR_SREV_9280_20_OR_LATER(ah))
1401
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1402

S
Sujith 已提交
1403 1404 1405
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1406
	r = ath9k_hw_process_ini(ah, chan);
1407 1408
	if (r)
		return r;
1409

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1438 1439 1440
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1441
	ath9k_hw_spur_mitigate_freq(ah, chan);
1442
	ah->eep_ops->set_board_values(ah, chan);
1443

S
Sujith 已提交
1444 1445
	ENABLE_REGWRITE_BUFFER(ah);

1446 1447
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1448 1449
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1450
		  | (ah->config.
1451
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1452
		  | ah->sta_id1_defaults);
1453
	ath_hw_setbssidmask(common);
1454
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1455
	ath9k_hw_write_associd(ah);
1456 1457 1458
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1459 1460
	REGWRITE_BUFFER_FLUSH(ah);

1461 1462
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1463
	r = ath9k_hw_rf_set_freq(ah, chan);
1464 1465
	if (r)
		return r;
1466

1467 1468
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1469 1470
	ENABLE_REGWRITE_BUFFER(ah);

1471 1472 1473
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1474 1475
	REGWRITE_BUFFER_FLUSH(ah);

1476
	ah->intr_txqs = 0;
1477
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1478 1479
		ath9k_hw_resettxqueue(ah, i);

1480
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1481
	ath9k_hw_ani_cache_ini_regs(ah);
1482 1483
	ath9k_hw_init_qos(ah);

1484
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1485
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1486

1487
	ath9k_hw_init_global_settings(ah);
1488

1489
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1490
		ar9002_hw_update_async_fifo(ah);
1491
		ar9002_hw_enable_wep_aggregation(ah);
1492 1493
	}

1494
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1495 1496 1497 1498 1499

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1500
	if (ah->config.rx_intr_mitigation) {
1501 1502 1503 1504
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1505 1506 1507 1508 1509
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1510 1511
	ath9k_hw_init_bb(ah, chan);

1512
	if (!ath9k_hw_init_cal(ah, chan))
1513
		return -EIO;
1514

S
Sujith 已提交
1515
	ENABLE_REGWRITE_BUFFER(ah);
1516

1517
	ath9k_hw_restore_chainmask(ah);
1518 1519
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1520 1521
	REGWRITE_BUFFER_FLUSH(ah);

1522 1523 1524
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1525 1526 1527 1528
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1529
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1530
				"CFG Byte Swap Set 0x%x\n", mask);
1531 1532 1533 1534
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1535
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1536
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1537 1538
		}
	} else {
1539 1540 1541 1542 1543 1544 1545
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1546
#ifdef __BIG_ENDIAN
1547 1548
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1549 1550 1551
#endif
	}

1552
	if (ah->btcoex_hw.enabled)
1553 1554
		ath9k_hw_btcoex_enable(ah);

1555
	if (AR_SREV_9300_20_OR_LATER(ah))
1556
		ar9003_hw_bb_watchdog_config(ah);
1557

1558 1559
	ath9k_hw_apply_gpio_override(ah);

1560
	return 0;
1561
}
1562
EXPORT_SYMBOL(ath9k_hw_reset);
1563

S
Sujith 已提交
1564 1565 1566 1567
/******************************/
/* Power Management (Chipset) */
/******************************/

1568 1569 1570 1571
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1572
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1573
{
S
Sujith 已提交
1574 1575
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1576 1577 1578 1579
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1580 1581
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1582
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1583
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1584

1585
		/* Shutdown chip. Active low */
1586
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1587 1588
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1589
	}
1590 1591 1592 1593 1594

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1595 1596
}

1597 1598 1599 1600 1601
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1602
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1603
{
S
Sujith 已提交
1604 1605
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1606
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1607

S
Sujith 已提交
1608
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1609
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1610 1611 1612
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1613 1614 1615 1616
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1617 1618
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1619 1620
		}
	}
1621 1622 1623 1624

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1625 1626
}

1627
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1628
{
S
Sujith 已提交
1629 1630
	u32 val;
	int i;
1631

1632 1633 1634 1635 1636 1637
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1638 1639 1640 1641 1642 1643 1644
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1645 1646
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1647 1648 1649 1650
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1651

S
Sujith 已提交
1652 1653 1654
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1655

S
Sujith 已提交
1656 1657 1658 1659 1660 1661 1662
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1663
		}
S
Sujith 已提交
1664
		if (i == 0) {
1665 1666 1667
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1668
			return false;
1669 1670 1671
		}
	}

S
Sujith 已提交
1672
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1673

S
Sujith 已提交
1674
	return true;
1675 1676
}

1677
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1678
{
1679
	struct ath_common *common = ath9k_hw_common(ah);
1680
	int status = true, setChip = true;
S
Sujith 已提交
1681 1682 1683 1684 1685 1686 1687
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1688 1689 1690
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1691 1692
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1693 1694 1695 1696 1697 1698 1699

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1700
		ah->chip_fullsleep = true;
S
Sujith 已提交
1701 1702 1703 1704
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1705
	default:
1706
		ath_err(common, "Unknown power mode %u\n", mode);
1707 1708
		return false;
	}
1709
	ah->power_mode = mode;
S
Sujith 已提交
1710

1711 1712 1713 1714 1715
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1716 1717 1718

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1719

S
Sujith 已提交
1720
	return status;
1721
}
1722
EXPORT_SYMBOL(ath9k_hw_setpower);
1723

S
Sujith 已提交
1724 1725 1726 1727
/*******************/
/* Beacon Handling */
/*******************/

1728
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1729 1730 1731
{
	int flags = 0;

S
Sujith 已提交
1732 1733
	ENABLE_REGWRITE_BUFFER(ah);

1734
	switch (ah->opmode) {
1735
	case NL80211_IFTYPE_ADHOC:
1736
	case NL80211_IFTYPE_MESH_POINT:
1737 1738
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1739 1740
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1741
		flags |= AR_NDP_TIMER_EN;
1742
	case NL80211_IFTYPE_AP:
1743 1744 1745 1746 1747
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1748 1749 1750
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1751
	default:
J
Joe Perches 已提交
1752 1753 1754
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1755 1756
		return;
		break;
1757 1758
	}

1759 1760 1761 1762
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1763

S
Sujith 已提交
1764 1765
	REGWRITE_BUFFER_FLUSH(ah);

1766 1767
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1768
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1769

1770
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1771
				    const struct ath9k_beacon_state *bs)
1772 1773
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1774
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1775
	struct ath_common *common = ath9k_hw_common(ah);
1776

S
Sujith 已提交
1777 1778
	ENABLE_REGWRITE_BUFFER(ah);

1779 1780 1781 1782 1783 1784 1785
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1786 1787
	REGWRITE_BUFFER_FLUSH(ah);

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1805 1806 1807 1808
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1809

S
Sujith 已提交
1810 1811
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1812 1813 1814
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1815

S
Sujith 已提交
1816 1817 1818
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1819

S
Sujith 已提交
1820 1821 1822 1823
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1824

S
Sujith 已提交
1825 1826
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1827

S
Sujith 已提交
1828 1829
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1830

S
Sujith 已提交
1831 1832
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1833 1834 1835
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1836

1837 1838
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1839
}
1840
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1841

S
Sujith 已提交
1842 1843 1844 1845
/*******************/
/* HW Capabilities */
/*******************/

1846
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1847
{
1848
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1849
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1850
	struct ath_common *common = ath9k_hw_common(ah);
1851
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1852

S
Sujith 已提交
1853
	u16 capField = 0, eeval;
1854
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1855

S
Sujith 已提交
1856
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1857
	regulatory->current_rd = eeval;
1858

S
Sujith 已提交
1859
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1860
	if (AR_SREV_9285_12_OR_LATER(ah))
1861
		eeval |= AR9285_RDEXT_DEFAULT;
1862
	regulatory->current_rd_ext = eeval;
1863

S
Sujith 已提交
1864
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1865

1866
	if (ah->opmode != NL80211_IFTYPE_AP &&
1867
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1868 1869 1870 1871 1872
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1873 1874
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1875
	}
1876

S
Sujith 已提交
1877
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1878
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1879 1880
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1881 1882 1883
		return -EINVAL;
	}

1884 1885
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1886

1887 1888
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1889

S
Sujith 已提交
1890
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1891 1892 1893 1894
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1895
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1896 1897 1898
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1899
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1900 1901
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1902
	else
1903
		/* Use rx_chainmask from EEPROM. */
1904
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1905

1906
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1907

1908 1909 1910 1911
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

1912 1913
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1914
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
1915 1916 1917
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1918

1919 1920
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1921 1922
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1923
	else if (AR_SREV_9285_12_OR_LATER(ah))
1924
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1925
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1926 1927 1928
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1929

S
Sujith 已提交
1930 1931 1932 1933 1934
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1935 1936
	}

1937
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1938 1939 1940 1941 1942 1943
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1944 1945

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1946
	}
S
Sujith 已提交
1947
#endif
1948
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1949 1950 1951
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1952

1953
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1954 1955 1956
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1957

1958
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1959 1960
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1961

1962
		if (AR_SREV_9285(ah)) {
1963 1964
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1965
		} else {
1966
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1967
		}
1968
	} else {
1969
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1970
	}
1971

1972
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1973 1974 1975 1976
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1977 1978 1979
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1980
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1981
		pCap->txs_len = sizeof(struct ar9003_txs);
1982 1983
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1984
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1985 1986
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1987 1988 1989 1990 1991
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1992
	}
1993

1994 1995 1996
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1997 1998 1999
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2000
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2001 2002
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2003 2004 2005 2006 2007 2008 2009
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2010 2011 2012 2013 2014 2015
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2016

2017 2018 2019 2020 2021
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2034
	return 0;
2035 2036
}

S
Sujith 已提交
2037 2038 2039
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2040

2041
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2042 2043 2044 2045
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2046

S
Sujith 已提交
2047 2048 2049 2050 2051 2052
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2053

S
Sujith 已提交
2054
	gpio_shift = (gpio % 6) * 5;
2055

S
Sujith 已提交
2056 2057 2058 2059
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2060
	} else {
S
Sujith 已提交
2061 2062 2063 2064 2065
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2066 2067 2068
	}
}

2069
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2070
{
S
Sujith 已提交
2071
	u32 gpio_shift;
2072

2073
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2074

S
Sujith 已提交
2075 2076 2077 2078 2079 2080 2081
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2082

S
Sujith 已提交
2083
	gpio_shift = gpio << 1;
S
Sujith 已提交
2084 2085 2086 2087
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2088
}
2089
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2090

2091
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2092
{
2093 2094 2095
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2096
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2097
		return 0xffffffff;
2098

S
Sujith 已提交
2099 2100 2101 2102 2103
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2104 2105
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2106
	else if (AR_SREV_9271(ah))
2107
		return MS_REG_READ(AR9271, gpio) != 0;
2108
	else if (AR_SREV_9287_11_OR_LATER(ah))
2109
		return MS_REG_READ(AR9287, gpio) != 0;
2110
	else if (AR_SREV_9285_12_OR_LATER(ah))
2111
		return MS_REG_READ(AR9285, gpio) != 0;
2112
	else if (AR_SREV_9280_20_OR_LATER(ah))
2113 2114 2115
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2116
}
2117
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2118

2119
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2120
			 u32 ah_signal_type)
2121
{
S
Sujith 已提交
2122
	u32 gpio_shift;
2123

S
Sujith 已提交
2124 2125 2126 2127 2128 2129 2130
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2131

S
Sujith 已提交
2132
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2133 2134 2135 2136 2137
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2138
}
2139
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2140

2141
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2142
{
S
Sujith 已提交
2143 2144 2145 2146 2147 2148 2149
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2150 2151 2152
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2153 2154
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2155
}
2156
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2157

2158
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2159
{
S
Sujith 已提交
2160
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2161
}
2162
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2163

2164
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2165
{
S
Sujith 已提交
2166
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2167
}
2168
EXPORT_SYMBOL(ath9k_hw_setantenna);
2169

S
Sujith 已提交
2170 2171 2172 2173
/*********************/
/* General Operation */
/*********************/

2174
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2175
{
S
Sujith 已提交
2176 2177
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2178

S
Sujith 已提交
2179 2180 2181 2182
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2183

S
Sujith 已提交
2184
	return bits;
2185
}
2186
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2187

2188
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2189
{
S
Sujith 已提交
2190
	u32 phybits;
2191

S
Sujith 已提交
2192 2193
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2194 2195
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2196 2197 2198 2199 2200 2201
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2202

S
Sujith 已提交
2203
	if (phybits)
2204
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2205
	else
2206
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2207 2208

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2209
}
2210
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2211

2212
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2213
{
2214 2215 2216 2217 2218
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2219
}
2220
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2221

2222
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2223
{
2224
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2225
		return false;
2226

2227 2228 2229 2230 2231
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2232
}
2233
EXPORT_SYMBOL(ath9k_hw_disable);
2234

2235
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2236
{
2237
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2238
	struct ath9k_channel *chan = ah->curchan;
2239
	struct ieee80211_channel *channel = chan->chan;
2240

2241
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2242

2243
	ah->eep_ops->set_txpower(ah, chan,
2244
				 ath9k_regd_get_ctl(regulatory, chan),
2245 2246 2247
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2248
				 (u32) regulatory->power_limit), test);
2249
}
2250
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2251

2252
void ath9k_hw_setopmode(struct ath_hw *ah)
2253
{
2254
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2255
}
2256
EXPORT_SYMBOL(ath9k_hw_setopmode);
2257

2258
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2259
{
S
Sujith 已提交
2260 2261
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2262
}
2263
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2264

2265
void ath9k_hw_write_associd(struct ath_hw *ah)
2266
{
2267 2268 2269 2270 2271
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2272
}
2273
EXPORT_SYMBOL(ath9k_hw_write_associd);
2274

2275 2276
#define ATH9K_MAX_TSF_READ 10

2277
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2278
{
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2290

2291
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2292

2293
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2294
}
2295
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2296

2297
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2298 2299
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2300
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2301
}
2302
EXPORT_SYMBOL(ath9k_hw_settsf64);
2303

2304
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2305
{
2306 2307
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2308 2309
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2310

S
Sujith 已提交
2311 2312
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2313
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2314

S
Sujith 已提交
2315
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2316 2317
{
	if (setting)
2318
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2319
	else
2320
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2321
}
2322
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2323

L
Luis R. Rodriguez 已提交
2324
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2325
{
L
Luis R. Rodriguez 已提交
2326
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2327 2328
	u32 macmode;

L
Luis R. Rodriguez 已提交
2329
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2330 2331 2332
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2333

S
Sujith 已提交
2334
	REG_WRITE(ah, AR_2040_MODE, macmode);
2335
}
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2382
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2383 2384 2385
{
	return REG_READ(ah, AR_TSF_L32);
}
2386
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2400 2401 2402
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2415
EXPORT_SYMBOL(ath_gen_timer_alloc);
2416

2417 2418 2419 2420
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2431 2432 2433
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2457
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2458

2459
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2479
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2480 2481 2482 2483 2484 2485 2486 2487 2488

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2489
EXPORT_SYMBOL(ath_gen_timer_free);
2490 2491 2492 2493 2494 2495 2496 2497

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2498
	struct ath_common *common = ath9k_hw_common(ah);
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2513 2514
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2515 2516 2517 2518 2519 2520 2521
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2522 2523
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2524 2525 2526
		timer->trigger(timer->arg);
	}
}
2527
EXPORT_SYMBOL(ath_gen_timer_isr);
2528

2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2551 2552
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2553
	{ AR_SREV_VERSION_9300,         "9300" },
2554
	{ AR_SREV_VERSION_9485,         "9485" },
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2572
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2589
static const char *ath9k_hw_rf_name(u16 rf_version)
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2601 2602 2603 2604 2605 2606

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2607
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);