intel_dp.c 157.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

63 64
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
65
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
66 67 68 69
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
87 88 89 90 91
/* Skylake supports following rates */
static const uint32_t gen9_rates[] = { 162000, 216000, 270000, 324000,
					432000, 540000 };

static const uint32_t default_rates[] = { 162000, 270000, 540000 };
92

93 94 95 96 97 98 99 100 101
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
102 103 104
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
105 106
}

107
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
108
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
112 113
}

114 115
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
116
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
117 118
}

C
Chris Wilson 已提交
119
static void intel_dp_link_down(struct intel_dp *intel_dp);
120
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
121
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
122
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
123 124
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
125

126
int
C
Chris Wilson 已提交
127
intel_dp_max_link_bw(struct intel_dp *intel_dp)
128
{
129
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
130
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
131 132 133 134 135

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
136
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
137 138
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
139 140 141 142
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

186
static int
187
intel_dp_link_required(int pixel_clock, int bpp)
188
{
189
	return (pixel_clock * bpp + 9) / 10;
190 191
}

192 193 194 195 196 197
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

198
static enum drm_mode_status
199 200 201
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
202
	struct intel_dp *intel_dp = intel_attached_dp(connector);
203 204
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
205 206
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
207

208 209
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
210 211
			return MODE_PANEL;

212
		if (mode->vdisplay > fixed_mode->vdisplay)
213
			return MODE_PANEL;
214 215

		target_clock = fixed_mode->clock;
216 217
	}

218
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
219
	max_lanes = intel_dp_max_lane_count(intel_dp);
220 221 222 223 224

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235
	return MODE_OK;
}

236
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
237 238 239 240 241 242 243 244 245 246 247
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

248
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
249 250 251 252 253 254 255 256
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

257 258 259 260 261 262 263
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

264 265 266 267
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

291 292
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
293
				    struct intel_dp *intel_dp);
294 295
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
296
					      struct intel_dp *intel_dp);
297

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

330 331 332 333 334 335 336
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
337
	bool pll_enabled;
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

361 362 363 364 365 366 367 368 369 370
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

371 372 373 374 375 376 377 378 379 380 381 382 383 384
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
385 386 387

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
388 389
}

390 391 392 393 394 395
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
396 397
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
398
	enum pipe pipe;
399

V
Ville Syrjälä 已提交
400
	lockdep_assert_held(&dev_priv->pps_mutex);
401

402 403 404
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
430 431 432
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
433

434 435
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
436 437 438 439 440 441

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
442 443
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
444

445 446 447 448 449
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
450 451 452 453

	return intel_dp->pps_pipe;
}

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
474

475
static enum pipe
476 477 478
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
479 480
{
	enum pipe pipe;
481 482 483 484

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
485 486 487 488

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

489 490 491
		if (!pipe_check(dev_priv, pipe))
			continue;

492
		return pipe;
493 494
	}

495 496 497 498 499 500 501 502 503 504 505 506 507 508
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
509 510 511 512 513 514 515 516 517 518 519
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
520 521 522 523 524 525

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
526 527
	}

528 529 530
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

531 532
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
533 534
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

599
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
600

601
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
602 603
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

604 605 606 607 608 609 610 611 612 613 614
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

615
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
616

617 618 619
	return 0;
}

620
static bool edp_have_panel_power(struct intel_dp *intel_dp)
621
{
622
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
623 624
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
625 626
	lockdep_assert_held(&dev_priv->pps_mutex);

627 628 629 630
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

631
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
632 633
}

634
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
635
{
636
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
637 638
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
639 640
	lockdep_assert_held(&dev_priv->pps_mutex);

641 642 643 644
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

645
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
646 647
}

648 649 650
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
651
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
652
	struct drm_i915_private *dev_priv = dev->dev_private;
653

654 655
	if (!is_edp(intel_dp))
		return;
656

657
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
658 659
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
660 661
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
662 663 664
	}
}

665 666 667 668 669 670
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
671
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
672 673 674
	uint32_t status;
	bool done;

675
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
676
	if (has_aux_irq)
677
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
678
					  msecs_to_jiffies_timeout(10));
679 680 681 682 683 684 685 686 687 688
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

689
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690
{
691 692
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
693

694 695 696
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
697
	 */
698 699 700 701 702 703 704 705 706 707 708 709 710
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
711
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
712
		else
713
			return 225; /* eDP input clock at 450Mhz */
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
729 730
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
731 732 733 734 735
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
736
	} else  {
737
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
738
	}
739 740
}

741 742 743 744 745
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

746 747 748 749 750 751 752 753 754 755
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
776
	       DP_AUX_CH_CTL_DONE |
777
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
779
	       timeout |
780
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
781 782
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
783
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
784 785
}

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

801 802
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
803
		const uint8_t *send, int send_bytes,
804 805 806 807 808 809 810
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
811
	uint32_t aux_clock_divider;
812 813
	int i, ret, recv_bytes;
	uint32_t status;
814
	int try, clock = 0;
815
	bool has_aux_irq = HAS_AUX_IRQ(dev);
816 817
	bool vdd;

818
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
819

820 821 822 823 824 825
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
826
	vdd = edp_panel_vdd_on(intel_dp);
827 828 829 830 831 832 833 834

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
835

836 837
	intel_aux_display_runtime_get(dev_priv);

838 839
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
840
		status = I915_READ_NOTRACE(ch_ctl);
841 842 843 844 845 846 847 848
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
849 850
		ret = -EBUSY;
		goto out;
851 852
	}

853 854 855 856 857 858
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

859
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
860 861 862 863
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
864

865 866 867 868 869
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
870 871
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
872 873

			/* Send the command and wait for it to complete */
874
			I915_WRITE(ch_ctl, send_ctl);
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
891
		if (status & DP_AUX_CH_CTL_DONE)
892 893 894 895
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
896
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
897 898
		ret = -EBUSY;
		goto out;
899 900 901 902 903
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
904
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
905
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
906 907
		ret = -EIO;
		goto out;
908
	}
909 910 911

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
912
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
913
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
914 915
		ret = -ETIMEDOUT;
		goto out;
916 917 918 919 920 921 922
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
923

924
	for (i = 0; i < recv_bytes; i += 4)
925 926
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
927

928 929 930
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
931
	intel_aux_display_runtime_put(dev_priv);
932

933 934 935
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

936
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
937

938
	return ret;
939 940
}

941 942
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
943 944
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
945
{
946 947 948
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
949 950
	int ret;

951 952 953 954
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
955

956 957 958
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
959
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
960
		rxsize = 1;
961

962 963
		if (WARN_ON(txsize > 20))
			return -E2BIG;
964

965
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
966

967 968 969
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
970

971 972 973 974
			/* Return payload size. */
			ret = msg->size;
		}
		break;
975

976 977
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
978
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
979
		rxsize = msg->size + 1;
980

981 982
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
983

984 985 986 987 988 989 990 991 992 993 994
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
995
		}
996 997 998 999 1000
		break;

	default:
		ret = -EINVAL;
		break;
1001
	}
1002

1003
	return ret;
1004 1005
}

1006 1007 1008 1009
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1010 1011
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1012
	const char *name = NULL;
1013 1014
	int ret;

1015 1016 1017
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1018
		name = "DPDDC-A";
1019
		break;
1020 1021
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1022
		name = "DPDDC-B";
1023
		break;
1024 1025
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1026
		name = "DPDDC-C";
1027
		break;
1028 1029
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1030
		name = "DPDDC-D";
1031 1032 1033
		break;
	default:
		BUG();
1034 1035
	}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1046
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1047

1048
	intel_dp->aux.name = name;
1049 1050
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1051

1052 1053
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1054

1055
	ret = drm_dp_aux_register(&intel_dp->aux);
1056
	if (ret < 0) {
1057
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1058 1059
			  name, ret);
		return;
1060
	}
1061

1062 1063 1064 1065 1066
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1067
		drm_dp_aux_unregister(&intel_dp->aux);
1068
	}
1069 1070
}

1071 1072 1073 1074 1075
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1076 1077 1078
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1079 1080 1081
	intel_connector_unregister(intel_connector);
}

1082
static void
1083
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1084 1085 1086 1087 1088 1089 1090 1091
{
	u32 ctrl1;

	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1092 1093
	switch (link_clock / 2) {
	case 81000:
1094 1095 1096
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
					      SKL_DPLL0);
		break;
1097
	case 135000:
1098 1099 1100
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
					      SKL_DPLL0);
		break;
1101
	case 270000:
1102 1103 1104
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
					      SKL_DPLL0);
		break;
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	case 162000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
					      SKL_DPLL0);
		break;
	case 216000:
		ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
					      SKL_DPLL0);
		break;

1121 1122 1123 1124
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1125
static void
1126
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
static int
intel_read_sink_rates(struct intel_dp *intel_dp, uint32_t *sink_rates)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	int i = 0;
	uint16_t val;

	if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
		/*
		 * Receiver supports only main-link rate selection by
		 * link rate table method, so read link rates from
		 * supported_link_rates
		 */
		for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i) {
			val = le16_to_cpu(intel_dp->supported_rates[i]);
			if (val == 0)
				break;

			sink_rates[i] = val * 200;
		}

		if (i <= 0)
			DRM_ERROR("No rates in SUPPORTED_LINK_RATES");
	}
	return i;
}

1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
static int
intel_read_source_rates(struct intel_dp *intel_dp, uint32_t *source_rates)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	int i;
	int max_default_rate;

	if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
		for (i = 0; i < ARRAY_SIZE(gen9_rates); ++i)
			source_rates[i] = gen9_rates[i];
	} else {
		/* Index of the max_link_bw supported + 1 */
		max_default_rate = (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
		for (i = 0; i < max_default_rate; ++i)
			source_rates[i] = default_rates[i];
	}
	return i;
}

1187 1188
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1189
		   struct intel_crtc_state *pipe_config, int link_bw)
1190 1191
{
	struct drm_device *dev = encoder->base.dev;
1192 1193
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1194 1195

	if (IS_G4X(dev)) {
1196 1197
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1198
	} else if (HAS_PCH_SPLIT(dev)) {
1199 1200
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1201 1202 1203
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1204
	} else if (IS_VALLEYVIEW(dev)) {
1205 1206
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1207
	}
1208 1209 1210 1211 1212 1213 1214 1215 1216

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1217 1218 1219
	}
}

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
static int intel_supported_rates(const uint32_t *source_rates, int source_len,
const uint32_t *sink_rates, int sink_len, uint32_t *supported_rates)
{
	int i = 0, j = 0, k = 0;

	/* For panels with edp version less than 1.4 */
	if (sink_len == 0) {
		for (i = 0; i < source_len; ++i)
			supported_rates[i] = source_rates[i];
		return source_len;
	}

	/* For edp1.4 panels, find the common rates between source and sink */
	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			supported_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int rate_to_index(uint32_t find, const uint32_t *rates)
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

P
Paulo Zanoni 已提交
1259
bool
1260
intel_dp_compute_config(struct intel_encoder *encoder,
1261
			struct intel_crtc_state *pipe_config)
1262
{
1263
	struct drm_device *dev = encoder->base.dev;
1264
	struct drm_i915_private *dev_priv = dev->dev_private;
1265
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1266
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1267
	enum port port = dp_to_dig_port(intel_dp)->port;
1268
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1269
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1270
	int lane_count, clock;
1271
	int min_lane_count = 1;
1272
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1273
	/* Conveniently, the link BW constants become indices with a shift...*/
1274
	int min_clock = 0;
1275
	int max_clock;
1276
	int bpp, mode_rate;
1277
	int link_avail, link_clock;
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	uint32_t sink_rates[8];
	uint32_t supported_rates[8] = {0};
	uint32_t source_rates[8];
	int source_len, sink_len, supported_len;

	sink_len = intel_read_sink_rates(intel_dp, sink_rates);

	source_len = intel_read_source_rates(intel_dp, source_rates);

	supported_len = intel_supported_rates(source_rates, source_len,
				sink_rates, sink_len, supported_rates);

	/* No common link rates between source and sink */
	WARN_ON(supported_len <= 0);

	max_clock = supported_len - 1;
1294

1295
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1296 1297
		pipe_config->has_pch_encoder = true;

1298
	pipe_config->has_dp_encoder = true;
1299
	pipe_config->has_drrs = false;
1300
	pipe_config->has_audio = intel_dp->has_audio;
1301

1302 1303 1304
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1305 1306 1307 1308
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1309 1310
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1311 1312
	}

1313
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1314 1315
		return false;

1316
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1317 1318
		      "max bw %d pixel clock %iKHz\n",
		      max_lane_count, supported_rates[max_clock],
1319
		      adjusted_mode->crtc_clock);
1320

1321 1322
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1323
	bpp = pipe_config->pipe_bpp;
1324 1325 1326 1327 1328 1329 1330
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1331 1332 1333 1334 1335 1336 1337 1338 1339
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1340
	}
1341

1342
	for (; bpp >= 6*3; bpp -= 2*3) {
1343 1344
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1345

1346
		for (clock = min_clock; clock <= max_clock; clock++) {
1347 1348 1349 1350 1351
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

				link_clock = supported_rates[clock];
1352 1353 1354 1355 1356 1357 1358 1359 1360
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1361

1362
	return false;
1363

1364
found:
1365 1366 1367 1368 1369 1370
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1371
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1372 1373 1374 1375 1376
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1377
	if (intel_dp->color_range)
1378
		pipe_config->limited_color_range = true;
1379

1380
	intel_dp->lane_count = lane_count;
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390

	intel_dp->link_bw =
		drm_dp_link_rate_to_bw_code(supported_rates[clock]);

	if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
		intel_dp->rate_select =
			rate_to_index(supported_rates[clock], sink_rates);
		intel_dp->link_bw = 0;
	}

1391
	pipe_config->pipe_bpp = bpp;
1392
	pipe_config->port_clock = supported_rates[clock];
1393

1394 1395
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1396
		      pipe_config->port_clock, bpp);
1397 1398
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1399

1400
	intel_link_compute_m_n(bpp, lane_count,
1401 1402
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1403
			       &pipe_config->dp_m_n);
1404

1405
	if (intel_connector->panel.downclock_mode != NULL &&
1406
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1407
			pipe_config->has_drrs = true;
1408 1409 1410 1411 1412 1413
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1414
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1415
		skl_edp_set_pll_config(pipe_config, supported_rates[clock]);
1416
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1417 1418 1419
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1420

1421
	return true;
1422 1423
}

1424
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1425
{
1426 1427 1428
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1429 1430 1431
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1432 1433
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1434 1435 1436
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1437
	if (crtc->config->port_clock == 162000) {
1438 1439 1440 1441
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1442
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1443
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1444 1445
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1446
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1447
	}
1448

1449 1450 1451 1452 1453 1454
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1455
static void intel_dp_prepare(struct intel_encoder *encoder)
1456
{
1457
	struct drm_device *dev = encoder->base.dev;
1458
	struct drm_i915_private *dev_priv = dev->dev_private;
1459
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1460
	enum port port = dp_to_dig_port(intel_dp)->port;
1461
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1462
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1463

1464
	/*
K
Keith Packard 已提交
1465
	 * There are four kinds of DP registers:
1466 1467
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1468 1469
	 * 	SNB CPU
	 *	IVB CPU
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1480

1481 1482 1483 1484
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1485

1486 1487
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1488
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1489

1490
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1491
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1492

1493
	/* Split out the IBX/CPU vs CPT settings */
1494

1495
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1496 1497 1498 1499 1500 1501
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1502
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1503 1504
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1505
		intel_dp->DP |= crtc->pipe << 29;
1506
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1507
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1508
			intel_dp->DP |= intel_dp->color_range;
1509 1510 1511 1512 1513 1514 1515

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1516
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1517 1518
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1519 1520 1521 1522 1523 1524
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1525 1526
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1527
	}
1528 1529
}

1530 1531
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1532

1533 1534
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1535

1536 1537
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1538

1539
static void wait_panel_status(struct intel_dp *intel_dp,
1540 1541
				       u32 mask,
				       u32 value)
1542
{
1543
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1544
	struct drm_i915_private *dev_priv = dev->dev_private;
1545 1546
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1547 1548
	lockdep_assert_held(&dev_priv->pps_mutex);

1549 1550
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1551

1552
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1553 1554 1555
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1556

1557
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1558
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1559 1560
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1561
	}
1562 1563

	DRM_DEBUG_KMS("Wait complete\n");
1564
}
1565

1566
static void wait_panel_on(struct intel_dp *intel_dp)
1567 1568
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1569
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1570 1571
}

1572
static void wait_panel_off(struct intel_dp *intel_dp)
1573 1574
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1575
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1576 1577
}

1578
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1579 1580
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1581 1582 1583 1584 1585 1586

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1587
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1588 1589
}

1590
static void wait_backlight_on(struct intel_dp *intel_dp)
1591 1592 1593 1594 1595
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1596
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1597 1598 1599 1600
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1601

1602 1603 1604 1605
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1606
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1607
{
1608 1609 1610
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1611

V
Ville Syrjälä 已提交
1612 1613
	lockdep_assert_held(&dev_priv->pps_mutex);

1614
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1615 1616 1617
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1618 1619
}

1620 1621 1622 1623 1624
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1625
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1626
{
1627
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1628 1629
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1630
	struct drm_i915_private *dev_priv = dev->dev_private;
1631
	enum intel_display_power_domain power_domain;
1632
	u32 pp;
1633
	u32 pp_stat_reg, pp_ctrl_reg;
1634
	bool need_to_disable = !intel_dp->want_panel_vdd;
1635

V
Ville Syrjälä 已提交
1636 1637
	lockdep_assert_held(&dev_priv->pps_mutex);

1638
	if (!is_edp(intel_dp))
1639
		return false;
1640

1641
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1642
	intel_dp->want_panel_vdd = true;
1643

1644
	if (edp_have_panel_vdd(intel_dp))
1645
		return need_to_disable;
1646

1647 1648
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1649

V
Ville Syrjälä 已提交
1650 1651
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1652

1653 1654
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1655

1656
	pp = ironlake_get_pp_control(intel_dp);
1657
	pp |= EDP_FORCE_VDD;
1658

1659 1660
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1661 1662 1663 1664 1665

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1666 1667 1668
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1669
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1670 1671
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1672 1673
		msleep(intel_dp->panel_power_up_delay);
	}
1674 1675 1676 1677

	return need_to_disable;
}

1678 1679 1680 1681 1682 1683 1684
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1685
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1686
{
1687
	bool vdd;
1688

1689 1690 1691
	if (!is_edp(intel_dp))
		return;

1692
	pps_lock(intel_dp);
1693
	vdd = edp_panel_vdd_on(intel_dp);
1694
	pps_unlock(intel_dp);
1695

R
Rob Clark 已提交
1696
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1697
	     port_name(dp_to_dig_port(intel_dp)->port));
1698 1699
}

1700
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1701
{
1702
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1703
	struct drm_i915_private *dev_priv = dev->dev_private;
1704 1705 1706 1707
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1708
	u32 pp;
1709
	u32 pp_stat_reg, pp_ctrl_reg;
1710

V
Ville Syrjälä 已提交
1711
	lockdep_assert_held(&dev_priv->pps_mutex);
1712

1713
	WARN_ON(intel_dp->want_panel_vdd);
1714

1715
	if (!edp_have_panel_vdd(intel_dp))
1716
		return;
1717

V
Ville Syrjälä 已提交
1718 1719
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1720

1721 1722
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1723

1724 1725
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1726

1727 1728
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1729

1730 1731 1732
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1733

1734 1735
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1736

1737 1738
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1739
}
1740

1741
static void edp_panel_vdd_work(struct work_struct *__work)
1742 1743 1744 1745
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1746
	pps_lock(intel_dp);
1747 1748
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1749
	pps_unlock(intel_dp);
1750 1751
}

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1765 1766 1767 1768 1769
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1770
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1771
{
V
Ville Syrjälä 已提交
1772 1773 1774 1775 1776
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1777 1778
	if (!is_edp(intel_dp))
		return;
1779

R
Rob Clark 已提交
1780
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1781
	     port_name(dp_to_dig_port(intel_dp)->port));
1782

1783 1784
	intel_dp->want_panel_vdd = false;

1785
	if (sync)
1786
		edp_panel_vdd_off_sync(intel_dp);
1787 1788
	else
		edp_panel_vdd_schedule_off(intel_dp);
1789 1790
}

1791
static void edp_panel_on(struct intel_dp *intel_dp)
1792
{
1793
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1794
	struct drm_i915_private *dev_priv = dev->dev_private;
1795
	u32 pp;
1796
	u32 pp_ctrl_reg;
1797

1798 1799
	lockdep_assert_held(&dev_priv->pps_mutex);

1800
	if (!is_edp(intel_dp))
1801
		return;
1802

V
Ville Syrjälä 已提交
1803 1804
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1805

1806 1807 1808
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1809
		return;
1810

1811
	wait_panel_power_cycle(intel_dp);
1812

1813
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1814
	pp = ironlake_get_pp_control(intel_dp);
1815 1816 1817
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1818 1819
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1820
	}
1821

1822
	pp |= POWER_TARGET_ON;
1823 1824 1825
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1826 1827
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1828

1829
	wait_panel_on(intel_dp);
1830
	intel_dp->last_power_on = jiffies;
1831

1832 1833
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1834 1835
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1836
	}
1837
}
V
Ville Syrjälä 已提交
1838

1839 1840 1841 1842 1843 1844 1845
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1846
	pps_unlock(intel_dp);
1847 1848
}

1849 1850

static void edp_panel_off(struct intel_dp *intel_dp)
1851
{
1852 1853
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1854
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1855
	struct drm_i915_private *dev_priv = dev->dev_private;
1856
	enum intel_display_power_domain power_domain;
1857
	u32 pp;
1858
	u32 pp_ctrl_reg;
1859

1860 1861
	lockdep_assert_held(&dev_priv->pps_mutex);

1862 1863
	if (!is_edp(intel_dp))
		return;
1864

V
Ville Syrjälä 已提交
1865 1866
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1867

V
Ville Syrjälä 已提交
1868 1869
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1870

1871
	pp = ironlake_get_pp_control(intel_dp);
1872 1873
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1874 1875
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1876

1877
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1878

1879 1880
	intel_dp->want_panel_vdd = false;

1881 1882
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1883

1884
	intel_dp->last_power_cycle = jiffies;
1885
	wait_panel_off(intel_dp);
1886 1887

	/* We got a reference when we enabled the VDD. */
1888 1889
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1890
}
V
Ville Syrjälä 已提交
1891

1892 1893 1894 1895
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1896

1897 1898
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1899
	pps_unlock(intel_dp);
1900 1901
}

1902 1903
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1904
{
1905 1906
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1907 1908
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1909
	u32 pp_ctrl_reg;
1910

1911 1912 1913 1914 1915 1916
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1917
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1918

1919
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1920

1921
	pp = ironlake_get_pp_control(intel_dp);
1922
	pp |= EDP_BLC_ENABLE;
1923

1924
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1925 1926 1927

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1928

1929
	pps_unlock(intel_dp);
1930 1931
}

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1946
{
1947
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1948 1949
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1950
	u32 pp_ctrl_reg;
1951

1952 1953 1954
	if (!is_edp(intel_dp))
		return;

1955
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1956

1957
	pp = ironlake_get_pp_control(intel_dp);
1958
	pp &= ~EDP_BLC_ENABLE;
1959

1960
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1961 1962 1963

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1964

1965
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1966 1967

	intel_dp->last_backlight_off = jiffies;
1968
	edp_wait_backlight_off(intel_dp);
1969
}
1970

1971 1972 1973 1974 1975 1976 1977
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1978

1979
	_intel_edp_backlight_off(intel_dp);
1980
	intel_panel_disable_backlight(intel_dp->attached_connector);
1981
}
1982

1983 1984 1985 1986 1987 1988 1989 1990
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1991 1992
	bool is_enabled;

1993
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1994
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1995
	pps_unlock(intel_dp);
1996 1997 1998 1999

	if (is_enabled == enable)
		return;

2000 2001
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2002 2003 2004 2005 2006 2007 2008

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2009
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2010
{
2011 2012 2013
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2014 2015 2016
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2017 2018 2019
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2020 2021
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2022 2023 2024 2025 2026 2027 2028 2029 2030
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2031 2032
	POSTING_READ(DP_A);
	udelay(200);
2033 2034
}

2035
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2036
{
2037 2038 2039
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2040 2041 2042
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2043 2044 2045
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2046
	dpa_ctl = I915_READ(DP_A);
2047 2048 2049 2050 2051 2052 2053
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2054
	dpa_ctl &= ~DP_PLL_ENABLE;
2055
	I915_WRITE(DP_A, dpa_ctl);
2056
	POSTING_READ(DP_A);
2057 2058 2059
	udelay(200);
}

2060
/* If the sink supports it, try to set the power state appropriately */
2061
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2062 2063 2064 2065 2066 2067 2068 2069
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2070 2071
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2072 2073 2074 2075 2076 2077
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2078 2079
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2080 2081 2082 2083 2084
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2085 2086 2087 2088

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2089 2090
}

2091 2092
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2093
{
2094
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2095
	enum port port = dp_to_dig_port(intel_dp)->port;
2096 2097
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2098 2099 2100 2101
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2102
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2103 2104 2105
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2106 2107 2108 2109

	if (!(tmp & DP_PORT_EN))
		return false;

2110
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
2111
		*pipe = PORT_TO_PIPE_CPT(tmp);
2112 2113
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
2114
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

2135
		for_each_pipe(dev_priv, i) {
2136 2137 2138 2139 2140 2141 2142
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

2143 2144 2145
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
2146

2147 2148
	return true;
}
2149

2150
static void intel_dp_get_config(struct intel_encoder *encoder,
2151
				struct intel_crtc_state *pipe_config)
2152 2153 2154
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2155 2156 2157 2158
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2159
	int dotclock;
2160

2161 2162 2163 2164
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

2165 2166 2167 2168 2169
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2170

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2181

2182 2183 2184 2185 2186
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2187

2188
	pipe_config->base.adjusted_mode.flags |= flags;
2189

2190 2191 2192 2193
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2194 2195 2196 2197
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2198
	if (port == PORT_A) {
2199 2200 2201 2202 2203
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2204 2205 2206 2207 2208 2209 2210

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2211
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2212

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2232 2233
}

2234
static void intel_disable_dp(struct intel_encoder *encoder)
2235
{
2236
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2237
	struct drm_device *dev = encoder->base.dev;
2238 2239
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2240
	if (crtc->config->has_audio)
2241
		intel_audio_codec_disable(encoder);
2242

2243 2244 2245
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2246 2247
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2248
	intel_edp_panel_vdd_on(intel_dp);
2249
	intel_edp_backlight_off(intel_dp);
2250
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2251
	intel_edp_panel_off(intel_dp);
2252

2253 2254
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2255
		intel_dp_link_down(intel_dp);
2256 2257
}

2258
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2259
{
2260
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2261
	enum port port = dp_to_dig_port(intel_dp)->port;
2262

2263
	intel_dp_link_down(intel_dp);
2264 2265
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2266 2267 2268 2269 2270 2271 2272
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2273 2274
}

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2292
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2293
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2294
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2295

2296 2297 2298 2299 2300 2301 2302 2303 2304
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2305
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2306
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2307 2308 2309 2310

	mutex_unlock(&dev_priv->dpio_lock);
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2416 2417
}

2418
static void intel_enable_dp(struct intel_encoder *encoder)
2419
{
2420 2421 2422
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2423
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2424
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2425

2426 2427
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2428

2429 2430 2431 2432 2433
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2434
	intel_dp_enable_port(intel_dp);
2435 2436 2437 2438 2439 2440 2441

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2442 2443 2444
	if (IS_VALLEYVIEW(dev))
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));

2445
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2446 2447
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2448
	intel_dp_stop_link_train(intel_dp);
2449

2450
	if (crtc->config->has_audio) {
2451 2452 2453 2454
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2455
}
2456

2457 2458
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2459 2460
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2461
	intel_enable_dp(encoder);
2462
	intel_edp_backlight_on(intel_dp);
2463
}
2464

2465 2466
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2467 2468
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2469
	intel_edp_backlight_on(intel_dp);
2470
	intel_psr_enable(intel_dp);
2471 2472
}

2473
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2474 2475 2476 2477
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2478 2479
	intel_dp_prepare(encoder);

2480 2481 2482
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2483
		ironlake_edp_pll_on(intel_dp);
2484
	}
2485 2486
}

2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2513 2514 2515 2516 2517 2518 2519 2520
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2521 2522 2523
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2524 2525 2526
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2527
		enum port port;
2528 2529 2530 2531 2532

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2533
		port = dp_to_dig_port(intel_dp)->port;
2534 2535 2536 2537 2538

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2539
			      pipe_name(pipe), port_name(port));
2540

2541 2542 2543
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2544 2545

		/* make sure vdd is off before we steal it */
2546
		vlv_detach_power_sequencer(intel_dp);
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2560 2561 2562
	if (!is_edp(intel_dp))
		return;

2563 2564 2565 2566 2567 2568 2569 2570 2571
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2572
		vlv_detach_power_sequencer(intel_dp);
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2587 2588
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2589 2590
}

2591
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2592
{
2593
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2594
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2595
	struct drm_device *dev = encoder->base.dev;
2596
	struct drm_i915_private *dev_priv = dev->dev_private;
2597
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2598
	enum dpio_channel port = vlv_dport_to_channel(dport);
2599 2600
	int pipe = intel_crtc->pipe;
	u32 val;
2601

2602
	mutex_lock(&dev_priv->dpio_lock);
2603

2604
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2605 2606 2607 2608 2609 2610
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2611 2612 2613
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2614

2615 2616 2617
	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
2618 2619
}

2620
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2621 2622 2623 2624
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2625 2626
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2627
	enum dpio_channel port = vlv_dport_to_channel(dport);
2628
	int pipe = intel_crtc->pipe;
2629

2630 2631
	intel_dp_prepare(encoder);

2632
	/* Program Tx lane resets to default */
2633
	mutex_lock(&dev_priv->dpio_lock);
2634
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2635 2636
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2637
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2638 2639 2640 2641 2642 2643
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2644 2645 2646
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2647
	mutex_unlock(&dev_priv->dpio_lock);
2648 2649
}

2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2661
	u32 val;
2662 2663

	mutex_lock(&dev_priv->dpio_lock);
2664

2665 2666 2667 2668 2669 2670 2671 2672 2673
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2674
	/* Deassert soft data lane reset*/
2675
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2676
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2677 2678 2679 2680 2681 2682 2683 2684 2685
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2686

2687
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2688
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2689
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2690 2691

	/* Program Tx lane latency optimal setting*/
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_dp(encoder);
}

2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2723 2724
	intel_dp_prepare(encoder);

2725 2726
	mutex_lock(&dev_priv->dpio_lock);

2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2778
/*
2779 2780
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2781 2782 2783
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2784
 */
2785 2786 2787
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2788
{
2789 2790
	ssize_t ret;
	int i;
2791

2792 2793 2794 2795 2796 2797 2798
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2799
	for (i = 0; i < 3; i++) {
2800 2801 2802
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2803 2804
		msleep(1);
	}
2805

2806
	return ret;
2807 2808 2809 2810 2811 2812 2813
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2814
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2815
{
2816 2817 2818 2819
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2820 2821
}

2822
/* These are source-specific values. */
2823
static uint8_t
K
Keith Packard 已提交
2824
intel_dp_voltage_max(struct intel_dp *intel_dp)
2825
{
2826
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2827
	struct drm_i915_private *dev_priv = dev->dev_private;
2828
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2829

2830 2831 2832
	if (INTEL_INFO(dev)->gen >= 9) {
		if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2833
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2834
	} else if (IS_VALLEYVIEW(dev))
2835
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2836
	else if (IS_GEN7(dev) && port == PORT_A)
2837
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2838
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2839
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2840
	else
2841
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2842 2843 2844 2845 2846
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2847
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2848
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2849

2850 2851 2852 2853 2854 2855 2856 2857
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2858 2859
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2860 2861 2862 2863
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2864
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2865 2866 2867 2868 2869 2870 2871
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2872
		default:
2873
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2874
		}
2875 2876
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2877 2878 2879 2880 2881 2882 2883
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2884
		default:
2885
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2886
		}
2887
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2888
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2889 2890 2891 2892 2893
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2894
		default:
2895
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2896 2897 2898
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2899 2900 2901 2902 2903 2904 2905
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2906
		default:
2907
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2908
		}
2909 2910 2911
	}
}

2912 2913 2914 2915 2916
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2917 2918
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2919 2920 2921
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2922
	enum dpio_channel port = vlv_dport_to_channel(dport);
2923
	int pipe = intel_crtc->pipe;
2924 2925

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2926
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2927 2928
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2929
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2930 2931 2932
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2933
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2934 2935 2936
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2937
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2938 2939 2940
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2941
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2942 2943 2944 2945 2946 2947 2948
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2949
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2950 2951
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2952
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2953 2954 2955
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2956
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2957 2958 2959
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2960
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2961 2962 2963 2964 2965 2966 2967
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2968
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2969 2970
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2971
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2972 2973 2974
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2975
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2976 2977 2978 2979 2980 2981 2982
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2983
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2984 2985
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2986
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2998
	mutex_lock(&dev_priv->dpio_lock);
2999 3000 3001
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3002
			 uniqtranscale_reg_value);
3003 3004 3005 3006
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
3007
	mutex_unlock(&dev_priv->dpio_lock);
3008 3009 3010 3011

	return 0;
}

3012 3013 3014 3015 3016 3017
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3018
	u32 deemph_reg_value, margin_reg_value, val;
3019 3020
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3021 3022
	enum pipe pipe = intel_crtc->pipe;
	int i;
3023 3024

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3025
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3026
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3027
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3028 3029 3030
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3031
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3032 3033 3034
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3035
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3036 3037 3038
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3039
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3040 3041 3042 3043 3044 3045 3046 3047
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3048
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3049
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3050
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3051 3052 3053
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3054
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3055 3056 3057
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3058
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3059 3060 3061 3062 3063 3064 3065
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3066
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3067
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3068
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3069 3070 3071
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3072
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3073 3074 3075 3076 3077 3078 3079
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3080
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3081
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3082
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3097 3098
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3099 3100
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3101 3102 3103 3104
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3105 3106
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3107
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3108

3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3119
	/* Program swing deemph */
3120 3121 3122 3123 3124 3125
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3126 3127

	/* Program swing margin */
3128 3129
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3130 3131
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3132 3133
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3134 3135

	/* Disable unique transition scale */
3136 3137 3138 3139 3140
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3141 3142

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3143
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3144
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3145
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3146 3147 3148 3149 3150 3151 3152

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3153 3154 3155 3156 3157
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3158

3159 3160 3161 3162 3163 3164
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3165 3166 3167
	}

	/* Start swing calculation */
3168 3169 3170 3171 3172 3173 3174
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3186
static void
J
Jani Nikula 已提交
3187 3188
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3189 3190 3191 3192
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3193 3194
	uint8_t voltage_max;
	uint8_t preemph_max;
3195

3196
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3197 3198
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3199 3200 3201 3202 3203 3204 3205

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3206
	voltage_max = intel_dp_voltage_max(intel_dp);
3207 3208
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3209

K
Keith Packard 已提交
3210 3211 3212
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3213 3214

	for (lane = 0; lane < 4; lane++)
3215
		intel_dp->train_set[lane] = v | p;
3216 3217 3218
}

static uint32_t
3219
intel_gen4_signal_levels(uint8_t train_set)
3220
{
3221
	uint32_t	signal_levels = 0;
3222

3223
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3224
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3225 3226 3227
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3228
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3229 3230
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3231
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3232 3233
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3234
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3235 3236 3237
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3238
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3239
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3240 3241 3242
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3243
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3244 3245
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3246
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3247 3248
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3249
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3250 3251 3252 3253 3254 3255
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3256 3257 3258 3259
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3260 3261 3262
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3263 3264
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3265
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3266
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3267
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3268 3269
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3270
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3271 3272
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3273
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3274 3275
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3276
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3277
	default:
3278 3279 3280
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3281 3282 3283
	}
}

K
Keith Packard 已提交
3284 3285 3286 3287 3288 3289 3290
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3291
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3292
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3293
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3294
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3295
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3296 3297
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3298
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3299
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3300
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3301 3302
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3303
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3304
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3305
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3306 3307 3308 3309 3310 3311 3312 3313 3314
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3315 3316
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3317
intel_hsw_signal_levels(uint8_t train_set)
3318
{
3319 3320 3321
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3322
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3323
		return DDI_BUF_TRANS_SELECT(0);
3324
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3325
		return DDI_BUF_TRANS_SELECT(1);
3326
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3327
		return DDI_BUF_TRANS_SELECT(2);
3328
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3329
		return DDI_BUF_TRANS_SELECT(3);
3330

3331
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3332
		return DDI_BUF_TRANS_SELECT(4);
3333
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3334
		return DDI_BUF_TRANS_SELECT(5);
3335
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3336
		return DDI_BUF_TRANS_SELECT(6);
3337

3338
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3339
		return DDI_BUF_TRANS_SELECT(7);
3340
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3341
		return DDI_BUF_TRANS_SELECT(8);
3342 3343 3344

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3345 3346 3347
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3348
		return DDI_BUF_TRANS_SELECT(0);
3349 3350 3351
	}
}

3352 3353 3354 3355 3356
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3357
	enum port port = intel_dig_port->port;
3358 3359 3360 3361
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3362
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
3363 3364
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3365 3366 3367
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3368 3369 3370
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3371
	} else if (IS_GEN7(dev) && port == PORT_A) {
3372 3373
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3374
	} else if (IS_GEN6(dev) && port == PORT_A) {
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3387
static bool
C
Chris Wilson 已提交
3388
intel_dp_set_link_train(struct intel_dp *intel_dp,
3389
			uint32_t *DP,
3390
			uint8_t dp_train_pat)
3391
{
3392 3393
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3394
	struct drm_i915_private *dev_priv = dev->dev_private;
3395 3396
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3397

3398
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3399

3400
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3401
	POSTING_READ(intel_dp->output_reg);
3402

3403 3404
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3405
	    DP_TRAINING_PATTERN_DISABLE) {
3406 3407 3408 3409 3410 3411
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3412
	}
3413

3414 3415
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3416 3417

	return ret == len;
3418 3419
}

3420 3421 3422 3423
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3424
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3425 3426 3427 3428 3429 3430
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3431
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3444 3445
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3446 3447 3448 3449

	return ret == intel_dp->lane_count;
}

3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3481
/* Enable corresponding port and start training pattern 1 */
3482
void
3483
intel_dp_start_link_train(struct intel_dp *intel_dp)
3484
{
3485
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3486
	struct drm_device *dev = encoder->dev;
3487 3488
	int i;
	uint8_t voltage;
3489
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3490
	uint32_t DP = intel_dp->DP;
3491
	uint8_t link_config[2];
3492

P
Paulo Zanoni 已提交
3493
	if (HAS_DDI(dev))
3494 3495
		intel_ddi_prepare_link_retrain(encoder);

3496
	/* Write the link configuration data */
3497 3498 3499 3500
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3501
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3502 3503 3504
	if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0])
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3505 3506 3507

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3508
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3509 3510

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3511

3512 3513 3514 3515 3516 3517 3518 3519
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3520
	voltage = 0xff;
3521 3522
	voltage_tries = 0;
	loop_tries = 0;
3523
	for (;;) {
3524
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3525

3526
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3527 3528
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3529
			break;
3530
		}
3531

3532
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3533
			DRM_DEBUG_KMS("clock recovery OK\n");
3534 3535 3536 3537 3538 3539
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3540
				break;
3541
		if (i == intel_dp->lane_count) {
3542 3543
			++loop_tries;
			if (loop_tries == 5) {
3544
				DRM_ERROR("too many full retries, give up\n");
3545 3546
				break;
			}
3547 3548 3549
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3550 3551 3552
			voltage_tries = 0;
			continue;
		}
3553

3554
		/* Check to see if we've tried the same voltage 5 times */
3555
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3556
			++voltage_tries;
3557
			if (voltage_tries == 5) {
3558
				DRM_ERROR("too many voltage retries, give up\n");
3559 3560 3561 3562 3563
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3564

3565 3566 3567 3568 3569
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3570 3571
	}

3572 3573 3574
	intel_dp->DP = DP;
}

3575
void
3576 3577 3578
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3579
	int tries, cr_tries;
3580
	uint32_t DP = intel_dp->DP;
3581 3582 3583 3584 3585
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3586

3587
	/* channel equalization */
3588
	if (!intel_dp_set_link_train(intel_dp, &DP,
3589
				     training_pattern |
3590 3591 3592 3593 3594
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3595
	tries = 0;
3596
	cr_tries = 0;
3597 3598
	channel_eq = false;
	for (;;) {
3599
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3600

3601 3602 3603 3604 3605
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3606
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3607 3608
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3609
			break;
3610
		}
3611

3612
		/* Make sure clock is still ok */
3613
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3614
			intel_dp_start_link_train(intel_dp);
3615
			intel_dp_set_link_train(intel_dp, &DP,
3616
						training_pattern |
3617
						DP_LINK_SCRAMBLING_DISABLE);
3618 3619 3620 3621
			cr_tries++;
			continue;
		}

3622
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3623 3624 3625
			channel_eq = true;
			break;
		}
3626

3627 3628 3629
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_start_link_train(intel_dp);
3630
			intel_dp_set_link_train(intel_dp, &DP,
3631
						training_pattern |
3632
						DP_LINK_SCRAMBLING_DISABLE);
3633 3634 3635 3636
			tries = 0;
			cr_tries++;
			continue;
		}
3637

3638 3639 3640 3641 3642
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3643
		++tries;
3644
	}
3645

3646 3647 3648 3649
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3650
	if (channel_eq)
M
Masanari Iida 已提交
3651
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3652

3653 3654 3655 3656
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3657
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3658
				DP_TRAINING_PATTERN_DISABLE);
3659 3660 3661
}

static void
C
Chris Wilson 已提交
3662
intel_dp_link_down(struct intel_dp *intel_dp)
3663
{
3664
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3665
	enum port port = intel_dig_port->port;
3666
	struct drm_device *dev = intel_dig_port->base.base.dev;
3667
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3668
	uint32_t DP = intel_dp->DP;
3669

3670
	if (WARN_ON(HAS_DDI(dev)))
3671 3672
		return;

3673
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3674 3675
		return;

3676
	DRM_DEBUG_KMS("\n");
3677

3678
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3679
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3680
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3681
	} else {
3682 3683 3684 3685
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3686
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3687
	}
3688
	POSTING_READ(intel_dp->output_reg);
3689

3690
	if (HAS_PCH_IBX(dev) &&
3691
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3692 3693 3694 3695 3696 3697 3698 3699 3700 3701
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);
3702
		POSTING_READ(intel_dp->output_reg);
3703 3704
	}

3705
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3706 3707
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3708
	msleep(intel_dp->panel_power_down_delay);
3709 3710
}

3711 3712
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3713
{
R
Rodrigo Vivi 已提交
3714 3715 3716
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3717
	uint8_t rev;
R
Rodrigo Vivi 已提交
3718

3719 3720
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3721
		return false; /* aux transfer failed */
3722

3723
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3724

3725 3726 3727
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3728 3729
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3730
	if (is_edp(intel_dp)) {
3731 3732 3733
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3734 3735
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3736
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3737
		}
3738 3739
	}

3740
	/* Training Pattern 3 support, both source and sink */
3741
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3742 3743
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3744
		intel_dp->use_tps3 = true;
3745
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3746 3747 3748
	} else
		intel_dp->use_tps3 = false;

3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
				intel_dp->supported_rates,
				sizeof(intel_dp->supported_rates));
	}
3759 3760 3761 3762 3763 3764 3765
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3766 3767 3768
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3769 3770 3771
		return false; /* downstream port status fetch failed */

	return true;
3772 3773
}

3774 3775 3776 3777 3778 3779 3780 3781
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3782
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3783 3784 3785
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3786
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3787 3788 3789 3790
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3816 3817 3818 3819 3820 3821
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3822 3823 3824
	u8 buf;
	int test_crc_count;
	int attempts = 6;
3825

R
Rodrigo Vivi 已提交
3826
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3827
		return -EIO;
3828

R
Rodrigo Vivi 已提交
3829
	if (!(buf & DP_TEST_CRC_SUPPORTED))
3830 3831
		return -ENOTTY;

3832 3833 3834
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3835
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3836
				buf | DP_TEST_SINK_START) < 0)
3837
		return -EIO;
3838

3839
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3840
		return -EIO;
R
Rodrigo Vivi 已提交
3841
	test_crc_count = buf & DP_TEST_COUNT_MASK;
3842

R
Rodrigo Vivi 已提交
3843
	do {
3844 3845 3846
		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0)
			return -EIO;
R
Rodrigo Vivi 已提交
3847 3848 3849 3850
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
3851 3852
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
		return -ETIMEDOUT;
R
Rodrigo Vivi 已提交
3853
	}
3854

3855
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3856
		return -EIO;
3857

3858 3859 3860 3861 3862
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       buf & ~DP_TEST_SINK_START) < 0)
		return -EIO;
3863

3864 3865 3866
	return 0;
}

3867 3868 3869
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3870 3871 3872
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3873 3874
}

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3889 3890 3891 3892
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3893
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3894 3895
}

3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

3918
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
3934
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3953 3954 3955 3956 3957 3958 3959 3960
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
3961
static void
C
Chris Wilson 已提交
3962
intel_dp_check_link_status(struct intel_dp *intel_dp)
3963
{
3964
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3965
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3966
	u8 sink_irq_vector;
3967
	u8 link_status[DP_LINK_STATUS_SIZE];
3968

3969 3970
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3971
	if (!intel_encoder->connectors_active)
3972
		return;
3973

3974
	if (WARN_ON(!intel_encoder->base.crtc))
3975 3976
		return;

3977 3978 3979
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3980
	/* Try to read receiver status if the link appears to be up */
3981
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3982 3983 3984
		return;
	}

3985
	/* Now read the DPCD to see if it's actually running */
3986
	if (!intel_dp_get_dpcd(intel_dp)) {
3987 3988 3989
		return;
	}

3990 3991 3992 3993
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3994 3995 3996
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3997 3998 3999 4000 4001 4002 4003

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4004
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4005
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4006
			      intel_encoder->base.name);
4007 4008
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4009
		intel_dp_stop_link_train(intel_dp);
4010
	}
4011 4012
}

4013
/* XXX this is probably wrong for multiple downstream ports */
4014
static enum drm_connector_status
4015
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4016
{
4017 4018 4019 4020 4021 4022 4023 4024
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4025
		return connector_status_connected;
4026 4027

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4028 4029
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4030
		uint8_t reg;
4031 4032 4033

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4034
			return connector_status_unknown;
4035

4036 4037
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4038 4039 4040
	}

	/* If no HPD, poke DDC gently */
4041
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4042
		return connector_status_connected;
4043 4044

	/* Well we tried, say unknown for unreliable port types */
4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4057 4058 4059

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4060
	return connector_status_disconnected;
4061 4062
}

4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4076
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4077
ironlake_dp_detect(struct intel_dp *intel_dp)
4078
{
4079
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4080 4081
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4082

4083 4084 4085
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4086
	return intel_dp_detect_dpcd(intel_dp);
4087 4088
}

4089 4090
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4091 4092
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4093
	uint32_t bit;
4094

4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4107
			return -EINVAL;
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4121
			return -EINVAL;
4122
		}
4123 4124
	}

4125
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4151 4152
		return connector_status_disconnected;

4153
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4154 4155
}

4156
static struct edid *
4157
intel_dp_get_edid(struct intel_dp *intel_dp)
4158
{
4159
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4160

4161 4162 4163 4164
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4165 4166
			return NULL;

J
Jani Nikula 已提交
4167
		return drm_edid_duplicate(intel_connector->edid);
4168 4169 4170 4171
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4172

4173 4174 4175 4176 4177
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4178

4179 4180 4181 4182 4183 4184 4185
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4186 4187
}

4188 4189
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4190
{
4191
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4192

4193 4194
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4195

4196 4197
	intel_dp->has_audio = false;
}
4198

4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4210

4211 4212 4213 4214 4215 4216
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4217 4218
}

Z
Zhenyu Wang 已提交
4219 4220 4221 4222
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4223 4224
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4225
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4226
	enum drm_connector_status status;
4227
	enum intel_display_power_domain power_domain;
4228
	bool ret;
Z
Zhenyu Wang 已提交
4229

4230
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4231
		      connector->base.id, connector->name);
4232
	intel_dp_unset_edid(intel_dp);
4233

4234 4235 4236 4237
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4238
		return connector_status_disconnected;
4239 4240
	}

4241
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4242

4243 4244 4245 4246
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4247 4248 4249 4250
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4251
		goto out;
Z
Zhenyu Wang 已提交
4252

4253 4254
	intel_dp_probe_oui(intel_dp);

4255 4256 4257 4258 4259 4260 4261 4262 4263 4264
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4265
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4266

4267 4268
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4269 4270 4271
	status = connector_status_connected;

out:
4272
	intel_dp_power_put(intel_dp, power_domain);
4273
	return status;
4274 4275
}

4276 4277
static void
intel_dp_force(struct drm_connector *connector)
4278
{
4279
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4280
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4281
	enum intel_display_power_domain power_domain;
4282

4283 4284 4285
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4286

4287 4288
	if (connector->status != connector_status_connected)
		return;
4289

4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4311

4312
	/* if eDP has no EDID, fall back to fixed mode */
4313 4314
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4315
		struct drm_display_mode *mode;
4316 4317

		mode = drm_mode_duplicate(connector->dev,
4318
					  intel_connector->panel.fixed_mode);
4319
		if (mode) {
4320 4321 4322 4323
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4324

4325
	return 0;
4326 4327
}

4328 4329 4330 4331
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4332
	struct edid *edid;
4333

4334 4335
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4336
		has_audio = drm_detect_monitor_audio(edid);
4337

4338 4339 4340
	return has_audio;
}

4341 4342 4343 4344 4345
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4346
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4347
	struct intel_connector *intel_connector = to_intel_connector(connector);
4348 4349
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4350 4351
	int ret;

4352
	ret = drm_object_property_set_value(&connector->base, property, val);
4353 4354 4355
	if (ret)
		return ret;

4356
	if (property == dev_priv->force_audio_property) {
4357 4358 4359 4360
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4361 4362
			return 0;

4363
		intel_dp->force_audio = i;
4364

4365
		if (i == HDMI_AUDIO_AUTO)
4366 4367
			has_audio = intel_dp_detect_audio(connector);
		else
4368
			has_audio = (i == HDMI_AUDIO_ON);
4369 4370

		if (has_audio == intel_dp->has_audio)
4371 4372
			return 0;

4373
		intel_dp->has_audio = has_audio;
4374 4375 4376
		goto done;
	}

4377
	if (property == dev_priv->broadcast_rgb_property) {
4378 4379 4380
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4396 4397 4398 4399 4400

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4401 4402 4403
		goto done;
	}

4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4420 4421 4422
	return -EINVAL;

done:
4423 4424
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4425 4426 4427 4428

	return 0;
}

4429
static void
4430
intel_dp_connector_destroy(struct drm_connector *connector)
4431
{
4432
	struct intel_connector *intel_connector = to_intel_connector(connector);
4433

4434
	kfree(intel_connector->detect_edid);
4435

4436 4437 4438
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4439 4440 4441
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4442
		intel_panel_fini(&intel_connector->panel);
4443

4444
	drm_connector_cleanup(connector);
4445
	kfree(connector);
4446 4447
}

P
Paulo Zanoni 已提交
4448
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4449
{
4450 4451
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4452

4453
	drm_dp_aux_unregister(&intel_dp->aux);
4454
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4455 4456
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4457 4458 4459 4460
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4461
		pps_lock(intel_dp);
4462
		edp_panel_vdd_off_sync(intel_dp);
4463 4464
		pps_unlock(intel_dp);

4465 4466 4467 4468
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4469
	}
4470
	drm_encoder_cleanup(encoder);
4471
	kfree(intel_dig_port);
4472 4473
}

4474 4475 4476 4477 4478 4479 4480
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4481 4482 4483 4484
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4485
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4486
	pps_lock(intel_dp);
4487
	edp_panel_vdd_off_sync(intel_dp);
4488
	pps_unlock(intel_dp);
4489 4490
}

4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4516 4517
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4537 4538
}

4539
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4540
	.dpms = intel_connector_dpms,
4541
	.detect = intel_dp_detect,
4542
	.force = intel_dp_force,
4543
	.fill_modes = drm_helper_probe_single_connector_modes,
4544
	.set_property = intel_dp_set_property,
4545
	.atomic_get_property = intel_connector_atomic_get_property,
4546
	.destroy = intel_dp_connector_destroy,
4547
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4548 4549 4550 4551 4552
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4553
	.best_encoder = intel_best_encoder,
4554 4555 4556
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4557
	.reset = intel_dp_encoder_reset,
4558
	.destroy = intel_dp_encoder_destroy,
4559 4560
};

4561
void
4562
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4563
{
4564
	return;
4565
}
4566

4567
enum irqreturn
4568 4569 4570
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4571
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4572 4573
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4574
	enum intel_display_power_domain power_domain;
4575
	enum irqreturn ret = IRQ_NONE;
4576

4577 4578
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4579

4580 4581 4582 4583 4584 4585 4586 4587 4588
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4589
		return IRQ_HANDLED;
4590 4591
	}

4592 4593
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4594
		      long_hpd ? "long" : "short");
4595

4596 4597 4598
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4599
	if (long_hpd) {
4600 4601 4602 4603 4604 4605 4606 4607

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4620
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4621 4622 4623 4624 4625 4626 4627 4628
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4629
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4630
			intel_dp_check_link_status(intel_dp);
4631
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4632 4633
		}
	}
4634 4635 4636

	ret = IRQ_HANDLED;

4637
	goto put_power;
4638 4639 4640 4641 4642 4643 4644
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4645 4646 4647 4648
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4649 4650
}

4651 4652
/* Return which DP Port should be selected for Transcoder DP control */
int
4653
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4654 4655
{
	struct drm_device *dev = crtc->dev;
4656 4657
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4658

4659 4660
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4661

4662 4663
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4664
			return intel_dp->output_reg;
4665
	}
C
Chris Wilson 已提交
4666

4667 4668 4669
	return -1;
}

4670
/* check the VBT to see whether the eDP is on DP-D port */
4671
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4672 4673
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4674
	union child_device_config *p_child;
4675
	int i;
4676 4677 4678 4679 4680
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4681

4682 4683 4684
	if (port == PORT_A)
		return true;

4685
	if (!dev_priv->vbt.child_dev_num)
4686 4687
		return false;

4688 4689
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4690

4691
		if (p_child->common.dvo_port == port_mapping[port] &&
4692 4693
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4694 4695 4696 4697 4698
			return true;
	}
	return false;
}

4699
void
4700 4701
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4702 4703
	struct intel_connector *intel_connector = to_intel_connector(connector);

4704
	intel_attach_force_audio_property(connector);
4705
	intel_attach_broadcast_rgb_property(connector);
4706
	intel_dp->color_range_auto = true;
4707 4708 4709

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4710 4711
		drm_object_attach_property(
			&connector->base,
4712
			connector->dev->mode_config.scaling_mode_property,
4713 4714
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4715
	}
4716 4717
}

4718 4719 4720 4721 4722 4723 4724
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4725 4726
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4727
				    struct intel_dp *intel_dp)
4728 4729
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4730 4731
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
4732
	u32 pp_on, pp_off, pp_div, pp;
4733
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4734

V
Ville Syrjälä 已提交
4735 4736
	lockdep_assert_held(&dev_priv->pps_mutex);

4737 4738 4739 4740
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

4741
	if (HAS_PCH_SPLIT(dev)) {
4742
		pp_ctrl_reg = PCH_PP_CONTROL;
4743 4744 4745 4746
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4747 4748 4749 4750 4751 4752
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4753
	}
4754 4755 4756

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4757
	pp = ironlake_get_pp_control(intel_dp);
4758
	I915_WRITE(pp_ctrl_reg, pp);
4759

4760 4761 4762
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4783
	vbt = dev_priv->vbt.edp_pps;
4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
4802
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
4803 4804 4805 4806 4807 4808 4809 4810 4811
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

4812
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
4813 4814 4815 4816 4817 4818 4819
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4830
					      struct intel_dp *intel_dp)
4831 4832
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4833 4834 4835
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4836
	enum port port = dp_to_dig_port(intel_dp)->port;
4837
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
4838

V
Ville Syrjälä 已提交
4839
	lockdep_assert_held(&dev_priv->pps_mutex);
4840 4841 4842 4843 4844 4845

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4846 4847 4848 4849 4850
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4851 4852
	}

4853 4854 4855 4856 4857 4858 4859 4860
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4861
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4862 4863
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4864
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4865 4866
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4867
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4868
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4869 4870 4871 4872
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4873
	if (IS_VALLEYVIEW(dev)) {
4874
		port_sel = PANEL_PORT_SELECT_VLV(port);
4875
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4876
		if (port == PORT_A)
4877
			port_sel = PANEL_PORT_SELECT_DPA;
4878
		else
4879
			port_sel = PANEL_PORT_SELECT_DPD;
4880 4881
	}

4882 4883 4884 4885 4886
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4887 4888

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4889 4890 4891
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4892 4893
}

4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
4906
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4907 4908 4909
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
4910 4911
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
4912
	struct intel_crtc_state *config = NULL;
4913 4914
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
4915
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
4916 4917 4918 4919 4920 4921

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

4922 4923
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
4924 4925 4926
		return;
	}

4927
	/*
4928 4929
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
4930
	 */
4931

4932 4933
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
4934 4935 4936 4937 4938 4939 4940
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

4941
	config = intel_crtc->config;
4942

4943
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
4944 4945 4946 4947
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

4948 4949
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
4950 4951
		index = DRRS_LOW_RR;

4952
	if (index == dev_priv->drrs.refresh_rate_type) {
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
4963
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
4976
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
4977
		val = I915_READ(reg);
4978

4979
		if (index > DRRS_HIGH_RR) {
4980 4981 4982 4983
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
4984
		} else {
4985 4986 4987 4988
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4989 4990 4991 4992
		}
		I915_WRITE(reg, val);
	}

4993 4994 4995 4996 4997
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4998 4999 5000 5001 5002 5003
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5031 5032 5033 5034 5035
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5077
	/*
5078 5079
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5080 5081
	 */

5082 5083
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5084

5085 5086 5087 5088
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5089

5090
unlock:
5091

5092
	mutex_unlock(&dev_priv->drrs.mutex);
5093 5094
}

5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5106 5107 5108 5109 5110 5111 5112 5113 5114 5115
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

5116 5117
	cancel_delayed_work_sync(&dev_priv->drrs.work);

5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133
	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	if (!dev_priv->drrs.dp)
		return;

5155 5156
	cancel_delayed_work_sync(&dev_priv->drrs.work);

5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168
	mutex_lock(&dev_priv->drrs.mutex);
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5219
static struct drm_display_mode *
5220 5221
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5222 5223
{
	struct drm_connector *connector = &intel_connector->base;
5224
	struct drm_device *dev = connector->dev;
5225 5226 5227 5228 5229 5230 5231 5232 5233
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5234
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5235 5236 5237 5238 5239 5240 5241
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5242
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5243 5244 5245
		return NULL;
	}

5246 5247
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);

5248
	mutex_init(&dev_priv->drrs.mutex);
5249

5250
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5251

5252
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5253
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5254 5255 5256
	return downclock_mode;
}

5257
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5258
				     struct intel_connector *intel_connector)
5259 5260 5261
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5262 5263
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5264 5265
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5266
	struct drm_display_mode *downclock_mode = NULL;
5267 5268 5269
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5270
	enum pipe pipe = INVALID_PIPE;
5271

5272
	dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
5273

5274 5275 5276
	if (!is_edp(intel_dp))
		return true;

5277 5278 5279
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5280

5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5296
	pps_lock(intel_dp);
5297
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5298
	pps_unlock(intel_dp);
5299

5300
	mutex_lock(&dev->mode_config.mutex);
5301
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5320 5321
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5333
	mutex_unlock(&dev->mode_config.mutex);
5334

5335 5336 5337
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5357 5358
	}

5359
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5360
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5361
	intel_panel_setup_backlight(connector, pipe);
5362 5363 5364 5365

	return true;
}

5366
bool
5367 5368
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5369
{
5370 5371 5372 5373
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5374
	struct drm_i915_private *dev_priv = dev->dev_private;
5375
	enum port port = intel_dig_port->port;
5376
	int type;
5377

5378 5379
	intel_dp->pps_pipe = INVALID_PIPE;

5380
	/* intel_dp vfuncs */
5381 5382 5383
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5384 5385 5386 5387 5388 5389 5390 5391
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5392 5393 5394 5395
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5396

5397 5398
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5399
	intel_dp->attached_connector = intel_connector;
5400

5401
	if (intel_dp_is_edp(dev, port))
5402
		type = DRM_MODE_CONNECTOR_eDP;
5403 5404
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5405

5406 5407 5408 5409 5410 5411 5412 5413
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5414 5415 5416 5417 5418
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5419 5420 5421 5422
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5423
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5424 5425 5426 5427 5428
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5429
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5430
			  edp_panel_vdd_work);
5431

5432
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5433
	drm_connector_register(connector);
5434

P
Paulo Zanoni 已提交
5435
	if (HAS_DDI(dev))
5436 5437 5438
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5439
	intel_connector->unregister = intel_dp_connector_unregister;
5440

5441
	/* Set up the hotplug pin. */
5442 5443
	switch (port) {
	case PORT_A:
5444
		intel_encoder->hpd_pin = HPD_PORT_A;
5445 5446
		break;
	case PORT_B:
5447
		intel_encoder->hpd_pin = HPD_PORT_B;
5448 5449
		break;
	case PORT_C:
5450
		intel_encoder->hpd_pin = HPD_PORT_C;
5451 5452
		break;
	case PORT_D:
5453
		intel_encoder->hpd_pin = HPD_PORT_D;
5454 5455
		break;
	default:
5456
		BUG();
5457 5458
	}

5459
	if (is_edp(intel_dp)) {
5460
		pps_lock(intel_dp);
5461 5462
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5463
			vlv_initial_power_sequencer_setup(intel_dp);
5464
		else
5465
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5466
		pps_unlock(intel_dp);
5467
	}
5468

5469
	intel_dp_aux_init(intel_dp, intel_connector);
5470

5471
	/* init MST on ports that can support it */
5472
	if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
5473
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5474 5475
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5476 5477 5478
		}
	}

5479
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5480
		drm_dp_aux_unregister(&intel_dp->aux);
5481 5482
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5483 5484 5485 5486
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5487
			pps_lock(intel_dp);
5488
			edp_panel_vdd_off_sync(intel_dp);
5489
			pps_unlock(intel_dp);
5490
		}
5491
		drm_connector_unregister(connector);
5492
		drm_connector_cleanup(connector);
5493
		return false;
5494
	}
5495

5496 5497
	intel_dp_add_properties(intel_dp, connector);

5498 5499 5500 5501 5502 5503 5504 5505
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5506 5507

	return true;
5508
}
5509 5510 5511 5512

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5513
	struct drm_i915_private *dev_priv = dev->dev_private;
5514 5515 5516 5517 5518
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5519
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5520 5521 5522
	if (!intel_dig_port)
		return;

5523
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5535
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5536 5537
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5538
	intel_encoder->get_config = intel_dp_get_config;
5539
	intel_encoder->suspend = intel_dp_encoder_suspend;
5540
	if (IS_CHERRYVIEW(dev)) {
5541
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5542 5543
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5544
		intel_encoder->post_disable = chv_post_disable_dp;
5545
	} else if (IS_VALLEYVIEW(dev)) {
5546
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5547 5548
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5549
		intel_encoder->post_disable = vlv_post_disable_dp;
5550
	} else {
5551 5552
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5553 5554
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5555
	}
5556

5557
	intel_dig_port->port = port;
5558 5559
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5560
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5561 5562 5563 5564 5565 5566 5567 5568
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5569
	intel_encoder->cloneable = 0;
5570 5571
	intel_encoder->hot_plug = intel_dp_hot_plug;

5572 5573 5574
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5575 5576 5577
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5578
		kfree(intel_connector);
5579
	}
5580
}
5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}