i915_gem_gtt.c 95.7 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
71 72 73
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

96 97 98 99 100 101 102
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

103 104 105
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

106 107 108
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
109
const struct i915_ggtt_view i915_ggtt_view_rotated = {
110
	.type = I915_GGTT_VIEW_ROTATED,
111
};
112

113 114
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
115
{
116 117
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
118
	bool has_full_48bit_ppgtt;
119

120 121 122 123
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
124

125
	if (intel_vgpu_active(dev_priv))
126 127
		has_full_ppgtt = false; /* emulation is too hard */

128 129 130
	if (!has_aliasing_ppgtt)
		return 0;

131 132 133 134
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
135
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
136 137 138 139 140
		return 0;

	if (enable_ppgtt == 1)
		return 1;

141
	if (enable_ppgtt == 2 && has_full_ppgtt)
142 143
		return 2;

144 145 146
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

147 148
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
149
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
150
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
151
		return 0;
152 153 154
	}
#endif

155
	/* Early VLV doesn't have this */
156
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->dev->pdev->revision < 0xb) {
157 158 159 160
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

161
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
162
		return has_full_48bit_ppgtt ? 3 : 2;
163 164
	else
		return has_aliasing_ppgtt ? 1 : 0;
165 166
}

167 168 169
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
170 171 172 173 174 175 176 177 178
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
179 180

	return 0;
181 182 183 184 185 186 187 188 189
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
190

191 192 193
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
194
{
195
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
196
	pte |= addr;
197 198 199

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
200
		pte |= PPAT_UNCACHED_INDEX;
201 202 203 204 205 206 207 208 209
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
210 211 212
	return pte;
}

213 214
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
215
{
216
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
217 218 219 220 221 222 223 224
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

225 226 227
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

228 229 230
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
231
{
232
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
233
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
234 235

	switch (level) {
236 237 238 239 240 241 242 243
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
244
		MISSING_CASE(level);
245 246 247 248 249
	}

	return pte;
}

250 251 252
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
253
{
254
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
255 256 257 258 259
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
260 261 262 263 264
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
265
		pte |= GEN6_PTE_UNCACHED;
266 267
		break;
	default:
268
		MISSING_CASE(level);
269 270
	}

271 272 273
	return pte;
}

274 275 276
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
277
{
278
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
279 280
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

281 282
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
283 284 285 286 287 288 289

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

290 291 292
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
293
{
294
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
295
	pte |= HSW_PTE_ADDR_ENCODE(addr);
296 297

	if (level != I915_CACHE_NONE)
298
		pte |= HSW_WB_LLC_AGE3;
299 300 301 302

	return pte;
}

303 304 305
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
306
{
307
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
308 309
	pte |= HSW_PTE_ADDR_ENCODE(addr);

310 311 312 313
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
314
		pte |= HSW_WT_ELLC_LLC_AGE3;
315 316
		break;
	default:
317
		pte |= HSW_WB_ELLC_LLC_AGE3;
318 319
		break;
	}
320 321 322 323

	return pte;
}

324 325
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
326 327 328
{
	struct device *device = &dev->pdev->dev;

329
	p->page = alloc_page(flags);
330 331
	if (!p->page)
		return -ENOMEM;
332

333 334
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
335

336 337 338 339
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
340 341

	return 0;
342 343
}

344 345 346 347 348
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

349
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
350
{
351
	if (WARN_ON(!p->page))
352
		return;
353

354 355 356 357 358
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

359
static void *kmap_page_dma(struct i915_page_dma *p)
360
{
361 362
	return kmap_atomic(p->page);
}
363

364 365 366 367 368
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
369 370 371 372 373 374 375 376 377
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

378
#define kmap_px(px) kmap_page_dma(px_base(px))
379 380
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

381 382 383 384 385
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

386 387 388 389 390 391 392 393 394 395 396 397
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

398 399 400 401 402 403 404 405 406 407
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
{
	struct i915_page_scratch *sp;
	int ret;

	sp = kzalloc(sizeof(*sp), GFP_KERNEL);
	if (sp == NULL)
		return ERR_PTR(-ENOMEM);

	ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
	if (ret) {
		kfree(sp);
		return ERR_PTR(ret);
	}

	set_pages_uc(px_page(sp), 1);

	return sp;
}

static void free_scratch_page(struct drm_device *dev,
			      struct i915_page_scratch *sp)
{
	set_pages_wb(px_page(sp), 1);

	cleanup_px(dev, sp);
	kfree(sp);
}

437
static struct i915_page_table *alloc_pt(struct drm_device *dev)
438
{
439
	struct i915_page_table *pt;
440 441 442
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
443 444 445 446 447

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

448 449 450 451 452 453
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

454
	ret = setup_px(dev, pt);
455
	if (ret)
456
		goto fail_page_m;
457 458

	return pt;
459

460
fail_page_m:
461 462 463 464 465
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
466 467
}

468
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
469
{
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

	WARN_ON(px_dma(vm->scratch_page) == 0);

	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
497 498
}

499
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
500
{
501
	struct i915_page_directory *pd;
502
	int ret = -ENOMEM;
503 504 505 506 507

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

508 509 510
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
511
		goto fail_bitmap;
512

513
	ret = setup_px(dev, pd);
514
	if (ret)
515
		goto fail_page_m;
516

517
	return pd;
518

519
fail_page_m:
520
	kfree(pd->used_pdes);
521
fail_bitmap:
522 523 524
	kfree(pd);

	return ERR_PTR(ret);
525 526
}

527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

607 608 609 610
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
611 612 613 614 615 616
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

	fill_px(vm->dev, pdp, scratch_pdpe);
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

	fill_px(vm->dev, pml4, scratch_pml4e);
}

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
665 666
}

667
/* Broadwell Page Directory Pointer Descriptors */
668
static int gen8_write_pdp(struct drm_i915_gem_request *req,
669 670
			  unsigned entry,
			  dma_addr_t addr)
671
{
672
	struct intel_engine_cs *engine = req->engine;
673 674 675 676
	int ret;

	BUG_ON(entry >= 4);

677
	ret = intel_ring_begin(req, 6);
678 679 680
	if (ret)
		return ret;

681 682 683 684 685 686 687
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(engine, upper_32_bits(addr));
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(engine, lower_32_bits(addr));
	intel_ring_advance(engine);
688 689 690 691

	return 0;
}

692 693
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
694
{
695
	int i, ret;
696

697
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
698 699
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

700
		ret = gen8_write_pdp(req, i, pd_daddr);
701 702
		if (ret)
			return ret;
703
	}
B
Ben Widawsky 已提交
704

705
	return 0;
706 707
}

708 709 710 711 712 713
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

714 715 716 717 718
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
719
{
720
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
721
	gen8_pte_t *pt_vaddr;
722 723 724
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
725
	unsigned num_entries = length >> PAGE_SHIFT;
726 727
	unsigned last_pte, i;

728 729
	if (WARN_ON(!pdp))
		return;
730 731

	while (num_entries) {
732 733
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
734

735
		if (WARN_ON(!pdp->page_directory[pdpe]))
736
			break;
737

738
		pd = pdp->page_directory[pdpe];
739 740

		if (WARN_ON(!pd->page_table[pde]))
741
			break;
742 743 744

		pt = pd->page_table[pde];

745
		if (WARN_ON(!px_page(pt)))
746
			break;
747

748
		last_pte = pte + num_entries;
749 750
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
751

752
		pt_vaddr = kmap_px(pt);
753

754
		for (i = pte; i < last_pte; i++) {
755
			pt_vaddr[i] = scratch_pte;
756 757
			num_entries--;
		}
758

759
		kunmap_px(ppgtt, pt_vaddr);
760

761
		pte = 0;
762
		if (++pde == I915_PDES) {
763 764
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
765 766
			pde = 0;
		}
767 768 769
	}
}

770 771 772 773
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
774
{
775
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
776 777 778
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, use_scratch);

779 780 781 782
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
783
		uint64_t pml4e;
784 785
		struct i915_page_directory_pointer *pdp;

786
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
787 788 789 790
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
791 792 793 794 795
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
796
			      struct sg_page_iter *sg_iter,
797 798 799
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
800
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
801
	gen8_pte_t *pt_vaddr;
802 803 804
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
805

806
	pt_vaddr = NULL;
807

808
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
809
		if (pt_vaddr == NULL) {
810
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
811
			struct i915_page_table *pt = pd->page_table[pde];
812
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
813
		}
814

815
		pt_vaddr[pte] =
816
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
817
					cache_level, true);
818
		if (++pte == GEN8_PTES) {
819
			kunmap_px(ppgtt, pt_vaddr);
820
			pt_vaddr = NULL;
821
			if (++pde == I915_PDES) {
822 823
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
824 825 826
				pde = 0;
			}
			pte = 0;
827 828
		}
	}
829 830 831

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
832 833
}

834 835 836 837 838 839
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
840
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
841
	struct sg_page_iter sg_iter;
842

843
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
844 845 846 847 848 849

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
850
		uint64_t pml4e;
851 852
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

853
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
854 855 856 857
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
858 859
}

860 861
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
862 863 864
{
	int i;

865
	if (!px_page(pd))
866 867
		return;

868
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
869 870
		if (WARN_ON(!pd->page_table[i]))
			continue;
871

872
		free_pt(dev, pd->page_table[i]);
873 874
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
875 876
}

877 878 879
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
880
	int ret;
881 882 883 884 885 886 887

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
888 889
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
890 891 892 893
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
894 895
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
896 897
	}

898 899 900
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
901 902
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
903 904 905
		}
	}

906 907
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
908 909
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
910 911

	return 0;
912 913 914 915 916 917 918 919 920

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
	free_scratch_page(dev, vm->scratch_page);

	return ret;
921 922
}

923 924 925
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
926
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
927 928
	int i;

929
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
930 931
		u64 daddr = px_dma(&ppgtt->pml4);

932 933
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
934 935 936 937 938 939 940

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

941 942
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
943 944 945 946 947 948 949 950 951 952 953
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

954 955 956 957
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

958 959
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
960 961 962 963 964
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

965 966
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
967 968 969
{
	int i;

970 971
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
972 973
			continue;

974 975
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
976
	}
977

978
	free_pdp(dev, pdp);
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
997
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
998

999
	if (intel_vgpu_active(to_i915(vm->dev)))
1000 1001
		gen8_ppgtt_notify_vgt(ppgtt, false);

1002 1003 1004 1005
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1006

1007
	gen8_free_scratch(vm);
1008 1009
}

1010 1011
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1012 1013
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1014
 * @start:	Starting virtual address to begin allocations.
1015
 * @length:	Size of the allocations.
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1028
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1029
				     struct i915_page_directory *pd,
1030
				     uint64_t start,
1031 1032
				     uint64_t length,
				     unsigned long *new_pts)
1033
{
1034
	struct drm_device *dev = vm->dev;
1035
	struct i915_page_table *pt;
1036
	uint32_t pde;
1037

1038
	gen8_for_each_pde(pt, pd, start, length, pde) {
1039
		/* Don't reallocate page tables */
1040
		if (test_bit(pde, pd->used_pdes)) {
1041
			/* Scratch is never allocated this way */
1042
			WARN_ON(pt == vm->scratch_pt);
1043 1044 1045
			continue;
		}

1046
		pt = alloc_pt(dev);
1047
		if (IS_ERR(pt))
1048 1049
			goto unwind_out;

1050
		gen8_initialize_pt(vm, pt);
1051
		pd->page_table[pde] = pt;
1052
		__set_bit(pde, new_pts);
1053
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1054 1055
	}

1056
	return 0;
1057 1058

unwind_out:
1059
	for_each_set_bit(pde, new_pts, I915_PDES)
1060
		free_pt(dev, pd->page_table[pde]);
1061

B
Ben Widawsky 已提交
1062
	return -ENOMEM;
1063 1064
}

1065 1066
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1067
 * @vm:	Master vm structure.
1068 1069
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1070 1071
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1088 1089 1090 1091 1092 1093
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1094
{
1095
	struct drm_device *dev = vm->dev;
1096
	struct i915_page_directory *pd;
1097
	uint32_t pdpe;
1098
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1099

1100
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1101

1102
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1103
		if (test_bit(pdpe, pdp->used_pdpes))
1104
			continue;
1105

1106
		pd = alloc_pd(dev);
1107
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1108
			goto unwind_out;
1109

1110
		gen8_initialize_pd(vm, pd);
1111
		pdp->page_directory[pdpe] = pd;
1112
		__set_bit(pdpe, new_pds);
1113
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1114 1115
	}

1116
	return 0;
B
Ben Widawsky 已提交
1117 1118

unwind_out:
1119
	for_each_set_bit(pdpe, new_pds, pdpes)
1120
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1121 1122

	return -ENOMEM;
1123 1124
}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1154
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1155 1156 1157 1158 1159
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1160
			gen8_initialize_pdp(vm, pdp);
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1179
static void
1180
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1191
					 unsigned long **new_pts,
1192
					 uint32_t pdpes)
1193 1194
{
	unsigned long *pds;
1195
	unsigned long *pts;
1196

1197
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1198 1199 1200
	if (!pds)
		return -ENOMEM;

1201 1202 1203 1204
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1205 1206 1207 1208 1209 1210 1211

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1212
	free_gen8_temp_bitmaps(pds, pts);
1213 1214 1215
	return -ENOMEM;
}

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1226 1227 1228 1229
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1230
{
1231
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1232
	unsigned long *new_page_dirs, *new_page_tables;
1233
	struct drm_device *dev = vm->dev;
1234
	struct i915_page_directory *pd;
1235 1236
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1237
	uint32_t pdpe;
1238
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1239 1240
	int ret;

1241 1242 1243 1244
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1245 1246
		return -ENODEV;

1247
	if (WARN_ON(start + length > vm->total))
1248
		return -ENODEV;
1249

1250
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1251 1252 1253
	if (ret)
		return ret;

1254
	/* Do the allocations first so we can easily bail out */
1255 1256
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1257
	if (ret) {
1258
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1259 1260 1261 1262
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1263
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1264
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1265
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1266 1267 1268 1269
		if (ret)
			goto err_out;
	}

1270 1271 1272
	start = orig_start;
	length = orig_length;

1273 1274
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1275
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1276
		gen8_pde_t *const page_directory = kmap_px(pd);
1277
		struct i915_page_table *pt;
1278
		uint64_t pd_len = length;
1279 1280 1281
		uint64_t pd_start = start;
		uint32_t pde;

1282 1283 1284
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1285
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1297
			__set_bit(pde, pd->used_pdes);
1298 1299

			/* Map the PDE to the page table */
1300 1301
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1302 1303 1304 1305
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1306 1307 1308

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1309
		}
1310

1311
		kunmap_px(ppgtt, page_directory);
1312
		__set_bit(pdpe, pdp->used_pdpes);
1313
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1314 1315
	}

1316
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1317
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1318
	return 0;
1319

B
Ben Widawsky 已提交
1320
err_out:
1321
	while (pdpe--) {
1322 1323
		unsigned long temp;

1324 1325
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1326
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1327 1328
	}

1329
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1330
		free_pd(dev, pdp->page_directory[pdpe]);
1331

1332
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1333
	mark_tlbs_dirty(ppgtt);
1334 1335 1336
	return ret;
}

1337 1338 1339 1340 1341 1342
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1343
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1344
	struct i915_page_directory_pointer *pdp;
1345
	uint64_t pml4e;
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1364
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1389
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1390 1391 1392 1393 1394 1395 1396

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1397 1398 1399 1400 1401 1402 1403 1404
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1405
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1406 1407 1408 1409 1410 1411 1412 1413 1414
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1415
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1465
		uint64_t pml4e;
1466 1467 1468
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1469
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1470 1471 1472 1473 1474 1475 1476 1477 1478
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1479 1480
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1481
	unsigned long *new_page_dirs, *new_page_tables;
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1501
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1502 1503 1504 1505

	return ret;
}

1506
/*
1507 1508 1509 1510
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1511
 *
1512
 */
1513
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1514
{
1515
	int ret;
1516

1517 1518 1519
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1520

1521 1522
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1523
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1524
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1525
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1526 1527
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1528
	ppgtt->debug_dump = gen8_dump_ppgtt;
1529

1530 1531 1532 1533
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1534

1535 1536
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1537
		ppgtt->base.total = 1ULL << 48;
1538
		ppgtt->switch_mm = gen8_48b_mm_switch;
1539
	} else {
1540
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1541 1542 1543 1544
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1545
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1546 1547 1548
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1549

1550
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1551 1552 1553 1554
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1555
	}
1556

1557
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1558 1559
		gen8_ppgtt_notify_vgt(ppgtt, true);

1560
	return 0;
1561 1562 1563 1564

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1565 1566
}

B
Ben Widawsky 已提交
1567 1568 1569
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1570
	struct i915_page_table *unused;
1571
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1572
	uint32_t pd_entry;
1573
	uint32_t  pte, pde;
1574
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1575

1576 1577
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1578

1579
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1580
		u32 expected;
1581
		gen6_pte_t *pt_vaddr;
1582
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1583
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1584 1585 1586 1587 1588 1589 1590 1591 1592
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1593 1594
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1595
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1596
			unsigned long va =
1597
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1616
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1617 1618 1619
	}
}

1620
/* Write pde (index) from the page directory @pd to the page table @pt */
1621 1622
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1623
{
1624 1625 1626 1627
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1628

1629
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1630
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1631

1632 1633
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1634

1635 1636 1637
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1638
				  struct i915_page_directory *pd,
1639 1640
				  uint32_t start, uint32_t length)
{
1641
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1642
	struct i915_page_table *pt;
1643
	uint32_t pde;
1644

1645
	gen6_for_each_pde(pt, pd, start, length, pde)
1646 1647 1648 1649
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1650
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1651 1652
}

1653
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1654
{
1655
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1656

1657
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1658 1659
}

1660
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1661
			 struct drm_i915_gem_request *req)
1662
{
1663
	struct intel_engine_cs *engine = req->engine;
1664 1665 1666
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1667
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1668 1669 1670
	if (ret)
		return ret;

1671
	ret = intel_ring_begin(req, 6);
1672 1673 1674
	if (ret)
		return ret;

1675 1676 1677 1678 1679 1680 1681
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(engine, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
	intel_ring_emit(engine, get_pd_offset(ppgtt));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1682 1683 1684 1685

	return 0;
}

1686
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1687
			  struct drm_i915_gem_request *req)
1688
{
1689
	struct intel_engine_cs *engine = req->engine;
1690 1691
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

1692 1693
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1694 1695 1696
	return 0;
}

1697
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1698
			  struct drm_i915_gem_request *req)
1699
{
1700
	struct intel_engine_cs *engine = req->engine;
1701 1702 1703
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1704
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1705 1706 1707
	if (ret)
		return ret;

1708
	ret = intel_ring_begin(req, 6);
1709 1710 1711
	if (ret)
		return ret;

1712 1713 1714 1715 1716 1717 1718
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(engine, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
	intel_ring_emit(engine, get_pd_offset(ppgtt));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1719

1720
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1721 1722
	if (engine->id != RCS) {
		ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1723 1724 1725 1726
		if (ret)
			return ret;
	}

1727 1728 1729
	return 0;
}

1730
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1731
			  struct drm_i915_gem_request *req)
1732
{
1733
	struct intel_engine_cs *engine = req->engine;
1734 1735 1736
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1737

1738 1739
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1740

1741
	POSTING_READ(RING_PP_DIR_DCLV(engine));
1742 1743 1744 1745

	return 0;
}

1746
static void gen8_ppgtt_enable(struct drm_device *dev)
1747 1748
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1749
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
1750

1751
	for_each_engine(engine, dev_priv) {
1752
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1753
		I915_WRITE(RING_MODE_GEN7(engine),
1754
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1755 1756
	}
}
B
Ben Widawsky 已提交
1757

1758
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1759
{
1760
	struct drm_i915_private *dev_priv = dev->dev_private;
1761
	struct intel_engine_cs *engine;
1762
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1763

1764 1765
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1766

1767 1768 1769 1770 1771 1772 1773 1774
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1775

1776
	for_each_engine(engine, dev_priv) {
B
Ben Widawsky 已提交
1777
		/* GFX_MODE is per-ring on gen7+ */
1778
		I915_WRITE(RING_MODE_GEN7(engine),
1779
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1780
	}
1781
}
B
Ben Widawsky 已提交
1782

1783
static void gen6_ppgtt_enable(struct drm_device *dev)
1784
{
1785
	struct drm_i915_private *dev_priv = dev->dev_private;
1786
	uint32_t ecochk, gab_ctl, ecobits;
1787

1788 1789 1790
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1791

1792 1793 1794 1795 1796 1797 1798
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1799 1800
}

1801
/* PPGTT support for Sandybdrige/Gen6 and later */
1802
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1803 1804
				   uint64_t start,
				   uint64_t length,
1805
				   bool use_scratch)
1806
{
1807
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1808
	gen6_pte_t *pt_vaddr, scratch_pte;
1809 1810
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1811 1812
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1813
	unsigned last_pte, i;
1814

1815 1816
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
1817

1818 1819
	while (num_entries) {
		last_pte = first_pte + num_entries;
1820 1821
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1822

1823
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1824

1825 1826
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1827

1828
		kunmap_px(ppgtt, pt_vaddr);
1829

1830 1831
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1832
		act_pt++;
1833
	}
1834 1835
}

1836
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1837
				      struct sg_table *pages,
1838
				      uint64_t start,
1839
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1840
{
1841
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1842
	unsigned first_entry = start >> PAGE_SHIFT;
1843 1844
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1845 1846 1847
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1848

1849
	for_each_sgt_dma(addr, sgt_iter, pages) {
1850
		if (pt_vaddr == NULL)
1851
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1852

1853
		pt_vaddr[act_pte] =
1854
			vm->pte_encode(addr, cache_level, true, flags);
1855

1856
		if (++act_pte == GEN6_PTES) {
1857
			kunmap_px(ppgtt, pt_vaddr);
1858
			pt_vaddr = NULL;
1859
			act_pt++;
1860
			act_pte = 0;
D
Daniel Vetter 已提交
1861 1862
		}
	}
1863

1864
	if (pt_vaddr)
1865
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1866 1867
}

1868
static int gen6_alloc_va_range(struct i915_address_space *vm,
1869
			       uint64_t start_in, uint64_t length_in)
1870
{
1871 1872
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1873 1874
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1875
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1876
	struct i915_page_table *pt;
1877
	uint32_t start, length, start_save, length_save;
1878
	uint32_t pde;
1879 1880
	int ret;

1881 1882 1883 1884 1885
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1886 1887 1888 1889 1890 1891 1892 1893

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1894
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1895
		if (pt != vm->scratch_pt) {
1896 1897 1898 1899 1900 1901 1902
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1903
		pt = alloc_pt(dev);
1904 1905 1906 1907 1908 1909 1910 1911
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1912
		__set_bit(pde, new_page_tables);
1913
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1914 1915 1916 1917
	}

	start = start_save;
	length = length_save;
1918

1919
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1920 1921 1922 1923 1924 1925
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1926
		if (__test_and_clear_bit(pde, new_page_tables))
1927 1928
			gen6_write_pde(&ppgtt->pd, pde, pt);

1929 1930 1931 1932
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1933
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1934 1935 1936
				GEN6_PTES);
	}

1937 1938 1939 1940
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1941
	readl(ggtt->gsm);
1942

1943
	mark_tlbs_dirty(ppgtt);
1944
	return 0;
1945 1946 1947

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1948
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1949

1950
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1951
		free_pt(vm->dev, pt);
1952 1953 1954 1955
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1956 1957
}

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

1985
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1986
{
1987
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1988 1989
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
1990 1991
	struct i915_page_table *pt;
	uint32_t pde;
1992

1993 1994
	drm_mm_remove_node(&ppgtt->node);

1995
	gen6_for_all_pdes(pt, pd, pde)
1996
		if (pt != vm->scratch_pt)
1997
			free_pt(dev, pt);
1998

1999
	gen6_free_scratch(vm);
2000 2001
}

2002
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2003
{
2004
	struct i915_address_space *vm = &ppgtt->base;
2005
	struct drm_device *dev = ppgtt->base.dev;
2006 2007
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2008
	bool retried = false;
2009
	int ret;
2010

B
Ben Widawsky 已提交
2011 2012 2013 2014
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2015
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2016

2017 2018 2019
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2020

2021
alloc:
2022
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2023 2024
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2025
						  0, ggtt->base.total,
2026
						  DRM_MM_TOPDOWN);
2027
	if (ret == -ENOSPC && !retried) {
2028
		ret = i915_gem_evict_something(dev, &ggtt->base,
2029
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2030
					       I915_CACHE_NONE,
2031
					       0, ggtt->base.total,
2032
					       0);
2033
		if (ret)
2034
			goto err_out;
2035 2036 2037 2038

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2039

2040
	if (ret)
2041 2042
		goto err_out;

2043

2044
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2045
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2046

2047
	return 0;
2048 2049

err_out:
2050
	gen6_free_scratch(vm);
2051
	return ret;
2052 2053 2054 2055
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2056
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2057
}
2058

2059 2060 2061
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2062
	struct i915_page_table *unused;
2063
	uint32_t pde;
2064

2065
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2066
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2067 2068
}

2069
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2070 2071
{
	struct drm_device *dev = ppgtt->base.dev;
2072 2073
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2074 2075
	int ret;

2076
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2077 2078 2079 2080 2081 2082 2083 2084 2085
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

2086
	if (intel_vgpu_active(dev_priv))
2087 2088
		ppgtt->switch_mm = vgpu_mm_switch;

2089 2090 2091 2092
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2093
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2094 2095
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2096 2097
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2098 2099
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2100
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2101
	ppgtt->debug_dump = gen6_dump_ppgtt;
2102

2103
	ppgtt->pd.base.ggtt_offset =
2104
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2105

2106
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2107
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2108

2109
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2110

2111 2112
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2113
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2114 2115
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2116

2117
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2118
		  ppgtt->pd.base.ggtt_offset << 10);
2119

2120
	return 0;
2121 2122
}

2123
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2124
{
2125
	ppgtt->base.dev = dev;
2126

B
Ben Widawsky 已提交
2127
	if (INTEL_INFO(dev)->gen < 8)
2128
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2129
	else
2130
		return gen8_ppgtt_init(ppgtt);
2131
}
2132

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
static void gtt_write_workarounds(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
	if (IS_BROADWELL(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
	else if (IS_CHERRYVIEW(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
	else if (IS_SKYLAKE(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
	else if (IS_BROXTON(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2162
static int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2163 2164 2165
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
2166

2167
	ret = __hw_ppgtt_init(dev, ppgtt);
2168
	if (ret == 0) {
B
Ben Widawsky 已提交
2169
		kref_init(&ppgtt->ref);
2170
		i915_address_space_init(&ppgtt->base, dev_priv);
2171
	}
2172 2173 2174 2175

	return ret;
}

2176 2177
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2178 2179
	gtt_write_workarounds(dev);

2180 2181 2182 2183 2184 2185
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2196
		MISSING_CASE(INTEL_INFO(dev)->gen);
2197

2198 2199
	return 0;
}
2200

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

2219 2220
	trace_i915_ppgtt_create(&ppgtt->base);

2221 2222 2223
	return ppgtt;
}

2224 2225 2226 2227 2228
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2229 2230
	trace_i915_ppgtt_release(&ppgtt->base);

2231 2232 2233 2234
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

2235 2236 2237
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2238 2239 2240
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2241

2242 2243 2244 2245
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2246
static bool needs_idle_maps(struct drm_device *dev)
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
2258 2259
static bool do_idling(struct drm_i915_private *dev_priv)
{
2260
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2261 2262
	bool ret = dev_priv->mm.interruptible;

2263
	if (unlikely(ggtt->do_idle_maps)) {
B
Ben Widawsky 已提交
2264
		dev_priv->mm.interruptible = false;
2265 2266
		if (i915_gem_wait_for_idle(dev_priv)) {
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
B
Ben Widawsky 已提交
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
2277 2278 2279
	struct i915_ggtt *ggtt = &dev_priv->ggtt;

	if (unlikely(ggtt->do_idle_maps))
B
Ben Widawsky 已提交
2280 2281 2282
		dev_priv->mm.interruptible = interruptible;
}

2283
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2284
{
2285
	struct intel_engine_cs *engine;
2286

2287
	if (INTEL_INFO(dev_priv)->gen < 6)
2288 2289
		return;

2290
	for_each_engine(engine, dev_priv) {
2291
		u32 fault_reg;
2292
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2293 2294
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2295
					 "\tAddr: 0x%08lx\n"
2296 2297 2298 2299 2300 2301 2302
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2303
			I915_WRITE(RING_FAULT_REG(engine),
2304 2305 2306
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2307
	POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
2308 2309
}

2310 2311
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2312
	if (INTEL_INFO(dev_priv)->gen < 6) {
2313 2314 2315 2316 2317 2318 2319
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2320 2321
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2322 2323
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2324 2325 2326 2327 2328 2329 2330

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2331
	i915_check_and_clear_faults(dev_priv);
2332

2333 2334
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			     true);
2335 2336

	i915_ggtt_flush(dev_priv);
2337 2338
}

2339
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2340
{
2341 2342 2343 2344 2345 2346
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2347 2348
}

2349
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2350 2351 2352 2353 2354 2355 2356 2357 2358
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	gen8_set_pte(pte, gen8_pte_encode(addr, level, true));

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

B
Ben Widawsky 已提交
2381 2382
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2383
				     uint64_t start,
2384
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2385
{
2386
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2387
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2388 2389 2390 2391
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
2392
	int rpm_atomic_seq;
2393
	int i = 0;
2394 2395

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2396

2397 2398 2399 2400 2401
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = gen8_pte_encode(addr, level, true);
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2412
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2413 2414 2415 2416 2417 2418 2419

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2420 2421

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2422 2423
}

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	iowrite32(vm->pte_encode(addr, level, true, flags), pte);

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2472 2473 2474 2475 2476 2477
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2478
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2479
				     struct sg_table *st,
2480
				     uint64_t start,
2481
				     enum i915_cache_level level, u32 flags)
2482
{
2483
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2484
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2485 2486 2487 2488
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
2489
	int rpm_atomic_seq;
2490
	int i = 0;
2491 2492

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2493

2494 2495 2496 2497 2498
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = vm->pte_encode(addr, level, true, flags);
		iowrite32(gtt_entry, &gtt_entries[i++]);
2499 2500 2501 2502 2503 2504 2505 2506
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2507 2508
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2509 2510 2511 2512 2513 2514 2515

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2516 2517

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2518 2519
}

2520 2521 2522 2523 2524 2525 2526
static void nop_clear_range(struct i915_address_space *vm,
			    uint64_t start,
			    uint64_t length,
			    bool use_scratch)
{
}

B
Ben Widawsky 已提交
2527
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2528 2529
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2530 2531
				  bool use_scratch)
{
2532
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2533
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2534 2535
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2536
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2537 2538
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2539
	int i;
2540 2541 2542
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2543 2544 2545 2546 2547 2548

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2549
	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
B
Ben Widawsky 已提交
2550 2551 2552 2553 2554
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
2555 2556

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2557 2558
}

2559
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2560 2561
				  uint64_t start,
				  uint64_t length,
2562
				  bool use_scratch)
2563
{
2564
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2565
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2566 2567
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2568
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2569 2570
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2571
	int i;
2572 2573 2574
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2575 2576 2577 2578 2579 2580

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2581 2582
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, use_scratch, 0);
2583

2584 2585 2586
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
2587 2588

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2589 2590
}

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2609 2610 2611 2612
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2613
{
2614
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2615 2616
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2617 2618 2619
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2620

2621
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2622

2623 2624
	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);

2625 2626
}

2627
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2628 2629
				  uint64_t start,
				  uint64_t length,
2630
				  bool unused)
2631
{
2632
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2633 2634
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2635 2636 2637 2638
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2639
	intel_gtt_clear_range(first_entry, num_entries);
2640 2641

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2642 2643
}

2644 2645 2646
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
				vma->node.start,
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
	vma->bound |= GLOBAL_BIND | LOCAL_BIND;

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2677
{
2678
	u32 pte_flags;
2679 2680 2681 2682 2683
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2684

2685
	/* Currently applicable only to VLV */
2686 2687
	pte_flags = 0;
	if (vma->obj->gt_ro)
2688
		pte_flags |= PTE_READ_ONLY;
2689

2690

2691
	if (flags & GLOBAL_BIND) {
2692 2693
		vma->vm->insert_entries(vma->vm,
					vma->ggtt_view.pages,
2694 2695
					vma->node.start,
					cache_level, pte_flags);
2696
	}
2697

2698
	if (flags & LOCAL_BIND) {
2699 2700 2701 2702
		struct i915_hw_ppgtt *appgtt =
			to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
					    vma->ggtt_view.pages,
2703
					    vma->node.start,
2704
					    cache_level, pte_flags);
2705
	}
2706 2707

	return 0;
2708 2709
}

2710
static void ggtt_unbind_vma(struct i915_vma *vma)
2711
{
2712
	struct drm_device *dev = vma->vm->dev;
2713
	struct drm_i915_private *dev_priv = dev->dev_private;
2714
	struct drm_i915_gem_object *obj = vma->obj;
2715 2716 2717
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
2718

2719
	if (vma->bound & GLOBAL_BIND) {
2720 2721
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
2722
				     size,
2723 2724
				     true);
	}
2725

2726
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
2727
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2728

2729
		appgtt->base.clear_range(&appgtt->base,
2730
					 vma->node.start,
2731
					 size,
2732 2733
					 true);
	}
2734 2735 2736
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2737
{
B
Ben Widawsky 已提交
2738 2739 2740 2741 2742 2743
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2744 2745
	dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
		     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2746 2747

	undo_idling(dev_priv, interruptible);
2748
}
2749

2750 2751
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2752 2753
				  u64 *start,
				  u64 *end)
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2766

D
Daniel Vetter 已提交
2767
static int i915_gem_setup_global_gtt(struct drm_device *dev,
2768 2769 2770
				     u64 start,
				     u64 mappable_end,
				     u64 end)
2771
{
2772 2773 2774 2775 2776 2777 2778 2779 2780
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2781 2782
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2783 2784 2785
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2786
	int ret;
2787

2788 2789
	BUG_ON(mappable_end > end);

2790
	ggtt->base.start = start;
2791

2792 2793
	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm */
2794 2795 2796
	ggtt->base.total = end - start - PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
2797

2798 2799 2800
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2801

2802
	if (!HAS_LLC(dev))
2803
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
2804

2805
	/* Mark any preallocated objects as occupied */
2806
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2807
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
2808

2809
		DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
2810 2811 2812
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2813
		ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
2814 2815 2816 2817
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2818
		vma->bound |= GLOBAL_BIND;
2819
		__i915_vma_set_map_and_fenceable(vma);
2820
		list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
2821 2822 2823
	}

	/* Clear any non-preallocated blocks */
2824
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2825 2826
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2827
		ggtt->base.clear_range(&ggtt->base, hole_start,
2828
				     hole_end - hole_start, true);
2829 2830 2831
	}

	/* And finally clear the reserved guard page */
2832
	ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
2833

2834 2835 2836 2837 2838 2839 2840
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2851
		if (ret) {
2852
			ppgtt->base.cleanup(&ppgtt->base);
2853
			kfree(ppgtt);
2854
			return ret;
2855
		}
2856

2857 2858 2859 2860 2861
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2862
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2863 2864
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2865 2866
	}

2867
	return 0;
2868 2869
}

2870 2871 2872 2873 2874
/**
 * i915_gem_init_ggtt - Initialize GEM for Global GTT
 * @dev: DRM device
 */
void i915_gem_init_ggtt(struct drm_device *dev)
2875
{
2876 2877
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2878

2879
	i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
2880 2881
}

2882 2883 2884 2885 2886
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
 * @dev: DRM device
 */
void i915_ggtt_cleanup_hw(struct drm_device *dev)
2887
{
2888 2889
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2890

2891 2892 2893 2894 2895 2896
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2897 2898
	i915_gem_cleanup_stolen(dev);

2899
	if (drm_mm_initialized(&ggtt->base.mm)) {
2900
		intel_vgt_deballoon(dev_priv);
2901

2902 2903
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2904 2905
	}

2906
	ggtt->base.cleanup(&ggtt->base);
2907
}
2908

2909
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2910 2911 2912 2913 2914 2915
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2916
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2917 2918 2919 2920 2921
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2922 2923 2924 2925 2926 2927 2928

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2929 2930 2931
	return bdw_gmch_ctl << 20;
}

2932
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2943
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2944 2945 2946 2947 2948 2949
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2950
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2951 2952 2953 2954 2955 2956
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2987 2988 2989
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
2990 2991
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2992
	struct i915_page_scratch *scratch_page;
2993
	phys_addr_t ggtt_phys_addr;
B
Ben Widawsky 已提交
2994 2995

	/* For Modern GENs the PTEs and register space are split in the BAR */
2996 2997
	ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
			 (pci_resource_len(dev->pdev, 0) / 2);
B
Ben Widawsky 已提交
2998

I
Imre Deak 已提交
2999 3000 3001 3002 3003 3004 3005 3006
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
3007
		ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
I
Imre Deak 已提交
3008
	else
3009 3010
		ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
	if (!ggtt->gsm) {
B
Ben Widawsky 已提交
3011 3012 3013 3014
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

3015 3016
	scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(scratch_page)) {
B
Ben Widawsky 已提交
3017 3018
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3019
		iounmap(ggtt->gsm);
3020
		return PTR_ERR(scratch_page);
B
Ben Widawsky 已提交
3021 3022
	}

3023
	ggtt->base.scratch_page = scratch_page;
3024 3025

	return 0;
B
Ben Widawsky 已提交
3026 3027
}

B
Ben Widawsky 已提交
3028 3029 3030
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3031
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

3044
	if (!USES_PPGTT(dev_priv))
3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
3060 3061
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
3062 3063
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3064 3065
}

3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3097 3098
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3099 3100
}

3101
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3102
{
3103
	struct drm_device *dev = ggtt->base.dev;
3104
	struct drm_i915_private *dev_priv = to_i915(dev);
B
Ben Widawsky 已提交
3105 3106 3107 3108
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3109 3110
	ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
	ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
B
Ben Widawsky 已提交
3111 3112 3113 3114 3115 3116

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

3117
	if (INTEL_INFO(dev)->gen >= 9) {
3118 3119
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
		ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
3120
	} else if (IS_CHERRYVIEW(dev)) {
3121 3122
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
		ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
3123
	} else {
3124 3125
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
		ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
3126
	}
B
Ben Widawsky 已提交
3127

3128
	ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3129

S
Sumit Singh 已提交
3130
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3131 3132 3133
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3134

3135
	ret = ggtt_probe_common(dev, ggtt->size);
B
Ben Widawsky 已提交
3136

3137 3138
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3139
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3140 3141 3142 3143 3144 3145 3146 3147
	ggtt->base.clear_range = nop_clear_range;
	if (!USES_FULL_PPGTT(dev_priv))
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

B
Ben Widawsky 已提交
3148 3149 3150
	return ret;
}

3151
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3152
{
3153
	struct drm_device *dev = ggtt->base.dev;
3154 3155 3156
	u16 snb_gmch_ctl;
	int ret;

3157 3158
	ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
	ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
3159

3160 3161
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3162
	 */
3163 3164
	if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3165
		return -ENXIO;
3166 3167 3168 3169 3170 3171
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

3172 3173 3174
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
	ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3175

3176
	ret = ggtt_probe_common(dev, ggtt->size);
3177

3178
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3179
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3180 3181 3182
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3183

3184 3185 3186
	return ret;
}

3187
static void gen6_gmch_remove(struct i915_address_space *vm)
3188
{
3189
	struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
3190

3191
	iounmap(ggtt->gsm);
3192
	free_scratch_page(vm->dev, vm->scratch_page);
3193
}
3194

3195
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3196
{
3197
	struct drm_device *dev = ggtt->base.dev;
3198
	struct drm_i915_private *dev_priv = to_i915(dev);
3199 3200 3201 3202 3203 3204 3205 3206
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3207 3208
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3209

3210
	ggtt->do_idle_maps = needs_idle_maps(dev_priv->dev);
3211
	ggtt->base.insert_page = i915_ggtt_insert_page;
3212 3213 3214 3215
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3216

3217
	if (unlikely(ggtt->do_idle_maps))
3218 3219
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3220 3221 3222
	return 0;
}

3223
static void i915_gmch_remove(struct i915_address_space *vm)
3224 3225 3226 3227
{
	intel_gmch_remove();
}

3228 3229 3230 3231 3232
/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
 * @dev: DRM device
 */
int i915_ggtt_init_hw(struct drm_device *dev)
3233
{
3234
	struct drm_i915_private *dev_priv = to_i915(dev);
3235
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3236 3237 3238
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
3239 3240
		ggtt->probe = i915_gmch_probe;
		ggtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
3241
	} else if (INTEL_INFO(dev)->gen < 8) {
3242 3243
		ggtt->probe = gen6_gmch_probe;
		ggtt->base.cleanup = gen6_gmch_remove;
3244 3245

		if (HAS_EDRAM(dev))
3246
			ggtt->base.pte_encode = iris_pte_encode;
3247
		else if (IS_HASWELL(dev))
3248
			ggtt->base.pte_encode = hsw_pte_encode;
3249
		else if (IS_VALLEYVIEW(dev))
3250
			ggtt->base.pte_encode = byt_pte_encode;
3251
		else if (INTEL_INFO(dev)->gen >= 7)
3252
			ggtt->base.pte_encode = ivb_pte_encode;
3253
		else
3254
			ggtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
3255
	} else {
3256 3257
		ggtt->probe = gen8_gmch_probe;
		ggtt->base.cleanup = gen6_gmch_remove;
3258 3259
	}

3260 3261
	ggtt->base.dev = dev;
	ggtt->base.is_ggtt = true;
3262

3263
	ret = ggtt->probe(ggtt);
3264
	if (ret)
3265 3266
		return ret;

3267 3268 3269 3270 3271 3272 3273 3274
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
			  "of address space! Found %lldM!\n",
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3275 3276 3277 3278 3279 3280 3281 3282
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto out_gtt_cleanup;

3283
	/* GMADR is the PCI mmio aperture into the global GTT. */
3284
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3285 3286 3287
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3288 3289 3290 3291
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3292 3293

	return 0;
3294 3295

out_gtt_cleanup:
3296
	ggtt->base.cleanup(&ggtt->base);
3297 3298

	return ret;
3299
}
3300

3301 3302 3303 3304 3305 3306 3307 3308
int i915_ggtt_enable_hw(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

	return 0;
}

3309 3310
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3311 3312
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3313
	struct drm_i915_gem_object *obj;
3314
	struct i915_vma *vma;
3315

3316
	i915_check_and_clear_faults(dev_priv);
3317 3318

	/* First fill our portion of the GTT with scratch pages */
3319 3320
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			       true);
3321

3322
	/* Cache flush objects bound into GGTT and rebind them. */
3323
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
3324
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3325
			if (vma->vm != &ggtt->base)
3326
				continue;
3327

3328 3329 3330 3331
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
		}

3332 3333
		if (obj->pin_display)
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3334
	}
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3346 3347
		struct i915_address_space *vm;

3348 3349 3350
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3351
			struct i915_hw_ppgtt *ppgtt;
3352

3353
			if (vm->is_ggtt)
3354
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3355 3356
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3357 3358 3359 3360 3361 3362 3363 3364 3365

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3366 3367 3368 3369
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
3370
{
3371
	struct i915_vma *vma;
3372

3373 3374
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
3375 3376

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3377 3378
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3379

3380 3381
	INIT_LIST_HEAD(&vma->vm_link);
	INIT_LIST_HEAD(&vma->obj_link);
3382 3383 3384
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;
3385
	vma->is_ggtt = i915_is_ggtt(vm);
3386

3387
	if (i915_is_ggtt(vm))
3388
		vma->ggtt_view = *ggtt_view;
3389 3390
	else
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3391

3392
	list_add_tail(&vma->obj_link, &obj->vma_list);
3393 3394 3395 3396 3397

	return vma;
}

struct i915_vma *
3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3413
				       const struct i915_ggtt_view *view)
3414
{
3415 3416 3417
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3418
	struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
3419

3420
	if (!vma)
3421
		vma = __i915_gem_vma_create(obj, &ggtt->base, view);
3422 3423

	return vma;
3424

3425
}
3426

3427
static struct scatterlist *
3428
rotate_pages(const dma_addr_t *in, unsigned int offset,
3429
	     unsigned int width, unsigned int height,
3430
	     unsigned int stride,
3431
	     struct sg_table *st, struct scatterlist *sg)
3432 3433 3434 3435 3436
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3437
		src_idx = stride * (height - 1) + column;
3438 3439 3440 3441 3442 3443 3444
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3445
			sg_dma_address(sg) = in[offset + src_idx];
3446 3447
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3448
			src_idx -= stride;
3449 3450
		}
	}
3451 3452

	return sg;
3453 3454 3455
}

static struct sg_table *
3456
intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
3457 3458
			  struct drm_i915_gem_object *obj)
{
3459
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3460
	unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
3461
	unsigned int size_pages_uv;
3462 3463
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3464 3465 3466
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3467 3468
	unsigned int uv_start_page;
	struct scatterlist *sg;
3469
	int ret = -ENOMEM;
3470 3471

	/* Allocate a temporary list of source pages for random access. */
3472
	page_addr_list = drm_malloc_gfp(n_pages,
3473 3474
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3475 3476 3477
	if (!page_addr_list)
		return ERR_PTR(ret);

3478 3479
	/* Account for UV plane with NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12)
3480
		size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
3481 3482 3483
	else
		size_pages_uv = 0;

3484 3485 3486 3487 3488
	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3489
	ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
3490 3491 3492 3493 3494
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
3495 3496
	for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
		page_addr_list[i++] = dma_addr;
3497

3498
	GEM_BUG_ON(i != n_pages);
3499 3500 3501
	st->nents = 0;
	sg = st->sgl;

3502
	/* Rotate the pages. */
3503
	sg = rotate_pages(page_addr_list, 0,
3504 3505
			  rot_info->plane[0].width, rot_info->plane[0].height,
			  rot_info->plane[0].width,
3506
			  st, sg);
3507

3508 3509 3510 3511 3512 3513 3514 3515
	/* Append the UV plane if NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12) {
		uv_start_page = size_pages;

		/* Check for tile-row un-alignment. */
		if (offset_in_page(rot_info->uv_offset))
			uv_start_page--;

3516 3517
		rot_info->uv_start_page = uv_start_page;

3518 3519 3520 3521
		sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
				  rot_info->plane[1].width, rot_info->plane[1].height,
				  rot_info->plane[1].width,
				  st, sg);
3522 3523
	}

3524 3525 3526
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
		      obj->base.size, rot_info->plane[0].width,
		      rot_info->plane[0].height, size_pages + size_pages_uv,
3527
		      size_pages);
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3538 3539 3540
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
		      obj->base.size, ret, rot_info->plane[0].width,
		      rot_info->plane[0].height, size_pages + size_pages_uv,
3541
		      size_pages);
3542 3543
	return ERR_PTR(ret);
}
3544

3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3586
static int
3587
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3588
{
3589 3590
	int ret = 0;

3591 3592 3593 3594 3595
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
3596 3597
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
3598
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3599 3600 3601
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
3602 3603 3604 3605 3606
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
3607
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3608
			  vma->ggtt_view.type);
3609 3610 3611 3612 3613 3614
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3615 3616
	}

3617
	return ret;
3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3633 3634
	int ret;
	u32 bind_flags;
3635

3636 3637
	if (WARN_ON(flags == 0))
		return -EINVAL;
3638

3639
	bind_flags = 0;
3640 3641 3642 3643 3644 3645 3646 3647 3648 3649
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

3650 3651 3652 3653
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
3654 3655
		/* XXX: i915_vma_pin() will fix this +- hack */
		vma->pin_count++;
3656
		trace_i915_va_alloc(vma);
3657 3658 3659
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
3660
		vma->pin_count--;
3661 3662 3663 3664 3665
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3666 3667
	if (ret)
		return ret;
3668 3669

	vma->bound |= bind_flags;
3670 3671 3672

	return 0;
}
3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
3685
	if (view->type == I915_GGTT_VIEW_NORMAL) {
3686
		return obj->base.size;
3687
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
3688
		return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
3689 3690
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
3691 3692 3693 3694 3695
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721

void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

	lockdep_assert_held(&vma->vm->dev->struct_mutex);
	if (WARN_ON(!vma->obj->map_and_fenceable))
		return ERR_PTR(-ENODEV);

	GEM_BUG_ON(!vma->is_ggtt);
	GEM_BUG_ON((vma->bound & GLOBAL_BIND) == 0);

	ptr = vma->iomap;
	if (ptr == NULL) {
		ptr = io_mapping_map_wc(i915_vm_to_ggtt(vma->vm)->mappable,
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
			return ERR_PTR(-ENOMEM);

		vma->iomap = ptr;
	}

	vma->pin_count++;
	return ptr;
}