i915_irq.c 115.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

V
Ville Syrjälä 已提交
129
#define GEN3_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141 142 143 144 145 146 147 148
#define GEN2_IRQ_RESET(type) do { \
	I915_WRITE16(type##IMR, 0xffff); \
	POSTING_READ16(type##IMR); \
	I915_WRITE16(type##IER, 0); \
	I915_WRITE16(type##IIR, 0xffff); \
	POSTING_READ16(type##IIR); \
	I915_WRITE16(type##IIR, 0xffff); \
	POSTING_READ16(type##IIR); \
} while (0)

149 150 151
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
V
Ville Syrjälä 已提交
152
static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
153
				    i915_reg_t reg)
154 155 156 157 158 159 160
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
161
	     i915_mmio_reg_offset(reg), val);
162 163 164 165 166
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
167

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
{
	u16 val = I915_READ16(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
	     i915_mmio_reg_offset(reg), val);
	I915_WRITE16(reg, 0xffff);
	POSTING_READ16(reg);
	I915_WRITE16(reg, 0xffff);
	POSTING_READ16(reg);
}

P
Paulo Zanoni 已提交
184
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
V
Ville Syrjälä 已提交
185
	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
186
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
187 188
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
189 190
} while (0)

V
Ville Syrjälä 已提交
191 192
#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
193
	I915_WRITE(type##IER, (ier_val)); \
194 195
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
196 197
} while (0)

198 199 200 201 202 203 204
#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
	I915_WRITE16(type##IER, (ier_val)); \
	I915_WRITE16(type##IMR, (imr_val)); \
	POSTING_READ16(type##IMR); \
} while (0)

205
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
206
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
207

208 209 210 211 212 213 214 215
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

216
	lockdep_assert_held(&dev_priv->irq_lock);
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

246 247 248 249 250 251
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
252 253 254
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
255
{
256 257
	uint32_t new_val;

258
	lockdep_assert_held(&dev_priv->irq_lock);
259

260 261
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

262
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
263 264
		return;

265 266 267 268 269 270
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
271
		I915_WRITE(DEIMR, dev_priv->irq_mask);
272
		POSTING_READ(DEIMR);
273 274 275
	}
}

P
Paulo Zanoni 已提交
276 277 278 279 280 281 282 283 284 285
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
286
	lockdep_assert_held(&dev_priv->irq_lock);
P
Paulo Zanoni 已提交
287

288 289
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

290
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
291 292
		return;

P
Paulo Zanoni 已提交
293 294 295 296 297
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

298
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
299 300
{
	ilk_update_gt_irq(dev_priv, mask, mask);
301
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
302 303
}

304
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
305 306 307 308
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

309
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
310
{
311
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
312 313
}

314
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
315
{
316
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
317 318
}

319
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
320
{
321
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
322 323
}

P
Paulo Zanoni 已提交
324
/**
325 326 327 328 329
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
330 331 332 333
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
334
	uint32_t new_val;
P
Paulo Zanoni 已提交
335

336 337
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

338
	lockdep_assert_held(&dev_priv->irq_lock);
P
Paulo Zanoni 已提交
339

340
	new_val = dev_priv->pm_imr;
341 342 343
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

344 345 346
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
347
		POSTING_READ(gen6_pm_imr(dev_priv));
348
	}
P
Paulo Zanoni 已提交
349 350
}

351
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
352
{
353 354 355
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
356 357 358
	snb_update_pm_irq(dev_priv, mask, mask);
}

359
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
360 361 362 363
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

364
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
365 366 367 368
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

369
	__gen6_mask_pm_irq(dev_priv, mask);
370 371
}

372
static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
373
{
374
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
375

376
	lockdep_assert_held(&dev_priv->irq_lock);
377 378 379

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
380
	POSTING_READ(reg);
381 382
}

383
static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
384
{
385
	lockdep_assert_held(&dev_priv->irq_lock);
386 387 388 389 390 391 392

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

393
static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
394
{
395
	lockdep_assert_held(&dev_priv->irq_lock);
396 397 398 399 400 401 402 403 404 405 406

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
407
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
408 409 410
	spin_unlock_irq(&dev_priv->irq_lock);
}

411
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
412
{
413 414 415
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

416
	spin_lock_irq(&dev_priv->irq_lock);
417 418
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
419
	dev_priv->rps.interrupts_enabled = true;
420
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
421

422 423 424
	spin_unlock_irq(&dev_priv->irq_lock);
}

425
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
426
{
427 428 429
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
430 431
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
432

433
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
434

435
	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
436 437

	spin_unlock_irq(&dev_priv->irq_lock);
438
	synchronize_irq(dev_priv->drm.irq);
439 440

	/* Now that we will not be generating any more work, flush any
441
	 * outstanding tasks. As we are called on the RPS idle path,
442 443 444 445 446
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
447 448
}

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

481
/**
482 483 484 485 486
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
487 488 489 490 491 492 493
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

494
	lockdep_assert_held(&dev_priv->irq_lock);
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

527
	lockdep_assert_held(&dev_priv->irq_lock);
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

545 546 547 548 549 550
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
551 552 553
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
554 555 556 557 558
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

559 560
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

561
	lockdep_assert_held(&dev_priv->irq_lock);
562

563
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
564 565
		return;

566 567 568
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
569

D
Daniel Vetter 已提交
570
static void
571 572
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
573
{
574
	i915_reg_t reg = PIPESTAT(pipe);
575
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
576

577
	lockdep_assert_held(&dev_priv->irq_lock);
578
	WARN_ON(!intel_irqs_enabled(dev_priv));
579

580 581 582 583
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
584 585 586
		return;

	if ((pipestat & enable_mask) == enable_mask)
587 588
		return;

589 590
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

591
	/* Enable the interrupt, clear any pending status */
592
	pipestat |= enable_mask | status_mask;
593 594
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
595 596
}

D
Daniel Vetter 已提交
597
static void
598 599
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
600
{
601
	i915_reg_t reg = PIPESTAT(pipe);
602
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
603

604
	lockdep_assert_held(&dev_priv->irq_lock);
605
	WARN_ON(!intel_irqs_enabled(dev_priv));
606

607 608 609 610
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
611 612
		return;

613 614 615
	if ((pipestat & enable_mask) == 0)
		return;

616 617
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

618
	pipestat &= ~enable_mask;
619 620
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
621 622
}

623 624 625 626 627
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
628 629
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
630 631 632
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
633 634 635 636 637 638
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
639 640 641 642 643 644 645 646 647 648 649 650

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

651 652 653 654 655 656
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

657
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
658
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
659 660 661
							   status_mask);
	else
		enable_mask = status_mask << 16;
662 663 664 665 666 667 668 669 670
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

671
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
672
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
673 674 675
							   status_mask);
	else
		enable_mask = status_mask << 16;
676 677 678
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

679
/**
680
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
681
 * @dev_priv: i915 device private
682
 */
683
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
684
{
685
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
686 687
		return;

688
	spin_lock_irq(&dev_priv->irq_lock);
689

690
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
691
	if (INTEL_GEN(dev_priv) >= 4)
692
		i915_enable_pipestat(dev_priv, PIPE_A,
693
				     PIPE_LEGACY_BLC_EVENT_STATUS);
694

695
	spin_unlock_irq(&dev_priv->irq_lock);
696 697
}

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

748 749 750
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
751
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
752
{
753
	struct drm_i915_private *dev_priv = to_i915(dev);
754
	i915_reg_t high_frame, low_frame;
755
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
756
	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
757
	unsigned long irqflags;
758

759 760 761 762 763
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
764

765 766 767 768 769 770
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

771 772
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
773

774 775
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

776 777 778 779 780 781
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
782 783 784
		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ_FW(low_frame);
		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
785 786
	} while (high1 != high2);

787 788
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

789
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
790
	pixel = low & PIPE_PIXEL_MASK;
791
	low >>= PIPE_FRAME_LOW_SHIFT;
792 793 794 795 796 797

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
798
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
799 800
}

801
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
802
{
803
	struct drm_i915_private *dev_priv = to_i915(dev);
804

805
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
806 807
}

808
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
809 810 811
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
812
	struct drm_i915_private *dev_priv = to_i915(dev);
813 814
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
815
	enum pipe pipe = crtc->pipe;
816
	int position, vtotal;
817

818 819 820
	if (!crtc->active)
		return -1;

821 822 823
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

824
	vtotal = mode->crtc_vtotal;
825 826 827
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

828
	if (IS_GEN2(dev_priv))
829
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
830
	else
831
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
832

833 834 835 836 837 838 839 840 841 842 843 844
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
845
	if (HAS_DDI(dev_priv) && !position) {
846 847 848 849
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
850
			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
851 852 853 854 855 856 857
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

858
	/*
859 860
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
861
	 */
862
	return (position + crtc->scanline_offset) % vtotal;
863 864
}

865 866 867 868
static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
				     bool in_vblank_irq, int *vpos, int *hpos,
				     ktime_t *stime, ktime_t *etime,
				     const struct drm_display_mode *mode)
869
{
870
	struct drm_i915_private *dev_priv = to_i915(dev);
871 872
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
873
	int position;
874
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
875
	unsigned long irqflags;
876

877
	if (WARN_ON(!mode->crtc_clock)) {
878
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
879
				 "pipe %c\n", pipe_name(pipe));
880
		return false;
881 882
	}

883
	htotal = mode->crtc_htotal;
884
	hsync_start = mode->crtc_hsync_start;
885 886 887
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
888

889 890 891 892 893 894
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

895 896 897 898 899 900
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
901

902 903 904 905 906 907
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

908
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
909 910 911
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
912
		position = __intel_get_crtc_scanline(intel_crtc);
913 914 915 916 917
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
918
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
919

920 921 922 923
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
924

925 926 927 928 929 930 931 932 933 934 935 936
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

937 938 939 940 941 942 943 944 945 946
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
947 948
	}

949 950 951 952 953 954 955 956
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

957 958 959 960 961 962 963 964 965 966
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
967

968
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
969 970 971 972 973 974
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
975

976
	return true;
977 978
}

979 980
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
981
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
982 983 984 985 986 987 988 989 990 991
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

992
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
993
{
994
	u32 busy_up, busy_down, max_avg, min_avg;
995 996
	u8 new_delay;

997
	spin_lock(&mchdev_lock);
998

999 1000
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1001
	new_delay = dev_priv->ips.cur_delay;
1002

1003
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1004 1005
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1006 1007 1008 1009
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1010
	if (busy_up > max_avg) {
1011 1012 1013 1014
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1015
	} else if (busy_down < min_avg) {
1016 1017 1018 1019
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1020 1021
	}

1022
	if (ironlake_set_drps(dev_priv, new_delay))
1023
		dev_priv->ips.cur_delay = new_delay;
1024

1025
	spin_unlock(&mchdev_lock);
1026

1027 1028 1029
	return;
}

1030
static void notify_ring(struct intel_engine_cs *engine)
1031
{
1032 1033
	struct drm_i915_gem_request *rq = NULL;
	struct intel_wait *wait;
1034

1035
	atomic_inc(&engine->irq_count);
1036
	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
1037

1038 1039
	spin_lock(&engine->breadcrumbs.irq_lock);
	wait = engine->breadcrumbs.irq_wait;
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	if (wait) {
		/* We use a callback from the dma-fence to submit
		 * requests after waiting on our own requests. To
		 * ensure minimum delay in queuing the next request to
		 * hardware, signal the fence now rather than wait for
		 * the signaler to be woken up. We still wake up the
		 * waiter in order to handle the irq-seqno coherency
		 * issues (we may receive the interrupt before the
		 * seqno is written, see __i915_request_irq_complete())
		 * and to handle coalescing of multiple seqno updates
		 * and many waiters.
		 */
		if (i915_seqno_passed(intel_engine_get_seqno(engine),
1053 1054 1055
				      wait->seqno) &&
		    !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			      &wait->request->fence.flags))
1056
			rq = i915_gem_request_get(wait->request);
1057 1058

		wake_up_process(wait->tsk);
1059 1060
	} else {
		__intel_engine_disarm_breadcrumbs(engine);
1061
	}
1062
	spin_unlock(&engine->breadcrumbs.irq_lock);
1063

1064
	if (rq) {
1065
		dma_fence_signal(&rq->fence);
1066 1067
		i915_gem_request_put(rq);
	}
1068 1069

	trace_intel_engine_notify(engine, wait);
1070 1071
}

1072 1073
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1074
{
1075
	ei->ktime = ktime_get_raw();
1076 1077 1078
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1079

1080
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1081
{
1082
	memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
1083
}
1084

1085 1086
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
1087
	const struct intel_rps_ei *prev = &dev_priv->rps.ei;
1088 1089
	struct intel_rps_ei now;
	u32 events = 0;
1090

1091
	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
1092
		return 0;
1093

1094
	vlv_c0_read(dev_priv, &now);
1095

1096
	if (prev->ktime) {
1097
		u64 time, c0;
1098
		u32 render, media;
1099

1100
		time = ktime_us_delta(now.ktime, prev->ktime);
1101

1102 1103 1104 1105 1106 1107 1108
		time *= dev_priv->czclk_freq;

		/* Workload can be split between render + media,
		 * e.g. SwapBuffers being blitted in X after being rendered in
		 * mesa. To account for this we need to combine both engines
		 * into our activity counter.
		 */
1109 1110 1111
		render = now.render_c0 - prev->render_c0;
		media = now.media_c0 - prev->media_c0;
		c0 = max(render, media);
1112
		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1113 1114 1115 1116 1117

		if (c0 > time * dev_priv->rps.up_threshold)
			events = GEN6_PM_RP_UP_THRESHOLD;
		else if (c0 < time * dev_priv->rps.down_threshold)
			events = GEN6_PM_RP_DOWN_THRESHOLD;
1118 1119
	}

1120
	dev_priv->rps.ei = now;
1121
	return events;
1122 1123
}

1124
static void gen6_pm_rps_work(struct work_struct *work)
1125
{
1126 1127
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1128
	bool client_boost = false;
1129
	int new_delay, adj, min, max;
1130
	u32 pm_iir = 0;
1131

1132
	spin_lock_irq(&dev_priv->irq_lock);
1133 1134
	if (dev_priv->rps.interrupts_enabled) {
		pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
1135
		client_boost = atomic_read(&dev_priv->rps.num_waiters);
I
Imre Deak 已提交
1136
	}
1137
	spin_unlock_irq(&dev_priv->irq_lock);
1138

1139
	/* Make sure we didn't queue anything we're not going to process. */
1140
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1141
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1142
		goto out;
1143

1144
	mutex_lock(&dev_priv->rps.hw_lock);
1145

1146 1147
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1148
	adj = dev_priv->rps.last_adj;
1149
	new_delay = dev_priv->rps.cur_freq;
1150 1151
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1152
	if (client_boost)
1153 1154 1155
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1156 1157
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1158 1159
		if (adj > 0)
			adj *= 2;
1160 1161
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1162 1163 1164

		if (new_delay >= dev_priv->rps.max_freq_softlimit)
			adj = 0;
1165
	} else if (client_boost) {
1166
		adj = 0;
1167
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1168 1169
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1170
		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1171
			new_delay = dev_priv->rps.min_freq_softlimit;
1172 1173 1174 1175
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1176 1177
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1178 1179 1180

		if (new_delay <= dev_priv->rps.min_freq_softlimit)
			adj = 0;
1181
	} else { /* unknown event */
1182
		adj = 0;
1183
	}
1184

1185 1186
	dev_priv->rps.last_adj = adj;

1187 1188 1189
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1190
	new_delay += adj;
1191
	new_delay = clamp_t(int, new_delay, min, max);
1192

1193 1194 1195 1196
	if (intel_set_rps(dev_priv, new_delay)) {
		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
		dev_priv->rps.last_adj = 0;
	}
1197

1198
	mutex_unlock(&dev_priv->rps.hw_lock);
1199 1200 1201 1202 1203 1204 1205

out:
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->rps.interrupts_enabled)
		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
	spin_unlock_irq(&dev_priv->irq_lock);
1206 1207
}

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1220
	struct drm_i915_private *dev_priv =
1221
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1222
	u32 error_status, row, bank, subbank;
1223
	char *parity_event[6];
1224
	uint32_t misccpctl;
1225
	uint8_t slice = 0;
1226 1227 1228 1229 1230

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1231
	mutex_lock(&dev_priv->drm.struct_mutex);
1232

1233 1234 1235 1236
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1237 1238 1239 1240
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1241
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1242
		i915_reg_t reg;
1243

1244
		slice--;
1245
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1246
			break;
1247

1248
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1249

1250
		reg = GEN7_L3CDERRST1(slice);
1251

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1267
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1268
				   KOBJ_CHANGE, parity_event);
1269

1270 1271
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1272

1273 1274 1275 1276 1277
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1278

1279
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1280

1281 1282
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1283
	spin_lock_irq(&dev_priv->irq_lock);
1284
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1285
	spin_unlock_irq(&dev_priv->irq_lock);
1286

1287
	mutex_unlock(&dev_priv->drm.struct_mutex);
1288 1289
}

1290 1291
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1292
{
1293
	if (!HAS_L3_DPF(dev_priv))
1294 1295
		return;

1296
	spin_lock(&dev_priv->irq_lock);
1297
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1298
	spin_unlock(&dev_priv->irq_lock);
1299

1300
	iir &= GT_PARITY_ERROR(dev_priv);
1301 1302 1303 1304 1305 1306
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1307
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1308 1309
}

1310
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1311 1312
			       u32 gt_iir)
{
1313
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1314
		notify_ring(dev_priv->engine[RCS]);
1315
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1316
		notify_ring(dev_priv->engine[VCS]);
1317 1318
}

1319
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1320 1321
			       u32 gt_iir)
{
1322
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1323
		notify_ring(dev_priv->engine[RCS]);
1324
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1325
		notify_ring(dev_priv->engine[VCS]);
1326
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1327
		notify_ring(dev_priv->engine[BCS]);
1328

1329 1330
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1331 1332
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1333

1334 1335
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1336 1337
}

1338
static void
1339
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1340
{
1341
	bool tasklet = false;
1342 1343

	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1344
		if (port_count(&engine->execlist_port[0])) {
1345
			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1346 1347
			tasklet = true;
		}
1348
	}
1349 1350 1351 1352 1353 1354 1355 1356

	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
		notify_ring(engine);
		tasklet |= i915.enable_guc_submission;
	}

	if (tasklet)
		tasklet_hi_schedule(&engine->irq_tasklet);
1357 1358
}

1359 1360 1361
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1362 1363 1364 1365
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1366 1367 1368
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1369 1370 1371 1372 1373
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1374
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1375 1376 1377
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1378
			ret = IRQ_HANDLED;
1379
		} else
1380
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1381 1382
	}

1383
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1384 1385 1386
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1387 1388 1389 1390 1391
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1392
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1393
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1394 1395
		if (gt_iir[2] & (dev_priv->pm_rps_events |
				 dev_priv->pm_guc_events)) {
1396
			I915_WRITE_FW(GEN8_GT_IIR(2),
1397 1398
				      gt_iir[2] & (dev_priv->pm_rps_events |
						   dev_priv->pm_guc_events));
1399
			ret = IRQ_HANDLED;
1400 1401 1402 1403
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1404 1405 1406
	return ret;
}

1407 1408 1409 1410
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1411
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1412
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1413
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1414 1415 1416 1417
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1418
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1419
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1420
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1421 1422 1423 1424
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1425
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1426 1427 1428 1429
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1430 1431 1432

	if (gt_iir[2] & dev_priv->pm_guc_events)
		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1433 1434
}

1435 1436 1437 1438
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1439
		return val & PORTA_HOTPLUG_LONG_DETECT;
1440 1441 1442 1443 1444 1445 1446 1447 1448
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1485
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1486 1487 1488
{
	switch (port) {
	case PORT_B:
1489
		return val & PORTB_HOTPLUG_LONG_DETECT;
1490
	case PORT_C:
1491
		return val & PORTC_HOTPLUG_LONG_DETECT;
1492
	case PORT_D:
1493 1494 1495
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1496 1497 1498
	}
}

1499
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1500 1501 1502
{
	switch (port) {
	case PORT_B:
1503
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1504
	case PORT_C:
1505
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1506
	case PORT_D:
1507 1508 1509
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1510 1511 1512
	}
}

1513 1514 1515 1516 1517 1518 1519
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1520
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1521
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1522 1523
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1524
{
1525
	enum port port;
1526 1527 1528
	int i;

	for_each_hpd_pin(i) {
1529 1530
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1531

1532 1533
		*pin_mask |= BIT(i);

1534 1535
		port = intel_hpd_pin_to_port(i);
		if (port == PORT_NONE)
1536 1537
			continue;

1538
		if (long_pulse_detect(port, dig_hotplug_reg))
1539
			*long_mask |= BIT(i);
1540 1541 1542 1543 1544 1545 1546
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1547
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1548
{
1549
	wake_up_all(&dev_priv->gmbus_wait_queue);
1550 1551
}

1552
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1553
{
1554
	wake_up_all(&dev_priv->gmbus_wait_queue);
1555 1556
}

1557
#if defined(CONFIG_DEBUG_FS)
1558 1559
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1560 1561 1562
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1563 1564 1565
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
T
Tomeu Vizoso 已提交
1566 1567 1568
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
	struct drm_driver *driver = dev_priv->drm.driver;
	uint32_t crcs[5];
1569
	int head, tail;
1570

1571
	spin_lock(&pipe_crc->lock);
T
Tomeu Vizoso 已提交
1572 1573 1574 1575 1576 1577
	if (pipe_crc->source) {
		if (!pipe_crc->entries) {
			spin_unlock(&pipe_crc->lock);
			DRM_DEBUG_KMS("spurious interrupt\n");
			return;
		}
1578

T
Tomeu Vizoso 已提交
1579 1580
		head = pipe_crc->head;
		tail = pipe_crc->tail;
1581

T
Tomeu Vizoso 已提交
1582 1583 1584 1585 1586
		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
			spin_unlock(&pipe_crc->lock);
			DRM_ERROR("CRC buffer overflowing\n");
			return;
		}
1587

T
Tomeu Vizoso 已提交
1588
		entry = &pipe_crc->entries[head];
1589

T
Tomeu Vizoso 已提交
1590 1591 1592 1593 1594 1595
		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
		entry->crc[0] = crc0;
		entry->crc[1] = crc1;
		entry->crc[2] = crc2;
		entry->crc[3] = crc3;
		entry->crc[4] = crc4;
1596

T
Tomeu Vizoso 已提交
1597 1598
		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
		pipe_crc->head = head;
1599

T
Tomeu Vizoso 已提交
1600
		spin_unlock(&pipe_crc->lock);
1601

T
Tomeu Vizoso 已提交
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
		wake_up_interruptible(&pipe_crc->wq);
	} else {
		/*
		 * For some not yet identified reason, the first CRC is
		 * bonkers. So let's just wait for the next vblank and read
		 * out the buggy result.
		 *
		 * On CHV sometimes the second CRC is bonkers as well, so
		 * don't trust that one either.
		 */
		if (pipe_crc->skipped == 0 ||
		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
			pipe_crc->skipped++;
			spin_unlock(&pipe_crc->lock);
			return;
		}
		spin_unlock(&pipe_crc->lock);
		crcs[0] = crc0;
		crcs[1] = crc1;
		crcs[2] = crc2;
		crcs[3] = crc3;
		crcs[4] = crc4;
1624
		drm_crtc_add_crc_entry(&crtc->base, true,
1625
				       drm_crtc_accurate_vblank_count(&crtc->base),
1626
				       crcs);
T
Tomeu Vizoso 已提交
1627
	}
1628
}
1629 1630
#else
static inline void
1631 1632
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1633 1634 1635 1636 1637
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1638

1639 1640
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1641
{
1642
	display_pipe_crc_irq_handler(dev_priv, pipe,
1643 1644
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1645 1646
}

1647 1648
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1649
{
1650
	display_pipe_crc_irq_handler(dev_priv, pipe,
1651 1652 1653 1654 1655
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1656
}
1657

1658 1659
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1660
{
1661 1662
	uint32_t res1, res2;

1663
	if (INTEL_GEN(dev_priv) >= 3)
1664 1665 1666 1667
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1668
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1669 1670 1671
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1672

1673
	display_pipe_crc_irq_handler(dev_priv, pipe,
1674 1675 1676 1677
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1678
}
1679

1680 1681 1682 1683
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1684
{
1685
	if (pm_iir & dev_priv->pm_rps_events) {
1686
		spin_lock(&dev_priv->irq_lock);
1687
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1688 1689
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1690
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1691
		}
1692
		spin_unlock(&dev_priv->irq_lock);
1693 1694
	}

1695
	if (INTEL_GEN(dev_priv) >= 8)
1696 1697
		return;

1698
	if (HAS_VEBOX(dev_priv)) {
1699
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1700
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1701

1702 1703
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1704
	}
1705 1706
}

1707 1708 1709
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
		/* Sample the log buffer flush related bits & clear them out now
		 * itself from the message identity register to minimize the
		 * probability of losing a flush interrupt, when there are back
		 * to back flush interrupts.
		 * There can be a new flush interrupt, for different log buffer
		 * type (like for ISR), whilst Host is handling one (for DPC).
		 * Since same bit is used in message register for ISR & DPC, it
		 * could happen that GuC sets the bit for 2nd interrupt but Host
		 * clears out the bit on handling the 1st interrupt.
		 */
		u32 msg, flush;

		msg = I915_READ(SOFT_SCRATCH(15));
1723 1724
		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
1725 1726 1727 1728 1729
		if (flush) {
			/* Clear the message bits that are handled */
			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);

			/* Handle flush interrupt in bottom half */
1730 1731
			queue_work(dev_priv->guc.log.runtime.flush_wq,
				   &dev_priv->guc.log.runtime.flush_work);
1732 1733

			dev_priv->guc.log.flush_interrupt_count++;
1734 1735 1736 1737 1738
		} else {
			/* Not clearing of unhandled event bits won't result in
			 * re-triggering of the interrupt.
			 */
		}
1739 1740 1741
	}
}

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1755 1756
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1757 1758 1759
{
	int pipe;

1760
	spin_lock(&dev_priv->irq_lock);
1761 1762 1763 1764 1765 1766

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1767
	for_each_pipe(dev_priv, pipe) {
1768
		i915_reg_t reg;
1769
		u32 mask, iir_bit = 0;
1770

1771 1772 1773 1774 1775 1776 1777
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1778 1779 1780

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1781 1782 1783 1784 1785 1786 1787 1788

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1789 1790 1791
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1792 1793 1794 1795 1796
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1797 1798 1799
			continue;

		reg = PIPESTAT(pipe);
1800 1801
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1802 1803 1804 1805

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1806 1807
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1808 1809
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1810
	spin_unlock(&dev_priv->irq_lock);
1811 1812
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1881
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1882 1883 1884
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1885

1886
	for_each_pipe(dev_priv, pipe) {
1887 1888
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);
1889 1890

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1891
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1892

1893 1894
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1895 1896 1897
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1898
		gmbus_irq_handler(dev_priv);
1899 1900
}

1901
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1902 1903 1904
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1905 1906
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1907

1908 1909 1910
	return hotplug_status;
}

1911
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1912 1913 1914
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1915

1916 1917
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1918
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1919

1920 1921 1922 1923 1924
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1925
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1926
		}
1927 1928

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1929
			dp_aux_irq_handler(dev_priv);
1930 1931
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1932

1933 1934
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1935
					   hotplug_trigger, hpd_status_i915,
1936
					   i9xx_port_hotplug_long_detect);
1937
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1938
		}
1939
	}
1940 1941
}

1942
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1943
{
1944
	struct drm_device *dev = arg;
1945
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1946 1947
	irqreturn_t ret = IRQ_NONE;

1948 1949 1950
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1951 1952 1953
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1954
	do {
1955
		u32 iir, gt_iir, pm_iir;
1956
		u32 pipe_stats[I915_MAX_PIPES] = {};
1957
		u32 hotplug_status = 0;
1958
		u32 ier = 0;
1959

J
Jesse Barnes 已提交
1960 1961
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1962
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1963 1964

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1965
			break;
J
Jesse Barnes 已提交
1966 1967 1968

		ret = IRQ_HANDLED;

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1982
		I915_WRITE(VLV_MASTER_IER, 0);
1983 1984
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1985 1986 1987 1988 1989 1990

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1991
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1992
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1993

1994 1995
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1996
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1997

1998 1999 2000 2001
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2002 2003 2004 2005 2006 2007
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
2008

2009
		I915_WRITE(VLV_IER, ier);
2010 2011
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
2012

2013
		if (gt_iir)
2014
			snb_gt_irq_handler(dev_priv, gt_iir);
2015 2016 2017
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

2018
		if (hotplug_status)
2019
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2020

2021
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2022
	} while (0);
J
Jesse Barnes 已提交
2023

2024 2025
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
2026 2027 2028
	return ret;
}

2029 2030
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2031
	struct drm_device *dev = arg;
2032
	struct drm_i915_private *dev_priv = to_i915(dev);
2033 2034
	irqreturn_t ret = IRQ_NONE;

2035 2036 2037
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2038 2039 2040
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2041
	do {
2042
		u32 master_ctl, iir;
2043
		u32 gt_iir[4] = {};
2044
		u32 pipe_stats[I915_MAX_PIPES] = {};
2045
		u32 hotplug_status = 0;
2046 2047
		u32 ier = 0;

2048 2049
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2050

2051 2052
		if (master_ctl == 0 && iir == 0)
			break;
2053

2054 2055
		ret = IRQ_HANDLED;

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
2069
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2070 2071
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
2072

2073
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2074

2075
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
2076
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
2077

2078 2079
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
2080
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
2081

2082 2083 2084 2085 2086
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2087 2088 2089 2090 2091 2092 2093
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

2094
		I915_WRITE(VLV_IER, ier);
2095
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2096
		POSTING_READ(GEN8_MASTER_IRQ);
2097

2098 2099
		gen8_gt_irq_handler(dev_priv, gt_iir);

2100
		if (hotplug_status)
2101
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2102

2103
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2104
	} while (0);
2105

2106 2107
	enable_rpm_wakeref_asserts(dev_priv);

2108 2109 2110
	return ret;
}

2111 2112
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2113 2114 2115 2116
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2117 2118 2119 2120 2121 2122
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2123
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2124 2125 2126 2127 2128 2129 2130 2131
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2132
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2133 2134
	if (!hotplug_trigger)
		return;
2135 2136 2137 2138 2139

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2140
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2141 2142
}

2143
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2144
{
2145
	int pipe;
2146
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2147

2148
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2149

2150 2151 2152
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2153
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2154 2155
				 port_name(port));
	}
2156

2157
	if (pch_iir & SDE_AUX_MASK)
2158
		dp_aux_irq_handler(dev_priv);
2159

2160
	if (pch_iir & SDE_GMBUS)
2161
		gmbus_irq_handler(dev_priv);
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2172
	if (pch_iir & SDE_FDI_MASK)
2173
		for_each_pipe(dev_priv, pipe)
2174 2175 2176
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2177 2178 2179 2180 2181 2182 2183 2184

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2185
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
2186 2187

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2188
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
2189 2190
}

2191
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2192 2193
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2194
	enum pipe pipe;
2195

2196 2197 2198
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2199
	for_each_pipe(dev_priv, pipe) {
2200 2201
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2202

D
Daniel Vetter 已提交
2203
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2204 2205
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2206
			else
2207
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2208 2209
		}
	}
2210

2211 2212 2213
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2214
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2215 2216 2217
{
	u32 serr_int = I915_READ(SERR_INT);

2218 2219 2220
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2221
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2222
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
2223 2224

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2225
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
2226 2227

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2228
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
2229 2230

	I915_WRITE(SERR_INT, serr_int);
2231 2232
}

2233
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2234 2235
{
	int pipe;
2236
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2237

2238
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2239

2240 2241 2242 2243 2244 2245
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2246 2247

	if (pch_iir & SDE_AUX_MASK_CPT)
2248
		dp_aux_irq_handler(dev_priv);
2249 2250

	if (pch_iir & SDE_GMBUS_CPT)
2251
		gmbus_irq_handler(dev_priv);
2252 2253 2254 2255 2256 2257 2258 2259

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2260
		for_each_pipe(dev_priv, pipe)
2261 2262 2263
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2264 2265

	if (pch_iir & SDE_ERROR_CPT)
2266
		cpt_serr_int_handler(dev_priv);
2267 2268
}

2269
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2284
				   spt_port_hotplug_long_detect);
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2299
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2300 2301

	if (pch_iir & SDE_GMBUS_CPT)
2302
		gmbus_irq_handler(dev_priv);
2303 2304
}

2305 2306
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2318
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2319 2320
}

2321 2322
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2323
{
2324
	enum pipe pipe;
2325 2326
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2327
	if (hotplug_trigger)
2328
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2329 2330

	if (de_iir & DE_AUX_CHANNEL_A)
2331
		dp_aux_irq_handler(dev_priv);
2332 2333

	if (de_iir & DE_GSE)
2334
		intel_opregion_asle_intr(dev_priv);
2335 2336 2337 2338

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2339
	for_each_pipe(dev_priv, pipe) {
2340 2341
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(&dev_priv->drm, pipe);
2342

2343
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2344
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2345

2346
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2347
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2348 2349 2350 2351 2352 2353
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2354 2355
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2356
		else
2357
			ibx_irq_handler(dev_priv, pch_iir);
2358 2359 2360 2361 2362

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2363 2364
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2365 2366
}

2367 2368
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2369
{
2370
	enum pipe pipe;
2371 2372
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2373
	if (hotplug_trigger)
2374
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2375 2376

	if (de_iir & DE_ERR_INT_IVB)
2377
		ivb_err_int_handler(dev_priv);
2378 2379

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2380
		dp_aux_irq_handler(dev_priv);
2381 2382

	if (de_iir & DE_GSE_IVB)
2383
		intel_opregion_asle_intr(dev_priv);
2384

2385
	for_each_pipe(dev_priv, pipe) {
2386 2387
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(&dev_priv->drm, pipe);
2388 2389 2390
	}

	/* check event from PCH */
2391
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2392 2393
		u32 pch_iir = I915_READ(SDEIIR);

2394
		cpt_irq_handler(dev_priv, pch_iir);
2395 2396 2397 2398 2399 2400

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2401 2402 2403 2404 2405 2406 2407 2408
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2409
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2410
{
2411
	struct drm_device *dev = arg;
2412
	struct drm_i915_private *dev_priv = to_i915(dev);
2413
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2414
	irqreturn_t ret = IRQ_NONE;
2415

2416 2417 2418
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2419 2420 2421
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2422 2423 2424
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2425
	POSTING_READ(DEIER);
2426

2427 2428 2429 2430 2431
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2432
	if (!HAS_PCH_NOP(dev_priv)) {
2433 2434 2435 2436
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2437

2438 2439
	/* Find, clear, then process each source of interrupt */

2440
	gt_iir = I915_READ(GTIIR);
2441
	if (gt_iir) {
2442 2443
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2444
		if (INTEL_GEN(dev_priv) >= 6)
2445
			snb_gt_irq_handler(dev_priv, gt_iir);
2446
		else
2447
			ilk_gt_irq_handler(dev_priv, gt_iir);
2448 2449
	}

2450 2451
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2452 2453
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2454 2455
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2456
		else
2457
			ilk_display_irq_handler(dev_priv, de_iir);
2458 2459
	}

2460
	if (INTEL_GEN(dev_priv) >= 6) {
2461 2462 2463 2464
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2465
			gen6_rps_irq_handler(dev_priv, pm_iir);
2466
		}
2467
	}
2468 2469 2470

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2471
	if (!HAS_PCH_NOP(dev_priv)) {
2472 2473 2474
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2475

2476 2477 2478
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2479 2480 2481
	return ret;
}

2482 2483
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2484
				const u32 hpd[HPD_NUM_PINS])
2485
{
2486
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2487

2488 2489
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2490

2491
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2492
			   dig_hotplug_reg, hpd,
2493
			   bxt_port_hotplug_long_detect);
2494

2495
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2496 2497
}

2498 2499
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2500 2501
{
	irqreturn_t ret = IRQ_NONE;
2502
	u32 iir;
2503
	enum pipe pipe;
J
Jesse Barnes 已提交
2504

2505
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2506 2507 2508
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2509
			ret = IRQ_HANDLED;
2510
			if (iir & GEN8_DE_MISC_GSE)
2511
				intel_opregion_asle_intr(dev_priv);
2512 2513
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2514
		}
2515 2516
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2517 2518
	}

2519
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2520 2521 2522
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2523
			bool found = false;
2524

2525
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2526
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2527

2528
			tmp_mask = GEN8_AUX_CHANNEL_A;
2529
			if (INTEL_GEN(dev_priv) >= 9)
2530 2531 2532 2533 2534
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2535
				dp_aux_irq_handler(dev_priv);
2536 2537 2538
				found = true;
			}

2539
			if (IS_GEN9_LP(dev_priv)) {
2540 2541
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2542 2543
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2544 2545 2546 2547 2548
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2549 2550
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2551 2552
					found = true;
				}
2553 2554
			}

2555
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2556
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2557 2558 2559
				found = true;
			}

2560
			if (!found)
2561
				DRM_ERROR("Unexpected DE Port interrupt\n");
2562
		}
2563 2564
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2565 2566
	}

2567
	for_each_pipe(dev_priv, pipe) {
2568
		u32 fault_errors;
2569

2570 2571
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2572

2573 2574 2575 2576 2577
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2578

2579 2580
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2581

2582 2583
		if (iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(&dev_priv->drm, pipe);
2584

2585
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2586
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2587

2588 2589
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2590

2591
		fault_errors = iir;
2592
		if (INTEL_GEN(dev_priv) >= 9)
2593 2594 2595
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2596

2597
		if (fault_errors)
2598
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2599 2600
				  pipe_name(pipe),
				  fault_errors);
2601 2602
	}

2603
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2604
	    master_ctl & GEN8_DE_PCH_IRQ) {
2605 2606 2607 2608 2609
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2610 2611 2612
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2613
			ret = IRQ_HANDLED;
2614

2615 2616
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
			    HAS_PCH_CNP(dev_priv))
2617
				spt_irq_handler(dev_priv, iir);
2618
			else
2619
				cpt_irq_handler(dev_priv, iir);
2620 2621 2622 2623 2624 2625 2626
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2627 2628
	}

2629 2630 2631 2632 2633 2634
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2635
	struct drm_i915_private *dev_priv = to_i915(dev);
2636
	u32 master_ctl;
2637
	u32 gt_iir[4] = {};
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2654 2655
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2656 2657
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2658 2659
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2660

2661 2662
	enable_rpm_wakeref_asserts(dev_priv);

2663 2664 2665
	return ret;
}

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
struct wedge_me {
	struct delayed_work work;
	struct drm_i915_private *i915;
	const char *name;
};

static void wedge_me(struct work_struct *work)
{
	struct wedge_me *w = container_of(work, typeof(*w), work.work);

	dev_err(w->i915->drm.dev,
		"%s timed out, cancelling all in-flight rendering.\n",
		w->name);
	i915_gem_set_wedged(w->i915);
}

static void __init_wedge(struct wedge_me *w,
			 struct drm_i915_private *i915,
			 long timeout,
			 const char *name)
{
	w->i915 = i915;
	w->name = name;

	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
	schedule_delayed_work(&w->work, timeout);
}

static void __fini_wedge(struct wedge_me *w)
{
	cancel_delayed_work_sync(&w->work);
	destroy_delayed_work_on_stack(&w->work);
	w->i915 = NULL;
}

#define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
	     (W)->i915;							\
	     __fini_wedge((W)))

2706
/**
2707
 * i915_reset_device - do process context error handling work
2708
 * @dev_priv: i915 device private
2709 2710 2711 2712
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2713
static void i915_reset_device(struct drm_i915_private *dev_priv)
2714
{
2715
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2716 2717 2718
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2719
	struct wedge_me w;
2720

2721
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2722

2723 2724 2725
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2726 2727 2728
	/* Use a watchdog to ensure that our reset completes */
	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
		intel_prepare_reset(dev_priv);
2729

2730 2731 2732
		/* Signal that locked waiters should reset the GPU */
		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
		wake_up_all(&dev_priv->gpu_error.wait_queue);
2733

2734 2735
		/* Wait for anyone holding the lock to wakeup, without
		 * blocking indefinitely on struct_mutex.
2736
		 */
2737 2738
		do {
			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2739
				i915_reset(dev_priv, 0);
2740 2741 2742 2743 2744 2745
				mutex_unlock(&dev_priv->drm.struct_mutex);
			}
		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
					     I915_RESET_HANDOFF,
					     TASK_UNINTERRUPTIBLE,
					     1));
2746

2747 2748
		intel_finish_reset(dev_priv);
	}
2749

2750
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2751 2752
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2753 2754
}

2755
static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2756
{
2757
	u32 eir;
2758

2759 2760
	if (!IS_GEN2(dev_priv))
		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
2761

2762 2763 2764 2765
	if (INTEL_GEN(dev_priv) < 4)
		I915_WRITE(IPEIR, I915_READ(IPEIR));
	else
		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
2766

2767
	I915_WRITE(EIR, I915_READ(EIR));
2768 2769 2770 2771 2772 2773
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
2774
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
2775 2776 2777
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2778 2779 2780
}

/**
2781
 * i915_handle_error - handle a gpu error
2782
 * @dev_priv: i915 device private
2783
 * @engine_mask: mask representing engines that are hung
2784 2785
 * @fmt: Error message format string
 *
2786
 * Do some basic checking of register state at error time and
2787 2788 2789 2790 2791
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2792 2793
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2794
		       const char *fmt, ...)
2795
{
2796 2797
	struct intel_engine_cs *engine;
	unsigned int tmp;
2798 2799
	va_list args;
	char error_msg[80];
2800

2801 2802 2803 2804
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2805 2806 2807 2808 2809 2810 2811 2812 2813
	/*
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugfs, so get an RPM reference.
	 */
	intel_runtime_pm_get(dev_priv);

2814
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2815
	i915_clear_error_registers(dev_priv);
2816

2817 2818 2819 2820 2821 2822
	/*
	 * Try engine reset when available. We fall back to full reset if
	 * single reset fails.
	 */
	if (intel_has_reset_engine(dev_priv)) {
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2823
			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
2824 2825 2826 2827
			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
					     &dev_priv->gpu_error.flags))
				continue;

2828
			if (i915_reset_engine(engine, 0) == 0)
2829 2830 2831 2832 2833 2834 2835 2836 2837
				engine_mask &= ~intel_engine_flag(engine);

			clear_bit(I915_RESET_ENGINE + engine->id,
				  &dev_priv->gpu_error.flags);
			wake_up_bit(&dev_priv->gpu_error.flags,
				    I915_RESET_ENGINE + engine->id);
		}
	}

2838
	if (!engine_mask)
2839
		goto out;
2840

2841
	/* Full reset needs the mutex, stop any other user trying to do so. */
2842 2843 2844 2845
	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
		wait_event(dev_priv->gpu_error.reset_queue,
			   !test_bit(I915_RESET_BACKOFF,
				     &dev_priv->gpu_error.flags));
2846
		goto out;
2847 2848
	}

2849 2850 2851 2852 2853 2854 2855 2856 2857
	/* Prevent any other reset-engine attempt. */
	for_each_engine(engine, dev_priv, tmp) {
		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
					&dev_priv->gpu_error.flags))
			wait_on_bit(&dev_priv->gpu_error.flags,
				    I915_RESET_ENGINE + engine->id,
				    TASK_UNINTERRUPTIBLE);
	}

2858
	i915_reset_device(dev_priv);
2859

2860 2861 2862 2863 2864
	for_each_engine(engine, dev_priv, tmp) {
		clear_bit(I915_RESET_ENGINE + engine->id,
			  &dev_priv->gpu_error.flags);
	}

2865 2866
	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2867 2868 2869

out:
	intel_runtime_pm_put(dev_priv);
2870 2871
}

2872 2873 2874
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2875
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2876
{
2877
	struct drm_i915_private *dev_priv = to_i915(dev);
2878
	unsigned long irqflags;
2879

2880
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2881
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2882
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2883

2884 2885 2886
	return 0;
}

2887
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2888
{
2889
	struct drm_i915_private *dev_priv = to_i915(dev);
2890 2891 2892
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2893 2894
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2895 2896 2897 2898 2899
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2900
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2901
{
2902
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2903
	unsigned long irqflags;
2904
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2905
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2906 2907

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2908
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2909 2910 2911 2912 2913
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2914
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2915
{
2916
	struct drm_i915_private *dev_priv = to_i915(dev);
2917 2918 2919
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2920
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2921
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2922

2923 2924 2925
	return 0;
}

2926 2927 2928
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2929
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2930
{
2931
	struct drm_i915_private *dev_priv = to_i915(dev);
2932
	unsigned long irqflags;
2933

2934
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2935
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2936 2937 2938
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2939
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2940
{
2941
	struct drm_i915_private *dev_priv = to_i915(dev);
2942 2943 2944
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2945 2946
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2947 2948 2949
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2950
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2951
{
2952
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2953
	unsigned long irqflags;
2954
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2955
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2956 2957

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2958
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2959 2960 2961
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2962
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2963
{
2964
	struct drm_i915_private *dev_priv = to_i915(dev);
2965 2966 2967
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2968
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2969 2970 2971
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2972
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2973
{
2974
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2975 2976
		return;

V
Ville Syrjälä 已提交
2977
	GEN3_IRQ_RESET(SDE);
2978

2979
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2980
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2981
}
2982

P
Paulo Zanoni 已提交
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
2993
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2994

2995
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2996 2997 2998
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2999 3000 3001 3002
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3003
static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3004
{
V
Ville Syrjälä 已提交
3005
	GEN3_IRQ_RESET(GT);
3006
	if (INTEL_GEN(dev_priv) >= 6)
V
Ville Syrjälä 已提交
3007
		GEN3_IRQ_RESET(GEN6_PM);
3008 3009
}

3010 3011
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
3012 3013 3014 3015 3016
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3017
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3018 3019
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3020
	i9xx_pipestat_irq_reset(dev_priv);
3021

V
Ville Syrjälä 已提交
3022
	GEN3_IRQ_RESET(VLV_);
3023
	dev_priv->irq_mask = ~0;
3024 3025
}

3026 3027 3028
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3029
	u32 enable_mask;
3030 3031
	enum pipe pipe;

3032
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
3033 3034 3035 3036 3037

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3038 3039
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3040 3041 3042 3043
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

3044
	if (IS_CHERRYVIEW(dev_priv))
3045 3046
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
3047 3048 3049

	WARN_ON(dev_priv->irq_mask != ~0);

3050 3051
	dev_priv->irq_mask = ~enable_mask;

V
Ville Syrjälä 已提交
3052
	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3053 3054 3055 3056 3057 3058
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3059
	struct drm_i915_private *dev_priv = to_i915(dev);
3060

3061 3062
	if (IS_GEN5(dev_priv))
		I915_WRITE(HWSTAM, 0xffffffff);
3063

V
Ville Syrjälä 已提交
3064
	GEN3_IRQ_RESET(DE);
3065
	if (IS_GEN7(dev_priv))
3066 3067
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

3068
	gen5_gt_irq_reset(dev_priv);
3069

3070
	ibx_irq_reset(dev_priv);
3071 3072
}

3073
static void valleyview_irq_reset(struct drm_device *dev)
J
Jesse Barnes 已提交
3074
{
3075
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3076

3077 3078 3079
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3080
	gen5_gt_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3081

3082
	spin_lock_irq(&dev_priv->irq_lock);
3083 3084
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3085
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3086 3087
}

3088 3089 3090 3091 3092 3093 3094 3095
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3096
static void gen8_irq_reset(struct drm_device *dev)
3097
{
3098
	struct drm_i915_private *dev_priv = to_i915(dev);
3099 3100 3101 3102 3103
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3104
	gen8_gt_irq_reset(dev_priv);
3105

3106
	for_each_pipe(dev_priv, pipe)
3107 3108
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3109
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3110

V
Ville Syrjälä 已提交
3111 3112 3113
	GEN3_IRQ_RESET(GEN8_DE_PORT_);
	GEN3_IRQ_RESET(GEN8_DE_MISC_);
	GEN3_IRQ_RESET(GEN8_PCU_);
3114

3115
	if (HAS_PCH_SPLIT(dev_priv))
3116
		ibx_irq_reset(dev_priv);
3117
}
3118

3119
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3120
				     u8 pipe_mask)
3121
{
3122
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3123
	enum pipe pipe;
3124

3125
	spin_lock_irq(&dev_priv->irq_lock);
3126 3127 3128 3129
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3130
	spin_unlock_irq(&dev_priv->irq_lock);
3131 3132
}

3133
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3134
				     u8 pipe_mask)
3135
{
3136 3137
	enum pipe pipe;

3138
	spin_lock_irq(&dev_priv->irq_lock);
3139 3140
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3141 3142 3143
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3144
	synchronize_irq(dev_priv->drm.irq);
3145 3146
}

3147
static void cherryview_irq_reset(struct drm_device *dev)
3148
{
3149
	struct drm_i915_private *dev_priv = to_i915(dev);
3150 3151 3152 3153

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3154
	gen8_gt_irq_reset(dev_priv);
3155

V
Ville Syrjälä 已提交
3156
	GEN3_IRQ_RESET(GEN8_PCU_);
3157

3158
	spin_lock_irq(&dev_priv->irq_lock);
3159 3160
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3161
	spin_unlock_irq(&dev_priv->irq_lock);
3162 3163
}

3164
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3165 3166 3167 3168 3169
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3170
	for_each_intel_encoder(&dev_priv->drm, encoder)
3171 3172 3173 3174 3175 3176
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3177
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3178
{
3179
	u32 hotplug;
3180 3181 3182

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3183 3184
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3185
	 */
3186
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3187 3188 3189
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3190
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3191 3192
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3193 3194 3195 3196
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3197
	if (HAS_PCH_LPT_LP(dev_priv))
3198
		hotplug |= PORTA_HOTPLUG_ENABLE;
3199
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3200
}
X
Xiong Zhang 已提交
3201

3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	if (HAS_PCH_IBX(dev_priv)) {
		hotplug_irqs = SDE_HOTPLUG_MASK;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
	} else {
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
	}

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3219
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3220
{
3221 3222 3223 3224 3225 3226 3227 3228 3229
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3230 3231 3232

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3233 3234 3235 3236
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3237 3238 3239 3240 3241
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3242 3243
}

3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3272
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3273
{
3274
	u32 hotplug_irqs, enabled_irqs;
3275

3276
	if (INTEL_GEN(dev_priv) >= 8) {
3277
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3278
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3279 3280

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3281
	} else if (INTEL_GEN(dev_priv) >= 7) {
3282
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3283
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3284 3285

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3286 3287
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3288
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3289

3290 3291
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3292

3293
	ilk_hpd_detection_setup(dev_priv);
3294

3295
	ibx_hpd_irq_setup(dev_priv);
3296 3297
}

3298 3299
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3300
{
3301
	u32 hotplug;
3302

3303
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3304 3305 3306
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3326
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3327 3328
}

3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

P
Paulo Zanoni 已提交
3346 3347
static void ibx_irq_postinstall(struct drm_device *dev)
{
3348
	struct drm_i915_private *dev_priv = to_i915(dev);
3349
	u32 mask;
3350

3351
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3352 3353
		return;

3354
	if (HAS_PCH_IBX(dev_priv))
3355
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3356
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3357
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3358 3359
	else
		mask = SDE_GMBUS_CPT;
3360

V
Ville Syrjälä 已提交
3361
	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3362
	I915_WRITE(SDEIMR, ~mask);
3363 3364 3365

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3366
		ibx_hpd_detection_setup(dev_priv);
3367 3368
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3369 3370
}

3371 3372
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3373
	struct drm_i915_private *dev_priv = to_i915(dev);
3374 3375 3376 3377 3378
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3379
	if (HAS_L3_DPF(dev_priv)) {
3380
		/* L3 parity interrupt is always unmasked. */
3381 3382
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3383 3384 3385
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3386
	if (IS_GEN5(dev_priv)) {
3387
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3388 3389 3390 3391
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

V
Ville Syrjälä 已提交
3392
	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3393

3394
	if (INTEL_GEN(dev_priv) >= 6) {
3395 3396 3397 3398
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3399
		if (HAS_VEBOX(dev_priv)) {
3400
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3401 3402
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3403

3404
		dev_priv->pm_imr = 0xffffffff;
V
Ville Syrjälä 已提交
3405
		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3406 3407 3408
	}
}

3409
static int ironlake_irq_postinstall(struct drm_device *dev)
3410
{
3411
	struct drm_i915_private *dev_priv = to_i915(dev);
3412 3413
	u32 display_mask, extra_mask;

3414
	if (INTEL_GEN(dev_priv) >= 7) {
3415
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3416
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3417
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3418 3419
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3420 3421
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3422 3423
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3424 3425 3426
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3427
	}
3428

3429
	dev_priv->irq_mask = ~display_mask;
3430

P
Paulo Zanoni 已提交
3431 3432
	ibx_irq_pre_postinstall(dev);

V
Ville Syrjälä 已提交
3433
	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3434

3435
	gen5_gt_irq_postinstall(dev);
3436

3437 3438
	ilk_hpd_detection_setup(dev_priv);

P
Paulo Zanoni 已提交
3439
	ibx_irq_postinstall(dev);
3440

3441
	if (IS_IRONLAKE_M(dev_priv)) {
3442 3443 3444
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3445 3446
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3447
		spin_lock_irq(&dev_priv->irq_lock);
3448
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3449
		spin_unlock_irq(&dev_priv->irq_lock);
3450 3451
	}

3452 3453 3454
	return 0;
}

3455 3456
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3457
	lockdep_assert_held(&dev_priv->irq_lock);
3458 3459 3460 3461 3462 3463

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3464 3465
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3466
		vlv_display_irq_postinstall(dev_priv);
3467
	}
3468 3469 3470 3471
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3472
	lockdep_assert_held(&dev_priv->irq_lock);
3473 3474 3475 3476 3477 3478

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3479
	if (intel_irqs_enabled(dev_priv))
3480
		vlv_display_irq_reset(dev_priv);
3481 3482
}

3483 3484 3485

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3486
	struct drm_i915_private *dev_priv = to_i915(dev);
3487

3488
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3489

3490
	spin_lock_irq(&dev_priv->irq_lock);
3491 3492
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3493 3494
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3495
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3496
	POSTING_READ(VLV_MASTER_IER);
3497 3498 3499 3500

	return 0;
}

3501 3502 3503 3504 3505
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3506 3507 3508
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3509
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3510 3511 3512
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3513
		0,
3514 3515
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3516 3517
		};

3518 3519 3520
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3521 3522
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3523 3524
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3525 3526
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3527
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3528
	 */
3529
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3530
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3531 3532 3533 3534
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3535 3536
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3537 3538
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3539
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3540
	enum pipe pipe;
3541

3542
	if (INTEL_GEN(dev_priv) >= 9) {
3543
		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3544 3545
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3546
		if (IS_GEN9_LP(dev_priv))
3547 3548
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3549
		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3550
	}
3551 3552 3553 3554

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3555
	de_port_enables = de_port_masked;
3556
	if (IS_GEN9_LP(dev_priv))
3557 3558
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3559 3560
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3561 3562 3563
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3564

3565
	for_each_pipe(dev_priv, pipe)
3566
		if (intel_display_power_is_enabled(dev_priv,
3567 3568 3569 3570
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3571

V
Ville Syrjälä 已提交
3572 3573
	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3574 3575 3576

	if (IS_GEN9_LP(dev_priv))
		bxt_hpd_detection_setup(dev_priv);
3577 3578
	else if (IS_BROADWELL(dev_priv))
		ilk_hpd_detection_setup(dev_priv);
3579 3580 3581 3582
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3583
	struct drm_i915_private *dev_priv = to_i915(dev);
3584

3585
	if (HAS_PCH_SPLIT(dev_priv))
3586
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3587

3588 3589 3590
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3591
	if (HAS_PCH_SPLIT(dev_priv))
3592
		ibx_irq_postinstall(dev);
3593

3594
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3595 3596 3597 3598 3599
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3600 3601
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3602
	struct drm_i915_private *dev_priv = to_i915(dev);
3603 3604 3605

	gen8_gt_irq_postinstall(dev_priv);

3606
	spin_lock_irq(&dev_priv->irq_lock);
3607 3608
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3609 3610
	spin_unlock_irq(&dev_priv->irq_lock);

3611
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3612 3613 3614 3615 3616
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3617
static void i8xx_irq_reset(struct drm_device *dev)
L
Linus Torvalds 已提交
3618
{
3619
	struct drm_i915_private *dev_priv = to_i915(dev);
3620

3621 3622
	i9xx_pipestat_irq_reset(dev_priv);

3623 3624
	I915_WRITE16(HWSTAM, 0xffff);

3625
	GEN2_IRQ_RESET();
C
Chris Wilson 已提交
3626 3627 3628 3629
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3630
	struct drm_i915_private *dev_priv = to_i915(dev);
3631
	u16 enable_mask;
C
Chris Wilson 已提交
3632

3633 3634
	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
			    I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3635 3636 3637 3638

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3639
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
C
Chris Wilson 已提交
3640

3641 3642 3643 3644 3645 3646
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3647

3648 3649
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3650
	spin_lock_irq(&dev_priv->irq_lock);
3651 3652
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3653
	spin_unlock_irq(&dev_priv->irq_lock);
3654

C
Chris Wilson 已提交
3655 3656 3657
	return 0;
}

3658
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3659
{
3660
	struct drm_device *dev = arg;
3661
	struct drm_i915_private *dev_priv = to_i915(dev);
3662
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
3663

3664 3665 3666
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3667 3668 3669
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

3670
	do {
3671
		u32 pipe_stats[I915_MAX_PIPES] = {};
3672
		u16 iir;
3673

3674 3675 3676 3677 3678
		iir = I915_READ16(IIR);
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
3679

3680 3681 3682
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
3683

3684
		I915_WRITE16(IIR, iir);
C
Chris Wilson 已提交
3685 3686

		if (iir & I915_USER_INTERRUPT)
3687
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
3688

3689 3690
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3691

3692 3693
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3694 3695

	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
3696

3697
	return ret;
C
Chris Wilson 已提交
3698 3699
}

3700
static void i915_irq_reset(struct drm_device *dev)
3701
{
3702
	struct drm_i915_private *dev_priv = to_i915(dev);
3703

3704
	if (I915_HAS_HOTPLUG(dev_priv)) {
3705
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3706 3707 3708
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3709 3710
	i9xx_pipestat_irq_reset(dev_priv);

3711
	I915_WRITE(HWSTAM, 0xffffffff);
3712

3713
	GEN3_IRQ_RESET();
3714 3715 3716 3717
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3718
	struct drm_i915_private *dev_priv = to_i915(dev);
3719
	u32 enable_mask;
3720

3721 3722
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3723 3724 3725 3726 3727

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3728
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
3729 3730 3731 3732 3733 3734 3735

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3736
	if (I915_HAS_HOTPLUG(dev_priv)) {
3737 3738 3739 3740 3741 3742
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3743
	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3744

3745 3746
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3747
	spin_lock_irq(&dev_priv->irq_lock);
3748 3749
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3750
	spin_unlock_irq(&dev_priv->irq_lock);
3751

3752 3753
	i915_enable_asle_pipestat(dev_priv);

3754 3755 3756
	return 0;
}

3757
static irqreturn_t i915_irq_handler(int irq, void *arg)
3758
{
3759
	struct drm_device *dev = arg;
3760
	struct drm_i915_private *dev_priv = to_i915(dev);
3761
	irqreturn_t ret = IRQ_NONE;
3762

3763 3764 3765
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3766 3767 3768
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

3769
	do {
3770
		u32 pipe_stats[I915_MAX_PIPES] = {};
3771 3772
		u32 hotplug_status = 0;
		u32 iir;
3773

3774 3775 3776 3777 3778 3779 3780 3781 3782
		iir = I915_READ(IIR);
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3783

3784 3785 3786
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3787

3788
		I915_WRITE(IIR, iir);
3789 3790

		if (iir & I915_USER_INTERRUPT)
3791
			notify_ring(dev_priv->engine[RCS]);
3792

3793 3794
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3795

3796 3797 3798 3799 3800
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3801

3802 3803
	enable_rpm_wakeref_asserts(dev_priv);

3804 3805 3806
	return ret;
}

3807
static void i965_irq_reset(struct drm_device *dev)
3808
{
3809
	struct drm_i915_private *dev_priv = to_i915(dev);
3810

3811
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3812
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3813

3814 3815
	i9xx_pipestat_irq_reset(dev_priv);

3816
	I915_WRITE(HWSTAM, 0xffffffff);
3817

3818
	GEN3_IRQ_RESET();
3819 3820 3821 3822
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3823
	struct drm_i915_private *dev_priv = to_i915(dev);
3824
	u32 enable_mask;
3825 3826
	u32 error_mask;

3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

3842
	/* Unmask the interrupts that we always want on. */
3843 3844 3845 3846 3847 3848
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3849

3850 3851 3852 3853 3854 3855 3856
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;
3857

3858
	if (IS_G4X(dev_priv))
3859
		enable_mask |= I915_BSD_USER_INTERRUPT;
3860

3861 3862
	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);

3863 3864
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3865
	spin_lock_irq(&dev_priv->irq_lock);
3866 3867 3868
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3869
	spin_unlock_irq(&dev_priv->irq_lock);
3870

3871
	i915_enable_asle_pipestat(dev_priv);
3872 3873 3874 3875

	return 0;
}

3876
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3877 3878 3879
{
	u32 hotplug_en;

3880
	lockdep_assert_held(&dev_priv->irq_lock);
3881

3882 3883
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3884
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3885 3886 3887 3888
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
3889
	if (IS_G4X(dev_priv))
3890 3891 3892 3893
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
3894
	i915_hotplug_interrupt_update_locked(dev_priv,
3895 3896 3897 3898
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
3899 3900
}

3901
static irqreturn_t i965_irq_handler(int irq, void *arg)
3902
{
3903
	struct drm_device *dev = arg;
3904
	struct drm_i915_private *dev_priv = to_i915(dev);
3905
	irqreturn_t ret = IRQ_NONE;
3906

3907 3908 3909
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3910 3911 3912
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

3913
	do {
3914
		u32 pipe_stats[I915_MAX_PIPES] = {};
3915 3916
		u32 hotplug_status = 0;
		u32 iir;
3917

3918 3919
		iir = I915_READ(IIR);
		if (iir == 0)
3920 3921 3922 3923
			break;

		ret = IRQ_HANDLED;

3924 3925 3926 3927 3928 3929
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3930

3931
		I915_WRITE(IIR, iir);
3932 3933

		if (iir & I915_USER_INTERRUPT)
3934
			notify_ring(dev_priv->engine[RCS]);
3935

3936
		if (iir & I915_BSD_USER_INTERRUPT)
3937
			notify_ring(dev_priv->engine[VCS]);
3938

3939 3940
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3941

3942 3943 3944 3945 3946
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
3947

3948 3949
	enable_rpm_wakeref_asserts(dev_priv);

3950 3951 3952
	return ret;
}

3953 3954 3955 3956 3957 3958 3959
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
3960
void intel_irq_init(struct drm_i915_private *dev_priv)
3961
{
3962
	struct drm_device *dev = &dev_priv->drm;
3963
	int i;
3964

3965 3966
	intel_hpd_init_work(dev_priv);

3967
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3968

3969
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
3970 3971
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
3972

3973
	if (HAS_GUC_SCHED(dev_priv))
3974 3975
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

3976
	/* Let's track the enabled rps events */
3977
	if (IS_VALLEYVIEW(dev_priv))
3978
		/* WaGsvRC0ResidencyMethod:vlv */
3979
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
3980 3981
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
3982

3983
	dev_priv->rps.pm_intrmsk_mbz = 0;
3984 3985

	/*
3986
	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
3987 3988 3989 3990
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
3991
	if (INTEL_GEN(dev_priv) <= 7)
3992
		dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
3993

3994
	if (INTEL_GEN(dev_priv) >= 8)
3995
		dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
3996

3997
	if (IS_GEN2(dev_priv)) {
3998
		/* Gen2 doesn't have a hardware frame counter */
3999
		dev->max_vblank_count = 0;
4000
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4001
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4002
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4003 4004 4005
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4006 4007
	}

4008 4009 4010 4011 4012
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4013
	if (!IS_GEN2(dev_priv))
4014 4015
		dev->vblank_disable_immediate = true;

4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4026 4027
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;

4028
	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4029
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4030

4031
	if (IS_CHERRYVIEW(dev_priv)) {
4032
		dev->driver->irq_handler = cherryview_irq_handler;
4033
		dev->driver->irq_preinstall = cherryview_irq_reset;
4034
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
4035
		dev->driver->irq_uninstall = cherryview_irq_reset;
4036 4037
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4038
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4039
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4040
		dev->driver->irq_handler = valleyview_irq_handler;
4041
		dev->driver->irq_preinstall = valleyview_irq_reset;
J
Jesse Barnes 已提交
4042
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
4043
		dev->driver->irq_uninstall = valleyview_irq_reset;
4044 4045
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4046
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4047
	} else if (INTEL_GEN(dev_priv) >= 8) {
4048
		dev->driver->irq_handler = gen8_irq_handler;
4049
		dev->driver->irq_preinstall = gen8_irq_reset;
4050
		dev->driver->irq_postinstall = gen8_irq_postinstall;
4051
		dev->driver->irq_uninstall = gen8_irq_reset;
4052 4053
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4054
		if (IS_GEN9_LP(dev_priv))
4055
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4056 4057
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
			 HAS_PCH_CNP(dev_priv))
4058 4059
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4060
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4061
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4062
		dev->driver->irq_handler = ironlake_irq_handler;
4063
		dev->driver->irq_preinstall = ironlake_irq_reset;
4064
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4065
		dev->driver->irq_uninstall = ironlake_irq_reset;
4066 4067
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4068
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4069
	} else {
4070
		if (IS_GEN2(dev_priv)) {
4071
			dev->driver->irq_preinstall = i8xx_irq_reset;
C
Chris Wilson 已提交
4072 4073
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
4074
			dev->driver->irq_uninstall = i8xx_irq_reset;
4075 4076
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4077
		} else if (IS_GEN3(dev_priv)) {
4078
			dev->driver->irq_preinstall = i915_irq_reset;
4079
			dev->driver->irq_postinstall = i915_irq_postinstall;
4080
			dev->driver->irq_uninstall = i915_irq_reset;
4081
			dev->driver->irq_handler = i915_irq_handler;
4082 4083
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4084
		} else {
4085
			dev->driver->irq_preinstall = i965_irq_reset;
4086
			dev->driver->irq_postinstall = i965_irq_postinstall;
4087
			dev->driver->irq_uninstall = i965_irq_reset;
4088
			dev->driver->irq_handler = i965_irq_handler;
4089 4090
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4091
		}
4092 4093
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4094 4095
	}
}
4096

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4122 4123 4124 4125 4126 4127 4128 4129 4130
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4131
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4132 4133
}

4134 4135 4136 4137 4138 4139 4140
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4141 4142
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4143
	drm_irq_uninstall(&dev_priv->drm);
4144 4145 4146 4147
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4148 4149 4150 4151 4152 4153 4154
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4155
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4156
{
4157
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4158
	dev_priv->pm.irqs_enabled = false;
4159
	synchronize_irq(dev_priv->drm.irq);
4160 4161
}

4162 4163 4164 4165 4166 4167 4168
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4169
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4170
{
4171
	dev_priv->pm.irqs_enabled = true;
4172 4173
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4174
}