i915_irq.c 119.4 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

V
Ville Syrjälä 已提交
129
#define GEN3_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141 142 143 144 145 146 147 148
#define GEN2_IRQ_RESET(type) do { \
	I915_WRITE16(type##IMR, 0xffff); \
	POSTING_READ16(type##IMR); \
	I915_WRITE16(type##IER, 0); \
	I915_WRITE16(type##IIR, 0xffff); \
	POSTING_READ16(type##IIR); \
	I915_WRITE16(type##IIR, 0xffff); \
	POSTING_READ16(type##IIR); \
} while (0)

149 150 151
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
V
Ville Syrjälä 已提交
152
static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
153
				    i915_reg_t reg)
154 155 156 157 158 159 160
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
161
	     i915_mmio_reg_offset(reg), val);
162 163 164 165 166
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
167

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
{
	u16 val = I915_READ16(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
	     i915_mmio_reg_offset(reg), val);
	I915_WRITE16(reg, 0xffff);
	POSTING_READ16(reg);
	I915_WRITE16(reg, 0xffff);
	POSTING_READ16(reg);
}

P
Paulo Zanoni 已提交
184
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
V
Ville Syrjälä 已提交
185
	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
186
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
187 188
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
189 190
} while (0)

V
Ville Syrjälä 已提交
191 192
#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
193
	I915_WRITE(type##IER, (ier_val)); \
194 195
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
196 197
} while (0)

198 199 200 201 202 203 204
#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
	I915_WRITE16(type##IER, (ier_val)); \
	I915_WRITE16(type##IMR, (imr_val)); \
	POSTING_READ16(type##IMR); \
} while (0)

205
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
206
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
207

208 209 210 211 212 213 214 215
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

216
	lockdep_assert_held(&dev_priv->irq_lock);
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

246 247 248 249 250 251
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
252 253 254
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
255
{
256 257
	uint32_t new_val;

258
	lockdep_assert_held(&dev_priv->irq_lock);
259

260 261
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

262
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
263 264
		return;

265 266 267 268 269 270
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
271
		I915_WRITE(DEIMR, dev_priv->irq_mask);
272
		POSTING_READ(DEIMR);
273 274 275
	}
}

P
Paulo Zanoni 已提交
276 277 278 279 280 281 282 283 284 285
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
286
	lockdep_assert_held(&dev_priv->irq_lock);
P
Paulo Zanoni 已提交
287

288 289
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

290
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
291 292
		return;

P
Paulo Zanoni 已提交
293 294 295 296 297
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

298
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
299 300
{
	ilk_update_gt_irq(dev_priv, mask, mask);
301
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
302 303
}

304
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
305 306 307 308
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

309
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
310
{
311
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
312 313
}

314
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
315
{
316
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
317 318
}

319
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
320
{
321
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
322 323
}

P
Paulo Zanoni 已提交
324
/**
325 326 327 328 329
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
330 331 332 333
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
334
	uint32_t new_val;
P
Paulo Zanoni 已提交
335

336 337
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

338
	lockdep_assert_held(&dev_priv->irq_lock);
P
Paulo Zanoni 已提交
339

340
	new_val = dev_priv->pm_imr;
341 342 343
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

344 345 346
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
347
		POSTING_READ(gen6_pm_imr(dev_priv));
348
	}
P
Paulo Zanoni 已提交
349 350
}

351
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
352
{
353 354 355
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
356 357 358
	snb_update_pm_irq(dev_priv, mask, mask);
}

359
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
360 361 362 363
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

364
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
365 366 367 368
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

369
	__gen6_mask_pm_irq(dev_priv, mask);
370 371
}

372
static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
373
{
374
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
375

376
	lockdep_assert_held(&dev_priv->irq_lock);
377 378 379

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
380
	POSTING_READ(reg);
381 382
}

383
static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
384
{
385
	lockdep_assert_held(&dev_priv->irq_lock);
386 387 388 389 390 391 392

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

393
static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
394
{
395
	lockdep_assert_held(&dev_priv->irq_lock);
396 397 398 399 400 401 402 403 404 405 406

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
407
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
408 409 410
	spin_unlock_irq(&dev_priv->irq_lock);
}

411
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
412
{
413 414 415
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

416
	spin_lock_irq(&dev_priv->irq_lock);
417 418
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
419
	dev_priv->rps.interrupts_enabled = true;
420
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
421

422 423 424
	spin_unlock_irq(&dev_priv->irq_lock);
}

425
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
426
{
427 428 429
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
430 431
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
432

433
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
434

435
	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
436 437

	spin_unlock_irq(&dev_priv->irq_lock);
438
	synchronize_irq(dev_priv->drm.irq);
439 440

	/* Now that we will not be generating any more work, flush any
441
	 * outstanding tasks. As we are called on the RPS idle path,
442 443 444 445 446
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
447 448
}

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

481
/**
482 483 484 485 486
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
487 488 489 490 491 492 493
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

494
	lockdep_assert_held(&dev_priv->irq_lock);
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

527
	lockdep_assert_held(&dev_priv->irq_lock);
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

545 546 547 548 549 550
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
551 552 553
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
554 555 556 557 558
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

559 560
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

561
	lockdep_assert_held(&dev_priv->irq_lock);
562

563
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
564 565
		return;

566 567 568
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
569

D
Daniel Vetter 已提交
570
static void
571 572
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
573
{
574
	i915_reg_t reg = PIPESTAT(pipe);
575
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
576

577
	lockdep_assert_held(&dev_priv->irq_lock);
578
	WARN_ON(!intel_irqs_enabled(dev_priv));
579

580 581 582 583
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
584 585 586
		return;

	if ((pipestat & enable_mask) == enable_mask)
587 588
		return;

589 590
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

591
	/* Enable the interrupt, clear any pending status */
592
	pipestat |= enable_mask | status_mask;
593 594
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
595 596
}

D
Daniel Vetter 已提交
597
static void
598 599
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
600
{
601
	i915_reg_t reg = PIPESTAT(pipe);
602
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
603

604
	lockdep_assert_held(&dev_priv->irq_lock);
605
	WARN_ON(!intel_irqs_enabled(dev_priv));
606

607 608 609 610
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
611 612
		return;

613 614 615
	if ((pipestat & enable_mask) == 0)
		return;

616 617
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

618
	pipestat &= ~enable_mask;
619 620
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
621 622
}

623 624 625 626 627
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
628 629
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
630 631 632
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
633 634 635 636 637 638
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
639 640 641 642 643 644 645 646 647 648 649 650

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

651 652 653 654 655 656
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

657
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
658
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
659 660 661
							   status_mask);
	else
		enable_mask = status_mask << 16;
662 663 664 665 666 667 668 669 670
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

671
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
672
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
673 674 675
							   status_mask);
	else
		enable_mask = status_mask << 16;
676 677 678
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

679
/**
680
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
681
 * @dev_priv: i915 device private
682
 */
683
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
684
{
685
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
686 687
		return;

688
	spin_lock_irq(&dev_priv->irq_lock);
689

690
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
691
	if (INTEL_GEN(dev_priv) >= 4)
692
		i915_enable_pipestat(dev_priv, PIPE_A,
693
				     PIPE_LEGACY_BLC_EVENT_STATUS);
694

695
	spin_unlock_irq(&dev_priv->irq_lock);
696 697
}

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

748 749 750
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
751
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
752
{
753
	struct drm_i915_private *dev_priv = to_i915(dev);
754
	i915_reg_t high_frame, low_frame;
755
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
756
	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
757
	unsigned long irqflags;
758

759 760 761 762 763
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
764

765 766 767 768 769 770
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

771 772
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
773

774 775
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

776 777 778 779 780 781
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
782 783 784
		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ_FW(low_frame);
		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
785 786
	} while (high1 != high2);

787 788
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

789
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
790
	pixel = low & PIPE_PIXEL_MASK;
791
	low >>= PIPE_FRAME_LOW_SHIFT;
792 793 794 795 796 797

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
798
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
799 800
}

801
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
802
{
803
	struct drm_i915_private *dev_priv = to_i915(dev);
804

805
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
806 807
}

808
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
809 810 811
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
812
	struct drm_i915_private *dev_priv = to_i915(dev);
813 814
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
815
	enum pipe pipe = crtc->pipe;
816
	int position, vtotal;
817

818 819 820
	if (!crtc->active)
		return -1;

821 822 823
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

824
	vtotal = mode->crtc_vtotal;
825 826 827
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

828
	if (IS_GEN2(dev_priv))
829
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
830
	else
831
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
832

833 834 835 836 837 838 839 840 841 842 843 844
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
845
	if (HAS_DDI(dev_priv) && !position) {
846 847 848 849
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
850
			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
851 852 853 854 855 856 857
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

858
	/*
859 860
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
861
	 */
862
	return (position + crtc->scanline_offset) % vtotal;
863 864
}

865 866 867 868
static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
				     bool in_vblank_irq, int *vpos, int *hpos,
				     ktime_t *stime, ktime_t *etime,
				     const struct drm_display_mode *mode)
869
{
870
	struct drm_i915_private *dev_priv = to_i915(dev);
871 872
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
873
	int position;
874
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
875
	bool in_vbl = true;
876
	unsigned long irqflags;
877

878
	if (WARN_ON(!mode->crtc_clock)) {
879
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
880
				 "pipe %c\n", pipe_name(pipe));
881
		return false;
882 883
	}

884
	htotal = mode->crtc_htotal;
885
	hsync_start = mode->crtc_hsync_start;
886 887 888
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
889

890 891 892 893 894 895
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

896 897 898 899 900 901
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
902

903 904 905 906 907 908
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

909
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
910 911 912
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
913
		position = __intel_get_crtc_scanline(intel_crtc);
914 915 916 917 918
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
919
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
920

921 922 923 924
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
925

926 927 928 929 930 931 932 933 934 935 936 937
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

938 939 940 941 942 943 944 945 946 947
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
948 949
	}

950 951 952 953 954 955 956 957
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

958 959 960 961 962 963 964 965 966 967 968 969
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
970

971
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
972 973 974 975 976 977
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
978

979
	return true;
980 981
}

982 983
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
984
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
985 986 987 988 989 990 991 992 993 994
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

995
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
996
{
997
	u32 busy_up, busy_down, max_avg, min_avg;
998 999
	u8 new_delay;

1000
	spin_lock(&mchdev_lock);
1001

1002 1003
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1004
	new_delay = dev_priv->ips.cur_delay;
1005

1006
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1007 1008
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1009 1010 1011 1012
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1013
	if (busy_up > max_avg) {
1014 1015 1016 1017
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1018
	} else if (busy_down < min_avg) {
1019 1020 1021 1022
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1023 1024
	}

1025
	if (ironlake_set_drps(dev_priv, new_delay))
1026
		dev_priv->ips.cur_delay = new_delay;
1027

1028
	spin_unlock(&mchdev_lock);
1029

1030 1031 1032
	return;
}

1033
static void notify_ring(struct intel_engine_cs *engine)
1034
{
1035 1036
	struct drm_i915_gem_request *rq = NULL;
	struct intel_wait *wait;
1037

1038
	atomic_inc(&engine->irq_count);
1039
	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
1040

1041 1042
	spin_lock(&engine->breadcrumbs.irq_lock);
	wait = engine->breadcrumbs.irq_wait;
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	if (wait) {
		/* We use a callback from the dma-fence to submit
		 * requests after waiting on our own requests. To
		 * ensure minimum delay in queuing the next request to
		 * hardware, signal the fence now rather than wait for
		 * the signaler to be woken up. We still wake up the
		 * waiter in order to handle the irq-seqno coherency
		 * issues (we may receive the interrupt before the
		 * seqno is written, see __i915_request_irq_complete())
		 * and to handle coalescing of multiple seqno updates
		 * and many waiters.
		 */
		if (i915_seqno_passed(intel_engine_get_seqno(engine),
1056 1057 1058
				      wait->seqno) &&
		    !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
			      &wait->request->fence.flags))
1059
			rq = i915_gem_request_get(wait->request);
1060 1061

		wake_up_process(wait->tsk);
1062 1063
	} else {
		__intel_engine_disarm_breadcrumbs(engine);
1064
	}
1065
	spin_unlock(&engine->breadcrumbs.irq_lock);
1066

1067
	if (rq) {
1068
		dma_fence_signal(&rq->fence);
1069 1070
		i915_gem_request_put(rq);
	}
1071 1072

	trace_intel_engine_notify(engine, wait);
1073 1074
}

1075 1076
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1077
{
1078
	ei->ktime = ktime_get_raw();
1079 1080 1081
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1082

1083
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1084
{
1085
	memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
1086
}
1087

1088 1089
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
1090
	const struct intel_rps_ei *prev = &dev_priv->rps.ei;
1091 1092
	struct intel_rps_ei now;
	u32 events = 0;
1093

1094
	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
1095
		return 0;
1096

1097
	vlv_c0_read(dev_priv, &now);
1098

1099
	if (prev->ktime) {
1100
		u64 time, c0;
1101
		u32 render, media;
1102

1103
		time = ktime_us_delta(now.ktime, prev->ktime);
1104

1105 1106 1107 1108 1109 1110 1111
		time *= dev_priv->czclk_freq;

		/* Workload can be split between render + media,
		 * e.g. SwapBuffers being blitted in X after being rendered in
		 * mesa. To account for this we need to combine both engines
		 * into our activity counter.
		 */
1112 1113 1114
		render = now.render_c0 - prev->render_c0;
		media = now.media_c0 - prev->media_c0;
		c0 = max(render, media);
1115
		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1116 1117 1118 1119 1120

		if (c0 > time * dev_priv->rps.up_threshold)
			events = GEN6_PM_RP_UP_THRESHOLD;
		else if (c0 < time * dev_priv->rps.down_threshold)
			events = GEN6_PM_RP_DOWN_THRESHOLD;
1121 1122
	}

1123
	dev_priv->rps.ei = now;
1124
	return events;
1125 1126
}

1127
static void gen6_pm_rps_work(struct work_struct *work)
1128
{
1129 1130
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1131
	bool client_boost = false;
1132
	int new_delay, adj, min, max;
1133
	u32 pm_iir = 0;
1134

1135
	spin_lock_irq(&dev_priv->irq_lock);
1136 1137
	if (dev_priv->rps.interrupts_enabled) {
		pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
1138
		client_boost = atomic_read(&dev_priv->rps.num_waiters);
I
Imre Deak 已提交
1139
	}
1140
	spin_unlock_irq(&dev_priv->irq_lock);
1141

1142
	/* Make sure we didn't queue anything we're not going to process. */
1143
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1144
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1145
		goto out;
1146

1147
	mutex_lock(&dev_priv->rps.hw_lock);
1148

1149 1150
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1151
	adj = dev_priv->rps.last_adj;
1152
	new_delay = dev_priv->rps.cur_freq;
1153 1154
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1155
	if (client_boost)
1156 1157 1158
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1159 1160
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1161 1162
		if (adj > 0)
			adj *= 2;
1163 1164
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1165 1166 1167

		if (new_delay >= dev_priv->rps.max_freq_softlimit)
			adj = 0;
1168
	} else if (client_boost) {
1169
		adj = 0;
1170
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1171 1172
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1173
		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1174
			new_delay = dev_priv->rps.min_freq_softlimit;
1175 1176 1177 1178
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1179 1180
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1181 1182 1183

		if (new_delay <= dev_priv->rps.min_freq_softlimit)
			adj = 0;
1184
	} else { /* unknown event */
1185
		adj = 0;
1186
	}
1187

1188 1189
	dev_priv->rps.last_adj = adj;

1190 1191 1192
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1193
	new_delay += adj;
1194
	new_delay = clamp_t(int, new_delay, min, max);
1195

1196 1197 1198 1199
	if (intel_set_rps(dev_priv, new_delay)) {
		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
		dev_priv->rps.last_adj = 0;
	}
1200

1201
	mutex_unlock(&dev_priv->rps.hw_lock);
1202 1203 1204 1205 1206 1207 1208

out:
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->rps.interrupts_enabled)
		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
	spin_unlock_irq(&dev_priv->irq_lock);
1209 1210
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1223
	struct drm_i915_private *dev_priv =
1224
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1225
	u32 error_status, row, bank, subbank;
1226
	char *parity_event[6];
1227
	uint32_t misccpctl;
1228
	uint8_t slice = 0;
1229 1230 1231 1232 1233

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1234
	mutex_lock(&dev_priv->drm.struct_mutex);
1235

1236 1237 1238 1239
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1240 1241 1242 1243
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1244
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1245
		i915_reg_t reg;
1246

1247
		slice--;
1248
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1249
			break;
1250

1251
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1252

1253
		reg = GEN7_L3CDERRST1(slice);
1254

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1270
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1271
				   KOBJ_CHANGE, parity_event);
1272

1273 1274
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1275

1276 1277 1278 1279 1280
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1281

1282
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1283

1284 1285
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1286
	spin_lock_irq(&dev_priv->irq_lock);
1287
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1288
	spin_unlock_irq(&dev_priv->irq_lock);
1289

1290
	mutex_unlock(&dev_priv->drm.struct_mutex);
1291 1292
}

1293 1294
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1295
{
1296
	if (!HAS_L3_DPF(dev_priv))
1297 1298
		return;

1299
	spin_lock(&dev_priv->irq_lock);
1300
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1301
	spin_unlock(&dev_priv->irq_lock);
1302

1303
	iir &= GT_PARITY_ERROR(dev_priv);
1304 1305 1306 1307 1308 1309
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1310
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1311 1312
}

1313
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1314 1315
			       u32 gt_iir)
{
1316
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1317
		notify_ring(dev_priv->engine[RCS]);
1318
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1319
		notify_ring(dev_priv->engine[VCS]);
1320 1321
}

1322
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1323 1324
			       u32 gt_iir)
{
1325
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1326
		notify_ring(dev_priv->engine[RCS]);
1327
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1328
		notify_ring(dev_priv->engine[VCS]);
1329
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1330
		notify_ring(dev_priv->engine[BCS]);
1331

1332 1333
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1334 1335
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1336

1337 1338
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1339 1340
}

1341
static void
1342
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1343
{
1344
	bool tasklet = false;
1345 1346

	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1347
		if (port_count(&engine->execlist_port[0])) {
1348
			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1349 1350
			tasklet = true;
		}
1351
	}
1352 1353 1354 1355 1356 1357 1358 1359

	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
		notify_ring(engine);
		tasklet |= i915.enable_guc_submission;
	}

	if (tasklet)
		tasklet_hi_schedule(&engine->irq_tasklet);
1360 1361
}

1362 1363 1364
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1365 1366 1367 1368
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1369 1370 1371
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1372 1373 1374 1375 1376
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1377
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1378 1379 1380
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1381
			ret = IRQ_HANDLED;
1382
		} else
1383
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1384 1385
	}

1386
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1387 1388 1389
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1390 1391 1392 1393 1394
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1395
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1396
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1397 1398
		if (gt_iir[2] & (dev_priv->pm_rps_events |
				 dev_priv->pm_guc_events)) {
1399
			I915_WRITE_FW(GEN8_GT_IIR(2),
1400 1401
				      gt_iir[2] & (dev_priv->pm_rps_events |
						   dev_priv->pm_guc_events));
1402
			ret = IRQ_HANDLED;
1403 1404 1405 1406
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1407 1408 1409
	return ret;
}

1410 1411 1412 1413
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1414
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1415
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1416
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1417 1418 1419 1420
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1421
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1422
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1423
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1424 1425 1426 1427
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1428
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1429 1430 1431 1432
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1433 1434 1435

	if (gt_iir[2] & dev_priv->pm_guc_events)
		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1436 1437
}

1438 1439 1440 1441
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1442
		return val & PORTA_HOTPLUG_LONG_DETECT;
1443 1444 1445 1446 1447 1448 1449 1450 1451
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1488
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1489 1490 1491
{
	switch (port) {
	case PORT_B:
1492
		return val & PORTB_HOTPLUG_LONG_DETECT;
1493
	case PORT_C:
1494
		return val & PORTC_HOTPLUG_LONG_DETECT;
1495
	case PORT_D:
1496 1497 1498
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1499 1500 1501
	}
}

1502
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1503 1504 1505
{
	switch (port) {
	case PORT_B:
1506
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1507
	case PORT_C:
1508
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1509
	case PORT_D:
1510 1511 1512
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1513 1514 1515
	}
}

1516 1517 1518 1519 1520 1521 1522
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1523
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1524
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1525 1526
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1527
{
1528
	enum port port;
1529 1530 1531
	int i;

	for_each_hpd_pin(i) {
1532 1533
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1534

1535 1536
		*pin_mask |= BIT(i);

1537 1538
		port = intel_hpd_pin_to_port(i);
		if (port == PORT_NONE)
1539 1540
			continue;

1541
		if (long_pulse_detect(port, dig_hotplug_reg))
1542
			*long_mask |= BIT(i);
1543 1544 1545 1546 1547 1548 1549
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1550
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1551
{
1552
	wake_up_all(&dev_priv->gmbus_wait_queue);
1553 1554
}

1555
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1556
{
1557
	wake_up_all(&dev_priv->gmbus_wait_queue);
1558 1559
}

1560
#if defined(CONFIG_DEBUG_FS)
1561 1562
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1563 1564 1565
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1566 1567 1568
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
T
Tomeu Vizoso 已提交
1569 1570 1571
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
	struct drm_driver *driver = dev_priv->drm.driver;
	uint32_t crcs[5];
1572
	int head, tail;
1573

1574
	spin_lock(&pipe_crc->lock);
T
Tomeu Vizoso 已提交
1575 1576 1577 1578 1579 1580
	if (pipe_crc->source) {
		if (!pipe_crc->entries) {
			spin_unlock(&pipe_crc->lock);
			DRM_DEBUG_KMS("spurious interrupt\n");
			return;
		}
1581

T
Tomeu Vizoso 已提交
1582 1583
		head = pipe_crc->head;
		tail = pipe_crc->tail;
1584

T
Tomeu Vizoso 已提交
1585 1586 1587 1588 1589
		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
			spin_unlock(&pipe_crc->lock);
			DRM_ERROR("CRC buffer overflowing\n");
			return;
		}
1590

T
Tomeu Vizoso 已提交
1591
		entry = &pipe_crc->entries[head];
1592

T
Tomeu Vizoso 已提交
1593 1594 1595 1596 1597 1598
		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
		entry->crc[0] = crc0;
		entry->crc[1] = crc1;
		entry->crc[2] = crc2;
		entry->crc[3] = crc3;
		entry->crc[4] = crc4;
1599

T
Tomeu Vizoso 已提交
1600 1601
		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
		pipe_crc->head = head;
1602

T
Tomeu Vizoso 已提交
1603
		spin_unlock(&pipe_crc->lock);
1604

T
Tomeu Vizoso 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
		wake_up_interruptible(&pipe_crc->wq);
	} else {
		/*
		 * For some not yet identified reason, the first CRC is
		 * bonkers. So let's just wait for the next vblank and read
		 * out the buggy result.
		 *
		 * On CHV sometimes the second CRC is bonkers as well, so
		 * don't trust that one either.
		 */
		if (pipe_crc->skipped == 0 ||
		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
			pipe_crc->skipped++;
			spin_unlock(&pipe_crc->lock);
			return;
		}
		spin_unlock(&pipe_crc->lock);
		crcs[0] = crc0;
		crcs[1] = crc1;
		crcs[2] = crc2;
		crcs[3] = crc3;
		crcs[4] = crc4;
1627
		drm_crtc_add_crc_entry(&crtc->base, true,
1628
				       drm_crtc_accurate_vblank_count(&crtc->base),
1629
				       crcs);
T
Tomeu Vizoso 已提交
1630
	}
1631
}
1632 1633
#else
static inline void
1634 1635
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1636 1637 1638 1639 1640
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1641

1642 1643
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1644
{
1645
	display_pipe_crc_irq_handler(dev_priv, pipe,
1646 1647
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1648 1649
}

1650 1651
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1652
{
1653
	display_pipe_crc_irq_handler(dev_priv, pipe,
1654 1655 1656 1657 1658
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1659
}
1660

1661 1662
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1663
{
1664 1665
	uint32_t res1, res2;

1666
	if (INTEL_GEN(dev_priv) >= 3)
1667 1668 1669 1670
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1671
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1672 1673 1674
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1675

1676
	display_pipe_crc_irq_handler(dev_priv, pipe,
1677 1678 1679 1680
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1681
}
1682

1683 1684 1685 1686
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1687
{
1688
	if (pm_iir & dev_priv->pm_rps_events) {
1689
		spin_lock(&dev_priv->irq_lock);
1690
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1691 1692
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1693
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1694
		}
1695
		spin_unlock(&dev_priv->irq_lock);
1696 1697
	}

1698
	if (INTEL_GEN(dev_priv) >= 8)
1699 1700
		return;

1701
	if (HAS_VEBOX(dev_priv)) {
1702
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1703
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1704

1705 1706
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1707
	}
1708 1709
}

1710 1711 1712
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
		/* Sample the log buffer flush related bits & clear them out now
		 * itself from the message identity register to minimize the
		 * probability of losing a flush interrupt, when there are back
		 * to back flush interrupts.
		 * There can be a new flush interrupt, for different log buffer
		 * type (like for ISR), whilst Host is handling one (for DPC).
		 * Since same bit is used in message register for ISR & DPC, it
		 * could happen that GuC sets the bit for 2nd interrupt but Host
		 * clears out the bit on handling the 1st interrupt.
		 */
		u32 msg, flush;

		msg = I915_READ(SOFT_SCRATCH(15));
1726 1727
		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
1728 1729 1730 1731 1732
		if (flush) {
			/* Clear the message bits that are handled */
			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);

			/* Handle flush interrupt in bottom half */
1733 1734
			queue_work(dev_priv->guc.log.runtime.flush_wq,
				   &dev_priv->guc.log.runtime.flush_work);
1735 1736

			dev_priv->guc.log.flush_interrupt_count++;
1737 1738 1739 1740 1741
		} else {
			/* Not clearing of unhandled event bits won't result in
			 * re-triggering of the interrupt.
			 */
		}
1742 1743 1744
	}
}

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1758 1759
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1760 1761 1762
{
	int pipe;

1763
	spin_lock(&dev_priv->irq_lock);
1764 1765 1766 1767 1768 1769

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1770
	for_each_pipe(dev_priv, pipe) {
1771
		i915_reg_t reg;
1772
		u32 mask, iir_bit = 0;
1773

1774 1775 1776 1777 1778 1779 1780
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1781 1782 1783

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1784 1785 1786 1787 1788 1789 1790 1791

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1792 1793 1794
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1795 1796 1797 1798 1799
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1800 1801 1802
			continue;

		reg = PIPESTAT(pipe);
1803 1804
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1805 1806 1807 1808

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1809 1810
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1811 1812
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1813
	spin_unlock(&dev_priv->irq_lock);
1814 1815
}

1816
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1817 1818 1819
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1820

1821
	for_each_pipe(dev_priv, pipe) {
1822 1823
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);
1824 1825

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1826
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1827

1828 1829
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1830 1831 1832
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1833
		gmbus_irq_handler(dev_priv);
1834 1835
}

1836
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1837 1838 1839
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1840 1841
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1842

1843 1844 1845
	return hotplug_status;
}

1846
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1847 1848 1849
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1850

1851 1852
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1853
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1854

1855 1856 1857 1858 1859
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1860
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1861
		}
1862 1863

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1864
			dp_aux_irq_handler(dev_priv);
1865 1866
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1867

1868 1869
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1870
					   hotplug_trigger, hpd_status_i915,
1871
					   i9xx_port_hotplug_long_detect);
1872
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1873
		}
1874
	}
1875 1876
}

1877
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1878
{
1879
	struct drm_device *dev = arg;
1880
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1881 1882
	irqreturn_t ret = IRQ_NONE;

1883 1884 1885
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1886 1887 1888
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1889
	do {
1890
		u32 iir, gt_iir, pm_iir;
1891
		u32 pipe_stats[I915_MAX_PIPES] = {};
1892
		u32 hotplug_status = 0;
1893
		u32 ier = 0;
1894

J
Jesse Barnes 已提交
1895 1896
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1897
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1898 1899

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1900
			break;
J
Jesse Barnes 已提交
1901 1902 1903

		ret = IRQ_HANDLED;

1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1917
		I915_WRITE(VLV_MASTER_IER, 0);
1918 1919
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1920 1921 1922 1923 1924 1925

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1926
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1927
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1928

1929 1930
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1931
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1932

1933 1934 1935 1936
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

1937 1938 1939 1940 1941 1942
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1943

1944
		I915_WRITE(VLV_IER, ier);
1945 1946
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1947

1948
		if (gt_iir)
1949
			snb_gt_irq_handler(dev_priv, gt_iir);
1950 1951 1952
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1953
		if (hotplug_status)
1954
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1955

1956
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1957
	} while (0);
J
Jesse Barnes 已提交
1958

1959 1960
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1961 1962 1963
	return ret;
}

1964 1965
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1966
	struct drm_device *dev = arg;
1967
	struct drm_i915_private *dev_priv = to_i915(dev);
1968 1969
	irqreturn_t ret = IRQ_NONE;

1970 1971 1972
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1973 1974 1975
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1976
	do {
1977
		u32 master_ctl, iir;
1978
		u32 gt_iir[4] = {};
1979
		u32 pipe_stats[I915_MAX_PIPES] = {};
1980
		u32 hotplug_status = 0;
1981 1982
		u32 ier = 0;

1983 1984
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1985

1986 1987
		if (master_ctl == 0 && iir == 0)
			break;
1988

1989 1990
		ret = IRQ_HANDLED;

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
2004
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2005 2006
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
2007

2008
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2009

2010
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
2011
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
2012

2013 2014
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
2015
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
2016

2017 2018 2019 2020 2021
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2022 2023 2024 2025 2026 2027 2028
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

2029
		I915_WRITE(VLV_IER, ier);
2030
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2031
		POSTING_READ(GEN8_MASTER_IRQ);
2032

2033 2034
		gen8_gt_irq_handler(dev_priv, gt_iir);

2035
		if (hotplug_status)
2036
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2037

2038
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2039
	} while (0);
2040

2041 2042
	enable_rpm_wakeref_asserts(dev_priv);

2043 2044 2045
	return ret;
}

2046 2047
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2048 2049 2050 2051
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2052 2053 2054 2055 2056 2057
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2058
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2059 2060 2061 2062 2063 2064 2065 2066
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2067
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2068 2069
	if (!hotplug_trigger)
		return;
2070 2071 2072 2073 2074

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2075
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2076 2077
}

2078
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2079
{
2080
	int pipe;
2081
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2082

2083
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2084

2085 2086 2087
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2088
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2089 2090
				 port_name(port));
	}
2091

2092
	if (pch_iir & SDE_AUX_MASK)
2093
		dp_aux_irq_handler(dev_priv);
2094

2095
	if (pch_iir & SDE_GMBUS)
2096
		gmbus_irq_handler(dev_priv);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2107
	if (pch_iir & SDE_FDI_MASK)
2108
		for_each_pipe(dev_priv, pipe)
2109 2110 2111
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2112 2113 2114 2115 2116 2117 2118 2119

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2120
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
2121 2122

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2123
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
2124 2125
}

2126
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2127 2128
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2129
	enum pipe pipe;
2130

2131 2132 2133
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2134
	for_each_pipe(dev_priv, pipe) {
2135 2136
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2137

D
Daniel Vetter 已提交
2138
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2139 2140
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2141
			else
2142
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2143 2144
		}
	}
2145

2146 2147 2148
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2149
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2150 2151 2152
{
	u32 serr_int = I915_READ(SERR_INT);

2153 2154 2155
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2156
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2157
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
2158 2159

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2160
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
2161 2162

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2163
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
2164 2165

	I915_WRITE(SERR_INT, serr_int);
2166 2167
}

2168
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2169 2170
{
	int pipe;
2171
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2172

2173
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2174

2175 2176 2177 2178 2179 2180
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2181 2182

	if (pch_iir & SDE_AUX_MASK_CPT)
2183
		dp_aux_irq_handler(dev_priv);
2184 2185

	if (pch_iir & SDE_GMBUS_CPT)
2186
		gmbus_irq_handler(dev_priv);
2187 2188 2189 2190 2191 2192 2193 2194

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2195
		for_each_pipe(dev_priv, pipe)
2196 2197 2198
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2199 2200

	if (pch_iir & SDE_ERROR_CPT)
2201
		cpt_serr_int_handler(dev_priv);
2202 2203
}

2204
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2219
				   spt_port_hotplug_long_detect);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2234
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2235 2236

	if (pch_iir & SDE_GMBUS_CPT)
2237
		gmbus_irq_handler(dev_priv);
2238 2239
}

2240 2241
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2253
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2254 2255
}

2256 2257
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2258
{
2259
	enum pipe pipe;
2260 2261
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2262
	if (hotplug_trigger)
2263
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2264 2265

	if (de_iir & DE_AUX_CHANNEL_A)
2266
		dp_aux_irq_handler(dev_priv);
2267 2268

	if (de_iir & DE_GSE)
2269
		intel_opregion_asle_intr(dev_priv);
2270 2271 2272 2273

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2274
	for_each_pipe(dev_priv, pipe) {
2275 2276
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(&dev_priv->drm, pipe);
2277

2278
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2279
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2280

2281
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2282
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2283 2284 2285 2286 2287 2288
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2289 2290
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2291
		else
2292
			ibx_irq_handler(dev_priv, pch_iir);
2293 2294 2295 2296 2297

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2298 2299
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2300 2301
}

2302 2303
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2304
{
2305
	enum pipe pipe;
2306 2307
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2308
	if (hotplug_trigger)
2309
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2310 2311

	if (de_iir & DE_ERR_INT_IVB)
2312
		ivb_err_int_handler(dev_priv);
2313 2314

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2315
		dp_aux_irq_handler(dev_priv);
2316 2317

	if (de_iir & DE_GSE_IVB)
2318
		intel_opregion_asle_intr(dev_priv);
2319

2320
	for_each_pipe(dev_priv, pipe) {
2321 2322
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(&dev_priv->drm, pipe);
2323 2324 2325
	}

	/* check event from PCH */
2326
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2327 2328
		u32 pch_iir = I915_READ(SDEIIR);

2329
		cpt_irq_handler(dev_priv, pch_iir);
2330 2331 2332 2333 2334 2335

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2336 2337 2338 2339 2340 2341 2342 2343
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2344
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2345
{
2346
	struct drm_device *dev = arg;
2347
	struct drm_i915_private *dev_priv = to_i915(dev);
2348
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2349
	irqreturn_t ret = IRQ_NONE;
2350

2351 2352 2353
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2354 2355 2356
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2357 2358 2359
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2360
	POSTING_READ(DEIER);
2361

2362 2363 2364 2365 2366
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2367
	if (!HAS_PCH_NOP(dev_priv)) {
2368 2369 2370 2371
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2372

2373 2374
	/* Find, clear, then process each source of interrupt */

2375
	gt_iir = I915_READ(GTIIR);
2376
	if (gt_iir) {
2377 2378
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2379
		if (INTEL_GEN(dev_priv) >= 6)
2380
			snb_gt_irq_handler(dev_priv, gt_iir);
2381
		else
2382
			ilk_gt_irq_handler(dev_priv, gt_iir);
2383 2384
	}

2385 2386
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2387 2388
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2389 2390
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2391
		else
2392
			ilk_display_irq_handler(dev_priv, de_iir);
2393 2394
	}

2395
	if (INTEL_GEN(dev_priv) >= 6) {
2396 2397 2398 2399
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2400
			gen6_rps_irq_handler(dev_priv, pm_iir);
2401
		}
2402
	}
2403 2404 2405

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2406
	if (!HAS_PCH_NOP(dev_priv)) {
2407 2408 2409
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2410

2411 2412 2413
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2414 2415 2416
	return ret;
}

2417 2418
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2419
				const u32 hpd[HPD_NUM_PINS])
2420
{
2421
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2422

2423 2424
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2425

2426
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2427
			   dig_hotplug_reg, hpd,
2428
			   bxt_port_hotplug_long_detect);
2429

2430
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2431 2432
}

2433 2434
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2435 2436
{
	irqreturn_t ret = IRQ_NONE;
2437
	u32 iir;
2438
	enum pipe pipe;
J
Jesse Barnes 已提交
2439

2440
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2441 2442 2443
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2444
			ret = IRQ_HANDLED;
2445
			if (iir & GEN8_DE_MISC_GSE)
2446
				intel_opregion_asle_intr(dev_priv);
2447 2448
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2449
		}
2450 2451
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2452 2453
	}

2454
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2455 2456 2457
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2458
			bool found = false;
2459

2460
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2461
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2462

2463
			tmp_mask = GEN8_AUX_CHANNEL_A;
2464
			if (INTEL_GEN(dev_priv) >= 9)
2465 2466 2467 2468 2469
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2470
				dp_aux_irq_handler(dev_priv);
2471 2472 2473
				found = true;
			}

2474
			if (IS_GEN9_LP(dev_priv)) {
2475 2476
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2477 2478
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2479 2480 2481 2482 2483
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2484 2485
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2486 2487
					found = true;
				}
2488 2489
			}

2490
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2491
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2492 2493 2494
				found = true;
			}

2495
			if (!found)
2496
				DRM_ERROR("Unexpected DE Port interrupt\n");
2497
		}
2498 2499
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2500 2501
	}

2502
	for_each_pipe(dev_priv, pipe) {
2503
		u32 fault_errors;
2504

2505 2506
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2507

2508 2509 2510 2511 2512
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2513

2514 2515
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2516

2517 2518
		if (iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(&dev_priv->drm, pipe);
2519

2520
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2521
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2522

2523 2524
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2525

2526
		fault_errors = iir;
2527
		if (INTEL_GEN(dev_priv) >= 9)
2528 2529 2530
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2531

2532
		if (fault_errors)
2533
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2534 2535
				  pipe_name(pipe),
				  fault_errors);
2536 2537
	}

2538
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2539
	    master_ctl & GEN8_DE_PCH_IRQ) {
2540 2541 2542 2543 2544
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2545 2546 2547
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2548
			ret = IRQ_HANDLED;
2549

2550 2551
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
			    HAS_PCH_CNP(dev_priv))
2552
				spt_irq_handler(dev_priv, iir);
2553
			else
2554
				cpt_irq_handler(dev_priv, iir);
2555 2556 2557 2558 2559 2560 2561
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2562 2563
	}

2564 2565 2566 2567 2568 2569
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2570
	struct drm_i915_private *dev_priv = to_i915(dev);
2571
	u32 master_ctl;
2572
	u32 gt_iir[4] = {};
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2589 2590
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2591 2592
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2593 2594
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2595

2596 2597
	enable_rpm_wakeref_asserts(dev_priv);

2598 2599 2600
	return ret;
}

2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
struct wedge_me {
	struct delayed_work work;
	struct drm_i915_private *i915;
	const char *name;
};

static void wedge_me(struct work_struct *work)
{
	struct wedge_me *w = container_of(work, typeof(*w), work.work);

	dev_err(w->i915->drm.dev,
		"%s timed out, cancelling all in-flight rendering.\n",
		w->name);
	i915_gem_set_wedged(w->i915);
}

static void __init_wedge(struct wedge_me *w,
			 struct drm_i915_private *i915,
			 long timeout,
			 const char *name)
{
	w->i915 = i915;
	w->name = name;

	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
	schedule_delayed_work(&w->work, timeout);
}

static void __fini_wedge(struct wedge_me *w)
{
	cancel_delayed_work_sync(&w->work);
	destroy_delayed_work_on_stack(&w->work);
	w->i915 = NULL;
}

#define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
	     (W)->i915;							\
	     __fini_wedge((W)))

2641
/**
2642
 * i915_reset_device - do process context error handling work
2643
 * @dev_priv: i915 device private
2644 2645 2646 2647
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2648
static void i915_reset_device(struct drm_i915_private *dev_priv)
2649
{
2650
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2651 2652 2653
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2654
	struct wedge_me w;
2655

2656
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2657

2658 2659 2660
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2661 2662 2663
	/* Use a watchdog to ensure that our reset completes */
	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
		intel_prepare_reset(dev_priv);
2664

2665 2666 2667
		/* Signal that locked waiters should reset the GPU */
		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
		wake_up_all(&dev_priv->gpu_error.wait_queue);
2668

2669 2670
		/* Wait for anyone holding the lock to wakeup, without
		 * blocking indefinitely on struct_mutex.
2671
		 */
2672 2673
		do {
			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2674
				i915_reset(dev_priv, 0);
2675 2676 2677 2678 2679 2680
				mutex_unlock(&dev_priv->drm.struct_mutex);
			}
		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
					     I915_RESET_HANDOFF,
					     TASK_UNINTERRUPTIBLE,
					     1));
2681

2682 2683
		intel_finish_reset(dev_priv);
	}
2684

2685
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2686 2687
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2688 2689
}

2690
static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2691
{
2692
	u32 eir;
2693

2694 2695
	if (!IS_GEN2(dev_priv))
		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
2696

2697 2698 2699 2700
	if (INTEL_GEN(dev_priv) < 4)
		I915_WRITE(IPEIR, I915_READ(IPEIR));
	else
		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
2701

2702
	I915_WRITE(EIR, I915_READ(EIR));
2703 2704 2705 2706 2707 2708
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
2709
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
2710 2711 2712
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2713 2714 2715
}

/**
2716
 * i915_handle_error - handle a gpu error
2717
 * @dev_priv: i915 device private
2718
 * @engine_mask: mask representing engines that are hung
2719 2720
 * @fmt: Error message format string
 *
2721
 * Do some basic checking of register state at error time and
2722 2723 2724 2725 2726
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2727 2728
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2729
		       const char *fmt, ...)
2730
{
2731 2732
	struct intel_engine_cs *engine;
	unsigned int tmp;
2733 2734
	va_list args;
	char error_msg[80];
2735

2736 2737 2738 2739
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2740 2741 2742 2743 2744 2745 2746 2747 2748
	/*
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugfs, so get an RPM reference.
	 */
	intel_runtime_pm_get(dev_priv);

2749
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2750
	i915_clear_error_registers(dev_priv);
2751

2752 2753 2754 2755 2756 2757
	/*
	 * Try engine reset when available. We fall back to full reset if
	 * single reset fails.
	 */
	if (intel_has_reset_engine(dev_priv)) {
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2758
			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
2759 2760 2761 2762
			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
					     &dev_priv->gpu_error.flags))
				continue;

2763
			if (i915_reset_engine(engine, 0) == 0)
2764 2765 2766 2767 2768 2769 2770 2771 2772
				engine_mask &= ~intel_engine_flag(engine);

			clear_bit(I915_RESET_ENGINE + engine->id,
				  &dev_priv->gpu_error.flags);
			wake_up_bit(&dev_priv->gpu_error.flags,
				    I915_RESET_ENGINE + engine->id);
		}
	}

2773
	if (!engine_mask)
2774
		goto out;
2775

2776
	/* Full reset needs the mutex, stop any other user trying to do so. */
2777 2778 2779 2780
	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
		wait_event(dev_priv->gpu_error.reset_queue,
			   !test_bit(I915_RESET_BACKOFF,
				     &dev_priv->gpu_error.flags));
2781
		goto out;
2782 2783
	}

2784 2785 2786 2787 2788 2789 2790 2791 2792
	/* Prevent any other reset-engine attempt. */
	for_each_engine(engine, dev_priv, tmp) {
		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
					&dev_priv->gpu_error.flags))
			wait_on_bit(&dev_priv->gpu_error.flags,
				    I915_RESET_ENGINE + engine->id,
				    TASK_UNINTERRUPTIBLE);
	}

2793
	i915_reset_device(dev_priv);
2794

2795 2796 2797 2798 2799
	for_each_engine(engine, dev_priv, tmp) {
		clear_bit(I915_RESET_ENGINE + engine->id,
			  &dev_priv->gpu_error.flags);
	}

2800 2801
	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2802 2803 2804

out:
	intel_runtime_pm_put(dev_priv);
2805 2806
}

2807 2808 2809
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2810
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2811
{
2812
	struct drm_i915_private *dev_priv = to_i915(dev);
2813
	unsigned long irqflags;
2814

2815
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2816
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2817
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2818

2819 2820 2821
	return 0;
}

2822
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2823
{
2824
	struct drm_i915_private *dev_priv = to_i915(dev);
2825 2826 2827
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2828 2829
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2830 2831 2832 2833 2834
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2835
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2836
{
2837
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2838
	unsigned long irqflags;
2839
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2840
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2841 2842

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2843
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2844 2845 2846 2847 2848
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2849
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2850
{
2851
	struct drm_i915_private *dev_priv = to_i915(dev);
2852 2853 2854
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2855
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2856
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2857

2858 2859 2860
	return 0;
}

2861 2862 2863
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2864
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2865
{
2866
	struct drm_i915_private *dev_priv = to_i915(dev);
2867
	unsigned long irqflags;
2868

2869
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2870
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2871 2872 2873
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2874
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2875
{
2876
	struct drm_i915_private *dev_priv = to_i915(dev);
2877 2878 2879
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2880 2881
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2882 2883 2884
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2885
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2886
{
2887
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2888
	unsigned long irqflags;
2889
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2890
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2891 2892

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2893
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2894 2895 2896
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2897
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2898
{
2899
	struct drm_i915_private *dev_priv = to_i915(dev);
2900 2901 2902
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2903
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2904 2905 2906
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2907
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2908
{
2909
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2910 2911
		return;

V
Ville Syrjälä 已提交
2912
	GEN3_IRQ_RESET(SDE);
2913

2914
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2915
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2916
}
2917

P
Paulo Zanoni 已提交
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
2928
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2929

2930
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2931 2932 2933
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2934 2935 2936 2937
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2938
static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2939
{
V
Ville Syrjälä 已提交
2940
	GEN3_IRQ_RESET(GT);
2941
	if (INTEL_GEN(dev_priv) >= 6)
V
Ville Syrjälä 已提交
2942
		GEN3_IRQ_RESET(GEN6_PM);
2943 2944
}

2945 2946
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
2947 2948 2949 2950 2951
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

2952
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2953 2954
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

2955
	i9xx_pipestat_irq_reset(dev_priv);
2956

V
Ville Syrjälä 已提交
2957
	GEN3_IRQ_RESET(VLV_);
2958
	dev_priv->irq_mask = ~0;
2959 2960
}

2961 2962 2963
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
2964
	u32 enable_mask;
2965 2966
	enum pipe pipe;

2967
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2968 2969 2970 2971 2972

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2973 2974
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2975 2976 2977 2978
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

2979
	if (IS_CHERRYVIEW(dev_priv))
2980 2981
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
2982 2983 2984

	WARN_ON(dev_priv->irq_mask != ~0);

2985 2986
	dev_priv->irq_mask = ~enable_mask;

V
Ville Syrjälä 已提交
2987
	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
2988 2989 2990 2991 2992 2993
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
2994
	struct drm_i915_private *dev_priv = to_i915(dev);
2995 2996 2997

	I915_WRITE(HWSTAM, 0xffffffff);

V
Ville Syrjälä 已提交
2998
	GEN3_IRQ_RESET(DE);
2999
	if (IS_GEN7(dev_priv))
3000 3001
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

3002
	gen5_gt_irq_reset(dev_priv);
3003

3004
	ibx_irq_reset(dev_priv);
3005 3006
}

J
Jesse Barnes 已提交
3007 3008
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3009
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3010

3011 3012 3013
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3014
	gen5_gt_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3015

3016
	spin_lock_irq(&dev_priv->irq_lock);
3017 3018
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3019
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3020 3021
}

3022 3023 3024 3025 3026 3027 3028 3029
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3030
static void gen8_irq_reset(struct drm_device *dev)
3031
{
3032
	struct drm_i915_private *dev_priv = to_i915(dev);
3033 3034 3035 3036 3037
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3038
	gen8_gt_irq_reset(dev_priv);
3039

3040
	for_each_pipe(dev_priv, pipe)
3041 3042
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3043
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3044

V
Ville Syrjälä 已提交
3045 3046 3047
	GEN3_IRQ_RESET(GEN8_DE_PORT_);
	GEN3_IRQ_RESET(GEN8_DE_MISC_);
	GEN3_IRQ_RESET(GEN8_PCU_);
3048

3049
	if (HAS_PCH_SPLIT(dev_priv))
3050
		ibx_irq_reset(dev_priv);
3051
}
3052

3053
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3054
				     u8 pipe_mask)
3055
{
3056
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3057
	enum pipe pipe;
3058

3059
	spin_lock_irq(&dev_priv->irq_lock);
3060 3061 3062 3063
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3064
	spin_unlock_irq(&dev_priv->irq_lock);
3065 3066
}

3067
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3068
				     u8 pipe_mask)
3069
{
3070 3071
	enum pipe pipe;

3072
	spin_lock_irq(&dev_priv->irq_lock);
3073 3074
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3075 3076 3077
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3078
	synchronize_irq(dev_priv->drm.irq);
3079 3080
}

3081 3082
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3083
	struct drm_i915_private *dev_priv = to_i915(dev);
3084 3085 3086 3087

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3088
	gen8_gt_irq_reset(dev_priv);
3089

V
Ville Syrjälä 已提交
3090
	GEN3_IRQ_RESET(GEN8_PCU_);
3091

3092
	spin_lock_irq(&dev_priv->irq_lock);
3093 3094
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3095
	spin_unlock_irq(&dev_priv->irq_lock);
3096 3097
}

3098
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3099 3100 3101 3102 3103
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3104
	for_each_intel_encoder(&dev_priv->drm, encoder)
3105 3106 3107 3108 3109 3110
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3111
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3112
{
3113
	u32 hotplug;
3114 3115 3116

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3117 3118
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3119
	 */
3120
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3121 3122 3123
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3124
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3125 3126
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3127 3128 3129 3130
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3131
	if (HAS_PCH_LPT_LP(dev_priv))
3132
		hotplug |= PORTA_HOTPLUG_ENABLE;
3133
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3134
}
X
Xiong Zhang 已提交
3135

3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	if (HAS_PCH_IBX(dev_priv)) {
		hotplug_irqs = SDE_HOTPLUG_MASK;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
	} else {
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
	}

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3153
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3154
{
3155
	u32 hotplug;
3156 3157 3158

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3159 3160 3161 3162
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3163 3164 3165 3166 3167
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3168 3169
}

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3198
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3199
{
3200
	u32 hotplug_irqs, enabled_irqs;
3201

3202
	if (INTEL_GEN(dev_priv) >= 8) {
3203
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3204
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3205 3206

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3207
	} else if (INTEL_GEN(dev_priv) >= 7) {
3208
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3209
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3210 3211

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3212 3213
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3214
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3215

3216 3217
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3218

3219
	ilk_hpd_detection_setup(dev_priv);
3220

3221
	ibx_hpd_irq_setup(dev_priv);
3222 3223
}

3224 3225
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3226
{
3227
	u32 hotplug;
3228

3229
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3230 3231 3232
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3252
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3253 3254
}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

P
Paulo Zanoni 已提交
3272 3273
static void ibx_irq_postinstall(struct drm_device *dev)
{
3274
	struct drm_i915_private *dev_priv = to_i915(dev);
3275
	u32 mask;
3276

3277
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3278 3279
		return;

3280
	if (HAS_PCH_IBX(dev_priv))
3281
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3282
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3283
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3284 3285
	else
		mask = SDE_GMBUS_CPT;
3286

V
Ville Syrjälä 已提交
3287
	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3288
	I915_WRITE(SDEIMR, ~mask);
3289 3290 3291

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3292
		ibx_hpd_detection_setup(dev_priv);
3293 3294
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3295 3296
}

3297 3298
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3299
	struct drm_i915_private *dev_priv = to_i915(dev);
3300 3301 3302 3303 3304
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3305
	if (HAS_L3_DPF(dev_priv)) {
3306
		/* L3 parity interrupt is always unmasked. */
3307 3308
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3309 3310 3311
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3312
	if (IS_GEN5(dev_priv)) {
3313
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3314 3315 3316 3317
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

V
Ville Syrjälä 已提交
3318
	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3319

3320
	if (INTEL_GEN(dev_priv) >= 6) {
3321 3322 3323 3324
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3325
		if (HAS_VEBOX(dev_priv)) {
3326
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3327 3328
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3329

3330
		dev_priv->pm_imr = 0xffffffff;
V
Ville Syrjälä 已提交
3331
		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3332 3333 3334
	}
}

3335
static int ironlake_irq_postinstall(struct drm_device *dev)
3336
{
3337
	struct drm_i915_private *dev_priv = to_i915(dev);
3338 3339
	u32 display_mask, extra_mask;

3340
	if (INTEL_GEN(dev_priv) >= 7) {
3341
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3342
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3343
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3344 3345
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3346 3347
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3348 3349
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3350 3351 3352
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3353
	}
3354

3355
	dev_priv->irq_mask = ~display_mask;
3356

3357 3358
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3359 3360
	ibx_irq_pre_postinstall(dev);

V
Ville Syrjälä 已提交
3361
	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3362

3363
	gen5_gt_irq_postinstall(dev);
3364

3365 3366
	ilk_hpd_detection_setup(dev_priv);

P
Paulo Zanoni 已提交
3367
	ibx_irq_postinstall(dev);
3368

3369
	if (IS_IRONLAKE_M(dev_priv)) {
3370 3371 3372
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3373 3374
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3375
		spin_lock_irq(&dev_priv->irq_lock);
3376
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3377
		spin_unlock_irq(&dev_priv->irq_lock);
3378 3379
	}

3380 3381 3382
	return 0;
}

3383 3384
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3385
	lockdep_assert_held(&dev_priv->irq_lock);
3386 3387 3388 3389 3390 3391

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3392 3393
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3394
		vlv_display_irq_postinstall(dev_priv);
3395
	}
3396 3397 3398 3399
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3400
	lockdep_assert_held(&dev_priv->irq_lock);
3401 3402 3403 3404 3405 3406

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3407
	if (intel_irqs_enabled(dev_priv))
3408
		vlv_display_irq_reset(dev_priv);
3409 3410
}

3411 3412 3413

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3414
	struct drm_i915_private *dev_priv = to_i915(dev);
3415

3416
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3417

3418
	spin_lock_irq(&dev_priv->irq_lock);
3419 3420
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3421 3422
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3423
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3424
	POSTING_READ(VLV_MASTER_IER);
3425 3426 3427 3428

	return 0;
}

3429 3430 3431 3432 3433
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3434 3435 3436
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3437
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3438 3439 3440
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3441
		0,
3442 3443
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3444 3445
		};

3446 3447 3448
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3449 3450
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3451 3452
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3453 3454
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3455
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3456
	 */
3457
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3458
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3459 3460 3461 3462
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3463 3464
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3465 3466
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3467
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3468
	enum pipe pipe;
3469

3470
	if (INTEL_GEN(dev_priv) >= 9) {
3471
		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3472 3473
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3474
		if (IS_GEN9_LP(dev_priv))
3475 3476
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3477
		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3478
	}
3479 3480 3481 3482

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3483
	de_port_enables = de_port_masked;
3484
	if (IS_GEN9_LP(dev_priv))
3485 3486
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3487 3488
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3489 3490 3491
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3492

3493
	for_each_pipe(dev_priv, pipe)
3494
		if (intel_display_power_is_enabled(dev_priv,
3495 3496 3497 3498
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3499

V
Ville Syrjälä 已提交
3500 3501
	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3502 3503 3504

	if (IS_GEN9_LP(dev_priv))
		bxt_hpd_detection_setup(dev_priv);
3505 3506
	else if (IS_BROADWELL(dev_priv))
		ilk_hpd_detection_setup(dev_priv);
3507 3508 3509 3510
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3511
	struct drm_i915_private *dev_priv = to_i915(dev);
3512

3513
	if (HAS_PCH_SPLIT(dev_priv))
3514
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3515

3516 3517 3518
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3519
	if (HAS_PCH_SPLIT(dev_priv))
3520
		ibx_irq_postinstall(dev);
3521

3522
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3523 3524 3525 3526 3527
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3528 3529
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3530
	struct drm_i915_private *dev_priv = to_i915(dev);
3531 3532 3533

	gen8_gt_irq_postinstall(dev_priv);

3534
	spin_lock_irq(&dev_priv->irq_lock);
3535 3536
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3537 3538
	spin_unlock_irq(&dev_priv->irq_lock);

3539
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3540 3541 3542 3543 3544
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3545 3546
static void gen8_irq_uninstall(struct drm_device *dev)
{
3547
	struct drm_i915_private *dev_priv = to_i915(dev);
3548 3549 3550 3551

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3552
	gen8_irq_reset(dev);
3553 3554
}

J
Jesse Barnes 已提交
3555 3556
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3557
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3558 3559 3560 3561

	if (!dev_priv)
		return;

3562
	I915_WRITE(VLV_MASTER_IER, 0);
3563
	POSTING_READ(VLV_MASTER_IER);
3564

3565
	gen5_gt_irq_reset(dev_priv);
3566

J
Jesse Barnes 已提交
3567
	I915_WRITE(HWSTAM, 0xffffffff);
3568

3569
	spin_lock_irq(&dev_priv->irq_lock);
3570 3571
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3572
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3573 3574
}

3575 3576
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3577
	struct drm_i915_private *dev_priv = to_i915(dev);
3578 3579 3580 3581 3582 3583 3584

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3585
	gen8_gt_irq_reset(dev_priv);
3586

V
Ville Syrjälä 已提交
3587
	GEN3_IRQ_RESET(GEN8_PCU_);
3588

3589
	spin_lock_irq(&dev_priv->irq_lock);
3590 3591
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3592
	spin_unlock_irq(&dev_priv->irq_lock);
3593 3594
}

3595
static void ironlake_irq_uninstall(struct drm_device *dev)
3596
{
3597
	struct drm_i915_private *dev_priv = to_i915(dev);
3598 3599 3600 3601

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3602
	ironlake_irq_reset(dev);
3603 3604
}

3605
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3606
{
3607
	struct drm_i915_private *dev_priv = to_i915(dev);
3608

3609 3610
	i9xx_pipestat_irq_reset(dev_priv);

3611
	GEN2_IRQ_RESET();
C
Chris Wilson 已提交
3612 3613 3614 3615
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3616
	struct drm_i915_private *dev_priv = to_i915(dev);
3617
	u16 enable_mask;
C
Chris Wilson 已提交
3618

3619 3620
	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
			    I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3621 3622 3623 3624

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3625
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
C
Chris Wilson 已提交
3626

3627 3628 3629 3630 3631 3632
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3633

3634 3635
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3636
	spin_lock_irq(&dev_priv->irq_lock);
3637 3638
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3639
	spin_unlock_irq(&dev_priv->irq_lock);
3640

C
Chris Wilson 已提交
3641 3642 3643
	return 0;
}

3644
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3645
{
3646
	struct drm_device *dev = arg;
3647
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3648 3649 3650
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
3651
	irqreturn_t ret;
C
Chris Wilson 已提交
3652

3653 3654 3655
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3656 3657 3658 3659
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3660 3661
	iir = I915_READ16(IIR);
	if (iir == 0)
3662
		goto out;
C
Chris Wilson 已提交
3663

3664
	while (iir) {
C
Chris Wilson 已提交
3665 3666 3667 3668 3669
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3670
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3671
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3672
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3673

3674
		for_each_pipe(dev_priv, pipe) {
3675
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3676 3677 3678 3679 3680
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3681
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3682 3683
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3684
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3685

3686
		I915_WRITE16(IIR, iir);
C
Chris Wilson 已提交
3687 3688 3689
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3690
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
3691

3692
		for_each_pipe(dev_priv, pipe) {
3693 3694 3695 3696
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

3697 3698
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(&dev_priv->drm, pipe);
C
Chris Wilson 已提交
3699

3700
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3701
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
3702

3703 3704 3705
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3706
		}
C
Chris Wilson 已提交
3707 3708 3709

		iir = new_iir;
	}
3710 3711 3712 3713
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
3714

3715
	return ret;
C
Chris Wilson 已提交
3716 3717 3718 3719
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3720
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3721

3722 3723
	i9xx_pipestat_irq_reset(dev_priv);

3724
	GEN2_IRQ_RESET();
C
Chris Wilson 已提交
3725 3726
}

3727 3728
static void i915_irq_preinstall(struct drm_device * dev)
{
3729
	struct drm_i915_private *dev_priv = to_i915(dev);
3730

3731
	if (I915_HAS_HOTPLUG(dev_priv)) {
3732
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3733 3734 3735
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3736 3737
	i9xx_pipestat_irq_reset(dev_priv);

3738
	I915_WRITE16(HWSTAM, 0xeffe);
3739

3740
	GEN3_IRQ_RESET();
3741 3742 3743 3744
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3745
	struct drm_i915_private *dev_priv = to_i915(dev);
3746
	u32 enable_mask;
3747

3748 3749
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
3750 3751 3752 3753 3754

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3755
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
3756 3757 3758 3759 3760 3761 3762

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3763
	if (I915_HAS_HOTPLUG(dev_priv)) {
3764 3765 3766 3767 3768 3769
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

3770
	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3771

3772
	i915_enable_asle_pipestat(dev_priv);
3773

3774 3775
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3776
	spin_lock_irq(&dev_priv->irq_lock);
3777 3778
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3779
	spin_unlock_irq(&dev_priv->irq_lock);
3780

3781 3782 3783
	return 0;
}

3784
static irqreturn_t i915_irq_handler(int irq, void *arg)
3785
{
3786
	struct drm_device *dev = arg;
3787
	struct drm_i915_private *dev_priv = to_i915(dev);
3788
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3789
	int pipe, ret = IRQ_NONE;
3790

3791 3792 3793
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3794 3795 3796
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

3797
	iir = I915_READ(IIR);
3798
	do {
3799
		bool irq_received = (iir) != 0;
3800
		bool blc_event = false;
3801 3802 3803 3804 3805 3806

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3807
		spin_lock(&dev_priv->irq_lock);
3808
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3809
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3810

3811
		for_each_pipe(dev_priv, pipe) {
3812
			i915_reg_t reg = PIPESTAT(pipe);
3813 3814
			pipe_stats[pipe] = I915_READ(reg);

3815
			/* Clear the PIPE*STAT regs before the IIR */
3816 3817
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3818
				irq_received = true;
3819 3820
			}
		}
3821
		spin_unlock(&dev_priv->irq_lock);
3822 3823 3824 3825 3826

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3827
		if (I915_HAS_HOTPLUG(dev_priv) &&
3828 3829 3830
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
3831
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3832
		}
3833

3834
		I915_WRITE(IIR, iir);
3835 3836 3837
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3838
			notify_ring(dev_priv->engine[RCS]);
3839

3840
		for_each_pipe(dev_priv, pipe) {
3841 3842 3843 3844
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

3845 3846
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(&dev_priv->drm, pipe);
3847 3848 3849

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3850 3851

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3852
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
3853

3854 3855 3856
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3857 3858 3859
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3860
			intel_opregion_asle_intr(dev_priv);
3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3877
		ret = IRQ_HANDLED;
3878
		iir = new_iir;
3879
	} while (iir);
3880

3881 3882
	enable_rpm_wakeref_asserts(dev_priv);

3883 3884 3885 3886 3887
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3888
	struct drm_i915_private *dev_priv = to_i915(dev);
3889

3890
	if (I915_HAS_HOTPLUG(dev_priv)) {
3891
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3892 3893 3894
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3895 3896
	i9xx_pipestat_irq_reset(dev_priv);

3897
	I915_WRITE16(HWSTAM, 0xffff);
3898

3899
	GEN3_IRQ_RESET();
3900 3901 3902 3903
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3904
	struct drm_i915_private *dev_priv = to_i915(dev);
3905

3906
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3907
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3908

3909 3910
	i9xx_pipestat_irq_reset(dev_priv);

3911
	I915_WRITE(HWSTAM, 0xeffe);
3912

3913
	GEN3_IRQ_RESET();
3914 3915 3916 3917
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3918
	struct drm_i915_private *dev_priv = to_i915(dev);
3919
	u32 enable_mask;
3920 3921
	u32 error_mask;

3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

3937
	/* Unmask the interrupts that we always want on. */
3938
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3939
			       I915_DISPLAY_PORT_INTERRUPT |
3940 3941 3942 3943 3944 3945 3946
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
	enable_mask |= I915_USER_INTERRUPT;

3947
	if (IS_G4X(dev_priv))
3948
		enable_mask |= I915_BSD_USER_INTERRUPT;
3949

3950 3951
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3952
	spin_lock_irq(&dev_priv->irq_lock);
3953 3954 3955
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3956
	spin_unlock_irq(&dev_priv->irq_lock);
3957

3958
	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3959

3960
	i915_enable_asle_pipestat(dev_priv);
3961 3962 3963 3964

	return 0;
}

3965
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3966 3967 3968
{
	u32 hotplug_en;

3969
	lockdep_assert_held(&dev_priv->irq_lock);
3970

3971 3972
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3973
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3974 3975 3976 3977
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
3978
	if (IS_G4X(dev_priv))
3979 3980 3981 3982
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
3983
	i915_hotplug_interrupt_update_locked(dev_priv,
3984 3985 3986 3987
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
3988 3989
}

3990
static irqreturn_t i965_irq_handler(int irq, void *arg)
3991
{
3992
	struct drm_device *dev = arg;
3993
	struct drm_i915_private *dev_priv = to_i915(dev);
3994 3995 3996 3997
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;

3998 3999 4000
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4001 4002 4003
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4004 4005 4006
	iir = I915_READ(IIR);

	for (;;) {
4007
		bool irq_received = (iir) != 0;
4008 4009
		bool blc_event = false;

4010 4011 4012 4013 4014
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4015
		spin_lock(&dev_priv->irq_lock);
4016
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4017
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4018

4019
		for_each_pipe(dev_priv, pipe) {
4020
			i915_reg_t reg = PIPESTAT(pipe);
4021 4022 4023 4024 4025 4026 4027
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4028
				irq_received = true;
4029 4030
			}
		}
4031
		spin_unlock(&dev_priv->irq_lock);
4032 4033 4034 4035 4036 4037 4038

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4039 4040 4041
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4042
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4043
		}
4044

4045
		I915_WRITE(IIR, iir);
4046 4047 4048
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4049
			notify_ring(dev_priv->engine[RCS]);
4050
		if (iir & I915_BSD_USER_INTERRUPT)
4051
			notify_ring(dev_priv->engine[VCS]);
4052

4053
		for_each_pipe(dev_priv, pipe) {
4054 4055
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(&dev_priv->drm, pipe);
4056 4057 4058

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4059 4060

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4061
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4062

4063 4064
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4065
		}
4066 4067

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4068
			intel_opregion_asle_intr(dev_priv);
4069

4070
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4071
			gmbus_irq_handler(dev_priv);
4072

4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4091 4092
	enable_rpm_wakeref_asserts(dev_priv);

4093 4094 4095 4096 4097
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4098
	struct drm_i915_private *dev_priv = to_i915(dev);
4099 4100 4101 4102

	if (!dev_priv)
		return;

4103
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4104
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4105

4106 4107
	i9xx_pipestat_irq_reset(dev_priv);

4108
	I915_WRITE(HWSTAM, 0xffffffff);
4109

4110
	GEN3_IRQ_RESET();
4111 4112
}

4113 4114 4115 4116 4117 4118 4119
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4120
void intel_irq_init(struct drm_i915_private *dev_priv)
4121
{
4122
	struct drm_device *dev = &dev_priv->drm;
4123
	int i;
4124

4125 4126
	intel_hpd_init_work(dev_priv);

4127
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4128

4129
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4130 4131
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
4132

4133
	if (HAS_GUC_SCHED(dev_priv))
4134 4135
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

4136
	/* Let's track the enabled rps events */
4137
	if (IS_VALLEYVIEW(dev_priv))
4138
		/* WaGsvRC0ResidencyMethod:vlv */
4139
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4140 4141
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4142

4143
	dev_priv->rps.pm_intrmsk_mbz = 0;
4144 4145

	/*
4146
	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
4147 4148 4149 4150
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
4151
	if (INTEL_GEN(dev_priv) <= 7)
4152
		dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
4153

4154
	if (INTEL_GEN(dev_priv) >= 8)
4155
		dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
4156

4157
	if (IS_GEN2(dev_priv)) {
4158
		/* Gen2 doesn't have a hardware frame counter */
4159
		dev->max_vblank_count = 0;
4160
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4161
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4162
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4163 4164 4165
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4166 4167
	}

4168 4169 4170 4171 4172
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4173
	if (!IS_GEN2(dev_priv))
4174 4175
		dev->vblank_disable_immediate = true;

4176 4177 4178 4179 4180 4181 4182 4183 4184 4185
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4186 4187
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;

4188
	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4189
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4190

4191
	if (IS_CHERRYVIEW(dev_priv)) {
4192 4193 4194 4195
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
4196 4197
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4198
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4199
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4200 4201 4202 4203
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
4204 4205
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4206
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4207
	} else if (INTEL_GEN(dev_priv) >= 8) {
4208
		dev->driver->irq_handler = gen8_irq_handler;
4209
		dev->driver->irq_preinstall = gen8_irq_reset;
4210 4211 4212 4213
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4214
		if (IS_GEN9_LP(dev_priv))
4215
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4216 4217
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
			 HAS_PCH_CNP(dev_priv))
4218 4219
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4220
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4221
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4222
		dev->driver->irq_handler = ironlake_irq_handler;
4223
		dev->driver->irq_preinstall = ironlake_irq_reset;
4224 4225 4226 4227
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4228
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4229
	} else {
4230
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4231 4232 4233 4234
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4235 4236
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4237
		} else if (IS_GEN3(dev_priv)) {
4238 4239 4240 4241
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4242 4243
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4244
		} else {
4245 4246 4247 4248
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4249 4250
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4251
		}
4252 4253
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4254 4255
	}
}
4256

4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4282 4283 4284 4285 4286 4287 4288 4289 4290
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4291
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4292 4293
}

4294 4295 4296 4297 4298 4299 4300
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4301 4302
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4303
	drm_irq_uninstall(&dev_priv->drm);
4304 4305 4306 4307
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4308 4309 4310 4311 4312 4313 4314
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4315
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4316
{
4317
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4318
	dev_priv->pm.irqs_enabled = false;
4319
	synchronize_irq(dev_priv->drm.irq);
4320 4321
}

4322 4323 4324 4325 4326 4327 4328
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4329
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4330
{
4331
	dev_priv->pm.irqs_enabled = true;
4332 4333
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4334
}