i915_drv.h 116.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47 48 49 50 51 52
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55 56 57

#include "i915_params.h"
#include "i915_reg.h"
58
#include "i915_utils.h"
59 60

#include "intel_bios.h"
61
#include "intel_device_info.h"
62
#include "intel_display.h"
63
#include "intel_dpll_mgr.h"
64
#include "intel_lrc.h"
65
#include "intel_opregion.h"
66
#include "intel_ringbuffer.h"
67
#include "intel_uncore.h"
68
#include "intel_wopcm.h"
69
#include "intel_uc.h"
70

71
#include "i915_gem.h"
72
#include "i915_gem_context.h"
J
Joonas Lahtinen 已提交
73 74
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
75
#include "i915_gem_gtt.h"
76
#include "i915_gpu_error.h"
77
#include "i915_request.h"
78
#include "i915_scheduler.h"
79
#include "i915_timeline.h"
J
Joonas Lahtinen 已提交
80 81
#include "i915_vma.h"

82 83
#include "intel_gvt.h"

L
Linus Torvalds 已提交
84 85 86 87 88
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
89 90
#define DRIVER_DATE		"20180620"
#define DRIVER_TIMESTAMP	1529529048
L
Linus Torvalds 已提交
91

R
Rob Clark 已提交
92 93 94 95 96 97 98 99 100
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
101
	if (unlikely(__ret_warn_on))					\
102
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
103 104 105 106
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

107 108
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
109

110
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
111

112 113 114
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)
115 116 117

bool i915_error_injected(void);

118
#else
119

120
#define i915_inject_load_failure() false
121 122
#define i915_error_injected() false

123
#endif
124

125 126 127 128
#define i915_load_error(i915, fmt, ...)					 \
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

129 130 131 132 133 134 135 136 137 138
typedef struct {
	uint32_t val;
} uint_fixed_16_16_t;

#define FP_16_16_MAX ({ \
	uint_fixed_16_16_t fp; \
	fp.val = UINT_MAX; \
	fp; \
})

139 140 141 142 143 144 145
static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
{
	if (val.val == 0)
		return true;
	return false;
}

146
static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
147 148 149
{
	uint_fixed_16_16_t fp;

150
	WARN_ON(val > U16_MAX);
151 152 153 154 155

	fp.val = val << 16;
	return fp;
}

156
static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
157 158 159 160
{
	return DIV_ROUND_UP(fp.val, 1 << 16);
}

161
static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
162 163 164 165
{
	return fp.val >> 16;
}

166
static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
167 168 169 170 171 172 173 174
						 uint_fixed_16_16_t min2)
{
	uint_fixed_16_16_t min;

	min.val = min(min1.val, min2.val);
	return min;
}

175
static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
176 177 178 179 180 181 182 183
						 uint_fixed_16_16_t max2)
{
	uint_fixed_16_16_t max;

	max.val = max(max1.val, max2.val);
	return max;
}

184 185 186
static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
{
	uint_fixed_16_16_t fp;
187 188
	WARN_ON(val > U32_MAX);
	fp.val = (uint32_t) val;
189 190 191
	return fp;
}

192 193 194 195 196 197 198 199 200 201 202 203 204
static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
					    uint_fixed_16_16_t d)
{
	return DIV_ROUND_UP(val.val, d.val);
}

static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val * mul.val;
	intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
205 206
	WARN_ON(intermediate_val > U32_MAX);
	return (uint32_t) intermediate_val;
207 208 209 210 211 212 213 214 215
}

static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
					     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val.val * mul.val;
	intermediate_val = intermediate_val >> 16;
216
	return clamp_u64_to_fixed16(intermediate_val);
217 218
}

219
static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
220 221 222 223 224
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d);
225
	return clamp_u64_to_fixed16(interm_val);
226 227
}

228 229 230 231 232 233 234
static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t d)
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
235 236
	WARN_ON(interm_val > U32_MAX);
	return (uint32_t) interm_val;
237 238
}

239
static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
240 241 242 243 244
						     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val * mul.val;
245
	return clamp_u64_to_fixed16(intermediate_val);
246 247
}

248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
					     uint_fixed_16_16_t add2)
{
	uint64_t interm_sum;

	interm_sum = (uint64_t) add1.val + add2.val;
	return clamp_u64_to_fixed16(interm_sum);
}

static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
						 uint32_t add2)
{
	uint64_t interm_sum;
	uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);

	interm_sum = (uint64_t) add1.val + interm_add2.val;
	return clamp_u64_to_fixed16(interm_sum);
}

267 268 269 270 271 272
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
273
	HPD_PORT_A,
274 275 276
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
277
	HPD_PORT_E,
278
	HPD_PORT_F,
279 280 281
	HPD_NUM_PINS
};

282 283 284
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

L
Lyude 已提交
285 286
#define HPD_STORM_DEFAULT_THRESHOLD 5

287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	struct intel_digital_port *irq_port[I915_MAX_PORTS];
	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

307 308 309
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
310 311
	unsigned int hpd_storm_threshold;

312 313 314 315 316 317 318 319 320 321
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

322 323 324 325 326 327
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
328

329
struct drm_i915_private;
330
struct i915_mm_struct;
331
struct i915_mmu_object;
332

333 334 335 336 337 338 339
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
340 341 342 343 344 345
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
346 347 348
	} mm;
	struct idr context_idr;

349
	struct intel_rps_client {
350
		atomic_t boosts;
351
	} rps_client;
352

353
	unsigned int bsd_engine;
354

355 356 357 358 359 360 361
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
362
 */
363 364 365 366 367 368 369
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
370 371
};

L
Linus Torvalds 已提交
372 373 374
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
375 376
 * 1.2: Add Power Management
 * 1.3: Add vblank support
377
 * 1.4: Fix cmdbuffer path, add heap destroy
378
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
379 380
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
381 382
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
383
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
384 385
#define DRIVER_PATCHLEVEL	0

386 387 388
struct intel_overlay;
struct intel_overlay_error_state;

389
struct sdvo_device_mapping {
C
Chris Wilson 已提交
390
	u8 initialized;
391 392 393
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
394
	u8 i2c_pin;
395
	u8 ddc_pin;
396 397
};

398
struct intel_connector;
399
struct intel_encoder;
400
struct intel_atomic_state;
401
struct intel_crtc_state;
402
struct intel_initial_plane_config;
403
struct intel_crtc;
404 405
struct intel_limit;
struct dpll;
406
struct intel_cdclk_state;
407

408
struct drm_i915_display_funcs {
409 410
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
411 412
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_state *cdclk_state);
413 414
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
415
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
416 417 418
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
419 420 421 422 423 424
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
425
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
426
	void (*update_wm)(struct intel_crtc *crtc);
427
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
428 429 430
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
431
				struct intel_crtc_state *);
432 433
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
434 435
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
436 437 438 439
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
440
	void (*update_crtcs)(struct drm_atomic_state *state);
441 442 443 444 445 446
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
447 448
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
449
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
450
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
451 452 453 454 455
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
456

457 458
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
459 460
};

461 462 463 464
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

465
struct intel_csr {
466
	struct work_struct work;
467
	const char *fw_path;
468
	uint32_t *dmc_payload;
469
	uint32_t dmc_fw_size;
470
	uint32_t version;
471
	uint32_t mmio_count;
472
	i915_reg_t mmioaddr[8];
473
	uint32_t mmiodata[8];
474
	uint32_t dc_state;
475
	uint32_t allowed_dc_mask;
476 477
};

478 479
enum i915_cache_level {
	I915_CACHE_NONE = 0,
480 481 482 483 484
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
485
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
486 487
};

488 489
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

490 491 492 493 494
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
495
	ORIGIN_DIRTYFB,
496 497
};

498
struct intel_fbc {
P
Paulo Zanoni 已提交
499 500 501
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
502
	unsigned threshold;
503 504
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
505
	unsigned int visible_pipes_mask;
506
	struct intel_crtc *crtc;
507

508
	struct drm_mm_node compressed_fb;
509 510
	struct drm_mm_node *compressed_llb;

511 512
	bool false_color;

513
	bool enabled;
514
	bool active;
515
	bool flip_pending;
516

517 518 519
	bool underrun_detected;
	struct work_struct underrun_work;

520 521 522 523 524
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
525
	struct intel_fbc_state_cache {
526
		struct i915_vma *vma;
527
		unsigned long flags;
528

529 530 531 532 533 534 535 536 537 538
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
539 540 541 542 543 544 545 546
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
547 548

			int y;
549 550 551
		} plane;

		struct {
552
			const struct drm_format_info *format;
553 554 555 556
			unsigned int stride;
		} fb;
	} state_cache;

557 558 559 560 561 562 563
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
564
	struct intel_fbc_reg_params {
565
		struct i915_vma *vma;
566
		unsigned long flags;
567

568 569
		struct {
			enum pipe pipe;
570
			enum i9xx_plane_id i9xx_plane;
571 572 573 574
			unsigned int fence_y_offset;
		} crtc;

		struct {
575
			const struct drm_format_info *format;
576 577 578 579
			unsigned int stride;
		} fb;

		int cfb_size;
580
		unsigned int gen9_wa_cfb_stride;
581 582
	} params;

583
	const char *no_fbc_reason;
584 585
};

586
/*
587 588 589 590 591 592 593 594 595 596 597 598 599 600
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
601 602
};

603
struct intel_dp;
604 605 606 607 608 609 610 611 612
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
613
struct i915_psr {
614
	struct mutex lock;
R
Rodrigo Vivi 已提交
615
	bool sink_support;
616
	struct intel_dp *enabled;
617
	bool active;
618
	struct work_struct work;
619
	unsigned busy_frontbuffer_bits;
620
	bool sink_psr2_support;
621
	bool link_standby;
622
	bool colorimetry_support;
623
	bool alpm;
624
	bool psr2_enabled;
625
	u8 sink_sync_latency;
626
	bool debug;
627 628
	ktime_t last_entry_attempt;
	ktime_t last_exit;
629
};
630

631
enum intel_pch {
632
	PCH_NONE = 0,	/* No PCH present */
633
	PCH_IBX,	/* Ibexpeak PCH */
634 635
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
636
	PCH_SPT,        /* Sunrisepoint PCH */
637 638
	PCH_KBP,        /* Kaby Lake PCH */
	PCH_CNP,        /* Cannon Lake PCH */
639
	PCH_ICP,	/* Ice Lake PCH */
L
Lucas De Marchi 已提交
640
	PCH_NOP,	/* PCH without south display */
641 642
};

643 644 645 646 647
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

648
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
649
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
650
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
651
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
652
#define QUIRK_INCREASE_T12_DELAY (1<<6)
653

654
struct intel_fbdev;
655
struct intel_fbc_work;
656

657 658
struct intel_gmbus {
	struct i2c_adapter adapter;
659
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
660
	u32 force_bit;
661
	u32 reg0;
662
	i915_reg_t gpio_reg;
663
	struct i2c_algo_bit_data bit_algo;
664 665 666
	struct drm_i915_private *dev_priv;
};

667
struct i915_suspend_saved_registers {
668
	u32 saveDSPARB;
J
Jesse Barnes 已提交
669
	u32 saveFBC_CONTROL;
670 671
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
672 673
	u32 saveSWF0[16];
	u32 saveSWF1[16];
674
	u32 saveSWF3[3];
675
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
676
	u32 savePCH_PORT_HOTPLUG;
677
	u16 saveGCDGMBUS;
678
};
679

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
738
	u32 pcbr;
739 740 741
	u32 clock_gate_dis2;
};

742
struct intel_rps_ei {
743
	ktime_t ktime;
744 745
	u32 render_c0;
	u32 media_c0;
746 747
};

748
struct intel_rps {
I
Imre Deak 已提交
749 750 751 752
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
753
	struct work_struct work;
I
Imre Deak 已提交
754
	bool interrupts_enabled;
755
	u32 pm_iir;
756

757
	/* PM interrupt bits that should never be masked */
758
	u32 pm_intrmsk_mbz;
759

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
775
	u8 boost_freq;		/* Frequency to request when wait boosting */
776
	u8 idle_freq;		/* Frequency to request when we are idle */
777 778 779
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
780
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
781

782 783 784
	u8 up_threshold; /* Current %busy required to uplock */
	u8 down_threshold; /* Current %busy required to downclock */

785 786 787
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

788
	bool enabled;
789 790
	atomic_t num_waiters;
	atomic_t boosts;
791

792
	/* manual wa residency calculations */
793
	struct intel_rps_ei ei;
794 795
};

796 797
struct intel_rc6 {
	bool enabled;
798 799
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
800 801 802 803 804 805
};

struct intel_llc_pstate {
	bool enabled;
};

806 807
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
808 809
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
810 811
};

D
Daniel Vetter 已提交
812 813 814
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

815 816 817 818 819 820 821 822 823 824 825
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
826
	u64 last_time2;
827 828 829 830 831 832 833
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

864 865
/* Power well structure for haswell */
struct i915_power_well {
866
	const char *name;
867
	bool always_on;
868 869
	/* power well enable/disable usage count */
	int count;
870 871
	/* cached hw enabled state */
	bool hw_enabled;
872
	u64 domains;
873
	/* unique identifier for this power well */
I
Imre Deak 已提交
874
	enum i915_power_well_id id;
875 876 877 878
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
879 880 881 882
	union {
		struct {
			enum dpio_phy phy;
		} bxt;
883 884 885 886 887
		struct {
			/* Mask of pipes whose IRQ logic is backed by the pw */
			u8 irq_pipe_mask;
			/* The pw is backing the VGA functionality */
			bool has_vga:1;
888
			bool has_fuses:1;
889
		} hsw;
890
	};
891
	const struct i915_power_well_ops *ops;
892 893
};

894
struct i915_power_domains {
895 896 897 898 899
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
900
	bool initializing;
901
	int power_well_count;
902

903
	struct mutex lock;
904
	int domain_use_count[POWER_DOMAIN_NUM];
905
	struct i915_power_well *power_wells;
906 907
};

908
#define MAX_L3_SLICES 2
909
struct intel_l3_parity {
910
	u32 *remap_info[MAX_L3_SLICES];
911
	struct work_struct error_work;
912
	int which_slice;
913 914
};

915 916 917
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
918 919 920 921
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

922 923 924
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

925 926 927 928 929
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
930 931
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
932 933 934
	 */
	struct list_head unbound_list;

935 936 937 938 939
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

940 941 942 943 944
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
945
	spinlock_t free_lock;
946 947 948 949 950
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
951

952 953 954
	/**
	 * Small stash of WC pages
	 */
955
	struct pagestash wc_stash;
956

M
Matthew Auld 已提交
957 958 959 960 961
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

962 963 964
	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

965
	struct notifier_block oom_notifier;
966
	struct notifier_block vmap_notifier;
967
	struct shrinker shrinker;
968 969 970 971

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

972 973 974 975 976 977 978
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

979 980
	u64 unordered_timeline;

981
	/* the indicator for dispatch video commands on two BSD rings */
982
	atomic_t bsd_engine_dispatch_index;
983

984 985 986 987 988 989
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
990
	spinlock_t object_stat_lock;
991
	u64 object_memory;
992 993 994
	u32 object_count;
};

995 996
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

997 998 999
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

1000 1001 1002
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

1003 1004
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

1005 1006 1007 1008 1009 1010
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1011 1012 1013 1014
#define DP_AUX_A 0x40
#define DP_AUX_B 0x10
#define DP_AUX_C 0x20
#define DP_AUX_D 0x30
1015
#define DP_AUX_E 0x50
R
Rodrigo Vivi 已提交
1016
#define DP_AUX_F 0x60
1017

X
Xiong Zhang 已提交
1018 1019 1020 1021
#define DDC_PIN_B  0x05
#define DDC_PIN_C  0x04
#define DDC_PIN_D  0x06

1022
struct ddi_vbt_port_info {
1023 1024
	int max_tmds_clock;

1025 1026 1027 1028 1029 1030
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1031
	uint8_t hdmi_level_shift;
1032 1033 1034 1035

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1036
	uint8_t supports_edp:1;
1037 1038

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
1039
	uint8_t alternate_ddc_pin;
1040 1041 1042

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
1043
	int dp_max_link_rate;		/* 0 for not limited by VBT */
1044 1045
};

R
Rodrigo Vivi 已提交
1046 1047 1048 1049 1050
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
1051 1052
};

1053 1054 1055 1056 1057 1058 1059 1060 1061
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
1062
	unsigned int int_lvds_support:1;
1063 1064
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1065
	unsigned int panel_type:4;
1066 1067 1068
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1069 1070
	enum drrs_support_type drrs_type;

1071 1072 1073 1074 1075
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
1076
		bool low_vswing;
1077 1078 1079 1080
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
1081

R
Rodrigo Vivi 已提交
1082
	struct {
1083
		bool enable;
R
Rodrigo Vivi 已提交
1084 1085 1086 1087
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
1088 1089
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
1090 1091
	} psr;

1092 1093
	struct {
		u16 pwm_freq_hz;
1094
		bool present;
1095
		bool active_low_pwm;
1096
		u8 min_brightness;	/* min_brightness/255 of max */
1097
		u8 controller;		/* brightness controller number */
1098
		enum intel_backlight_type type;
1099 1100
	} backlight;

1101 1102 1103
	/* MIPI DSI */
	struct {
		u16 panel_id;
1104 1105
		struct mipi_config *config;
		struct mipi_pps_data *pps;
1106 1107
		u16 bl_ports;
		u16 cabc_ports;
1108 1109 1110
		u8 seq_version;
		u32 size;
		u8 *data;
1111
		const u8 *sequence[MIPI_SEQ_MAX];
1112
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
1113 1114
	} dsi;

1115 1116 1117
	int crt_ddc_pin;

	int child_dev_num;
1118
	struct child_device_config *child_dev;
1119 1120

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1121
	struct sdvo_device_mapping sdvo_mappings[2];
1122 1123
};

1124 1125 1126 1127 1128
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1129 1130 1131 1132 1133 1134 1135 1136
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1137
struct ilk_wm_values {
1138 1139 1140 1141 1142 1143 1144 1145
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1146
struct g4x_pipe_wm {
1147
	uint16_t plane[I915_MAX_PLANES];
1148
	uint16_t fbc;
1149
};
1150

1151
struct g4x_sr_wm {
1152
	uint16_t plane;
1153
	uint16_t cursor;
1154
	uint16_t fbc;
1155 1156 1157 1158
};

struct vlv_wm_ddl_values {
	uint8_t plane[I915_MAX_PLANES];
1159
};
1160

1161
struct vlv_wm_values {
1162 1163
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
1164
	struct vlv_wm_ddl_values ddl[3];
1165 1166
	uint8_t level;
	bool cxsr;
1167 1168
};

1169 1170 1171 1172 1173 1174 1175 1176 1177
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

1178
struct skl_ddb_entry {
1179
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1180 1181 1182 1183
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1184
	return entry->end - entry->start;
1185 1186
}

1187 1188 1189 1190 1191 1192 1193 1194 1195
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1196
struct skl_ddb_allocation {
1197 1198 1199
	/* packed/y */
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
	struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1200
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1201 1202
};

1203
struct skl_ddb_values {
1204
	unsigned dirty_pipes;
1205
	struct skl_ddb_allocation ddb;
1206 1207 1208
};

struct skl_wm_level {
L
Lyude 已提交
1209 1210 1211
	bool plane_en;
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1212 1213
};

1214 1215 1216 1217
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1218
	bool is_planar;
1219 1220 1221 1222 1223 1224 1225 1226
	uint32_t width;
	uint8_t cpp;
	uint32_t plane_pixel_rate;
	uint32_t y_min_scanlines;
	uint32_t plane_bytes_per_line;
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
	uint32_t linetime_us;
1227
	uint32_t dbuf_block_size;
1228 1229
};

1230
/*
1231 1232 1233 1234
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1235
 *
1236 1237 1238
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1239
 *
1240 1241
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1242
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1243
 * it can be changed with the standard runtime PM files from sysfs.
1244 1245 1246 1247 1248
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1249
 * case it happens.
1250
 *
1251
 * For more, read the Documentation/power/runtime_pm.txt.
1252
 */
1253
struct i915_runtime_pm {
1254
	atomic_t wakeref_count;
1255
	bool suspended;
1256
	bool irqs_enabled;
1257 1258
};

1259 1260 1261 1262 1263
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1264
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1265 1266 1267 1268 1269
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1270
	INTEL_PIPE_CRC_SOURCE_AUTO,
1271 1272 1273
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1274
struct intel_pipe_crc_entry {
1275
	uint32_t frame;
1276 1277 1278
	uint32_t crc[5];
};

1279
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1280
struct intel_pipe_crc {
1281 1282
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1283
	struct intel_pipe_crc_entry *entries;
1284
	enum intel_pipe_crc_source source;
1285
	int head, tail;
1286
	wait_queue_head_t wq;
T
Tomeu Vizoso 已提交
1287
	int skipped;
1288 1289
};

1290
struct i915_frontbuffer_tracking {
1291
	spinlock_t lock;
1292 1293 1294 1295 1296 1297 1298 1299 1300

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1301
struct i915_wa_reg {
1302
	u32 addr;
1303 1304 1305 1306 1307
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

1308
#define I915_MAX_WA_REGS 16
1309 1310 1311 1312 1313 1314

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
};

1315 1316
struct i915_virtual_gpu {
	bool active;
1317
	u32 caps;
1318 1319
};

1320 1321 1322 1323 1324 1325 1326
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1327 1328 1329 1330 1331
struct i915_oa_format {
	u32 format;
	int size;
};

1332 1333 1334 1335 1336
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1351 1352

	atomic_t ref_count;
1353 1354
};

1355 1356
struct i915_perf_stream;

1357 1358 1359
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1360
struct i915_perf_stream_ops {
1361 1362 1363 1364
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1365 1366 1367
	 */
	void (*enable)(struct i915_perf_stream *stream);

1368 1369 1370 1371
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1372 1373 1374
	 */
	void (*disable)(struct i915_perf_stream *stream);

1375 1376
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1377 1378 1379 1380 1381 1382
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1383 1384 1385
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1386
	 * wait queue that would be passed to poll_wait().
1387 1388 1389
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1390 1391 1392 1393 1394 1395 1396
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1397
	 *
1398 1399
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1400
	 *
1401 1402
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1403
	 *
1404 1405 1406
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1407 1408 1409 1410 1411 1412
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1413 1414
	/**
	 * @destroy: Cleanup any stream specific resources.
1415 1416 1417 1418 1419 1420
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1421 1422 1423
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1424
struct i915_perf_stream {
1425 1426 1427
	/**
	 * @dev_priv: i915 drm device
	 */
1428 1429
	struct drm_i915_private *dev_priv;

1430 1431 1432
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1433 1434
	struct list_head link;

1435 1436 1437 1438 1439
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1440
	u32 sample_flags;
1441 1442 1443 1444 1445 1446

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1447
	int sample_size;
1448

1449 1450 1451 1452
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1453
	struct i915_gem_context *ctx;
1454 1455 1456 1457 1458 1459

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1460 1461
	bool enabled;

1462 1463 1464 1465
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1466
	const struct i915_perf_stream_ops *ops;
1467 1468 1469 1470 1471

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1472 1473
};

1474 1475 1476
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1477
struct i915_oa_ops {
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	/**
	 * @init_oa_buffer: Resets the head and tail pointers of the
	 * circular buffer for periodic OA reports.
	 *
	 * Called when first opening a stream for OA metrics, but also may be
	 * called in response to an OA buffer overflow or other error
	 * condition.
	 *
	 * Note it may be necessary to clear the full OA buffer here as part of
	 * maintaining the invariable that new reports must be written to
	 * zeroed memory for us to be able to reliable detect if an expected
	 * report has not yet landed in memory.  (At least on Haswell the OA
	 * buffer tail pointer is not synchronized with reports being visible
	 * to the CPU)
	 */
1512
	void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1513

1514 1515 1516 1517
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1518 1519
	 * disabling EU clock gating as required.
	 */
1520 1521
	int (*enable_metric_set)(struct drm_i915_private *dev_priv,
				 const struct i915_oa_config *oa_config);
1522 1523 1524 1525 1526

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1527
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1528 1529 1530 1531

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1532
	void (*oa_enable)(struct drm_i915_private *dev_priv);
1533 1534 1535 1536

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1537
	void (*oa_disable)(struct drm_i915_private *dev_priv);
1538 1539 1540 1541 1542

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1543 1544 1545 1546
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1547 1548

	/**
1549
	 * @oa_hw_tail_read: read the OA tail pointer register
1550
	 *
1551 1552 1553
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1554
	 */
1555
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1556 1557
};

1558
struct intel_cdclk_state {
1559
	unsigned int cdclk, vco, ref, bypass;
1560
	u8 voltage_level;
1561 1562
};

1563
struct drm_i915_private {
1564 1565
	struct drm_device drm;

1566
	struct kmem_cache *objects;
1567
	struct kmem_cache *vmas;
1568
	struct kmem_cache *luts;
1569
	struct kmem_cache *requests;
1570
	struct kmem_cache *dependencies;
1571
	struct kmem_cache *priorities;
1572

1573
	const struct intel_device_info info;
1574
	struct intel_driver_caps caps;
1575

1576 1577 1578
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1579
	 * backed by stolen memory. Note that stolen_usable_size tells us
1580 1581 1582 1583
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1584 1585 1586 1587
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1588

1589 1590 1591 1592 1593 1594 1595 1596 1597
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1598
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1599

1600 1601
	void __iomem *regs;

1602
	struct intel_uncore uncore;
1603

1604 1605
	struct i915_virtual_gpu vgpu;

1606
	struct intel_gvt *gvt;
1607

1608 1609
	struct intel_wopcm wopcm;

1610
	struct intel_huc huc;
1611 1612
	struct intel_guc guc;

1613 1614
	struct intel_csr csr;

1615
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1616

1617 1618 1619 1620 1621 1622 1623 1624 1625
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1626 1627 1628
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1629 1630
	uint32_t psr_mmio_base;

1631 1632
	uint32_t pps_mmio_base;

1633 1634
	wait_queue_head_t gmbus_wait_queue;

1635
	struct pci_dev *bridge_dev;
1636
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1637 1638 1639 1640
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
	/* Context only to be used for injecting preemption commands */
	struct i915_gem_context *preempt_context;
1641 1642
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1643

1644
	struct drm_dma_handle *status_page_dmah;
1645 1646 1647 1648 1649
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1650 1651
	bool display_irqs_enabled;

1652 1653 1654
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1655 1656
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1657 1658

	/** Cached value of IMR to avoid reads in updating the bitfield */
1659 1660 1661 1662
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1663
	u32 gt_irq_mask;
1664 1665
	u32 pm_imr;
	u32 pm_ier;
1666
	u32 pm_rps_events;
1667
	u32 pm_guc_events;
1668
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1669

1670
	struct i915_hotplug hotplug;
1671
	struct intel_fbc fbc;
1672
	struct i915_drrs drrs;
1673
	struct intel_opregion opregion;
1674
	struct intel_vbt_data vbt;
1675

1676 1677
	bool preserve_bios_swizzle;

1678 1679 1680
	/* overlay */
	struct intel_overlay *overlay;

1681
	/* backlight registers and fields in struct intel_panel */
1682
	struct mutex backlight_lock;
1683

1684 1685 1686
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1687 1688 1689
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1690 1691 1692 1693
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1694
	unsigned int skl_preferred_vco_freq;
1695
	unsigned int max_cdclk_freq;
1696

M
Mika Kahola 已提交
1697
	unsigned int max_dotclk_freq;
1698
	unsigned int rawclk_freq;
1699
	unsigned int hpll_freq;
1700
	unsigned int fdi_pll_freq;
1701
	unsigned int czclk_freq;
1702

1703
	struct {
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1718 1719
		struct intel_cdclk_state hw;
	} cdclk;
1720

1721 1722 1723 1724 1725 1726 1727
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1728 1729
	struct workqueue_struct *wq;

1730 1731 1732
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1733 1734 1735 1736 1737
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1738
	unsigned short pch_id;
1739 1740 1741

	unsigned long quirks;

1742 1743
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1744
	struct drm_atomic_state *modeset_restore_state;
1745
	struct drm_modeset_acquire_ctx reset_ctx;
1746

1747
	struct list_head vm_list; /* Global list of all address spaces */
1748
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1749

1750
	struct i915_gem_mm mm;
1751 1752
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1753

1754 1755
	struct intel_ppat ppat;

1756 1757
	/* Kernel Modesetting */

1758 1759
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1760

1761 1762 1763 1764
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1765
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1766 1767
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1768
	const struct intel_dpll_mgr *dpll_mgr;
1769

1770 1771 1772 1773 1774 1775 1776
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1777
	unsigned int active_crtcs;
1778 1779
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1780 1781
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1782

1783
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1784

1785
	struct i915_workarounds workarounds;
1786

1787 1788
	struct i915_frontbuffer_tracking fb_tracking;

1789 1790 1791 1792 1793
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1794
	u16 orig_clock;
1795

1796
	bool mchbar_need_disable;
1797

1798 1799
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1800
	/* Cannot be determined by PCIID. You must always read a register. */
1801
	u32 edram_cap;
B
Ben Widawsky 已提交
1802

1803 1804 1805 1806 1807 1808 1809 1810
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
	 */
	struct mutex pcu_lock;

1811 1812
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1813

1814 1815
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1816
	struct intel_ilk_power_mgmt ips;
1817

1818
	struct i915_power_domains power_domains;
1819

R
Rodrigo Vivi 已提交
1820
	struct i915_psr psr;
1821

1822
	struct i915_gpu_error gpu_error;
1823

1824 1825
	struct drm_i915_gem_object *vlv_pctx;

1826 1827
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1828
	struct work_struct fbdev_suspend_work;
1829 1830

	struct drm_property *broadcast_rgb_property;
1831
	struct drm_property *force_audio_property;
1832

I
Imre Deak 已提交
1833
	/* hda/i915 audio component */
1834
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1835
	bool audio_component_registered;
1836 1837 1838 1839 1840
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
1841

1842 1843
	struct {
		struct list_head list;
1844 1845
		struct llist_head free_list;
		struct work_struct free_work;
1846 1847 1848 1849 1850 1851 1852

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1853
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1854
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1855
	} contexts;
1856

1857
	u32 fdi_rx_config;
1858

1859
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1860
	u32 chv_phy_control;
1861 1862 1863 1864 1865 1866
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1867
	u32 bxt_phy_grc;
1868

1869
	u32 suspend_count;
1870
	bool power_domains_suspended;
1871
	struct i915_suspend_saved_registers regfile;
1872
	struct vlv_s0ix_state vlv_s0ix_state;
1873

1874
	enum {
1875 1876 1877 1878 1879
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1880

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1893 1894 1895 1896 1897 1898
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1899 1900

		/* current hardware state */
1901 1902
		union {
			struct ilk_wm_values hw;
1903
			struct skl_ddb_values skl_hw;
1904
			struct vlv_wm_values vlv;
1905
			struct g4x_wm_values g4x;
1906
		};
1907 1908

		uint8_t max_level;
1909 1910 1911 1912 1913 1914 1915

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
1916 1917 1918 1919 1920 1921 1922

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1923 1924
	} wm;

1925
	struct i915_runtime_pm runtime_pm;
1926

1927 1928
	struct {
		bool initialized;
1929

1930
		struct kobject *metrics_kobj;
1931
		struct ctl_table_header *sysctl_header;
1932

1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1949 1950
		struct mutex lock;
		struct list_head streams;
1951 1952

		struct {
1953 1954 1955 1956 1957 1958
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
1959 1960
			struct i915_perf_stream *exclusive_stream;

1961
			struct intel_context *pinned_ctx;
1962
			u32 specific_ctx_id;
1963
			u32 specific_ctx_id_mask;
1964 1965 1966 1967 1968

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

1969 1970 1971 1972 1973 1974
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

1975 1976 1977
			bool periodic;
			int period_exponent;

1978
			struct i915_oa_config test_config;
1979 1980 1981 1982

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
1983
				u32 last_ctx_id;
1984 1985
				int format;
				int format_size;
1986

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
2050 2051 2052
			} oa_buffer;

			u32 gen7_latched_oastatus1;
2053 2054 2055 2056 2057 2058 2059 2060 2061
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
2062 2063 2064

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
2065
		} oa;
2066 2067
	} perf;

2068 2069
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
2070
		void (*resume)(struct drm_i915_private *);
2071
		void (*cleanup_engine)(struct intel_engine_cs *engine);
2072

2073
		struct list_head timelines;
2074 2075

		struct list_head active_rings;
2076
		struct list_head closed_vma;
2077
		u32 active_requests;
2078
		u32 request_serial;
2079

2080 2081 2082 2083 2084 2085 2086 2087 2088
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

2089 2090 2091 2092 2093 2094
		/**
		 * The number of times we have woken up.
		 */
		unsigned int epoch;
#define I915_EPOCH_INVALID 0

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
2112 2113

		ktime_t last_init_time;
2114 2115
	} gt;

2116 2117 2118
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
2119 2120
	bool ipc_enabled;

2121 2122
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2123

2124 2125 2126 2127 2128 2129
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

2130 2131
	struct i915_pmu pmu;

2132 2133 2134 2135
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2136
};
L
Linus Torvalds 已提交
2137

2138 2139
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2140
	return container_of(dev, struct drm_i915_private, drm);
2141 2142
}

2143
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2144
{
2145
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2146 2147
}

2148 2149 2150 2151 2152
static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
{
	return container_of(wopcm, struct drm_i915_private, wopcm);
}

2153 2154 2155 2156 2157
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2158 2159 2160 2161 2162
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2163
/* Simple iterator over all initialised engines */
2164 2165 2166 2167 2168
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2169 2170

/* Iterator over subset of engines selected by mask */
2171
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2172 2173 2174 2175
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
2176

2177 2178 2179 2180 2181 2182 2183
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2184
#define I915_GTT_OFFSET_NONE ((u32)-1)
2185

2186 2187
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2188
 * considered to be the frontbuffer for the given plane interface-wise. This
2189 2190 2191 2192 2193
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2194
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2195 2196 2197 2198 2199
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
2200
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2201
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2202
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2203 2204
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2205

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2232 2233 2234 2235 2236 2237 2238 2239
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
#ifdef CONFIG_DEBUG_SG
	BUG_ON(sg->sg_magic != SG_MAGIC);
#endif
2254
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2255 2256
}

2257 2258 2259 2260 2261 2262 2263 2264 2265
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
2266 2267
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2279 2280
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
2281

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
{
	unsigned int page_sizes;

	page_sizes = 0;
	while (sg) {
		GEM_BUG_ON(sg->offset);
		GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
		page_sizes |= sg->length;
		sg = __sg_next(sg);
	}

	return page_sizes;
}

2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
static inline unsigned int i915_sg_segment_size(void)
{
	unsigned int size = swiotlb_max_segment();

	if (size == 0)
		return SCATTERLIST_MAX_SEGMENT;

	size = rounddown(size, PAGE_SIZE);
	/* swiotlb_max_segment_size can return 1 byte when it means one page. */
	if (size < PAGE_SIZE)
		size = PAGE_SIZE;

	return size;
}

2312 2313 2314 2315 2316 2317 2318
static inline const struct intel_device_info *
intel_info(const struct drm_i915_private *dev_priv)
{
	return &dev_priv->info;
}

#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2319

2320
#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2321
#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2322

2323
#define REVID_FOREVER		0xff
2324
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2325 2326

#define GEN_FOREVER (0)
2327 2328 2329 2330 2331 2332 2333 2334

#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
	GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
		(s) != GEN_FOREVER ? (s) - 1 : 0) \
)

2335 2336 2337 2338 2339
/*
 * Returns true if Gen is in inclusive range [Start, End].
 *
 * Use GEN_FOREVER for unbound start and or end.
 */
2340 2341
#define IS_GEN(dev_priv, s, e) \
	(!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
2342

2343 2344 2345 2346 2347 2348 2349 2350
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2351
#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
T
Tvrtko Ursulin 已提交
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364

#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2365
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2366 2367
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
T
Tvrtko Ursulin 已提交
2368 2369
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2370
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
T
Tvrtko Ursulin 已提交
2371
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2372 2373
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
				 (dev_priv)->info.gt == 1)
T
Tvrtko Ursulin 已提交
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2384
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2385
#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2386 2387 2388 2389 2390 2391
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2392
/* ULX machines are also considered ULT. */
2393 2394 2395
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2396
				 (dev_priv)->info.gt == 3)
2397 2398 2399
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2400
				 (dev_priv)->info.gt == 3)
2401
/* ULX machines are also considered ULT. */
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
2420
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2421
				 (dev_priv)->info.gt == 2)
2422
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2423
				 (dev_priv)->info.gt == 3)
2424
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2425
				 (dev_priv)->info.gt == 4)
2426
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2427
				 (dev_priv)->info.gt == 2)
2428
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2429
				 (dev_priv)->info.gt == 3)
2430 2431
#define IS_CFL_ULT(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
2432 2433
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 2)
2434 2435
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 3)
2436 2437
#define IS_CNL_WITH_PORT_F(dev_priv)   (IS_CANNONLAKE(dev_priv) && \
					(INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
2438

2439
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2440

2441 2442 2443 2444 2445 2446
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2447 2448
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2449

2450 2451
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2452
#define BXT_REVID_A0		0x0
2453
#define BXT_REVID_A1		0x1
2454
#define BXT_REVID_B0		0x3
2455
#define BXT_REVID_B_LAST	0x8
2456
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2457

2458 2459
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2460

M
Mika Kuoppala 已提交
2461 2462
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2463 2464 2465
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2466

2467 2468
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2469

2470 2471 2472 2473 2474 2475
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2476 2477
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2478
#define CNL_REVID_C0		0x2
2479 2480 2481 2482

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2483 2484 2485 2486 2487 2488 2489 2490 2491
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2492 2493 2494 2495 2496 2497
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2498 2499 2500 2501 2502 2503 2504 2505
#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2506
#define IS_GEN10(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(9)))
2507
#define IS_GEN11(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(10)))
2508

2509
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2510 2511
#define IS_GEN9_LP(dev_priv)	(IS_GEN9(dev_priv) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2512

2513 2514 2515 2516 2517 2518
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
2519 2520 2521
#define BSD3_RING	ENGINE_MASK(VCS3)
#define BSD4_RING	ENGINE_MASK(VCS4)
#define VEBOX2_RING	ENGINE_MASK(VECS2)
2522 2523 2524
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2525
	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2526 2527 2528 2529 2530 2531

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2532 2533
#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)

2534 2535 2536
#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2537 2538
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2539

2540
#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2541

2542 2543
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
		((dev_priv)->info.has_logical_ring_contexts)
2544 2545
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
		((dev_priv)->info.has_logical_ring_elsq)
2546 2547
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
		((dev_priv)->info.has_logical_ring_preemption)
2548 2549 2550

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2551 2552 2553
#define USES_PPGTT(dev_priv)		(i915_modparams.enable_ppgtt)
#define USES_FULL_PPGTT(dev_priv)	(i915_modparams.enable_ppgtt >= 2)
#define USES_FULL_48BIT_PPGTT(dev_priv)	(i915_modparams.enable_ppgtt == 3)
2554 2555 2556 2557
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
	((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
})
2558 2559 2560 2561

#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
		((dev_priv)->info.overlay_needs_physical)
2562

2563
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2564
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2565

2566
/* WaRsDisableCoarsePowerGating:skl,cnl */
2567
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2568 2569
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2570

2571
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
2572

2573 2574 2575
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2576 2577 2578
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2579 2580
#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.has_hotplug)
2581

2582 2583
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
#define HAS_FBC(dev_priv)	((dev_priv)->info.has_fbc)
2584
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2585

2586
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2587

2588
#define HAS_DP_MST(dev_priv)	((dev_priv)->info.has_dp_mst)
2589

2590 2591 2592
#define HAS_DDI(dev_priv)		 ((dev_priv)->info.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
#define HAS_PSR(dev_priv)		 ((dev_priv)->info.has_psr)
2593

2594 2595
#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
2596
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2597

2598
#define HAS_CSR(dev_priv)	((dev_priv)->info.has_csr)
2599

2600
#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2601 2602
#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)

2603 2604
#define HAS_IPC(dev_priv)		 ((dev_priv)->info.has_ipc)

2605 2606 2607 2608 2609
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2610
#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
2611
#define HAS_GUC_CT(dev_priv)	((dev_priv)->info.has_guc_ct)
2612 2613
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2614 2615 2616

/* For now, anything with a GuC has also HuC */
#define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2617
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2618

2619
/* Having a GuC is not the same as using a GuC */
2620 2621 2622
#define USES_GUC(dev_priv)		intel_uc_is_using_guc()
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission()
#define USES_HUC(dev_priv)		intel_uc_is_using_huc()
2623

2624
#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2625

2626
#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2627

2628
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2629 2630 2631 2632 2633
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2634 2635
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2636 2637
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2638
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2639
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2640
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2641
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2642
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2643
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2644
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2645

2646
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2647
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2648
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2649
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2650
#define HAS_PCH_CNP_LP(dev_priv) \
2651
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
2652 2653 2654
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2655
#define HAS_PCH_LPT_LP(dev_priv) \
2656 2657
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2658
#define HAS_PCH_LPT_H(dev_priv) \
2659 2660
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2661 2662 2663 2664
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2665

2666
#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2667

2668
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2669

2670
/* DPF == dynamic parity feature */
2671
#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2672 2673
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2674

2675
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2676
#define GEN9_FREQ_SCALER 3
2677

2678 2679
#include "i915_trace.h"

2680
static inline bool intel_vtd_active(void)
2681 2682
{
#ifdef CONFIG_INTEL_IOMMU
2683
	if (intel_iommu_gfx_mapped)
2684 2685 2686 2687 2688
		return true;
#endif
	return false;
}

2689 2690 2691 2692 2693
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2694 2695 2696
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2697
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2698 2699
}

2700
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2701
				int enable_ppgtt);
2702

2703
/* i915_drv.c */
2704 2705 2706 2707 2708 2709 2710
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2711
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2712 2713
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2714 2715
#else
#define i915_compat_ioctl NULL
2716
#endif
2717 2718 2719 2720 2721
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2722 2723
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2724

2725 2726 2727 2728 2729
extern void i915_reset(struct drm_i915_private *i915,
		       unsigned int stalled_mask,
		       const char *reason);
extern int i915_reset_engine(struct intel_engine_cs *engine,
			     const char *reason);
2730

2731
extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
2732
extern int intel_reset_guc(struct drm_i915_private *dev_priv);
2733 2734
extern int intel_guc_reset_engine(struct intel_guc *guc,
				  struct intel_engine_cs *engine);
2735
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2736
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2737 2738 2739 2740
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2741
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2742

2743
int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2744 2745
int intel_engines_init(struct drm_i915_private *dev_priv);

2746 2747
u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);

2748
/* intel_hotplug.c */
2749 2750
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2751 2752 2753
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2754 2755 2756 2757
enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
				enum hpd_pin pin);
enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
				   enum port port);
2758 2759
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2760

L
Linus Torvalds 已提交
2761
/* i915_irq.c */
2762 2763 2764 2765
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

2766
	if (unlikely(!i915_modparams.enable_hangcheck))
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2779
__printf(4, 5)
2780 2781
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2782
		       unsigned long flags,
2783
		       const char *fmt, ...);
2784
#define I915_ERROR_CAPTURE BIT(0)
L
Linus Torvalds 已提交
2785

2786
extern void intel_irq_init(struct drm_i915_private *dev_priv);
2787
extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2788 2789
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2790

2791 2792
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2793
	return dev_priv->gvt;
2794 2795
}

2796
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2797
{
2798
	return dev_priv->vgpu.active;
2799
}
2800

2801 2802
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe);
2803
void
2804
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2805
		     u32 status_mask);
2806 2807

void
2808
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2809
		      u32 status_mask);
2810

2811 2812
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2813 2814 2815
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
2843 2844 2845
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

2857 2858 2859 2860 2861 2862 2863 2864 2865
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2866 2867
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2868 2869 2870 2871
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2872 2873 2874 2875
int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv);
2876 2877
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2878 2879 2880 2881
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2882 2883
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2884 2885
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2886 2887 2888 2889
int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2890 2891
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2892 2893
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2894 2895
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2896 2897
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2898
void i915_gem_sanitize(struct drm_i915_private *i915);
2899 2900
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2901
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2902
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2903 2904
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2905
void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
2906
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2907 2908
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2909 2910 2911 2912 2913
struct drm_i915_gem_object *
i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
				 const void *data, size_t size);
2914
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2915
void i915_gem_free_object(struct drm_gem_object *obj);
2916

2917 2918
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2919 2920 2921
	if (!atomic_read(&i915->mm.free_count))
		return;

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
	 * than 2 passes to catch all recursive RCU delayed work.
	 *
	 */
	int pass = 2;
	do {
		rcu_barrier();
		drain_workqueue(i915->wq);
	} while (--pass);
}

C
Chris Wilson 已提交
2953
struct i915_vma * __must_check
2954 2955
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2956
			 u64 size,
2957 2958
			 u64 alignment,
			 u64 flags);
2959

2960
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2961
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2962

2963 2964
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
2965
static inline int __sg_page_count(const struct scatterlist *sg)
2966
{
2967 2968
	return sg->length >> PAGE_SHIFT;
}
2969

2970 2971 2972
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
2973

2974 2975 2976
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
2977

2978 2979 2980
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
2981

2982 2983 2984
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
2985

2986
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2987
				 struct sg_table *pages,
M
Matthew Auld 已提交
2988
				 unsigned int sg_page_sizes);
C
Chris Wilson 已提交
2989 2990 2991 2992 2993
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
2994
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
2995

2996
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
2997 2998 2999 3000 3001
		return 0;

	return __i915_gem_object_get_pages(obj);
}

3002 3003 3004 3005 3006 3007
static inline bool
i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
{
	return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
}

C
Chris Wilson 已提交
3008 3009
static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3010
{
3011
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
3012

3013
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3014 3015 3016 3017 3018
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
3019
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3020 3021 3022 3023 3024
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
3025
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
3026 3027
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));

3028
	atomic_dec(&obj->mm.pages_pin_count);
3029
}
3030

3031 3032
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3033
{
C
Chris Wilson 已提交
3034
	__i915_gem_object_unpin_pages(obj);
3035 3036
}

3037 3038 3039 3040 3041 3042 3043
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
	I915_MM_NORMAL = 0,
	I915_MM_SHRINKER
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
3044
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
3045

3046 3047 3048
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
3049 3050 3051
#define I915_MAP_OVERRIDE BIT(31)
	I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
	I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
3052 3053
};

3054 3055
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3056 3057
 * @obj: the object to map into kernel address space
 * @type: the type of mapping, used to select pgprot_t
3058 3059 3060
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
3061 3062
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
3063
 *
3064 3065
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
3066
 *
3067 3068
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
3069
 */
3070 3071
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
3072 3073 3074

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
3075
 * @obj: the object to unmap
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3087 3088 3089 3090
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
3091 3092 3093
#define CLFLUSH_BEFORE	BIT(0)
#define CLFLUSH_AFTER	BIT(1)
#define CLFLUSH_FLAGS	(CLFLUSH_BEFORE | CLFLUSH_AFTER)
3094 3095 3096 3097 3098 3099 3100

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3101
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
B
Ben Widawsky 已提交
3102
void i915_vma_move_to_active(struct i915_vma *vma,
3103
			     struct i915_request *rq,
3104
			     unsigned int flags);
3105 3106 3107
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
3108 3109
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3110
int i915_gem_mmap_gtt_version(void);
3111 3112 3113 3114 3115

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3116
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3117

3118
struct i915_request *
3119
i915_gem_find_active_request(struct intel_engine_cs *engine);
3120

3121 3122 3123 3124 3125 3126
static inline bool i915_reset_backoff(struct i915_gpu_error *error)
{
	return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
}

static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3127
{
3128
	return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3129 3130
}

3131
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3132
{
3133
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3134 3135
}

3136
static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3137
{
3138
	return i915_reset_backoff(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3139 3140 3141 3142
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3143
	return READ_ONCE(error->reset_count);
3144
}
3145

3146 3147 3148 3149 3150 3151
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
	return READ_ONCE(error->reset_engine_count[engine->id]);
}

3152
struct i915_request *
3153
i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
3154
int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3155 3156
void i915_gem_reset(struct drm_i915_private *dev_priv,
		    unsigned int stalled_mask);
3157
void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
3158
void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3159
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3160
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3161
void i915_gem_reset_engine(struct intel_engine_cs *engine,
3162 3163
			   struct i915_request *request,
			   bool stalled);
3164

3165
void i915_gem_init_mmio(struct drm_i915_private *i915);
3166 3167
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3168
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3169
void i915_gem_fini(struct drm_i915_private *dev_priv);
3170
void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3171 3172
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
			   unsigned int flags);
3173
int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3174
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
3175
void i915_gem_resume(struct drm_i915_private *dev_priv);
3176
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
3177 3178 3179 3180
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3181 3182
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
3183
				  const struct i915_sched_attr *attr);
3184 3185
#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX

3186
int __must_check
3187 3188 3189
i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3190
int __must_check
3191
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3192
struct i915_vma * __must_check
3193 3194
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3195 3196
				     const struct i915_ggtt_view *view,
				     unsigned int flags);
C
Chris Wilson 已提交
3197
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3198
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3199
				int align);
3200
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
3201
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3202

3203 3204 3205
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3206 3207 3208 3209 3210 3211
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3212 3213 3214
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
3215
	return container_of(vm, struct i915_hw_ppgtt, vm);
3216 3217
}

J
Joonas Lahtinen 已提交
3218
/* i915_gem_fence_reg.c */
3219 3220 3221
struct drm_i915_fence_reg *
i915_reserve_fence(struct drm_i915_private *dev_priv);
void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
3222

3223
void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3224
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3225

3226
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3227 3228 3229 3230
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3231

3232 3233 3234 3235 3236 3237
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

3238 3239 3240 3241 3242
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3243 3244 3245 3246 3247
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
3248 3249 3250 3251

	return ctx;
}

3252 3253
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
3254 3255 3256 3257
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
3258 3259 3260
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
			    struct i915_gem_context *ctx,
			    uint32_t *reg_state);
3261

3262
/* i915_gem_evict.c */
3263
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3264
					  u64 min_size, u64 alignment,
3265
					  unsigned cache_level,
3266
					  u64 start, u64 end,
3267
					  unsigned flags);
3268 3269 3270
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
3271
int i915_gem_evict_vm(struct i915_address_space *vm);
3272

3273 3274
void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);

3275
/* belongs in i915_gem_gtt.h */
3276
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3277
{
3278
	wmb();
3279
	if (INTEL_GEN(dev_priv) < 6)
3280 3281
		intel_gtt_chipset_flush();
}
3282

3283
/* i915_gem_stolen.c */
3284 3285 3286
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3287 3288 3289 3290
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3291 3292
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3293
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3294
void i915_gem_cleanup_stolen(struct drm_device *dev);
3295
struct drm_i915_gem_object *
3296 3297
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
3298
struct drm_i915_gem_object *
3299
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3300 3301 3302
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
3303

3304 3305 3306
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3307
				phys_addr_t size);
3308

3309
/* i915_gem_shrinker.c */
3310
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
3311
			      unsigned long target,
3312
			      unsigned long *nr_scanned,
3313 3314 3315 3316
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3317
#define I915_SHRINK_ACTIVE 0x8
3318
#define I915_SHRINK_VMAPS 0x10
3319 3320 3321
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
3322 3323


3324
/* i915_gem_tiling.c */
3325
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3326
{
3327
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3328 3329

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3330
		i915_gem_object_is_tiled(obj);
3331 3332
}

3333 3334 3335 3336 3337
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

3338
/* i915_debugfs.c */
3339
#ifdef CONFIG_DEBUG_FS
3340
int i915_debugfs_register(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3341
int i915_debugfs_connector_add(struct drm_connector *connector);
3342
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3343
#else
3344
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3345 3346
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3347
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3348
#endif
3349

3350
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3351

3352
/* i915_cmd_parser.c */
3353
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3354
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3355 3356 3357 3358 3359 3360 3361
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3362

3363 3364 3365
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3366 3367
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3368

3369
/* i915_suspend.c */
3370 3371
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
3372

B
Ben Widawsky 已提交
3373
/* i915_sysfs.c */
D
David Weinehall 已提交
3374 3375
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3376

3377 3378 3379 3380
/* intel_lpe_audio.c */
int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3381
void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3382 3383
			    enum pipe pipe, enum port port,
			    const void *eld, int ls_clock, bool dp_output);
3384

3385
/* intel_i2c.c */
3386 3387
extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3388 3389
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3390
extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
3391

3392 3393
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3394 3395
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3396
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3397 3398 3399
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3400
extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3401

3402
/* intel_bios.c */
3403
void intel_bios_init(struct drm_i915_private *dev_priv);
3404
void intel_bios_cleanup(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3405
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3406
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3407
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3408
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3409
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3410
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3411
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3412 3413
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3414 3415 3416
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);

J
Jesse Barnes 已提交
3417 3418 3419 3420 3421 3422 3423 3424 3425
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3426 3427 3428 3429 3430 3431 3432
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
	return (struct intel_device_info *)&dev_priv->info;
}

J
Jesse Barnes 已提交
3433
/* modesetting */
3434
extern void intel_modeset_init_hw(struct drm_device *dev);
3435
extern int intel_modeset_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3436
extern void intel_modeset_cleanup(struct drm_device *dev);
3437
extern int intel_connector_register(struct drm_connector *);
3438
extern void intel_connector_unregister(struct drm_connector *);
3439 3440
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3441
extern void intel_display_resume(struct drm_device *dev);
3442 3443
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3444
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3445
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3446
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3447
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3448
				  bool enable);
3449

B
Ben Widawsky 已提交
3450 3451
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3452

3453
/* overlay */
3454 3455
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3456 3457
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3458

3459 3460
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3461
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3462
					    struct intel_display_error_state *error);
3463

3464
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3465
int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
3466 3467
				    u32 val, int fast_timeout_us,
				    int slow_timeout_ms);
3468
#define sandybridge_pcode_write(dev_priv, mbox, val)	\
3469
	sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
3470

3471 3472
int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
		      u32 reply_mask, u32 reply, int timeout_base_ms);
3473 3474

/* intel_sideband.c */
3475
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3476
int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3477
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3478 3479
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3480 3481 3482 3483
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3484 3485
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3486 3487
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3488 3489 3490 3491
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3492 3493
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3494

3495
/* intel_dpio_phy.c */
3496
void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3497
			     enum dpio_phy *phy, enum dpio_channel *ch);
3498 3499 3500
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3501 3502 3503 3504 3505 3506
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
3507
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
3508 3509 3510 3511
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3512 3513 3514
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3515
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3516
			      const struct intel_crtc_state *crtc_state,
3517
			      bool reset);
3518 3519 3520 3521
void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
3522
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3523 3524
void chv_phy_post_pll_disable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state);
3525

3526 3527 3528
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3529 3530 3531 3532 3533 3534
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
void vlv_phy_reset_lanes(struct intel_encoder *encoder,
			 const struct intel_crtc_state *old_crtc_state);
3535

3536 3537
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3538
u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
3539
			   const i915_reg_t reg);
3540

T
Tvrtko Ursulin 已提交
3541 3542
u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);

3543 3544 3545 3546 3547 3548
static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
					 const i915_reg_t reg)
{
	return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
}

3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3562 3563 3564 3565
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3566 3567 3568 3569 3570 3571 3572 3573 3574
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3575
 */
3576
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3577

3578
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3579 3580
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3581
	do {								\
3582
		old_upper = upper;					\
3583
		lower = I915_READ(lower_reg);				\
3584 3585
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3586
	(u64)upper << 32 | lower; })
3587

3588 3589 3590
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3591
#define __raw_read(x, s) \
3592
static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3593
					     i915_reg_t reg) \
3594
{ \
3595
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3596 3597 3598
}

#define __raw_write(x, s) \
3599
static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3600
				       i915_reg_t reg, uint##x##_t val) \
3601
{ \
3602
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3617
/* These are untraced mmio-accessors that are only valid to be used inside
3618
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3619
 * controlled.
3620
 *
3621
 * Think twice, and think again, before using these.
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3642
 */
3643 3644
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3645
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3646 3647
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3648 3649 3650 3651
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3652

3653
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3654
{
3655
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3656
		return VLV_VGACNTRL;
3657
	else if (INTEL_GEN(dev_priv) >= 5)
3658
		return CPU_VGACNTRL;
3659 3660 3661 3662
	else
		return VGACNTRL;
}

3663 3664 3665 3666 3667 3668 3669
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3670 3671
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
3672 3673 3674 3675 3676
	/* nsecs_to_jiffies64() does not guard against overflow */
	if (NSEC_PER_SEC % HZ &&
	    div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
		return MAX_JIFFY_OFFSET;

3677 3678 3679
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3680 3681 3682 3683 3684 3685 3686 3687 3688
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3689
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3690 3691 3692 3693 3694 3695 3696 3697 3698 3699

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3700 3701 3702 3703
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3704 3705
	}
}
3706 3707

static inline bool
3708
__i915_request_irq_complete(const struct i915_request *rq)
3709
{
3710
	struct intel_engine_cs *engine = rq->engine;
3711
	u32 seqno;
3712

3713 3714 3715 3716 3717 3718
	/* Note that the engine may have wrapped around the seqno, and
	 * so our request->global_seqno will be ahead of the hardware,
	 * even though it completed the request before wrapping. We catch
	 * this by kicking all the waiters before resetting the seqno
	 * in hardware, and also signal the fence.
	 */
3719
	if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
3720 3721
		return true;

3722 3723 3724 3725 3726 3727
	/* The request was dequeued before we were awoken. We check after
	 * inspecting the hw to confirm that this was the same request
	 * that generated the HWS update. The memory barriers within
	 * the request execution are sufficient to ensure that a check
	 * after reading the value from hw matches this request.
	 */
3728
	seqno = i915_request_global_seqno(rq);
3729 3730 3731
	if (!seqno)
		return false;

3732 3733 3734
	/* Before we do the heavier coherent read of the seqno,
	 * check the value (hopefully) in the CPU cacheline.
	 */
3735
	if (__i915_request_completed(rq, seqno))
3736 3737
		return true;

3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
	/* Ensure our read of the seqno is coherent so that we
	 * do not "miss an interrupt" (i.e. if this is the last
	 * request and the seqno write from the GPU is not visible
	 * by the time the interrupt fires, we will see that the
	 * request is incomplete and go back to sleep awaiting
	 * another interrupt that will never come.)
	 *
	 * Strictly, we only need to do this once after an interrupt,
	 * but it is easier and safer to do it every time the waiter
	 * is woken.
	 */
3749
	if (engine->irq_seqno_barrier &&
3750
	    test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
3751
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
3752

3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764
		/* The ordering of irq_posted versus applying the barrier
		 * is crucial. The clearing of the current irq_posted must
		 * be visible before we perform the barrier operation,
		 * such that if a subsequent interrupt arrives, irq_posted
		 * is reasserted and our task rewoken (which causes us to
		 * do another __i915_request_irq_complete() immediately
		 * and reapply the barrier). Conversely, if the clear
		 * occurs after the barrier, then an interrupt that arrived
		 * whilst we waited on the barrier would not trigger a
		 * barrier on the next pass, and the read may not see the
		 * seqno update.
		 */
3765
		engine->irq_seqno_barrier(engine);
3766 3767 3768 3769 3770 3771 3772

		/* If we consume the irq, but we are no longer the bottom-half,
		 * the real bottom-half may not have serialised their own
		 * seqno check with the irq-barrier (i.e. may have inspected
		 * the seqno before we believe it coherent since they see
		 * irq_posted == false but we are still running).
		 */
3773
		spin_lock_irq(&b->irq_lock);
3774
		if (b->irq_wait && b->irq_wait->tsk != current)
3775 3776 3777 3778 3779 3780
			/* Note that if the bottom-half is changed as we
			 * are sending the wake-up, the new bottom-half will
			 * be woken by whomever made the change. We only have
			 * to worry about when we steal the irq-posted for
			 * ourself.
			 */
3781
			wake_up_process(b->irq_wait->tsk);
3782
		spin_unlock_irq(&b->irq_lock);
3783

3784
		if (__i915_request_completed(rq, seqno))
3785 3786
			return true;
	}
3787 3788 3789 3790

	return false;
}

3791 3792 3793
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

3810 3811 3812 3813 3814
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

3815 3816 3817 3818 3819 3820 3821 3822
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

L
Linus Torvalds 已提交
3823
#endif