i915_drv.h 123.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/perf_event.h>
44
#include <linux/pm_qos.h>
45
#include <linux/reservation.h>
46 47 48 49 50 51
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
52
#include <drm/drm_auth.h>
53
#include <drm/drm_cache.h>
54 55 56

#include "i915_params.h"
#include "i915_reg.h"
57
#include "i915_utils.h"
58 59

#include "intel_bios.h"
60
#include "intel_device_info.h"
61
#include "intel_display.h"
62
#include "intel_dpll_mgr.h"
63
#include "intel_lrc.h"
64
#include "intel_opregion.h"
65
#include "intel_ringbuffer.h"
66 67
#include "intel_uncore.h"
#include "intel_uc.h"
68

69
#include "i915_gem.h"
70
#include "i915_gem_context.h"
J
Joonas Lahtinen 已提交
71 72
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
73
#include "i915_gem_gtt.h"
74
#include "i915_gem_request.h"
75
#include "i915_gem_timeline.h"
76

J
Joonas Lahtinen 已提交
77 78
#include "i915_vma.h"

79 80
#include "intel_gvt.h"

L
Linus Torvalds 已提交
81 82 83 84 85
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
86 87
#define DRIVER_DATE		"20180214"
#define DRIVER_TIMESTAMP	1518601107
L
Linus Torvalds 已提交
88

R
Rob Clark 已提交
89 90 91 92 93 94 95 96 97
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
98
	if (unlikely(__ret_warn_on))					\
99
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
100 101 102 103
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

104 105
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
106

107
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
108 109 110
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)
111 112 113
#else
#define i915_inject_load_failure() false
#endif
114

115 116 117 118 119 120 121 122 123 124
typedef struct {
	uint32_t val;
} uint_fixed_16_16_t;

#define FP_16_16_MAX ({ \
	uint_fixed_16_16_t fp; \
	fp.val = UINT_MAX; \
	fp; \
})

125 126 127 128 129 130 131
static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
{
	if (val.val == 0)
		return true;
	return false;
}

132
static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
133 134 135
{
	uint_fixed_16_16_t fp;

136
	WARN_ON(val > U16_MAX);
137 138 139 140 141

	fp.val = val << 16;
	return fp;
}

142
static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
143 144 145 146
{
	return DIV_ROUND_UP(fp.val, 1 << 16);
}

147
static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
148 149 150 151
{
	return fp.val >> 16;
}

152
static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
153 154 155 156 157 158 159 160
						 uint_fixed_16_16_t min2)
{
	uint_fixed_16_16_t min;

	min.val = min(min1.val, min2.val);
	return min;
}

161
static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
162 163 164 165 166 167 168 169
						 uint_fixed_16_16_t max2)
{
	uint_fixed_16_16_t max;

	max.val = max(max1.val, max2.val);
	return max;
}

170 171 172
static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
{
	uint_fixed_16_16_t fp;
173 174
	WARN_ON(val > U32_MAX);
	fp.val = (uint32_t) val;
175 176 177
	return fp;
}

178 179 180 181 182 183 184 185 186 187 188 189 190
static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
					    uint_fixed_16_16_t d)
{
	return DIV_ROUND_UP(val.val, d.val);
}

static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val * mul.val;
	intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
191 192
	WARN_ON(intermediate_val > U32_MAX);
	return (uint32_t) intermediate_val;
193 194 195 196 197 198 199 200 201
}

static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
					     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val.val * mul.val;
	intermediate_val = intermediate_val >> 16;
202
	return clamp_u64_to_fixed16(intermediate_val);
203 204
}

205
static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
206 207 208 209 210
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d);
211
	return clamp_u64_to_fixed16(interm_val);
212 213
}

214 215 216 217 218 219 220
static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t d)
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
221 222
	WARN_ON(interm_val > U32_MAX);
	return (uint32_t) interm_val;
223 224
}

225
static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
226 227 228 229 230
						     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val * mul.val;
231
	return clamp_u64_to_fixed16(intermediate_val);
232 233
}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
					     uint_fixed_16_16_t add2)
{
	uint64_t interm_sum;

	interm_sum = (uint64_t) add1.val + add2.val;
	return clamp_u64_to_fixed16(interm_sum);
}

static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
						 uint32_t add2)
{
	uint64_t interm_sum;
	uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);

	interm_sum = (uint64_t) add1.val + interm_add2.val;
	return clamp_u64_to_fixed16(interm_sum);
}

253 254 255 256 257 258
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
259
	HPD_PORT_A,
260 261 262
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
263
	HPD_PORT_E,
264 265 266
	HPD_NUM_PINS
};

267 268 269
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

L
Lyude 已提交
270 271
#define HPD_STORM_DEFAULT_THRESHOLD 5

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	struct intel_digital_port *irq_port[I915_MAX_PORTS];
	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

292 293 294
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
295 296
	unsigned int hpd_storm_threshold;

297 298 299 300 301 302 303 304 305 306
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

307 308 309 310 311 312
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
313

314
struct drm_i915_private;
315
struct i915_mm_struct;
316
struct i915_mmu_object;
317

318 319 320 321 322 323 324
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
325 326 327 328 329 330
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
331 332 333
	} mm;
	struct idr context_idr;

334
	struct intel_rps_client {
335
		atomic_t boosts;
336
	} rps_client;
337

338
	unsigned int bsd_engine;
339 340 341 342 343 344 345 346

/* Client can have a maximum of 3 contexts banned before
 * it is denied of creating new contexts. As one context
 * ban needs 4 consecutive hangs, and more if there is
 * progress in between, this is a last resort stop gap measure
 * to limit the badly behaving clients access to gpu.
 */
#define I915_MAX_CLIENT_CONTEXT_BANS 3
347
	atomic_t context_bans;
348 349
};

L
Linus Torvalds 已提交
350 351 352
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
353 354
 * 1.2: Add Power Management
 * 1.3: Add vblank support
355
 * 1.4: Fix cmdbuffer path, add heap destroy
356
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
357 358
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
359 360
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
361
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
362 363
#define DRIVER_PATCHLEVEL	0

364 365 366
struct intel_overlay;
struct intel_overlay_error_state;

367
struct sdvo_device_mapping {
C
Chris Wilson 已提交
368
	u8 initialized;
369 370 371
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
372
	u8 i2c_pin;
373
	u8 ddc_pin;
374 375
};

376
struct intel_connector;
377
struct intel_encoder;
378
struct intel_atomic_state;
379
struct intel_crtc_state;
380
struct intel_initial_plane_config;
381
struct intel_crtc;
382 383
struct intel_limit;
struct dpll;
384
struct intel_cdclk_state;
385

386
struct drm_i915_display_funcs {
387 388
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
389 390
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_state *cdclk_state);
391 392
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
393
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
394 395 396
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
397 398 399 400 401 402
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
403
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
404
	void (*update_wm)(struct intel_crtc *crtc);
405
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
406 407 408
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
409
				struct intel_crtc_state *);
410 411
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
412 413
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
414 415 416 417
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
418
	void (*update_crtcs)(struct drm_atomic_state *state);
419 420 421 422 423 424
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
425 426
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
427
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
428
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
429 430 431 432 433
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
434

435 436
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
437 438
};

439 440 441 442
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

443
struct intel_csr {
444
	struct work_struct work;
445
	const char *fw_path;
446
	uint32_t *dmc_payload;
447
	uint32_t dmc_fw_size;
448
	uint32_t version;
449
	uint32_t mmio_count;
450
	i915_reg_t mmioaddr[8];
451
	uint32_t mmiodata[8];
452
	uint32_t dc_state;
453
	uint32_t allowed_dc_mask;
454 455
};

456 457
struct intel_display_error_state;

458
struct i915_gpu_state {
459
	struct kref ref;
A
Arnd Bergmann 已提交
460 461 462
	ktime_t time;
	ktime_t boottime;
	ktime_t uptime;
463

464 465
	struct drm_i915_private *i915;

466 467
	char error_msg[128];
	bool simulated;
468
	bool awake;
469 470
	bool wakelock;
	bool suspended;
471 472 473 474
	int iommu;
	u32 reset_count;
	u32 suspend_count;
	struct intel_device_info device_info;
475
	struct intel_driver_caps driver_caps;
476
	struct i915_params params;
477

478 479 480
	struct i915_error_uc {
		struct intel_uc_fw guc_fw;
		struct intel_uc_fw huc_fw;
481
		struct drm_i915_error_object *guc_log;
482 483
	} uc;

484 485 486 487
	/* Generic register state */
	u32 eir;
	u32 pgtbl_er;
	u32 ier;
488
	u32 gtier[4], ngtier;
489 490 491 492 493 494 495 496 497 498 499 500
	u32 ccid;
	u32 derrmr;
	u32 forcewake;
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 fault_data0; /* gen8, gen9 */
	u32 fault_data1; /* gen8, gen9 */
	u32 done_reg;
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
501

502
	u32 nfence;
503 504 505 506 507 508 509
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;

	struct drm_i915_error_engine {
		int engine_id;
		/* Software tracked state */
510
		bool idle;
511 512
		bool waiting;
		int num_waiters;
513 514
		unsigned long hangcheck_timestamp;
		bool hangcheck_stalled;
515 516 517
		enum intel_engine_hangcheck_action hangcheck_action;
		struct i915_address_space *vm;
		int num_requests;
518
		u32 reset_count;
519

520 521 522
		/* position of active request inside the ring */
		u32 rq_head, rq_post, rq_tail;

523 524 525 526 527 528 529 530 531 532 533
		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 last_seqno;

		/* Register state */
		u32 start;
		u32 tail;
		u32 head;
		u32 ctl;
534
		u32 mode;
535 536 537 538 539 540 541 542 543 544 545 546 547
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
		u64 acthd;
		u32 fault_reg;
		u64 faddr;
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
548
		struct intel_instdone instdone;
549

550 551 552 553 554
		struct drm_i915_error_context {
			char comm[TASK_COMM_LEN];
			pid_t pid;
			u32 handle;
			u32 hw_id;
555
			int priority;
556 557 558
			int ban_score;
			int active;
			int guilty;
559
			bool bannable;
560 561
		} context;

562 563
		struct drm_i915_error_object {
			u64 gtt_offset;
564
			u64 gtt_size;
565 566
			int page_count;
			int unused;
567 568 569
			u32 *pages[0];
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;

570 571 572
		struct drm_i915_error_object **user_bo;
		long user_bo_count;

573
		struct drm_i915_error_object *wa_ctx;
574
		struct drm_i915_error_object *default_state;
575 576 577

		struct drm_i915_error_request {
			long jiffies;
578
			pid_t pid;
579
			u32 context;
580
			int priority;
581
			int ban_score;
582 583 584
			u32 seqno;
			u32 head;
			u32 tail;
585 586
		} *requests, execlist[EXECLIST_MAX_PORTS];
		unsigned int num_ports;
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621

		struct drm_i915_error_waiter {
			char comm[TASK_COMM_LEN];
			pid_t pid;
			u32 seqno;
		} *waiters;

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
	} engine[I915_NUM_ENGINES];

	struct drm_i915_error_buffer {
		u32 size;
		u32 name;
		u32 rseqno[I915_NUM_ENGINES], wseqno;
		u64 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
		u32 userptr:1;
		s32 engine:4;
		u32 cache_level:3;
	} *active_bo[I915_NUM_ENGINES], *pinned_bo;
	u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
	struct i915_address_space *active_vm[I915_NUM_ENGINES];
};

622 623
enum i915_cache_level {
	I915_CACHE_NONE = 0,
624 625 626 627 628
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
629
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
630 631
};

632 633
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

634 635 636 637 638
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
639
	ORIGIN_DIRTYFB,
640 641
};

642
struct intel_fbc {
P
Paulo Zanoni 已提交
643 644 645
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
646
	unsigned threshold;
647 648
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
649
	unsigned int visible_pipes_mask;
650
	struct intel_crtc *crtc;
651

652
	struct drm_mm_node compressed_fb;
653 654
	struct drm_mm_node *compressed_llb;

655 656
	bool false_color;

657
	bool enabled;
658
	bool active;
659

660 661 662
	bool underrun_detected;
	struct work_struct underrun_work;

663 664 665 666 667
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
668
	struct intel_fbc_state_cache {
669 670
		struct i915_vma *vma;

671 672 673 674 675 676 677 678 679 680
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
681 682 683 684 685 686 687 688
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
689 690

			int y;
691 692 693
		} plane;

		struct {
694
			const struct drm_format_info *format;
695 696 697 698
			unsigned int stride;
		} fb;
	} state_cache;

699 700 701 702 703 704 705
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
706
	struct intel_fbc_reg_params {
707 708
		struct i915_vma *vma;

709 710
		struct {
			enum pipe pipe;
711
			enum i9xx_plane_id i9xx_plane;
712 713 714 715
			unsigned int fence_y_offset;
		} crtc;

		struct {
716
			const struct drm_format_info *format;
717 718 719 720
			unsigned int stride;
		} fb;

		int cfb_size;
721
		unsigned int gen9_wa_cfb_stride;
722 723
	} params;

724
	struct intel_fbc_work {
725
		bool scheduled;
726
		u64 scheduled_vblank;
727 728
		struct work_struct work;
	} work;
729

730
	const char *no_fbc_reason;
731 732
};

733
/*
734 735 736 737 738 739 740 741 742 743 744 745 746 747
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
748 749
};

750
struct intel_dp;
751 752 753 754 755 756 757 758 759
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
760
struct i915_psr {
761
	struct mutex lock;
R
Rodrigo Vivi 已提交
762
	bool sink_support;
763
	struct intel_dp *enabled;
764 765
	bool active;
	struct delayed_work work;
766
	unsigned busy_frontbuffer_bits;
767 768
	bool psr2_support;
	bool aux_frame_sync;
769
	bool link_standby;
770 771
	bool y_cord_support;
	bool colorimetry_support;
772
	bool alpm;
773

774 775
	void (*enable_source)(struct intel_dp *,
			      const struct intel_crtc_state *);
776 777
	void (*disable_source)(struct intel_dp *,
			       const struct intel_crtc_state *);
778
	void (*enable_sink)(struct intel_dp *);
R
Rodrigo Vivi 已提交
779
	void (*activate)(struct intel_dp *);
780
	void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
781
};
782

783
enum intel_pch {
784
	PCH_NONE = 0,	/* No PCH present */
785
	PCH_IBX,	/* Ibexpeak PCH */
786 787
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
788
	PCH_SPT,        /* Sunrisepoint PCH */
789 790
	PCH_KBP,        /* Kaby Lake PCH */
	PCH_CNP,        /* Cannon Lake PCH */
791
	PCH_ICP,	/* Ice Lake PCH */
B
Ben Widawsky 已提交
792
	PCH_NOP,
793 794
};

795 796 797 798 799
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

800
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
801
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
802
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
803
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
804
#define QUIRK_INCREASE_T12_DELAY (1<<6)
805

806
struct intel_fbdev;
807
struct intel_fbc_work;
808

809 810
struct intel_gmbus {
	struct i2c_adapter adapter;
811
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
812
	u32 force_bit;
813
	u32 reg0;
814
	i915_reg_t gpio_reg;
815
	struct i2c_algo_bit_data bit_algo;
816 817 818
	struct drm_i915_private *dev_priv;
};

819
struct i915_suspend_saved_registers {
820
	u32 saveDSPARB;
J
Jesse Barnes 已提交
821
	u32 saveFBC_CONTROL;
822 823
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
824 825
	u32 saveSWF0[16];
	u32 saveSWF1[16];
826
	u32 saveSWF3[3];
827
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
828
	u32 savePCH_PORT_HOTPLUG;
829
	u16 saveGCDGMBUS;
830
};
831

832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
890
	u32 pcbr;
891 892 893
	u32 clock_gate_dis2;
};

894
struct intel_rps_ei {
895
	ktime_t ktime;
896 897
	u32 render_c0;
	u32 media_c0;
898 899
};

900
struct intel_rps {
I
Imre Deak 已提交
901 902 903 904
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
905
	struct work_struct work;
I
Imre Deak 已提交
906
	bool interrupts_enabled;
907
	u32 pm_iir;
908

909
	/* PM interrupt bits that should never be masked */
910
	u32 pm_intrmsk_mbz;
911

912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
927
	u8 boost_freq;		/* Frequency to request when wait boosting */
928
	u8 idle_freq;		/* Frequency to request when we are idle */
929 930 931
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
932
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
933

934 935 936
	u8 up_threshold; /* Current %busy required to uplock */
	u8 down_threshold; /* Current %busy required to downclock */

937 938 939
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

940
	bool enabled;
941 942
	atomic_t num_waiters;
	atomic_t boosts;
943

944
	/* manual wa residency calculations */
945
	struct intel_rps_ei ei;
946 947
};

948 949
struct intel_rc6 {
	bool enabled;
950 951
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
952 953 954 955 956 957
};

struct intel_llc_pstate {
	bool enabled;
};

958 959
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
960 961
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
962 963
};

D
Daniel Vetter 已提交
964 965 966
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

967 968 969 970 971 972 973 974 975 976 977
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
978
	u64 last_time2;
979 980 981 982 983 984 985
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1016 1017
/* Power well structure for haswell */
struct i915_power_well {
1018
	const char *name;
1019
	bool always_on;
1020 1021
	/* power well enable/disable usage count */
	int count;
1022 1023
	/* cached hw enabled state */
	bool hw_enabled;
1024
	u64 domains;
1025
	/* unique identifier for this power well */
I
Imre Deak 已提交
1026
	enum i915_power_well_id id;
1027 1028 1029 1030
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
1031 1032 1033 1034
	union {
		struct {
			enum dpio_phy phy;
		} bxt;
1035 1036 1037 1038 1039
		struct {
			/* Mask of pipes whose IRQ logic is backed by the pw */
			u8 irq_pipe_mask;
			/* The pw is backing the VGA functionality */
			bool has_vga:1;
1040
			bool has_fuses:1;
1041
		} hsw;
1042
	};
1043
	const struct i915_power_well_ops *ops;
1044 1045
};

1046
struct i915_power_domains {
1047 1048 1049 1050 1051
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1052
	bool initializing;
1053
	int power_well_count;
1054

1055
	struct mutex lock;
1056
	int domain_use_count[POWER_DOMAIN_NUM];
1057
	struct i915_power_well *power_wells;
1058 1059
};

1060
#define MAX_L3_SLICES 2
1061
struct intel_l3_parity {
1062
	u32 *remap_info[MAX_L3_SLICES];
1063
	struct work_struct error_work;
1064
	int which_slice;
1065 1066
};

1067 1068 1069
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
1070 1071 1072 1073
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

1074 1075 1076
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

1077 1078 1079 1080 1081
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
1082 1083
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
1084 1085 1086
	 */
	struct list_head unbound_list;

1087 1088 1089 1090 1091
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

1092 1093 1094 1095 1096
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
1097
	spinlock_t free_lock;
1098

1099 1100 1101 1102 1103
	/**
	 * Small stash of WC pages
	 */
	struct pagevec wc_stash;

M
Matthew Auld 已提交
1104 1105 1106 1107 1108
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

1109 1110 1111
	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1112
	struct notifier_block oom_notifier;
1113
	struct notifier_block vmap_notifier;
1114
	struct shrinker shrinker;
1115 1116 1117 1118

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

1119 1120 1121 1122 1123 1124 1125
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

1126 1127
	u64 unordered_timeline;

1128
	/* the indicator for dispatch video commands on two BSD rings */
1129
	atomic_t bsd_engine_dispatch_index;
1130

1131 1132 1133 1134 1135 1136
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1137
	spinlock_t object_stat_lock;
1138
	u64 object_memory;
1139 1140 1141
	u32 object_count;
};

1142
struct drm_i915_error_state_buf {
1143
	struct drm_i915_private *i915;
1144 1145 1146 1147 1148 1149 1150 1151
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1152 1153
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

1154 1155 1156
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

1157 1158 1159
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

1160 1161 1162 1163
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1164

1165
	struct delayed_work hangcheck_work;
1166 1167 1168 1169

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
1170
	struct i915_gpu_state *first_error;
1171

1172 1173
	atomic_t pending_fb_pin;

1174 1175
	unsigned long missed_irq_rings;

1176
	/**
M
Mika Kuoppala 已提交
1177
	 * State variable controlling the reset flow and count
1178
	 *
M
Mika Kuoppala 已提交
1179
	 * This is a counter which gets incremented when reset is triggered,
1180
	 *
1181
	 * Before the reset commences, the I915_RESET_BACKOFF bit is set
1182 1183
	 * meaning that any waiters holding onto the struct_mutex should
	 * relinquish the lock immediately in order for the reset to start.
M
Mika Kuoppala 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1193 1194 1195 1196
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1197
	 */
1198
	unsigned long reset_count;
1199

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	/**
	 * flags: Control various stages of the GPU reset
	 *
	 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
	 * other users acquiring the struct_mutex. To do this we set the
	 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
	 * and then check for that bit before acquiring the struct_mutex (in
	 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
	 * secondary role in preventing two concurrent global reset attempts.
	 *
	 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
	 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
	 * but it may be held by some long running waiter (that we cannot
	 * interrupt without causing trouble). Once we are ready to do the GPU
	 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
	 * they already hold the struct_mutex and want to participate they can
	 * inspect the bit and do the reset directly, otherwise the worker
	 * waits for the struct_mutex.
	 *
1219 1220 1221 1222 1223 1224
	 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
	 * acquire the struct_mutex to reset an engine, we need an explicit
	 * flag to prevent two concurrent reset attempts in the same engine.
	 * As the number of engines continues to grow, allocate the flags from
	 * the most significant bits.
	 *
1225 1226 1227 1228 1229
	 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
	 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
	 * i915_gem_request_alloc(), this bit is checked and the sequence
	 * aborted (with -EIO reported to userspace) if set.
	 */
1230
	unsigned long flags;
1231 1232
#define I915_RESET_BACKOFF	0
#define I915_RESET_HANDOFF	1
1233
#define I915_RESET_MODESET	2
1234
#define I915_WEDGED		(BITS_PER_LONG - 1)
1235
#define I915_RESET_ENGINE	(I915_WEDGED - I915_NUM_ENGINES)
1236

1237 1238 1239
	/** Number of times an engine has been reset */
	u32 reset_engine_count[I915_NUM_ENGINES];

1240 1241 1242 1243 1244 1245
	/**
	 * Waitqueue to signal when a hang is detected. Used to for waiters
	 * to release the struct_mutex for the reset to procede.
	 */
	wait_queue_head_t wait_queue;

1246 1247 1248 1249 1250
	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1251

1252
	/* For missed irq/seqno simulation. */
1253
	unsigned long test_irq_rings;
1254 1255
};

1256 1257 1258 1259 1260 1261
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1262 1263 1264 1265
#define DP_AUX_A 0x40
#define DP_AUX_B 0x10
#define DP_AUX_C 0x20
#define DP_AUX_D 0x30
R
Rodrigo Vivi 已提交
1266
#define DP_AUX_F 0x60
1267

X
Xiong Zhang 已提交
1268 1269 1270 1271
#define DDC_PIN_B  0x05
#define DDC_PIN_C  0x04
#define DDC_PIN_D  0x06

1272
struct ddi_vbt_port_info {
1273 1274
	int max_tmds_clock;

1275 1276 1277 1278 1279 1280
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1281
	uint8_t hdmi_level_shift;
1282 1283 1284 1285

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1286
	uint8_t supports_edp:1;
1287 1288

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
1289
	uint8_t alternate_ddc_pin;
1290 1291 1292

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
1293
	int dp_max_link_rate;		/* 0 for not limited by VBT */
1294 1295
};

R
Rodrigo Vivi 已提交
1296 1297 1298 1299 1300
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
1301 1302
};

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1315
	unsigned int panel_type:4;
1316 1317 1318
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1319 1320
	enum drrs_support_type drrs_type;

1321 1322 1323 1324 1325
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
1326
		bool low_vswing;
1327 1328 1329 1330 1331
		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
1332

R
Rodrigo Vivi 已提交
1333 1334 1335 1336 1337 1338 1339 1340 1341
	struct {
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
		int tp1_wakeup_time;
		int tp2_tp3_wakeup_time;
	} psr;

1342 1343
	struct {
		u16 pwm_freq_hz;
1344
		bool present;
1345
		bool active_low_pwm;
1346
		u8 min_brightness;	/* min_brightness/255 of max */
1347
		u8 controller;		/* brightness controller number */
1348
		enum intel_backlight_type type;
1349 1350
	} backlight;

1351 1352 1353
	/* MIPI DSI */
	struct {
		u16 panel_id;
1354 1355
		struct mipi_config *config;
		struct mipi_pps_data *pps;
1356 1357
		u16 bl_ports;
		u16 cabc_ports;
1358 1359 1360
		u8 seq_version;
		u32 size;
		u8 *data;
1361
		const u8 *sequence[MIPI_SEQ_MAX];
1362
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
1363 1364
	} dsi;

1365 1366 1367
	int crt_ddc_pin;

	int child_dev_num;
1368
	struct child_device_config *child_dev;
1369 1370

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1371
	struct sdvo_device_mapping sdvo_mappings[2];
1372 1373
};

1374 1375 1376 1377 1378
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1379 1380 1381 1382 1383 1384 1385 1386
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1387
struct ilk_wm_values {
1388 1389 1390 1391 1392 1393 1394 1395
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1396
struct g4x_pipe_wm {
1397
	uint16_t plane[I915_MAX_PLANES];
1398
	uint16_t fbc;
1399
};
1400

1401
struct g4x_sr_wm {
1402
	uint16_t plane;
1403
	uint16_t cursor;
1404
	uint16_t fbc;
1405 1406 1407 1408
};

struct vlv_wm_ddl_values {
	uint8_t plane[I915_MAX_PLANES];
1409
};
1410

1411
struct vlv_wm_values {
1412 1413
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
1414
	struct vlv_wm_ddl_values ddl[3];
1415 1416
	uint8_t level;
	bool cxsr;
1417 1418
};

1419 1420 1421 1422 1423 1424 1425 1426 1427
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

1428
struct skl_ddb_entry {
1429
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1430 1431 1432 1433
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1434
	return entry->end - entry->start;
1435 1436
}

1437 1438 1439 1440 1441 1442 1443 1444 1445
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1446
struct skl_ddb_allocation {
1447
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1448
	struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1449 1450
};

1451
struct skl_wm_values {
1452
	unsigned dirty_pipes;
1453
	struct skl_ddb_allocation ddb;
1454 1455 1456
};

struct skl_wm_level {
L
Lyude 已提交
1457 1458 1459
	bool plane_en;
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1460 1461
};

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
	uint32_t width;
	uint8_t cpp;
	uint32_t plane_pixel_rate;
	uint32_t y_min_scanlines;
	uint32_t plane_bytes_per_line;
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
	uint32_t linetime_us;
1474
	uint32_t dbuf_block_size;
1475 1476
};

1477
/*
1478 1479 1480 1481
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1482
 *
1483 1484 1485
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1486
 *
1487 1488
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1489
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1490
 * it can be changed with the standard runtime PM files from sysfs.
1491 1492 1493 1494 1495
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1496
 * case it happens.
1497
 *
1498
 * For more, read the Documentation/power/runtime_pm.txt.
1499
 */
1500
struct i915_runtime_pm {
1501
	atomic_t wakeref_count;
1502
	bool suspended;
1503
	bool irqs_enabled;
1504 1505
};

1506 1507 1508 1509 1510
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1511
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1512 1513 1514 1515 1516
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1517
	INTEL_PIPE_CRC_SOURCE_AUTO,
1518 1519 1520
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1521
struct intel_pipe_crc_entry {
1522
	uint32_t frame;
1523 1524 1525
	uint32_t crc[5];
};

1526
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1527
struct intel_pipe_crc {
1528 1529
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1530
	struct intel_pipe_crc_entry *entries;
1531
	enum intel_pipe_crc_source source;
1532
	int head, tail;
1533
	wait_queue_head_t wq;
T
Tomeu Vizoso 已提交
1534
	int skipped;
1535 1536
};

1537
struct i915_frontbuffer_tracking {
1538
	spinlock_t lock;
1539 1540 1541 1542 1543 1544 1545 1546 1547

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1548
struct i915_wa_reg {
1549
	i915_reg_t addr;
1550 1551 1552 1553 1554
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

1555
#define I915_MAX_WA_REGS 16
1556 1557 1558 1559

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
1560
	u32 hw_whitelist_count[I915_NUM_ENGINES];
1561 1562
};

1563 1564
struct i915_virtual_gpu {
	bool active;
1565
	u32 caps;
1566 1567
};

1568 1569 1570 1571 1572 1573 1574
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1575 1576 1577 1578 1579
struct i915_oa_format {
	u32 format;
	int size;
};

1580 1581 1582 1583 1584
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1599 1600

	atomic_t ref_count;
1601 1602
};

1603 1604
struct i915_perf_stream;

1605 1606 1607
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1608
struct i915_perf_stream_ops {
1609 1610 1611 1612
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1613 1614 1615
	 */
	void (*enable)(struct i915_perf_stream *stream);

1616 1617 1618 1619
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1620 1621 1622
	 */
	void (*disable)(struct i915_perf_stream *stream);

1623 1624
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1625 1626 1627 1628 1629 1630
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1631 1632 1633
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1634
	 * wait queue that would be passed to poll_wait().
1635 1636 1637
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1638 1639 1640 1641 1642 1643 1644
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1645
	 *
1646 1647
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1648
	 *
1649 1650
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1651
	 *
1652 1653 1654
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1655 1656 1657 1658 1659 1660
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1661 1662
	/**
	 * @destroy: Cleanup any stream specific resources.
1663 1664 1665 1666 1667 1668
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1669 1670 1671
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1672
struct i915_perf_stream {
1673 1674 1675
	/**
	 * @dev_priv: i915 drm device
	 */
1676 1677
	struct drm_i915_private *dev_priv;

1678 1679 1680
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1681 1682
	struct list_head link;

1683 1684 1685 1686 1687
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1688
	u32 sample_flags;
1689 1690 1691 1692 1693 1694

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1695
	int sample_size;
1696

1697 1698 1699 1700
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1701
	struct i915_gem_context *ctx;
1702 1703 1704 1705 1706 1707

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1708 1709
	bool enabled;

1710 1711 1712 1713
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1714
	const struct i915_perf_stream_ops *ops;
1715 1716 1717 1718 1719

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1720 1721
};

1722 1723 1724
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1725
struct i915_oa_ops {
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
	/**
	 * @init_oa_buffer: Resets the head and tail pointers of the
	 * circular buffer for periodic OA reports.
	 *
	 * Called when first opening a stream for OA metrics, but also may be
	 * called in response to an OA buffer overflow or other error
	 * condition.
	 *
	 * Note it may be necessary to clear the full OA buffer here as part of
	 * maintaining the invariable that new reports must be written to
	 * zeroed memory for us to be able to reliable detect if an expected
	 * report has not yet landed in memory.  (At least on Haswell the OA
	 * buffer tail pointer is not synchronized with reports being visible
	 * to the CPU)
	 */
1760
	void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1761

1762 1763 1764 1765
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1766 1767
	 * disabling EU clock gating as required.
	 */
1768 1769
	int (*enable_metric_set)(struct drm_i915_private *dev_priv,
				 const struct i915_oa_config *oa_config);
1770 1771 1772 1773 1774

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1775
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1776 1777 1778 1779

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1780
	void (*oa_enable)(struct drm_i915_private *dev_priv);
1781 1782 1783 1784

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1785
	void (*oa_disable)(struct drm_i915_private *dev_priv);
1786 1787 1788 1789 1790

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1791 1792 1793 1794
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1795 1796

	/**
1797
	 * @oa_hw_tail_read: read the OA tail pointer register
1798
	 *
1799 1800 1801
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1802
	 */
1803
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1804 1805
};

1806
struct intel_cdclk_state {
1807
	unsigned int cdclk, vco, ref, bypass;
1808
	u8 voltage_level;
1809 1810
};

1811
struct drm_i915_private {
1812 1813
	struct drm_device drm;

1814
	struct kmem_cache *objects;
1815
	struct kmem_cache *vmas;
1816
	struct kmem_cache *luts;
1817
	struct kmem_cache *requests;
1818
	struct kmem_cache *dependencies;
1819
	struct kmem_cache *priorities;
1820

1821
	const struct intel_device_info info;
1822
	struct intel_driver_caps caps;
1823

1824 1825 1826
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1827
	 * backed by stolen memory. Note that stolen_usable_size tells us
1828 1829 1830 1831
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1832 1833 1834 1835
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1836

1837 1838 1839 1840 1841 1842 1843 1844 1845
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1846
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1847

1848 1849
	void __iomem *regs;

1850
	struct intel_uncore uncore;
1851

1852 1853
	struct i915_virtual_gpu vgpu;

1854
	struct intel_gvt *gvt;
1855

1856
	struct intel_huc huc;
1857 1858
	struct intel_guc guc;

1859 1860
	struct intel_csr csr;

1861
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1862

1863 1864 1865 1866 1867 1868 1869 1870 1871
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1872 1873 1874
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1875 1876
	uint32_t psr_mmio_base;

1877 1878
	uint32_t pps_mmio_base;

1879 1880
	wait_queue_head_t gmbus_wait_queue;

1881
	struct pci_dev *bridge_dev;
1882
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1883 1884 1885 1886
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
	/* Context only to be used for injecting preemption commands */
	struct i915_gem_context *preempt_context;
1887 1888
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1889

1890
	struct drm_dma_handle *status_page_dmah;
1891 1892 1893 1894 1895
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1896 1897
	bool display_irqs_enabled;

1898 1899 1900
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1901 1902
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1903 1904

	/** Cached value of IMR to avoid reads in updating the bitfield */
1905 1906 1907 1908
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1909
	u32 gt_irq_mask;
1910 1911
	u32 pm_imr;
	u32 pm_ier;
1912
	u32 pm_rps_events;
1913
	u32 pm_guc_events;
1914
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1915

1916
	struct i915_hotplug hotplug;
1917
	struct intel_fbc fbc;
1918
	struct i915_drrs drrs;
1919
	struct intel_opregion opregion;
1920
	struct intel_vbt_data vbt;
1921

1922 1923
	bool preserve_bios_swizzle;

1924 1925 1926
	/* overlay */
	struct intel_overlay *overlay;

1927
	/* backlight registers and fields in struct intel_panel */
1928
	struct mutex backlight_lock;
1929

1930 1931 1932
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1933 1934 1935
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1936 1937 1938 1939
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1940
	unsigned int skl_preferred_vco_freq;
1941
	unsigned int max_cdclk_freq;
1942

M
Mika Kahola 已提交
1943
	unsigned int max_dotclk_freq;
1944
	unsigned int rawclk_freq;
1945
	unsigned int hpll_freq;
1946
	unsigned int fdi_pll_freq;
1947
	unsigned int czclk_freq;
1948

1949
	struct {
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1964 1965
		struct intel_cdclk_state hw;
	} cdclk;
1966

1967 1968 1969 1970 1971 1972 1973
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1974 1975
	struct workqueue_struct *wq;

1976 1977 1978
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1979 1980 1981 1982 1983
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1984
	unsigned short pch_id;
1985 1986 1987

	unsigned long quirks;

1988 1989
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1990
	struct drm_atomic_state *modeset_restore_state;
1991
	struct drm_modeset_acquire_ctx reset_ctx;
1992

1993
	struct list_head vm_list; /* Global list of all address spaces */
1994
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1995

1996
	struct i915_gem_mm mm;
1997 1998
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1999

2000 2001
	struct intel_ppat ppat;

2002 2003
	/* Kernel Modesetting */

2004 2005
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2006

2007 2008 2009 2010
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

2011
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
2012 2013
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2014
	const struct intel_dpll_mgr *dpll_mgr;
2015

2016 2017 2018 2019 2020 2021 2022
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

2023
	unsigned int active_crtcs;
2024 2025
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
2026 2027
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
2028

2029
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2030

2031
	struct i915_workarounds workarounds;
2032

2033 2034
	struct i915_frontbuffer_tracking fb_tracking;

2035 2036 2037 2038 2039
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

2040
	u16 orig_clock;
2041

2042
	bool mchbar_need_disable;
2043

2044 2045
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
2046
	/* Cannot be determined by PCIID. You must always read a register. */
2047
	u32 edram_cap;
B
Ben Widawsky 已提交
2048

2049 2050 2051 2052 2053 2054 2055 2056
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
	 */
	struct mutex pcu_lock;

2057 2058
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
2059

2060 2061
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
2062
	struct intel_ilk_power_mgmt ips;
2063

2064
	struct i915_power_domains power_domains;
2065

R
Rodrigo Vivi 已提交
2066
	struct i915_psr psr;
2067

2068
	struct i915_gpu_error gpu_error;
2069

2070 2071
	struct drm_i915_gem_object *vlv_pctx;

2072 2073
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
2074
	struct work_struct fbdev_suspend_work;
2075 2076

	struct drm_property *broadcast_rgb_property;
2077
	struct drm_property *force_audio_property;
2078

I
Imre Deak 已提交
2079
	/* hda/i915 audio component */
2080
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
2081
	bool audio_component_registered;
2082 2083 2084 2085 2086
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
2087

2088 2089
	struct {
		struct list_head list;
2090 2091
		struct llist_head free_list;
		struct work_struct free_work;
2092 2093 2094 2095 2096 2097 2098 2099

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
	} contexts;
2100

2101
	u32 fdi_rx_config;
2102

2103
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2104
	u32 chv_phy_control;
2105 2106 2107 2108 2109 2110
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
2111
	u32 bxt_phy_grc;
2112

2113
	u32 suspend_count;
2114
	bool suspended_to_idle;
2115
	struct i915_suspend_saved_registers regfile;
2116
	struct vlv_s0ix_state vlv_s0ix_state;
2117

2118
	enum {
2119 2120 2121 2122 2123
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
2124

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
2137 2138 2139 2140 2141 2142
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
2143 2144

		/* current hardware state */
2145 2146 2147
		union {
			struct ilk_wm_values hw;
			struct skl_wm_values skl_hw;
2148
			struct vlv_wm_values vlv;
2149
			struct g4x_wm_values g4x;
2150
		};
2151 2152

		uint8_t max_level;
2153 2154 2155 2156 2157 2158 2159

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
2160 2161 2162 2163 2164 2165 2166

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
2167 2168
	} wm;

2169
	struct i915_runtime_pm runtime_pm;
2170

2171 2172
	struct {
		bool initialized;
2173

2174
		struct kobject *metrics_kobj;
2175
		struct ctl_table_header *sysctl_header;
2176

2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
2193 2194
		struct mutex lock;
		struct list_head streams;
2195 2196

		struct {
2197 2198 2199 2200 2201 2202
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
2203 2204 2205 2206 2207 2208 2209 2210
			struct i915_perf_stream *exclusive_stream;

			u32 specific_ctx_id;

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

2211 2212 2213 2214 2215 2216
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

2217 2218 2219
			bool periodic;
			int period_exponent;

2220
			struct i915_oa_config test_config;
2221 2222 2223 2224

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
2225
				u32 last_ctx_id;
2226 2227
				int format;
				int format_size;
2228

2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
2292 2293 2294
			} oa_buffer;

			u32 gen7_latched_oastatus1;
2295 2296 2297 2298 2299 2300 2301 2302 2303
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
2304 2305 2306

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
2307
		} oa;
2308 2309
	} perf;

2310 2311
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
2312
		void (*resume)(struct drm_i915_private *);
2313
		void (*cleanup_engine)(struct intel_engine_cs *engine);
2314

2315 2316
		struct list_head timelines;
		struct i915_gem_timeline global_timeline;
2317
		u32 active_requests;
2318

2319 2320 2321 2322 2323 2324 2325 2326 2327
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

2328 2329 2330 2331 2332 2333
		/**
		 * The number of times we have woken up.
		 */
		unsigned int epoch;
#define I915_EPOCH_INVALID 0

2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
2351 2352

		ktime_t last_init_time;
2353 2354
	} gt;

2355 2356 2357
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
2358 2359
	bool ipc_enabled;

2360 2361
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2362

2363 2364 2365 2366 2367 2368
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

2369 2370
	struct i915_pmu pmu;

2371 2372 2373 2374
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2375
};
L
Linus Torvalds 已提交
2376

2377 2378
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2379
	return container_of(dev, struct drm_i915_private, drm);
2380 2381
}

2382
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2383
{
2384
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2385 2386
}

2387 2388 2389 2390 2391
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2392 2393 2394 2395 2396
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2397
/* Simple iterator over all initialised engines */
2398 2399 2400 2401 2402
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2403 2404

/* Iterator over subset of engines selected by mask */
2405 2406
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
	for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;	\
2407
	     tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2408

2409 2410 2411 2412 2413 2414 2415
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2416
#define I915_GTT_OFFSET_NONE ((u32)-1)
2417

2418 2419
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2420
 * considered to be the frontbuffer for the given plane interface-wise. This
2421 2422 2423 2424 2425
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2426
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2427 2428
#define INTEL_FRONTBUFFER(pipe, plane_id) \
	(1 << ((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2429
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2430
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2431
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2432
	(0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2433

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2460 2461 2462 2463 2464 2465 2466 2467
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
#ifdef CONFIG_DEBUG_SG
	BUG_ON(sg->sg_magic != SG_MAGIC);
#endif
2482
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2483 2484
}

2485 2486 2487 2488 2489 2490 2491 2492 2493
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
2494 2495
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2507 2508
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
2509

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
{
	unsigned int page_sizes;

	page_sizes = 0;
	while (sg) {
		GEM_BUG_ON(sg->offset);
		GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
		page_sizes |= sg->length;
		sg = __sg_next(sg);
	}

	return page_sizes;
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static inline unsigned int i915_sg_segment_size(void)
{
	unsigned int size = swiotlb_max_segment();

	if (size == 0)
		return SCATTERLIST_MAX_SEGMENT;

	size = rounddown(size, PAGE_SIZE);
	/* swiotlb_max_segment_size can return 1 byte when it means one page. */
	if (size < PAGE_SIZE)
		size = PAGE_SIZE;

	return size;
}

2540 2541 2542 2543 2544 2545 2546
static inline const struct intel_device_info *
intel_info(const struct drm_i915_private *dev_priv)
{
	return &dev_priv->info;
}

#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2547

2548
#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2549
#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2550

2551
#define REVID_FOREVER		0xff
2552
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2553 2554

#define GEN_FOREVER (0)
2555 2556 2557 2558 2559 2560 2561 2562

#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
	GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
		(s) != GEN_FOREVER ? (s) - 1 : 0) \
)

2563 2564 2565 2566 2567
/*
 * Returns true if Gen is in inclusive range [Start, End].
 *
 * Use GEN_FOREVER for unbound start and or end.
 */
2568 2569
#define IS_GEN(dev_priv, s, e) \
	(!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
2570

2571 2572 2573 2574 2575 2576 2577 2578
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2579
#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
T
Tvrtko Ursulin 已提交
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592

#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2593
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2594 2595
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
T
Tvrtko Ursulin 已提交
2596 2597
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2598
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
T
Tvrtko Ursulin 已提交
2599
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2600 2601
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
				 (dev_priv)->info.gt == 1)
T
Tvrtko Ursulin 已提交
2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2612
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2613
#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2614 2615 2616 2617 2618 2619
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2620
/* ULX machines are also considered ULT. */
2621 2622 2623
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2624
				 (dev_priv)->info.gt == 3)
2625 2626 2627
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2628
				 (dev_priv)->info.gt == 3)
2629
/* ULX machines are also considered ULT. */
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
2648
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2649
				 (dev_priv)->info.gt == 2)
2650
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2651
				 (dev_priv)->info.gt == 3)
2652
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2653
				 (dev_priv)->info.gt == 4)
2654
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2655
				 (dev_priv)->info.gt == 2)
2656
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2657
				 (dev_priv)->info.gt == 3)
2658 2659
#define IS_CFL_ULT(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
2660 2661
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 2)
2662 2663
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 3)
2664 2665
#define IS_CNL_WITH_PORT_F(dev_priv)   (IS_CANNONLAKE(dev_priv) && \
					(INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
2666

2667
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2668

2669 2670 2671 2672 2673 2674
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2675 2676
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2677

2678 2679
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2680
#define BXT_REVID_A0		0x0
2681
#define BXT_REVID_A1		0x1
2682
#define BXT_REVID_B0		0x3
2683
#define BXT_REVID_B_LAST	0x8
2684
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2685

2686 2687
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2688

M
Mika Kuoppala 已提交
2689 2690
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2691 2692 2693
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2694

2695 2696
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2697

2698 2699 2700 2701 2702 2703
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2704 2705
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2706
#define CNL_REVID_C0		0x2
2707 2708 2709 2710

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2711 2712 2713 2714 2715 2716
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2717 2718 2719 2720 2721 2722 2723 2724
#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2725
#define IS_GEN10(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(9)))
2726
#define IS_GEN11(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(10)))
2727

2728
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2729 2730
#define IS_GEN9_LP(dev_priv)	(IS_GEN9(dev_priv) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2731

2732 2733 2734 2735 2736 2737 2738 2739 2740
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2741
	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2742 2743 2744 2745 2746 2747

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2748 2749
#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)

2750 2751 2752
#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2753 2754
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2755

2756
#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2757

2758 2759
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
		((dev_priv)->info.has_logical_ring_contexts)
2760 2761
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
		((dev_priv)->info.has_logical_ring_preemption)
2762 2763 2764

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2765 2766 2767
#define USES_PPGTT(dev_priv)		(i915_modparams.enable_ppgtt)
#define USES_FULL_PPGTT(dev_priv)	(i915_modparams.enable_ppgtt >= 2)
#define USES_FULL_48BIT_PPGTT(dev_priv)	(i915_modparams.enable_ppgtt == 3)
2768 2769 2770 2771
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
	((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
})
2772 2773 2774 2775

#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
		((dev_priv)->info.overlay_needs_physical)
2776

2777
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2778
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2779 2780

/* WaRsDisableCoarsePowerGating:skl,bxt */
2781
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2782
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2783

2784 2785 2786 2787 2788
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
2789 2790 2791
 *
 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
 * interrupts.
2792
 */
2793 2794
#define HAS_AUX_IRQ(dev_priv)   true
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
2795

2796 2797 2798
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2799 2800 2801
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2802 2803
#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.has_hotplug)
2804

2805 2806
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
#define HAS_FBC(dev_priv)	((dev_priv)->info.has_fbc)
2807
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2808

2809
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2810

2811
#define HAS_DP_MST(dev_priv)	((dev_priv)->info.has_dp_mst)
2812

2813 2814 2815
#define HAS_DDI(dev_priv)		 ((dev_priv)->info.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
#define HAS_PSR(dev_priv)		 ((dev_priv)->info.has_psr)
2816

2817 2818
#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
2819
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2820

2821
#define HAS_CSR(dev_priv)	((dev_priv)->info.has_csr)
2822

2823
#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2824 2825
#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)

2826 2827
#define HAS_IPC(dev_priv)		 ((dev_priv)->info.has_ipc)

2828 2829 2830 2831 2832
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2833
#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
2834
#define HAS_GUC_CT(dev_priv)	((dev_priv)->info.has_guc_ct)
2835 2836
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2837 2838 2839

/* For now, anything with a GuC has also HuC */
#define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2840
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2841

2842
/* Having a GuC is not the same as using a GuC */
2843 2844 2845
#define USES_GUC(dev_priv)		intel_uc_is_using_guc()
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission()
#define USES_HUC(dev_priv)		intel_uc_is_using_huc()
2846

2847
#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2848

2849
#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2850

2851
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2852 2853 2854 2855 2856
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2857 2858
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2859 2860
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2861
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2862
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2863
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2864
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2865
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2866
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2867
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2868

2869
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2870
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2871
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2872
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2873
#define HAS_PCH_CNP_LP(dev_priv) \
2874
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
2875 2876 2877
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2878
#define HAS_PCH_LPT_LP(dev_priv) \
2879 2880
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2881
#define HAS_PCH_LPT_H(dev_priv) \
2882 2883
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2884 2885 2886 2887
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2888

2889
#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2890

2891
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2892

2893
/* DPF == dynamic parity feature */
2894
#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2895 2896
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2897

2898
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2899
#define GEN9_FREQ_SCALER 3
2900

2901 2902
#include "i915_trace.h"

2903
static inline bool intel_vtd_active(void)
2904 2905
{
#ifdef CONFIG_INTEL_IOMMU
2906
	if (intel_iommu_gfx_mapped)
2907 2908 2909 2910 2911
		return true;
#endif
	return false;
}

2912 2913 2914 2915 2916
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2917 2918 2919
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2920
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2921 2922
}

2923
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2924
				int enable_ppgtt);
2925

2926
/* i915_drv.c */
2927 2928 2929 2930 2931 2932 2933
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2934
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2935 2936
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2937 2938
#else
#define i915_compat_ioctl NULL
2939
#endif
2940 2941 2942 2943 2944
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2945 2946
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2947 2948 2949 2950 2951 2952

#define I915_RESET_QUIET BIT(0)
extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
extern int i915_reset_engine(struct intel_engine_cs *engine,
			     unsigned int flags);

2953
extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
2954
extern int intel_reset_guc(struct drm_i915_private *dev_priv);
2955 2956
extern int intel_guc_reset_engine(struct intel_guc *guc,
				  struct intel_engine_cs *engine);
2957
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2958
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2959 2960 2961 2962
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2963
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2964

2965
int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2966 2967
int intel_engines_init(struct drm_i915_private *dev_priv);

2968
/* intel_hotplug.c */
2969 2970
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2971 2972 2973
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2974 2975 2976 2977
enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
				enum hpd_pin pin);
enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
				   enum port port);
2978 2979
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2980

L
Linus Torvalds 已提交
2981
/* i915_irq.c */
2982 2983 2984 2985
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

2986
	if (unlikely(!i915_modparams.enable_hangcheck))
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2999
__printf(3, 4)
3000 3001
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
3002
		       const char *fmt, ...);
L
Linus Torvalds 已提交
3003

3004
extern void intel_irq_init(struct drm_i915_private *dev_priv);
3005
extern void intel_irq_fini(struct drm_i915_private *dev_priv);
3006 3007
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
3008

3009 3010
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
3011
	return dev_priv->gvt;
3012 3013
}

3014
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3015
{
3016
	return dev_priv->vgpu.active;
3017
}
3018

3019 3020
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe);
3021
void
3022
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3023
		     u32 status_mask);
3024 3025

void
3026
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3027
		      u32 status_mask);
3028

3029 3030
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3031 3032 3033
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
3061 3062 3063
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

3075 3076 3077 3078 3079 3080 3081 3082 3083
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3084 3085
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3086 3087 3088 3089
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
3090 3091 3092 3093
int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv);
3094 3095
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
3096 3097 3098 3099
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
3100 3101
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
3102 3103
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
3104 3105 3106 3107
int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
3108 3109
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
3110 3111
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
3112 3113
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
3114 3115
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3116
void i915_gem_sanitize(struct drm_i915_private *i915);
3117 3118
int i915_gem_load_init(struct drm_i915_private *dev_priv);
void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3119
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3120
int i915_gem_freeze(struct drm_i915_private *dev_priv);
3121 3122
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

3123
void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3124
void i915_gem_object_free(struct drm_i915_gem_object *obj);
3125 3126
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
3127 3128 3129 3130 3131
struct drm_i915_gem_object *
i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
				 const void *data, size_t size);
3132
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3133
void i915_gem_free_object(struct drm_gem_object *obj);
3134

3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
	 * than 2 passes to catch all recursive RCU delayed work.
	 *
	 */
	int pass = 2;
	do {
		rcu_barrier();
		drain_workqueue(i915->wq);
	} while (--pass);
}

C
Chris Wilson 已提交
3168
struct i915_vma * __must_check
3169 3170
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
3171
			 u64 size,
3172 3173
			 u64 alignment,
			 u64 flags);
3174

3175
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3176
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3177

3178 3179
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
3180
static inline int __sg_page_count(const struct scatterlist *sg)
3181
{
3182 3183
	return sg->length >> PAGE_SHIFT;
}
3184

3185 3186 3187
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
3188

3189 3190 3191
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
3192

3193 3194 3195
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
3196

3197 3198 3199
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
3200

3201
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3202
				 struct sg_table *pages,
M
Matthew Auld 已提交
3203
				 unsigned int sg_page_sizes);
C
Chris Wilson 已提交
3204 3205 3206 3207 3208
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
3209
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
3210

3211
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
3212 3213 3214 3215 3216
		return 0;

	return __i915_gem_object_get_pages(obj);
}

3217 3218 3219 3220 3221 3222
static inline bool
i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
{
	return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
}

C
Chris Wilson 已提交
3223 3224
static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3225
{
3226
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
3227

3228
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3229 3230 3231 3232 3233
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
3234
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3235 3236 3237 3238 3239
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
3240
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
3241 3242
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));

3243
	atomic_dec(&obj->mm.pages_pin_count);
3244
}
3245

3246 3247
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3248
{
C
Chris Wilson 已提交
3249
	__i915_gem_object_unpin_pages(obj);
3250 3251
}

3252 3253 3254 3255 3256 3257 3258
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
	I915_MM_NORMAL = 0,
	I915_MM_SHRINKER
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
3259
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
3260

3261 3262 3263
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
3264 3265 3266
#define I915_MAP_OVERRIDE BIT(31)
	I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
	I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
3267 3268
};

3269 3270
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3271 3272
 * @obj: the object to map into kernel address space
 * @type: the type of mapping, used to select pgprot_t
3273 3274 3275
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
3276 3277
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
3278
 *
3279 3280
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
3281
 *
3282 3283
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
3284
 */
3285 3286
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
3287 3288 3289

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
3290
 * @obj: the object to unmap
3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3302 3303 3304 3305
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
3306 3307 3308
#define CLFLUSH_BEFORE	BIT(0)
#define CLFLUSH_AFTER	BIT(1)
#define CLFLUSH_FLAGS	(CLFLUSH_BEFORE | CLFLUSH_AFTER)
3309 3310 3311 3312 3313 3314 3315

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3316
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
B
Ben Widawsky 已提交
3317
void i915_vma_move_to_active(struct i915_vma *vma,
3318 3319
			     struct drm_i915_gem_request *req,
			     unsigned int flags);
3320 3321 3322
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
3323 3324
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3325
int i915_gem_mmap_gtt_version(void);
3326 3327 3328 3329 3330

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3331
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3332

3333
struct drm_i915_gem_request *
3334
i915_gem_find_active_request(struct intel_engine_cs *engine);
3335

3336
void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3337

3338 3339 3340 3341 3342 3343
static inline bool i915_reset_backoff(struct i915_gpu_error *error)
{
	return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
}

static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3344
{
3345
	return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3346 3347
}

3348
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3349
{
3350
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3351 3352
}

3353
static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3354
{
3355
	return i915_reset_backoff(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3356 3357 3358 3359
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3360
	return READ_ONCE(error->reset_count);
3361
}
3362

3363 3364 3365 3366 3367 3368
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
	return READ_ONCE(error->reset_engine_count[engine->id]);
}

3369 3370
struct drm_i915_gem_request *
i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
3371
int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3372
void i915_gem_reset(struct drm_i915_private *dev_priv);
3373
void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
3374
void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3375
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3376
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3377 3378
void i915_gem_reset_engine(struct intel_engine_cs *engine,
			   struct drm_i915_gem_request *request);
3379

3380
void i915_gem_init_mmio(struct drm_i915_private *i915);
3381 3382
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3383
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3384
void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3385 3386
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
			   unsigned int flags);
3387 3388
int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
void i915_gem_resume(struct drm_i915_private *dev_priv);
3389
int i915_gem_fault(struct vm_fault *vmf);
3390 3391 3392 3393
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3394 3395 3396 3397 3398
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
				  int priority);
#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX

3399
int __must_check
3400 3401 3402
i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3403
int __must_check
3404
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3405
struct i915_vma * __must_check
3406 3407
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3408
				     const struct i915_ggtt_view *view);
C
Chris Wilson 已提交
3409
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3410
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3411
				int align);
3412
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
3413
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3414

3415 3416 3417
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3418 3419 3420 3421 3422 3423
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3424 3425 3426 3427 3428 3429
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	return container_of(vm, struct i915_hw_ppgtt, base);
}

J
Joonas Lahtinen 已提交
3430
/* i915_gem_fence_reg.c */
3431 3432 3433
struct drm_i915_fence_reg *
i915_reserve_fence(struct drm_i915_private *dev_priv);
void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
3434

3435
void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3436
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3437

3438
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3439 3440 3441 3442
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3443

3444 3445 3446 3447 3448 3449
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

3450 3451 3452 3453 3454
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3455 3456 3457 3458 3459
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
3460 3461 3462 3463

	return ctx;
}

C
Chris Wilson 已提交
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
static inline struct intel_timeline *
i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
				 struct intel_engine_cs *engine)
{
	struct i915_address_space *vm;

	vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
	return &vm->timeline.engine[engine->id];
}

3474 3475
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
3476 3477 3478 3479
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
3480 3481 3482
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
			    struct i915_gem_context *ctx,
			    uint32_t *reg_state);
3483

3484
/* i915_gem_evict.c */
3485
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3486
					  u64 min_size, u64 alignment,
3487
					  unsigned cache_level,
3488
					  u64 start, u64 end,
3489
					  unsigned flags);
3490 3491 3492
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
3493
int i915_gem_evict_vm(struct i915_address_space *vm);
3494

3495 3496
void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);

3497
/* belongs in i915_gem_gtt.h */
3498
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3499
{
3500
	wmb();
3501
	if (INTEL_GEN(dev_priv) < 6)
3502 3503
		intel_gtt_chipset_flush();
}
3504

3505
/* i915_gem_stolen.c */
3506 3507 3508
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3509 3510 3511 3512
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3513 3514
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3515
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3516
void i915_gem_cleanup_stolen(struct drm_device *dev);
3517
struct drm_i915_gem_object *
3518 3519
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
3520
struct drm_i915_gem_object *
3521
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3522 3523 3524
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
3525

3526 3527 3528
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3529
				phys_addr_t size);
3530

3531
/* i915_gem_shrinker.c */
3532
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
3533
			      unsigned long target,
3534
			      unsigned long *nr_scanned,
3535 3536 3537 3538
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3539
#define I915_SHRINK_ACTIVE 0x8
3540
#define I915_SHRINK_VMAPS 0x10
3541 3542 3543
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
3544 3545


3546
/* i915_gem_tiling.c */
3547
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3548
{
3549
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3550 3551

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3552
		i915_gem_object_is_tiled(obj);
3553 3554
}

3555 3556 3557 3558 3559
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

3560
/* i915_debugfs.c */
3561
#ifdef CONFIG_DEBUG_FS
3562
int i915_debugfs_register(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3563
int i915_debugfs_connector_add(struct drm_connector *connector);
3564
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3565
#else
3566
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3567 3568
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3569
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3570
#endif
3571 3572

/* i915_gpu_error.c */
3573 3574
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

3575 3576
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3577
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3578
			    const struct i915_gpu_state *gpu);
3579
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3580
			      struct drm_i915_private *i915,
3581 3582 3583 3584 3585 3586
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
3587 3588

struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
3589 3590
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
3591
			      const char *error_msg);
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608

static inline struct i915_gpu_state *
i915_gpu_state_get(struct i915_gpu_state *gpu)
{
	kref_get(&gpu->ref);
	return gpu;
}

void __i915_gpu_state_free(struct kref *kref);
static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
{
	if (gpu)
		kref_put(&gpu->ref, __i915_gpu_state_free);
}

struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
void i915_reset_error_state(struct drm_i915_private *i915);
3609

3610 3611 3612 3613 3614 3615 3616 3617
#else

static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
					    u32 engine_mask,
					    const char *error_msg)
{
}

3618 3619 3620 3621 3622 3623 3624
static inline struct i915_gpu_state *
i915_first_error_state(struct drm_i915_private *i915)
{
	return NULL;
}

static inline void i915_reset_error_state(struct drm_i915_private *i915)
3625 3626 3627 3628 3629
{
}

#endif

3630
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3631

3632
/* i915_cmd_parser.c */
3633
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3634
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3635 3636 3637 3638 3639 3640 3641
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3642

3643 3644 3645
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3646 3647
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3648

3649
/* i915_suspend.c */
3650 3651
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
3652

B
Ben Widawsky 已提交
3653
/* i915_sysfs.c */
D
David Weinehall 已提交
3654 3655
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3656

3657 3658 3659 3660
/* intel_lpe_audio.c */
int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3661
void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3662 3663
			    enum pipe pipe, enum port port,
			    const void *eld, int ls_clock, bool dp_output);
3664

3665
/* intel_i2c.c */
3666 3667
extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3668 3669
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3670

3671 3672
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3673 3674
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3675
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3676 3677 3678
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3679
extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3680

3681
/* intel_bios.c */
3682
void intel_bios_init(struct drm_i915_private *dev_priv);
3683
void intel_bios_cleanup(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3684
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3685
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3686
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3687
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3688
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3689
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3690
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3691 3692
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3693 3694 3695
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);

J
Jesse Barnes 已提交
3696 3697 3698 3699 3700 3701 3702 3703 3704
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3705 3706 3707 3708 3709 3710 3711
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
	return (struct intel_device_info *)&dev_priv->info;
}

J
Jesse Barnes 已提交
3712
/* modesetting */
3713
extern void intel_modeset_init_hw(struct drm_device *dev);
3714
extern int intel_modeset_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3715
extern void intel_modeset_cleanup(struct drm_device *dev);
3716
extern int intel_connector_register(struct drm_connector *);
3717
extern void intel_connector_unregister(struct drm_connector *);
3718 3719
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3720
extern void intel_display_resume(struct drm_device *dev);
3721 3722
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3723
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3724
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3725
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3726
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3727
				  bool enable);
3728

B
Ben Widawsky 已提交
3729 3730
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3731

3732
/* overlay */
3733 3734
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3735 3736
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3737

3738 3739
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3740
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3741
					    struct intel_display_error_state *error);
3742

3743
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3744
int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
3745 3746
				    u32 val, int fast_timeout_us,
				    int slow_timeout_ms);
3747
#define sandybridge_pcode_write(dev_priv, mbox, val)	\
3748
	sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
3749

3750 3751
int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
		      u32 reply_mask, u32 reply, int timeout_base_ms);
3752 3753

/* intel_sideband.c */
3754
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3755
int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3756
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3757 3758
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3759 3760 3761 3762
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3763 3764
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3765 3766
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3767 3768 3769 3770
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3771 3772
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3773

3774
/* intel_dpio_phy.c */
3775
void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3776
			     enum dpio_phy *phy, enum dpio_channel *ch);
3777 3778 3779
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3780 3781 3782 3783 3784 3785
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
3786
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
3787 3788 3789 3790
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3791 3792 3793
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3794
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3795
			      const struct intel_crtc_state *crtc_state,
3796
			      bool reset);
3797 3798 3799 3800
void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
3801
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3802 3803
void chv_phy_post_pll_disable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state);
3804

3805 3806 3807
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3808 3809 3810 3811 3812 3813
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
void vlv_phy_reset_lanes(struct intel_encoder *encoder,
			 const struct intel_crtc_state *old_crtc_state);
3814

3815 3816
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3817
u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
3818
			   const i915_reg_t reg);
3819

T
Tvrtko Ursulin 已提交
3820 3821
u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);

3822 3823 3824 3825 3826 3827
static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
					 const i915_reg_t reg)
{
	return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
}

3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3841 3842 3843 3844
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3845 3846 3847 3848 3849 3850 3851 3852 3853
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3854
 */
3855
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3856

3857
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3858 3859
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3860
	do {								\
3861
		old_upper = upper;					\
3862
		lower = I915_READ(lower_reg);				\
3863 3864
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3865
	(u64)upper << 32 | lower; })
3866

3867 3868 3869
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3870
#define __raw_read(x, s) \
3871
static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3872
					     i915_reg_t reg) \
3873
{ \
3874
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3875 3876 3877
}

#define __raw_write(x, s) \
3878
static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3879
				       i915_reg_t reg, uint##x##_t val) \
3880
{ \
3881
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3896
/* These are untraced mmio-accessors that are only valid to be used inside
3897
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3898
 * controlled.
3899
 *
3900
 * Think twice, and think again, before using these.
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3921
 */
3922 3923
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3924
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3925 3926
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3927 3928 3929 3930
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3931

3932
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3933
{
3934
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3935
		return VLV_VGACNTRL;
3936
	else if (INTEL_GEN(dev_priv) >= 5)
3937
		return CPU_VGACNTRL;
3938 3939 3940 3941
	else
		return VGACNTRL;
}

3942 3943 3944 3945 3946 3947 3948
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3949 3950
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
3951 3952 3953 3954 3955
	/* nsecs_to_jiffies64() does not guard against overflow */
	if (NSEC_PER_SEC % HZ &&
	    div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
		return MAX_JIFFY_OFFSET;

3956 3957 3958
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3959 3960 3961 3962 3963 3964 3965 3966
static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3967 3968 3969 3970 3971 3972 3973 3974 3975
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3976
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3977 3978 3979 3980 3981 3982 3983 3984 3985 3986

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3987 3988 3989 3990
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3991 3992
	}
}
3993 3994

static inline bool
3995
__i915_request_irq_complete(const struct drm_i915_gem_request *req)
3996
{
3997
	struct intel_engine_cs *engine = req->engine;
3998
	u32 seqno;
3999

4000 4001 4002 4003 4004 4005 4006 4007 4008
	/* Note that the engine may have wrapped around the seqno, and
	 * so our request->global_seqno will be ahead of the hardware,
	 * even though it completed the request before wrapping. We catch
	 * this by kicking all the waiters before resetting the seqno
	 * in hardware, and also signal the fence.
	 */
	if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
		return true;

4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
	/* The request was dequeued before we were awoken. We check after
	 * inspecting the hw to confirm that this was the same request
	 * that generated the HWS update. The memory barriers within
	 * the request execution are sufficient to ensure that a check
	 * after reading the value from hw matches this request.
	 */
	seqno = i915_gem_request_global_seqno(req);
	if (!seqno)
		return false;

4019 4020 4021
	/* Before we do the heavier coherent read of the seqno,
	 * check the value (hopefully) in the CPU cacheline.
	 */
4022
	if (__i915_gem_request_completed(req, seqno))
4023 4024
		return true;

4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035
	/* Ensure our read of the seqno is coherent so that we
	 * do not "miss an interrupt" (i.e. if this is the last
	 * request and the seqno write from the GPU is not visible
	 * by the time the interrupt fires, we will see that the
	 * request is incomplete and go back to sleep awaiting
	 * another interrupt that will never come.)
	 *
	 * Strictly, we only need to do this once after an interrupt,
	 * but it is easier and safer to do it every time the waiter
	 * is woken.
	 */
4036
	if (engine->irq_seqno_barrier &&
4037
	    test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
4038
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
4039

4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
		/* The ordering of irq_posted versus applying the barrier
		 * is crucial. The clearing of the current irq_posted must
		 * be visible before we perform the barrier operation,
		 * such that if a subsequent interrupt arrives, irq_posted
		 * is reasserted and our task rewoken (which causes us to
		 * do another __i915_request_irq_complete() immediately
		 * and reapply the barrier). Conversely, if the clear
		 * occurs after the barrier, then an interrupt that arrived
		 * whilst we waited on the barrier would not trigger a
		 * barrier on the next pass, and the read may not see the
		 * seqno update.
		 */
4052
		engine->irq_seqno_barrier(engine);
4053 4054 4055 4056 4057 4058 4059

		/* If we consume the irq, but we are no longer the bottom-half,
		 * the real bottom-half may not have serialised their own
		 * seqno check with the irq-barrier (i.e. may have inspected
		 * the seqno before we believe it coherent since they see
		 * irq_posted == false but we are still running).
		 */
4060
		spin_lock_irq(&b->irq_lock);
4061
		if (b->irq_wait && b->irq_wait->tsk != current)
4062 4063 4064 4065 4066 4067
			/* Note that if the bottom-half is changed as we
			 * are sending the wake-up, the new bottom-half will
			 * be woken by whomever made the change. We only have
			 * to worry about when we steal the irq-posted for
			 * ourself.
			 */
4068
			wake_up_process(b->irq_wait->tsk);
4069
		spin_unlock_irq(&b->irq_lock);
4070

4071
		if (__i915_gem_request_completed(req, seqno))
4072 4073
			return true;
	}
4074 4075 4076 4077

	return false;
}

4078 4079 4080
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

4097 4098 4099 4100 4101
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

4102 4103 4104 4105 4106 4107 4108 4109
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

L
Linus Torvalds 已提交
4110
#endif