mce.c 57.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
19
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
20 21 22
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
23
#include <linux/string.h>
24
#include <linux/device.h>
25
#include <linux/syscore_ops.h>
26
#include <linux/delay.h>
27
#include <linux/ctype.h>
I
Ingo Molnar 已提交
28
#include <linux/sched.h>
29
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
30
#include <linux/types.h>
31
#include <linux/slab.h>
I
Ingo Molnar 已提交
32 33 34
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
35
#include <linux/nmi.h>
I
Ingo Molnar 已提交
36
#include <linux/cpu.h>
37
#include <linux/ras.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
45
#include <linux/set_memory.h>
46
#include <linux/task_work.h>
47
#include <linux/hardirq.h>
I
Ingo Molnar 已提交
48

49
#include <asm/intel-family.h>
50
#include <asm/processor.h>
51
#include <asm/traps.h>
A
Andy Lutomirski 已提交
52
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
53 54
#include <asm/mce.h>
#include <asm/msr.h>
55
#include <asm/reboot.h>
L
Linus Torvalds 已提交
56

57
#include "mce-internal.h"
58

59
static DEFINE_MUTEX(mce_log_mutex);
60

S
Seunghun Han 已提交
61 62 63
/* sysfs synchronization */
static DEFINE_MUTEX(mce_sysfs_mutex);

64 65 66
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

67
#define SPINUNIT		100	/* 100ns */
68

69 70
DEFINE_PER_CPU(unsigned, mce_exception_count);

71
struct mce_bank *mce_banks __read_mostly;
72
struct mce_vendor_flags mce_flags __read_mostly;
73

74
struct mca_config mca_cfg __read_mostly = {
75
	.bootlog  = -1,
76 77 78 79 80 81 82
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
83 84
	.tolerant = 1,
	.monarch_timeout = -1
85 86
};

87
static DEFINE_PER_CPU(struct mce, mces_seen);
88 89
static unsigned long mce_need_notify;
static int cpu_missing;
90

91 92 93 94
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
95 96 97 98
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

99 100 101 102 103 104 105 106 107
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

108 109
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
110

111 112
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

113 114 115 116
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
117
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
118

119 120 121 122
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
123
	m->cpu = m->extcpu = smp_processor_id();
124 125
	/* need the internal __ version to avoid deadlocks */
	m->time = __ktime_get_real_seconds();
126 127 128 129 130
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
131 132 133

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
134 135

	m->microcode = boot_cpu_data.microcode;
136 137
}

138 139 140
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

141
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
142
{
143
	if (!mce_gen_pool_add(m))
144
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
145 146
}

147
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
148
{
149
	mutex_lock(&mce_log_mutex);
150
	mce_log(m);
151
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
152
}
153
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
154

155
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
156

157 158 159 160 161 162
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
163 164
static atomic_t num_notifiers;

165 166
void mce_register_decode_chain(struct notifier_block *nb)
{
167
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
168
		return;
169

170
	atomic_inc(&num_notifiers);
171

172
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
173 174 175 176 177
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
178 179
	atomic_dec(&num_notifiers);

180
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
181 182 183
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

231
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
232
{
233 234 235 236
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
237

238
	if (m->ip) {
H
Huang Ying 已提交
239
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
240
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
241
			m->cs, m->ip);
242

L
Linus Torvalds 已提交
243
		if (m->cs == __KERNEL_CS)
244
			pr_cont("{%pS}", (void *)(unsigned long)m->ip);
245
		pr_cont("\n");
L
Linus Torvalds 已提交
246
	}
247

H
Huang Ying 已提交
248
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
249
	if (m->addr)
250
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
251
	if (m->misc)
252
		pr_cont("MISC %llx ", m->misc);
253

254 255 256 257 258 259 260
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

261
	pr_cont("\n");
262 263 264 265
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
266
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
267
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
268
		m->microcode);
269 270 271 272 273
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
274

275
	if (m->cpuvendor != X86_VENDOR_AMD && m->cpuvendor != X86_VENDOR_HYGON)
276
		pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
277 278
}

279 280
#define PANIC_TIMEOUT 5 /* 5 seconds */

281
static atomic_t mce_panicked;
282

283
static int fake_panic;
284
static atomic_t mce_fake_panicked;
285

286 287 288 289
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
290

291 292 293 294
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
295
	if (panic_timeout == 0)
296
		panic_timeout = mca_cfg.panic_timeout;
297 298 299
	panic("Panicing machine check CPU died");
}

300
static void mce_panic(const char *msg, struct mce *final, char *exp)
301
{
302 303 304
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
305

306 307 308 309
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
310
		if (atomic_inc_return(&mce_panicked) > 1)
311 312
			wait_for_panic();
		barrier();
313

314 315 316 317
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
318
		if (atomic_inc_return(&mce_fake_panicked) > 1)
319 320
			return;
	}
321
	pending = mce_gen_pool_prepare_records();
322
	/* First print corrected ones that are still unlogged */
323 324
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
325
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
326
			print_mce(m);
327 328 329
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
330 331
	}
	/* Now print uncorrected but with the final one last */
332 333
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
334 335
		if (!(m->status & MCI_STATUS_UC))
			continue;
336
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
337
			print_mce(m);
338 339 340
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
341
	}
342
	if (final) {
H
Hidetoshi Seto 已提交
343
		print_mce(final);
344 345 346
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
347
	if (cpu_missing)
H
Huang Ying 已提交
348
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
349
	if (exp)
H
Huang Ying 已提交
350
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
351 352
	if (!fake_panic) {
		if (panic_timeout == 0)
353
			panic_timeout = mca_cfg.panic_timeout;
354 355
		panic(msg);
	} else
H
Huang Ying 已提交
356
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
357
}
L
Linus Torvalds 已提交
358

359 360 361 362
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
363
	unsigned bank = __this_cpu_read(injectm.bank);
364

365
	if (msr == mca_cfg.rip_msr)
366
		return offsetof(struct mce, ip);
367
	if (msr == msr_ops.status(bank))
368
		return offsetof(struct mce, status);
369
	if (msr == msr_ops.addr(bank))
370
		return offsetof(struct mce, addr);
371
	if (msr == msr_ops.misc(bank))
372 373 374 375 376 377
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

378 379 380 381
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
382

T
Tejun Heo 已提交
383
	if (__this_cpu_read(injectm.finished)) {
384
		int offset = msr_to_offset(msr);
385

386 387
		if (offset < 0)
			return 0;
388
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
389
	}
390 391

	if (rdmsrl_safe(msr, &v)) {
392
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
393 394 395 396 397 398 399 400
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

401 402 403 404 405
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
406
	if (__this_cpu_read(injectm.finished)) {
407
		int offset = msr_to_offset(msr);
408

409
		if (offset >= 0)
410
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
411 412
		return;
	}
413 414 415
	wrmsrl(msr, v);
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
434 435 436 437 438 439 440 441

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
442 443
		}
		/* Use accurate RIP reporting if available. */
444 445
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
446 447 448
	}
}

A
Andi Kleen 已提交
449
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
450
{
451
	if (mca_cfg.disabled)
452
		return 0;
453
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
454 455
}

456 457
static void mce_schedule_work(void)
{
458
	if (!mce_gen_pool_empty())
459
		schedule_work(&mce_work);
460 461
}

462
static void mce_irq_work_cb(struct irq_work *entry)
463
{
464
	mce_schedule_work();
465 466 467 468 469
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
470
		mce_notify_irq();
471 472 473 474 475 476 477
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
478 479 480
		return;
	}

481
	irq_work_queue(&mce_irq_work);
482 483
}

484 485 486 487 488 489
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
490
int mce_usable_address(struct mce *m)
491
{
492
	if (!(m->status & MCI_STATUS_ADDRV))
493 494 495 496 497 498
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

499 500 501
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

502 503
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
504

505 506
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
507

508 509
	return 1;
}
510
EXPORT_SYMBOL_GPL(mce_usable_address);
511

B
Borislav Petkov 已提交
512
bool mce_is_memory_error(struct mce *m)
513
{
514 515
	if (m->cpuvendor == X86_VENDOR_AMD ||
	    m->cpuvendor == X86_VENDOR_HYGON) {
516
		return amd_mce_is_memory_error(m);
B
Borislav Petkov 已提交
517
	} else if (m->cpuvendor == X86_VENDOR_INTEL) {
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}
B
Borislav Petkov 已提交
538
EXPORT_SYMBOL_GPL(mce_is_memory_error);
539

540 541 542 543 544 545 546
static bool whole_page(struct mce *m)
{
	if (!mca_cfg.ser || !(m->status & MCI_STATUS_MISCV))
		return true;
	return MCI_MISC_ADDR_LSB(m->misc) >= PAGE_SHIFT;
}

547
bool mce_is_correctable(struct mce *m)
548 549 550 551
{
	if (m->cpuvendor == X86_VENDOR_AMD && m->status & MCI_STATUS_DEFERRED)
		return false;

552 553 554
	if (m->cpuvendor == X86_VENDOR_HYGON && m->status & MCI_STATUS_DEFERRED)
		return false;

555 556 557 558 559
	if (m->status & MCI_STATUS_UC)
		return false;

	return true;
}
560
EXPORT_SYMBOL_GPL(mce_is_correctable);
561

562 563 564 565 566 567
static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
B
Borislav Petkov 已提交
568
	if (mce_is_memory_error(m) &&
569
	    mce_is_correctable(m)  &&
570
	    mce_usable_address(m))
571 572
		if (!cec_add_elem(m->addr >> PAGE_SHIFT)) {
			m->kflags |= MCE_HANDLED_CEC;
573
			return true;
574
		}
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

605 606 607 608 609 610 611 612 613
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
614
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
615
		pfn = mce->addr >> PAGE_SHIFT;
616
		if (!memory_failure(pfn, 0)) {
617
			set_mce_nospec(pfn, whole_page(mce));
618 619
			mce->kflags |= MCE_HANDLED_UC;
		}
620 621 622
	}

	return NOTIFY_OK;
623
}
624 625
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
626
	.priority	= MCE_PRIO_SRAO,
627
};
628

629 630 631 632 633 634 635 636
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

637
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
638 639
		return NOTIFY_DONE;

640 641 642 643 644 645 646 647
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
648
	.priority	= MCE_PRIO_LOWEST,
649 650
};

651 652 653 654 655 656
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
657
		m->misc = mce_rdmsrl(msr_ops.misc(i));
658

659
	if (m->status & MCI_STATUS_ADDRV) {
660
		m->addr = mce_rdmsrl(msr_ops.addr(i));
661 662 663 664

		/*
		 * Mask the reported address by the reported granularity.
		 */
665
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
666 667 668 669
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
670 671 672 673 674 675 676 677 678 679

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
680
	}
681

682 683 684 685 686 687
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
688 689
}

690 691
DEFINE_PER_CPU(unsigned, mce_poll_count);

692
/*
693 694 695 696
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
697 698 699 700 701 702 703 704 705
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
706
 */
707
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
708
{
709
	bool error_seen = false;
710 711 712
	struct mce m;
	int i;

713
	this_cpu_inc(mce_poll_count);
714

715
	mce_gather_info(&m, NULL);
716

717 718
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
719

720
	for (i = 0; i < mca_cfg.banks; i++) {
721
		if (!mce_banks[i].ctl || !test_bit(i, *b))
722 723 724 725 726 727 728
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
729
		m.status = mce_rdmsrl(msr_ops.status(i));
730 731

		/* If this entry is not valid, ignore it */
732 733 734 735
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
736 737
		 * If we are logging everything (at CPU online) or this
		 * is a corrected error, then we must log it.
738
		 */
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
		if ((flags & MCP_UC) || !(m.status & MCI_STATUS_UC))
			goto log_it;

		/*
		 * Newer Intel systems that support software error
		 * recovery need to make additional checks. Other
		 * CPUs should skip over uncorrected errors, but log
		 * everything else.
		 */
		if (!mca_cfg.ser) {
			if (m.status & MCI_STATUS_UC)
				continue;
			goto log_it;
		}

		/* Log "not enabled" (speculative) errors */
		if (!(m.status & MCI_STATUS_EN))
			goto log_it;

		/*
		 * Log UCNA (SDM: 15.6.3 "UCR Error Classification")
		 * UC == 1 && PCC == 0 && S == 0
		 */
		if (!(m.status & MCI_STATUS_PCC) && !(m.status & MCI_STATUS_S))
			goto log_it;

		/*
		 * Skip anything else. Presumption is that our read of this
		 * bank is racing with a machine check. Leave the log alone
		 * for do_machine_check() to deal with it.
		 */
		continue;
771

772
log_it:
773 774
		error_seen = true;

775
		mce_read_aux(&m, i);
776

777
		m.severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);
778

779 780 781 782
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
783
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
784
			mce_log(&m);
B
Borislav Petkov 已提交
785
		else if (mce_usable_address(&m)) {
786 787 788 789 790 791 792
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
793
		}
794 795 796 797

		/*
		 * Clear state for this bank.
		 */
798
		mce_wrmsrl(msr_ops.status(i), 0);
799 800 801 802 803 804
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
805 806

	sync_core();
807

808
	return error_seen;
809
}
810
EXPORT_SYMBOL_GPL(machine_check_poll);
811

812 813 814 815
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
816 817
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
818
{
819
	char *tmp;
820
	int i;
821

822
	for (i = 0; i < mca_cfg.banks; i++) {
823
		m->status = mce_rdmsrl(msr_ops.status(i));
824 825 826 827 828 829
		if (!(m->status & MCI_STATUS_VAL))
			continue;

		__set_bit(i, validp);
		if (quirk_no_way_out)
			quirk_no_way_out(i, m, regs);
830 831

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
832
			m->bank = i;
833
			mce_read_aux(m, i);
834
			*msg = tmp;
835
			return 1;
836
		}
837
	}
838
	return 0;
839 840
}

841 842 843 844 845 846 847 848 849 850 851 852 853 854
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
855
static int mce_timed_out(u64 *t, const char *msg)
856 857 858 859 860 861 862 863
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
864
	if (atomic_read(&mce_panicked))
865
		wait_for_panic();
866
	if (!mca_cfg.monarch_timeout)
867 868
		goto out;
	if ((s64)*t < SPINUNIT) {
869
		if (mca_cfg.tolerant <= 1)
870
			mce_panic(msg, NULL, NULL);
871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
892
 * Also this detects the case of a machine check event coming from outer
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
918 919
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
920
					    &nmsg, true);
921 922 923 924 925 926 927 928 929 930 931 932
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
933
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
934
		mce_panic("Fatal machine check", m, msg);
935 936 937 938 939 940 941 942 943 944 945

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
946
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
947
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
966
static int mce_start(int *no_way_out)
967
{
H
Hidetoshi Seto 已提交
968
	int order;
969
	int cpus = num_online_cpus();
970
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
971

H
Hidetoshi Seto 已提交
972 973
	if (!timeout)
		return -1;
974

H
Hidetoshi Seto 已提交
975
	atomic_add(*no_way_out, &global_nwo);
976
	/*
977 978
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
979
	 */
980
	order = atomic_inc_return(&mce_callin);
981 982 983 984 985

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
986 987
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
988
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
989
			return -1;
990 991 992 993
		}
		ndelay(SPINUNIT);
	}

994 995 996 997
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
998

H
Hidetoshi Seto 已提交
999 1000 1001 1002
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
1003
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
1004 1005 1006 1007 1008 1009 1010 1011
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
1012 1013
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
1014 1015 1016 1017 1018
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
1019 1020 1021
	}

	/*
H
Hidetoshi Seto 已提交
1022
	 * Cache the global no_way_out state.
1023
	 */
H
Hidetoshi Seto 已提交
1024 1025 1026
	*no_way_out = atomic_read(&global_nwo);

	return order;
1027 1028 1029 1030 1031 1032 1033 1034 1035
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
1036
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1057 1058
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1071 1072
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1102
	for (i = 0; i < mca_cfg.banks; i++) {
1103
		if (test_bit(i, toclear))
1104
			mce_wrmsrl(msr_ops.status(i), 0);
1105 1106 1107
	}
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
/*
 * Cases where we avoid rendezvous handler timeout:
 * 1) If this CPU is offline.
 *
 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
 *  skip those CPUs which remain looping in the 1st kernel - see
 *  crash_nmi_callback().
 *
 * Note: there still is a small window between kexec-ing and the new,
 * kdump kernel establishing a new #MC handler where a broadcasted MCE
 * might not get handled properly.
 */
static bool __mc_check_crashing_cpu(int cpu)
{
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return true;
		}
	}
	return false;
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
static void __mc_scan_banks(struct mce *m, struct mce *final,
			    unsigned long *toclear, unsigned long *valid_banks,
			    int no_way_out, int *worst)
{
	struct mca_config *cfg = &mca_cfg;
	int severity, i;

	for (i = 0; i < cfg->banks; i++) {
		__clear_bit(i, toclear);
		if (!test_bit(i, valid_banks))
			continue;
1146

1147 1148 1149 1150 1151 1152 1153 1154
		if (!mce_banks[i].ctl)
			continue;

		m->misc = 0;
		m->addr = 0;
		m->bank = i;

		m->status = mce_rdmsrl(msr_ops.status(i));
1155
		if (!(m->status & MCI_STATUS_VAL))
1156 1157 1158
			continue;

		/*
1159 1160
		 * Corrected or non-signaled errors are handled by
		 * machine_check_poll(). Leave them alone, unless this panics.
1161 1162 1163 1164 1165
		 */
		if (!(m->status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
			!no_way_out)
			continue;

1166
		/* Set taint even when machine check was not enabled. */
1167 1168 1169 1170 1171 1172
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);

		severity = mce_severity(m, cfg->tolerant, NULL, true);

		/*
		 * When machine check was for corrected/deferred handler don't
1173
		 * touch, unless we're panicking.
1174 1175 1176 1177
		 */
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
			continue;
1178

1179
		__set_bit(i, toclear);
1180 1181 1182

		/* Machine check event was not enabled. Clear, but ignore. */
		if (severity == MCE_NO_SEVERITY)
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
			continue;

		mce_read_aux(m, i);

		/* assuming valid severity level != 0 */
		m->severity = severity;

		mce_log(m);

		if (severity > *worst) {
			*final = *m;
			*worst = severity;
		}
	}

	/* mce_clear_state will clear *final, save locally for use later */
	*m = *final;
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
static void kill_me_now(struct callback_head *ch)
{
	force_sig(SIGBUS, current);
}

static void kill_me_maybe(struct callback_head *cb)
{
	struct task_struct *p = container_of(cb, struct task_struct, mce_kill_me);
	int flags = MF_ACTION_REQUIRED;

	pr_err("Uncorrected hardware memory error in user-access at %llx", p->mce_addr);
	if (!p->mce_ripv)
		flags |= MF_MUST_KILL;

	if (!memory_failure(p->mce_addr >> PAGE_SHIFT, flags)) {
		set_mce_nospec(p->mce_addr >> PAGE_SHIFT, p->mce_whole_page);
		return;
	}

	pr_err("Memory error not recovered");
	kill_me_now(cb);
}

1225 1226 1227 1228 1229 1230 1231
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1232 1233 1234 1235
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1236
 */
I
Ingo Molnar 已提交
1237
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1238
{
1239 1240
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1241
	struct mca_config *cfg = &mca_cfg;
1242 1243
	int cpu = smp_processor_id();
	char *msg = "Unknown";
1244 1245
	struct mce m, *final;
	int worst = 0;
1246

1247 1248 1249 1250
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1251
	int order = -1;
1252

1253 1254
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1255
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1256 1257
	 */
	int no_way_out = 0;
1258

1259 1260 1261 1262 1263
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1264 1265 1266 1267 1268 1269

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1270

1271 1272
	if (__mc_check_crashing_cpu(cpu))
		return;
1273

1274
	nmi_enter();
1275

1276
	this_cpu_inc(mce_exception_count);
1277

1278
	mce_gather_info(&m, regs);
1279
	m.tsc = rdtsc();
1280

1281
	final = this_cpu_ptr(&mces_seen);
1282 1283
	*final = m;

1284
	memset(valid_banks, 0, sizeof(valid_banks));
1285
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1286

L
Linus Torvalds 已提交
1287 1288
	barrier();

A
Andi Kleen 已提交
1289
	/*
1290 1291 1292
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1293 1294 1295 1296
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1297
	/*
1298 1299
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1300
	 */
1301 1302 1303 1304
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
1305 1306
	 * Local machine check may already know that we have to panic.
	 * Broadcast machine check begins rendezvous in mce_start()
1307 1308
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
1309
	 * to see it will clear it.
1310
	 */
1311 1312 1313 1314
	if (lmce) {
		if (no_way_out)
			mce_panic("Fatal local machine check", &m, msg);
	} else {
A
Ashok Raj 已提交
1315
		order = mce_start(&no_way_out);
1316
	}
A
Ashok Raj 已提交
1317

1318
	__mc_scan_banks(&m, final, toclear, valid_banks, no_way_out, &worst);
1319

1320 1321 1322
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1323
	/*
1324 1325
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1326
	 */
A
Ashok Raj 已提交
1327 1328 1329 1330 1331
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
1332 1333 1334 1335 1336 1337
		 * If there was a fatal machine check we should have
		 * already called mce_panic earlier in this function.
		 * Since we re-read the banks, we might have found
		 * something new. Check again to see if we found a
		 * fatal error. We call "mce_severity()" again to
		 * make sure we have the right "msg".
A
Ashok Raj 已提交
1338
		 */
1339 1340 1341 1342
		if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3) {
			mce_severity(&m, cfg->tolerant, &msg, true);
			mce_panic("Local fatal machine check!", &m, msg);
		}
A
Ashok Raj 已提交
1343
	}
1344 1345

	/*
1346 1347
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1348
	 */
1349 1350 1351 1352
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1353

1354 1355
	if (worst > 0)
		mce_report_event(regs);
1356
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
B
Borislav Petkov 已提交
1357

1358
	sync_core();
1359

1360 1361
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1362

1363 1364
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
1365 1366
		/* If this triggers there is no way to recover. Die hard. */
		BUG_ON(!on_thread_stack() || !user_mode(regs));
1367 1368 1369 1370 1371 1372 1373
		current->mce_addr = m.addr;
		current->mce_ripv = !!(m.mcgstatus & MCG_STATUS_RIPV);
		current->mce_whole_page = whole_page(&m);
		current->mce_kill_me.func = kill_me_maybe;
		if (kill_it)
			current->mce_kill_me.func = kill_me_now;
		task_work_add(current, &current->mce_kill_me, true);
1374 1375 1376
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1377
	}
1378 1379

out_ist:
1380
	nmi_exit();
L
Linus Torvalds 已提交
1381
}
1382
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1383

1384
#ifndef CONFIG_MEMORY_FAILURE
1385
int memory_failure(unsigned long pfn, int flags)
1386
{
1387 1388
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1389 1390 1391
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1392 1393

	return 0;
1394
}
1395
#endif
1396

L
Linus Torvalds 已提交
1397
/*
1398 1399 1400
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1401
 */
1402
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1403

T
Thomas Gleixner 已提交
1404
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1405
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1406

C
Chen Gong 已提交
1407 1408 1409 1410 1411
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1412
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1413

1414
static void __start_timer(struct timer_list *t, unsigned long interval)
1415
{
1416 1417
	unsigned long when = jiffies + interval;
	unsigned long flags;
1418

1419
	local_irq_save(flags);
1420

1421 1422
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1423 1424

	local_irq_restore(flags);
1425 1426
}

1427
static void mce_timer_fn(struct timer_list *t)
L
Linus Torvalds 已提交
1428
{
1429
	struct timer_list *cpu_t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1430
	unsigned long iv;
1431

1432
	WARN_ON(cpu_t != t);
1433 1434

	iv = __this_cpu_read(mce_next_interval);
1435

1436
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1437
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1438 1439 1440 1441 1442

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1443
	}
L
Linus Torvalds 已提交
1444 1445

	/*
1446 1447
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1448
	 */
1449
	if (mce_notify_irq())
1450
		iv = max(iv / 2, (unsigned long) HZ/100);
1451
	else
T
Thomas Gleixner 已提交
1452
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1453 1454

done:
T
Thomas Gleixner 已提交
1455
	__this_cpu_write(mce_next_interval, iv);
1456
	__start_timer(t, iv);
C
Chen Gong 已提交
1457
}
1458

C
Chen Gong 已提交
1459 1460 1461 1462 1463
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1464
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1465 1466
	unsigned long iv = __this_cpu_read(mce_next_interval);

1467
	__start_timer(t, interval);
1468

C
Chen Gong 已提交
1469 1470
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1471 1472
}

1473 1474 1475 1476 1477 1478 1479 1480 1481
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1482
/*
1483 1484 1485
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1486
 */
1487
int mce_notify_irq(void)
1488
{
1489 1490 1491
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1492
	if (test_and_clear_bit(0, &mce_need_notify)) {
1493
		mce_work_trigger();
1494

1495
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1496
			pr_info(HW_ERR "Machine check events logged\n");
1497 1498

		return 1;
L
Linus Torvalds 已提交
1499
	}
1500 1501
	return 0;
}
1502
EXPORT_SYMBOL_GPL(mce_notify_irq);
1503

1504
static int __mcheck_cpu_mce_banks_init(void)
1505 1506 1507
{
	int i;

1508
	mce_banks = kcalloc(MAX_NR_BANKS, sizeof(struct mce_bank), GFP_KERNEL);
1509 1510
	if (!mce_banks)
		return -ENOMEM;
1511

1512
	for (i = 0; i < MAX_NR_BANKS; i++) {
1513
		struct mce_bank *b = &mce_banks[i];
1514

1515 1516 1517 1518 1519 1520
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1521
/*
L
Linus Torvalds 已提交
1522 1523
 * Initialize Machine Checks for a CPU.
 */
1524
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1525
{
I
Ingo Molnar 已提交
1526
	u64 cap;
1527
	u8 b;
L
Linus Torvalds 已提交
1528 1529

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1530 1531

	b = cap & MCG_BANKCNT_MASK;
1532
	if (WARN_ON_ONCE(b > MAX_NR_BANKS))
1533 1534
		b = MAX_NR_BANKS;

1535
	mca_cfg.banks = max(mca_cfg.banks, b);
1536

1537
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1538
		int err = __mcheck_cpu_mce_banks_init();
1539 1540
		if (err)
			return err;
L
Linus Torvalds 已提交
1541
	}
1542

1543
	/* Use accurate RIP reporting if available. */
1544
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1545
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1546

A
Andi Kleen 已提交
1547
	if (cap & MCG_SER_P)
1548
		mca_cfg.ser = 1;
A
Andi Kleen 已提交
1549

1550 1551 1552
	return 0;
}

1553
static void __mcheck_cpu_init_generic(void)
1554
{
1555
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1556
	mce_banks_t all_banks;
1557 1558
	u64 cap;

1559 1560 1561
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1562 1563 1564
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1565
	bitmap_fill(all_banks, MAX_NR_BANKS);
1566
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1567

A
Andy Lutomirski 已提交
1568
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1569

1570
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1571 1572
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1573 1574 1575 1576 1577
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1578

1579
	for (i = 0; i < mca_cfg.banks; i++) {
1580
		struct mce_bank *b = &mce_banks[i];
1581

1582
		if (!b->init)
1583
			continue;
1584 1585
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1586
	}
L
Linus Torvalds 已提交
1587 1588
}

1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1617
/* Add per CPU specific workarounds here */
1618
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1619
{
1620 1621
	struct mca_config *cfg = &mca_cfg;

1622
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1623
		pr_info("unknown CPU type - not enabling MCE support\n");
1624 1625 1626
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1627
	/* This should be disabled by the BIOS, but isn't always */
1628
	if (c->x86_vendor == X86_VENDOR_AMD) {
1629
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1630 1631 1632 1633 1634
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1635
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1636
		}
1637
		if (c->x86 < 0x11 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1638 1639 1640 1641
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1642
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1643
		}
1644 1645 1646 1647
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1648
		if (c->x86 == 6 && cfg->banks > 0)
1649
			mce_banks[0].ctl = 0;
1650

1651 1652 1653 1654 1655 1656 1657
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

L
Linus Torvalds 已提交
1658
	}
1659

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1670
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1671
			mce_banks[0].init = 0;
1672 1673 1674 1675 1676 1677

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1678 1679
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1680

1681 1682 1683 1684
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1685 1686
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1687 1688 1689

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1690
	}
1691 1692 1693
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1694
		cfg->panic_timeout = 30;
1695 1696

	return 0;
1697
}
L
Linus Torvalds 已提交
1698

1699
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1700 1701
{
	if (c->x86 != 5)
1702 1703
		return 0;

1704 1705
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1706
		intel_p5_mcheck_init(c);
1707
		return 1;
1708 1709 1710
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1711
		return 1;
1712
		break;
1713 1714
	default:
		return 0;
1715
	}
1716 1717

	return 0;
1718 1719
}

1720 1721 1722 1723
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1724
{
1725
	if (c->x86_vendor == X86_VENDOR_AMD || c->x86_vendor == X86_VENDOR_HYGON) {
1726 1727 1728
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1729 1730 1731 1732 1733 1734 1735

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1736 1737
	}
}
1738

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
static void mce_centaur_feature_init(struct cpuinfo_x86 *c)
{
	struct mca_config *cfg = &mca_cfg;

	 /*
	  * All newer Centaur CPUs support MCE broadcasting. Enable
	  * synchronization with a one second timeout.
	  */
	if ((c->x86 == 6 && c->x86_model == 0xf && c->x86_stepping >= 0xe) ||
	     c->x86 > 6) {
		if (cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
	}
}

1754 1755 1756 1757 1758 1759 1760
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1761

1762 1763
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1764
		break;
1765
		}
1766 1767 1768 1769 1770

	case X86_VENDOR_HYGON:
		mce_hygon_feature_init(c);
		break;

1771 1772 1773
	case X86_VENDOR_CENTAUR:
		mce_centaur_feature_init(c);
		break;
1774

L
Linus Torvalds 已提交
1775 1776 1777 1778 1779
	default:
		break;
	}
}

1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1791
static void mce_start_timer(struct timer_list *t)
1792
{
1793
	unsigned long iv = check_interval * HZ;
1794

1795
	if (mca_cfg.ignore_ce || !iv)
1796 1797
		return;

1798 1799
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1800 1801
}

1802 1803 1804 1805
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);

1806
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1807 1808
}

T
Thomas Gleixner 已提交
1809 1810
static void __mcheck_cpu_init_timer(void)
{
1811
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1812

1813
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1814
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1815 1816
}

A
Andi Kleen 已提交
1817 1818 1819
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1820
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1821 1822 1823 1824 1825 1826 1827
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1828 1829 1830 1831 1832
dotraplinkage void do_mce(struct pt_regs *regs, long error_code)
{
	machine_check_vector(regs, error_code);
}

1833
/*
L
Linus Torvalds 已提交
1834
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1835
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1836
 */
1837
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1838
{
1839
	if (mca_cfg.disabled)
1840 1841
		return;

1842 1843
	if (__mcheck_cpu_ancient_init(c))
		return;
1844

1845
	if (!mce_available(c))
L
Linus Torvalds 已提交
1846 1847
		return;

1848
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1849
		mca_cfg.disabled = 1;
1850 1851 1852
		return;
	}

1853
	if (mce_gen_pool_init()) {
1854
		mca_cfg.disabled = 1;
1855 1856 1857 1858
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1859 1860
	machine_check_vector = do_machine_check;

1861
	__mcheck_cpu_init_early(c);
1862 1863
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1864
	__mcheck_cpu_init_clear_banks();
1865
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1866 1867
}

1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1885 1886
}

1887 1888 1889
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1890
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1906
/*
1907 1908
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1909
 * mce=no_lmce Disables LMCE
1910 1911
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1912 1913 1914
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
1915 1916
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD Fam10h
	and older.
H
Hidetoshi Seto 已提交
1917
 * mce=nobootlog Don't log MCEs from before booting.
1918
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1919
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1920
 */
L
Linus Torvalds 已提交
1921 1922
static int __init mcheck_enable(char *str)
{
1923 1924
	struct mca_config *cfg = &mca_cfg;

1925
	if (*str == 0) {
1926
		enable_p5_mce();
1927 1928
		return 1;
	}
1929 1930
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1931
	if (!strcmp(str, "off"))
1932
		cfg->disabled = 1;
1933
	else if (!strcmp(str, "no_cmci"))
1934
		cfg->cmci_disabled = true;
1935
	else if (!strcmp(str, "no_lmce"))
1936
		cfg->lmce_disabled = 1;
1937
	else if (!strcmp(str, "dont_log_ce"))
1938
		cfg->dont_log_ce = true;
1939
	else if (!strcmp(str, "ignore_ce"))
1940
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1941
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1942
		cfg->bootlog = (str[0] == 'b');
1943
	else if (!strcmp(str, "bios_cmci_threshold"))
1944
		cfg->bios_cmci_threshold = 1;
1945
	else if (!strcmp(str, "recovery"))
1946
		cfg->recovery = 1;
1947
	else if (isdigit(str[0])) {
1948
		if (get_option(&str, &cfg->tolerant) == 2)
1949
			get_option(&str, &(cfg->monarch_timeout));
1950
	} else {
1951
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1952 1953
		return 0;
	}
1954
	return 1;
L
Linus Torvalds 已提交
1955
}
1956
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1957

1958
int __init mcheck_init(void)
1959
{
1960
	mcheck_intel_therm_init();
1961
	mce_register_decode_chain(&first_nb);
1962
	mce_register_decode_chain(&mce_srao_nb);
1963
	mce_register_decode_chain(&mce_default_nb);
1964
	mcheck_vendor_init_severity();
1965

1966
	INIT_WORK(&mce_work, mce_gen_pool_process);
1967 1968
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1969 1970 1971
	return 0;
}

1972
/*
1973
 * mce_syscore: PM support
1974
 */
L
Linus Torvalds 已提交
1975

1976 1977 1978 1979
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1980
static void mce_disable_error_reporting(void)
1981 1982 1983
{
	int i;

1984
	for (i = 0; i < mca_cfg.banks; i++) {
1985
		struct mce_bank *b = &mce_banks[i];
1986

1987
		if (b->init)
1988
			wrmsrl(msr_ops.ctl(i), 0);
1989
	}
1990 1991 1992 1993 1994 1995
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
1996 1997
	 * Don't clear on Intel or AMD or Hygon CPUs. Some of these MSRs
	 * are socket-wide.
1998 1999 2000 2001
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
2002
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL ||
2003
	    boot_cpu_data.x86_vendor == X86_VENDOR_HYGON ||
2004
	    boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
2005 2006 2007
		return;

	mce_disable_error_reporting();
2008 2009
}

2010
static int mce_syscore_suspend(void)
2011
{
2012 2013
	vendor_disable_error_reporting();
	return 0;
2014 2015
}

2016
static void mce_syscore_shutdown(void)
2017
{
2018
	vendor_disable_error_reporting();
2019 2020
}

I
Ingo Molnar 已提交
2021 2022 2023 2024 2025
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2026
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2027
{
2028
	__mcheck_cpu_init_generic();
2029
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2030
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2031 2032
}

2033
static struct syscore_ops mce_syscore_ops = {
2034 2035 2036
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2037 2038
};

2039
/*
2040
 * mce_device: Sysfs support
2041 2042
 */

2043 2044
static void mce_cpu_restart(void *data)
{
2045
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2046
		return;
2047
	__mcheck_cpu_init_generic();
2048
	__mcheck_cpu_init_clear_banks();
2049
	__mcheck_cpu_init_timer();
2050 2051
}

L
Linus Torvalds 已提交
2052
/* Reinit MCEs after user configuration changes */
2053 2054
static void mce_restart(void)
{
2055
	mce_timer_delete_all();
2056
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2057 2058
}

2059
/* Toggle features for corrected errors */
2060
static void mce_disable_cmci(void *data)
2061
{
2062
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2063 2064 2065 2066 2067 2068
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2069
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2070 2071 2072 2073
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2074
		__mcheck_cpu_init_timer();
2075 2076
}

2077
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2078
	.name		= "machinecheck",
2079
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2080 2081
};

2082
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2083

2084
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2085 2086 2087
{
	return container_of(attr, struct mce_bank, attr);
}
2088

2089
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2090 2091
			 char *buf)
{
2092
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2093 2094
}

2095
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2096
			const char *buf, size_t size)
2097
{
H
Hidetoshi Seto 已提交
2098
	u64 new;
I
Ingo Molnar 已提交
2099

2100
	if (kstrtou64(buf, 0, &new) < 0)
2101
		return -EINVAL;
I
Ingo Molnar 已提交
2102

2103
	attr_to_bank(attr)->ctl = new;
2104
	mce_restart();
I
Ingo Molnar 已提交
2105

H
Hidetoshi Seto 已提交
2106
	return size;
2107
}
2108

2109 2110
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2111 2112 2113 2114
			     const char *buf, size_t size)
{
	u64 new;

2115
	if (kstrtou64(buf, 0, &new) < 0)
2116 2117
		return -EINVAL;

S
Seunghun Han 已提交
2118
	mutex_lock(&mce_sysfs_mutex);
2119
	if (mca_cfg.ignore_ce ^ !!new) {
2120 2121
		if (new) {
			/* disable ce features */
2122 2123
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2124
			mca_cfg.ignore_ce = true;
2125 2126
		} else {
			/* enable ce features */
2127
			mca_cfg.ignore_ce = false;
2128 2129 2130
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
S
Seunghun Han 已提交
2131 2132
	mutex_unlock(&mce_sysfs_mutex);

2133 2134 2135
	return size;
}

2136 2137
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2138 2139 2140 2141
				 const char *buf, size_t size)
{
	u64 new;

2142
	if (kstrtou64(buf, 0, &new) < 0)
2143 2144
		return -EINVAL;

S
Seunghun Han 已提交
2145
	mutex_lock(&mce_sysfs_mutex);
2146
	if (mca_cfg.cmci_disabled ^ !!new) {
2147 2148
		if (new) {
			/* disable cmci */
2149
			on_each_cpu(mce_disable_cmci, NULL, 1);
2150
			mca_cfg.cmci_disabled = true;
2151 2152
		} else {
			/* enable cmci */
2153
			mca_cfg.cmci_disabled = false;
2154 2155 2156
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
S
Seunghun Han 已提交
2157 2158
	mutex_unlock(&mce_sysfs_mutex);

2159 2160 2161
	return size;
}

2162 2163
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2164 2165
				      const char *buf, size_t size)
{
S
Seunghun Han 已提交
2166 2167 2168 2169 2170 2171 2172
	unsigned long old_check_interval = check_interval;
	ssize_t ret = device_store_ulong(s, attr, buf, size);

	if (check_interval == old_check_interval)
		return ret;

	mutex_lock(&mce_sysfs_mutex);
2173
	mce_restart();
S
Seunghun Han 已提交
2174 2175
	mutex_unlock(&mce_sysfs_mutex);

2176 2177 2178
	return ret;
}

2179
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2180
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2181
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2182

2183 2184
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2185 2186
	&check_interval
};
I
Ingo Molnar 已提交
2187

2188
static struct dev_ext_attribute dev_attr_ignore_ce = {
2189 2190
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2191 2192
};

2193
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2194 2195
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2196 2197
};

2198 2199 2200
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2201
#ifdef CONFIG_X86_MCELOG_LEGACY
2202
	&dev_attr_trigger,
2203
#endif
2204 2205 2206 2207
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2208 2209
	NULL
};
L
Linus Torvalds 已提交
2210

2211
static cpumask_var_t mce_device_initialized;
2212

2213 2214 2215 2216 2217
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2218
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2219
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2220
{
2221
	struct device *dev;
L
Linus Torvalds 已提交
2222
	int err;
2223
	int i, j;
2224

A
Andreas Herrmann 已提交
2225
	if (!mce_available(&boot_cpu_data))
2226 2227
		return -EIO;

2228 2229 2230 2231
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2232 2233 2234
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2235 2236
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2237
	dev->release = &mce_device_release;
2238

2239
	err = device_register(dev);
2240 2241
	if (err) {
		put_device(dev);
2242
		return err;
2243
	}
2244

2245 2246
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2247 2248 2249
		if (err)
			goto error;
	}
2250
	for (j = 0; j < mca_cfg.banks; j++) {
2251
		err = device_create_file(dev, &mce_banks[j].attr);
2252 2253 2254
		if (err)
			goto error2;
	}
2255
	cpumask_set_cpu(cpu, mce_device_initialized);
2256
	per_cpu(mce_device, cpu) = dev;
2257

2258
	return 0;
2259
error2:
2260
	while (--j >= 0)
2261
		device_remove_file(dev, &mce_banks[j].attr);
2262
error:
I
Ingo Molnar 已提交
2263
	while (--i >= 0)
2264
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2265

2266
	device_unregister(dev);
2267

2268 2269 2270
	return err;
}

2271
static void mce_device_remove(unsigned int cpu)
2272
{
2273
	struct device *dev = per_cpu(mce_device, cpu);
2274 2275
	int i;

2276
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2277 2278
		return;

2279 2280
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2281

2282
	for (i = 0; i < mca_cfg.banks; i++)
2283
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2284

2285 2286
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2287
	per_cpu(mce_device, cpu) = NULL;
2288 2289
}

2290
/* Make sure there are no machine checks on offlined CPUs. */
2291
static void mce_disable_cpu(void)
2292
{
2293
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2294
		return;
2295

2296
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2297
		cmci_clear();
2298

2299
	vendor_disable_error_reporting();
2300 2301
}

2302
static void mce_reenable_cpu(void)
2303
{
I
Ingo Molnar 已提交
2304
	int i;
2305

2306
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2307
		return;
I
Ingo Molnar 已提交
2308

2309
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2310
		cmci_reenable();
2311
	for (i = 0; i < mca_cfg.banks; i++) {
2312
		struct mce_bank *b = &mce_banks[i];
2313

2314
		if (b->init)
2315
			wrmsrl(msr_ops.ctl(i), b->ctl);
2316
	}
2317 2318
}

2319
static int mce_cpu_dead(unsigned int cpu)
2320
{
2321
	mce_intel_hcpu_update(cpu);
2322

2323 2324 2325 2326
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2327 2328
}

2329
static int mce_cpu_online(unsigned int cpu)
2330
{
2331
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2332
	int ret;
2333

2334
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2335

2336 2337 2338 2339
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2340
	}
2341
	mce_reenable_cpu();
2342
	mce_start_timer(t);
2343
	return 0;
2344 2345
}

2346 2347
static int mce_cpu_pre_down(unsigned int cpu)
{
2348
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2349 2350 2351 2352 2353 2354 2355

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2356

2357
static __init void mce_init_banks(void)
2358 2359 2360
{
	int i;

2361
	for (i = 0; i < mca_cfg.banks; i++) {
2362
		struct mce_bank *b = &mce_banks[i];
2363
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2364

2365
		sysfs_attr_init(&a->attr);
2366 2367
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2368 2369 2370 2371

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2372 2373 2374
	}
}

2375
static __init int mcheck_init_device(void)
2376 2377 2378
{
	int err;

2379 2380 2381 2382 2383 2384
	/*
	 * Check if we have a spare virtual bit. This will only become
	 * a problem if/when we move beyond 5-level page tables.
	 */
	MAYBE_BUILD_BUG_ON(__VIRTUAL_MASK_SHIFT >= 63);

2385 2386 2387 2388
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2389

2390 2391 2392 2393
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2394

2395
	mce_init_banks();
2396

2397
	err = subsys_system_register(&mce_subsys, NULL);
2398
	if (err)
2399
		goto err_out_mem;
2400

2401 2402 2403 2404
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2405

2406 2407 2408
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2409
		goto err_out_online;
2410

2411 2412 2413 2414
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2415 2416
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2417 2418 2419 2420 2421

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2422
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2423

L
Linus Torvalds 已提交
2424 2425
	return err;
}
2426
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2427

2428 2429 2430 2431 2432
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2433
	mca_cfg.disabled = 1;
2434 2435 2436
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2437

2438 2439
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2440
{
2441
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2442

2443 2444
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2445

2446 2447
	return dmce;
}
I
Ingo Molnar 已提交
2448

2449 2450 2451
static void mce_reset(void)
{
	cpu_missing = 0;
2452
	atomic_set(&mce_fake_panicked, 0);
2453 2454 2455 2456
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2457

2458 2459 2460 2461
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2462 2463
}

2464
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2465
{
2466 2467 2468
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2469 2470
}

2471 2472
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2473

2474
static int __init mcheck_debugfs_init(void)
2475
{
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2487
}
2488 2489
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2490
#endif
2491

2492 2493 2494
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2495 2496
static int __init mcheck_late_init(void)
{
2497 2498
	pr_info("Using %d MCE banks\n", mca_cfg.banks);

2499 2500 2501
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2502
	mcheck_debugfs_init();
2503
	cec_init();
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);