mce.c 57.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
I
Ingo Molnar 已提交
46 47
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
48

49
#include "mce-internal.h"
50

51
static DEFINE_MUTEX(mce_chrdev_read_mutex);
52

53
#define rcu_dereference_check_mce(p) \
54
	rcu_dereference_index_check((p), \
55
			      rcu_read_lock_sched_held() || \
56
			      lockdep_is_held(&mce_chrdev_read_mutex))
57

58 59 60
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

H
Hidetoshi Seto 已提交
61
int mce_disabled __read_mostly;
62

63 64
#define SPINUNIT 100	/* 100ns */

65 66
atomic_t mce_entry;

67 68
DEFINE_PER_CPU(unsigned, mce_exception_count);

H
Hidetoshi Seto 已提交
69
int				mce_ser			__read_mostly;
70
int				mce_bios_cmci_threshold	__read_mostly;
71

72 73
struct mce_bank                *mce_banks		__read_mostly;

74
struct mca_config mca_cfg __read_mostly = {
75
	.bootlog  = -1,
76 77 78 79 80 81 82
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
83 84
	.tolerant = 1,
	.monarch_timeout = -1
85 86
};

87 88 89 90
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
91

92 93
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

94 95 96
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

97 98 99 100 101
/* MCA banks polled by the period polling timer for corrected events */
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

102 103
static DEFINE_PER_CPU(struct work_struct, mce_work);

104 105
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

106 107 108 109 110 111
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);

112 113 114 115
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
116
	m->cpu = m->extcpu = smp_processor_id();
117
	rdtscll(m->tsc);
118 119 120 121 122 123 124
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
125 126
}

127 128 129
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
130 131 132 133 134 135
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

136
static struct mce_log mcelog = {
137 138 139
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
140
};
L
Linus Torvalds 已提交
141 142 143 144

void mce_log(struct mce *mce)
{
	unsigned next, entry;
145
	int ret = 0;
I
Ingo Molnar 已提交
146

147 148 149
	/* Emit the trace record: */
	trace_mce_record(mce);

150 151 152 153
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
	if (ret == NOTIFY_STOP)
		return;

L
Linus Torvalds 已提交
154
	mce->finished = 0;
M
Mike Waychison 已提交
155
	wmb();
L
Linus Torvalds 已提交
156
	for (;;) {
157
		entry = rcu_dereference_check_mce(mcelog.next);
158
		for (;;) {
159

I
Ingo Molnar 已提交
160 161 162 163 164
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
165
			if (entry >= MCE_LOG_LEN) {
166 167
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
168 169
				return;
			}
I
Ingo Molnar 已提交
170
			/* Old left over entry. Skip: */
171 172 173 174
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
175
			break;
L
Linus Torvalds 已提交
176 177 178 179 180 181 182
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
183
	wmb();
L
Linus Torvalds 已提交
184
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
185
	wmb();
L
Linus Torvalds 已提交
186

187
	mce->finished = 1;
188
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
189 190
}

B
Borislav Petkov 已提交
191 192 193 194
static void drain_mcelog_buffer(void)
{
	unsigned int next, i, prev = 0;

195
	next = ACCESS_ONCE(mcelog.next);
B
Borislav Petkov 已提交
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213

	do {
		struct mce *m;

		/* drain what was logged during boot */
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
			unsigned retries = 1;

			m = &mcelog.entry[i];

			while (!m->finished) {
				if (time_after_eq(jiffies, start + 2*retries))
					retries++;

				cpu_relax();

				if (!m->finished && retries >= 4) {
214
					pr_err("skipping error being logged currently!\n");
B
Borislav Petkov 已提交
215 216 217 218 219 220 221 222 223 224 225 226 227 228
					break;
				}
			}
			smp_rmb();
			atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
		}

		memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
}


229 230 231
void mce_register_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
B
Borislav Petkov 已提交
232
	drain_mcelog_buffer();
233 234 235 236 237 238 239 240 241
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
242
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
243
{
244 245
	int ret = 0;

H
Huang Ying 已提交
246
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
247
	       m->extcpu, m->mcgstatus, m->bank, m->status);
248

249
	if (m->ip) {
H
Huang Ying 已提交
250
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
251 252 253
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
254
		if (m->cs == __KERNEL_CS)
255
			print_symbol("{%s}", m->ip);
256
		pr_cont("\n");
L
Linus Torvalds 已提交
257
	}
258

H
Huang Ying 已提交
259
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
260
	if (m->addr)
261
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
262
	if (m->misc)
263
		pr_cont("MISC %llx ", m->misc);
264

265
	pr_cont("\n");
266 267 268 269
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
270
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
271 272
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
273 274 275

	/*
	 * Print out human-readable details about the MCE error,
276
	 * (if the CPU has an implementation for that)
277
	 */
278 279 280 281 282
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
283 284
}

285 286 287 288
#define PANIC_TIMEOUT 5 /* 5 seconds */

static atomic_t mce_paniced;

289 290 291
static int fake_panic;
static atomic_t mce_fake_paniced;

292 293 294 295
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
296

297 298 299 300
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
301
	if (panic_timeout == 0)
302
		panic_timeout = mca_cfg.panic_timeout;
303 304 305
	panic("Panicing machine check CPU died");
}

306
static void mce_panic(char *msg, struct mce *final, char *exp)
307
{
308
	int i, apei_err = 0;
309

310 311 312 313 314 315 316
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
		if (atomic_inc_return(&mce_paniced) > 1)
			wait_for_panic();
		barrier();
317

318 319 320 321 322 323 324
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
		if (atomic_inc_return(&mce_fake_paniced) > 1)
			return;
	}
325
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
326
	for (i = 0; i < MCE_LOG_LEN; i++) {
327
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
328 329
		if (!(m->status & MCI_STATUS_VAL))
			continue;
330
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
331
			print_mce(m);
332 333 334
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
335 336 337 338 339
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
340
			continue;
H
Hidetoshi Seto 已提交
341 342
		if (!(m->status & MCI_STATUS_UC))
			continue;
343
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
344
			print_mce(m);
345 346 347
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
348
	}
349
	if (final) {
H
Hidetoshi Seto 已提交
350
		print_mce(final);
351 352 353
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
354
	if (cpu_missing)
H
Huang Ying 已提交
355
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
356
	if (exp)
H
Huang Ying 已提交
357
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
358 359
	if (!fake_panic) {
		if (panic_timeout == 0)
360
			panic_timeout = mca_cfg.panic_timeout;
361 362
		panic(msg);
	} else
H
Huang Ying 已提交
363
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
364
}
L
Linus Torvalds 已提交
365

366 367 368 369
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
370
	unsigned bank = __this_cpu_read(injectm.bank);
371

372
	if (msr == mca_cfg.rip_msr)
373
		return offsetof(struct mce, ip);
374
	if (msr == MSR_IA32_MCx_STATUS(bank))
375
		return offsetof(struct mce, status);
376
	if (msr == MSR_IA32_MCx_ADDR(bank))
377
		return offsetof(struct mce, addr);
378
	if (msr == MSR_IA32_MCx_MISC(bank))
379 380 381 382 383 384
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

385 386 387 388
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
389

T
Tejun Heo 已提交
390
	if (__this_cpu_read(injectm.finished)) {
391
		int offset = msr_to_offset(msr);
392

393 394 395 396
		if (offset < 0)
			return 0;
		return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
	}
397 398 399 400 401 402 403 404 405 406 407

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

408 409 410 411 412
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
413
	if (__this_cpu_read(injectm.finished)) {
414
		int offset = msr_to_offset(msr);
415

416 417 418 419
		if (offset >= 0)
			*(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
		return;
	}
420 421 422
	wrmsrl(msr, v);
}

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
441 442 443 444 445 446 447 448

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
449 450
		}
		/* Use accurate RIP reporting if available. */
451 452
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
453 454 455
	}
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
/*
 * Simple lockless ring to communicate PFNs from the exception handler with the
 * process context work function. This is vastly simplified because there's
 * only a single reader and a single writer.
 */
#define MCE_RING_SIZE 16	/* we use one entry less */

struct mce_ring {
	unsigned short start;
	unsigned short end;
	unsigned long ring[MCE_RING_SIZE];
};
static DEFINE_PER_CPU(struct mce_ring, mce_ring);

/* Runs with CPU affinity in workqueue */
static int mce_ring_empty(void)
{
	struct mce_ring *r = &__get_cpu_var(mce_ring);

	return r->start == r->end;
}

static int mce_ring_get(unsigned long *pfn)
{
	struct mce_ring *r;
	int ret = 0;

	*pfn = 0;
	get_cpu();
	r = &__get_cpu_var(mce_ring);
	if (r->start == r->end)
		goto out;
	*pfn = r->ring[r->start];
	r->start = (r->start + 1) % MCE_RING_SIZE;
	ret = 1;
out:
	put_cpu();
	return ret;
}

/* Always runs in MCE context with preempt off */
static int mce_ring_add(unsigned long pfn)
{
	struct mce_ring *r = &__get_cpu_var(mce_ring);
	unsigned next;

	next = (r->end + 1) % MCE_RING_SIZE;
	if (next == r->start)
		return -1;
	r->ring[r->end] = pfn;
	wmb();
	r->end = next;
	return 0;
}

A
Andi Kleen 已提交
511
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
512
{
513
	if (mce_disabled)
514
		return 0;
515
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
516 517
}

518 519 520 521 522 523 524 525 526
static void mce_schedule_work(void)
{
	if (!mce_ring_empty()) {
		struct work_struct *work = &__get_cpu_var(mce_work);
		if (!work_pending(work))
			schedule_work(work);
	}
}

527 528 529
DEFINE_PER_CPU(struct irq_work, mce_irq_work);

static void mce_irq_work_cb(struct irq_work *entry)
530
{
531
	mce_notify_irq();
532
	mce_schedule_work();
533 534 535 536 537
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
538
		mce_notify_irq();
539 540 541 542 543 544 545
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
546 547 548
		return;
	}

549
	irq_work_queue(&__get_cpu_var(mce_irq_work));
550 551
}

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
		if (mce_ser && (m->status & MCI_STATUS_MISCV)) {
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

573 574
DEFINE_PER_CPU(unsigned, mce_poll_count);

575
/*
576 577 578 579
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
580 581 582 583 584 585 586 587 588
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
589
 */
590
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
591 592 593 594
{
	struct mce m;
	int i;

595
	this_cpu_inc(mce_poll_count);
596

597
	mce_gather_info(&m, NULL);
598

599
	for (i = 0; i < mca_cfg.banks; i++) {
600
		if (!mce_banks[i].ctl || !test_bit(i, *b))
601 602 603 604 605 606 607 608
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
609
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
610 611 612 613
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
614 615
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
616 617 618
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
619 620
		if (!(flags & MCP_UC) &&
		    (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
621 622
			continue;

623
		mce_read_aux(&m, i);
624 625 626 627 628 629 630

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
631
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
632
			mce_log(&m);
633 634 635 636

		/*
		 * Clear state for this bank.
		 */
637
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
638 639 640 641 642 643
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
644 645

	sync_core();
646
}
647
EXPORT_SYMBOL_GPL(machine_check_poll);
648

649 650 651 652
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
653 654
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
655
{
656
	int i, ret = 0;
657

658
	for (i = 0; i < mca_cfg.banks; i++) {
659
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
660
		if (m->status & MCI_STATUS_VAL) {
661
			__set_bit(i, validp);
662 663 664
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
665
		if (mce_severity(m, mca_cfg.tolerant, msg) >= MCE_PANIC_SEVERITY)
666
			ret = 1;
667
	}
668
	return ret;
669 670
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
static int mce_timed_out(u64 *t)
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
	if (atomic_read(&mce_paniced))
		wait_for_panic();
696
	if (!mca_cfg.monarch_timeout)
697 698 699
		goto out;
	if ((s64)*t < SPINUNIT) {
		/* CHECKME: Make panic default for 1 too? */
700
		if (mca_cfg.tolerant < 1)
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
			mce_panic("Timeout synchronizing machine check over CPUs",
				  NULL, NULL);
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
724
 * Also this detects the case of a machine check event coming from outer
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
750 751
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
752 753 754 755 756 757 758 759 760 761 762 763 764
					    &nmsg);
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
765
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
766
		mce_panic("Fatal Machine check", m, msg);
767 768 769 770 771 772 773 774 775 776 777

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
778
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
		mce_panic("Machine check from unknown source", NULL, NULL);

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
798
static int mce_start(int *no_way_out)
799
{
H
Hidetoshi Seto 已提交
800
	int order;
801
	int cpus = num_online_cpus();
802
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
803

H
Hidetoshi Seto 已提交
804 805
	if (!timeout)
		return -1;
806

H
Hidetoshi Seto 已提交
807
	atomic_add(*no_way_out, &global_nwo);
808 809 810 811
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
812
	order = atomic_inc_return(&mce_callin);
813 814 815 816 817 818 819

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
		if (mce_timed_out(&timeout)) {
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
820
			return -1;
821 822 823 824
		}
		ndelay(SPINUNIT);
	}

825 826 827 828
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
829

H
Hidetoshi Seto 已提交
830 831 832 833
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
834
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
835 836 837 838 839 840 841 842 843 844 845 846 847 848
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
			if (mce_timed_out(&timeout)) {
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
849 850 851
	}

	/*
H
Hidetoshi Seto 已提交
852
	 * Cache the global no_way_out state.
853
	 */
H
Hidetoshi Seto 已提交
854 855 856
	*no_way_out = atomic_read(&global_nwo);

	return order;
857 858 859 860 861 862 863 864 865
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
866
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

926 927 928 929
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
930
 * parser). So only support physical addresses up to page granuality for now.
931 932 933 934 935
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
936
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
937
		return 0;
938
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
939 940 941 942
		return 0;
	return 1;
}

943 944 945 946
static void mce_clear_state(unsigned long *toclear)
{
	int i;

947
	for (i = 0; i < mca_cfg.banks; i++) {
948
		if (test_bit(i, toclear))
949
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
950 951 952
	}
}

953 954 955 956 957 958 959 960 961 962 963
/*
 * Need to save faulting physical address associated with a process
 * in the machine check handler some place where we can grab it back
 * later in mce_notify_process()
 */
#define	MCE_INFO_MAX	16

struct mce_info {
	atomic_t		inuse;
	struct task_struct	*t;
	__u64			paddr;
964
	int			restartable;
965 966
} mce_info[MCE_INFO_MAX];

967
static void mce_save_info(__u64 addr, int c)
968 969 970 971 972 973 974
{
	struct mce_info *mi;

	for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) {
		if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) {
			mi->t = current;
			mi->paddr = addr;
975
			mi->restartable = c;
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
			return;
		}
	}

	mce_panic("Too many concurrent recoverable errors", NULL, NULL);
}

static struct mce_info *mce_find_info(void)
{
	struct mce_info *mi;

	for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++)
		if (atomic_read(&mi->inuse) && mi->t == current)
			return mi;
	return NULL;
}

static void mce_clear_info(struct mce_info *mi)
{
	atomic_set(&mi->inuse, 0);
}

998 999 1000 1001 1002 1003 1004
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1005 1006 1007 1008
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1009
 */
I
Ingo Molnar 已提交
1010
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1011
{
1012
	struct mce m, *final;
L
Linus Torvalds 已提交
1013
	int i;
1014 1015 1016 1017 1018 1019
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1020
	int order;
1021 1022
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1023
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1024 1025 1026 1027 1028 1029 1030
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1031
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1032
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1033
	char *msg = "Unknown";
L
Linus Torvalds 已提交
1034

1035 1036
	atomic_inc(&mce_entry);

1037
	this_cpu_inc(mce_exception_count);
1038

1039
	if (!mca_cfg.banks)
1040
		goto out;
L
Linus Torvalds 已提交
1041

1042
	mce_gather_info(&m, regs);
1043

1044 1045 1046
	final = &__get_cpu_var(mces_seen);
	*final = m;

1047
	memset(valid_banks, 0, sizeof(valid_banks));
1048
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1049

L
Linus Torvalds 已提交
1050 1051
	barrier();

A
Andi Kleen 已提交
1052
	/*
1053 1054 1055
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1056 1057 1058 1059
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1060 1061 1062 1063 1064
	/*
	 * Go through all the banks in exclusion of the other CPUs.
	 * This way we don't report duplicated events on shared banks
	 * because the first one to see it will clear it.
	 */
H
Hidetoshi Seto 已提交
1065
	order = mce_start(&no_way_out);
1066
	for (i = 0; i < mca_cfg.banks; i++) {
1067
		__clear_bit(i, toclear);
1068 1069
		if (!test_bit(i, valid_banks))
			continue;
1070
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1071
			continue;
1072 1073

		m.misc = 0;
L
Linus Torvalds 已提交
1074 1075 1076
		m.addr = 0;
		m.bank = i;

1077
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1078 1079 1080
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1081
		/*
A
Andi Kleen 已提交
1082 1083
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1084
		 */
A
Andi Kleen 已提交
1085 1086
		if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
			!no_way_out)
1087 1088 1089 1090 1091 1092 1093
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
		add_taint(TAINT_MACHINE_CHECK);

1094
		severity = mce_severity(&m, mca_cfg.tolerant, NULL);
1095

A
Andi Kleen 已提交
1096 1097 1098 1099 1100 1101 1102 1103
		/*
		 * When machine check was for corrected handler don't touch,
		 * unless we're panicing.
		 */
		if (severity == MCE_KEEP_SEVERITY && !no_way_out)
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1104 1105 1106 1107 1108
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1109 1110
		}

1111
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1112

1113 1114 1115 1116 1117
		/*
		 * Action optional error. Queue address for later processing.
		 * When the ring overflows we just ignore the AO error.
		 * RED-PEN add some logging mechanism when
		 * usable_address or mce_add_ring fails.
1118
		 * RED-PEN don't ignore overflow for mca_cfg.tolerant == 0
1119 1120 1121 1122
		 */
		if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
			mce_ring_add(m.addr >> PAGE_SHIFT);

1123
		mce_log(&m);
L
Linus Torvalds 已提交
1124

1125 1126 1127
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1128 1129 1130
		}
	}

1131 1132 1133
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1134 1135 1136
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1137
	/*
1138 1139
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1140
	 */
1141 1142
	if (mce_end(order) < 0)
		no_way_out = worst >= MCE_PANIC_SEVERITY;
1143 1144

	/*
1145 1146 1147 1148
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1149
	 */
1150
	if (mca_cfg.tolerant < 3) {
1151 1152 1153 1154
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
			/* schedule action before return to userland */
1155
			mce_save_info(m.addr, m.mcgstatus & MCG_STATUS_RIPV);
1156 1157 1158 1159 1160
			set_thread_flag(TIF_MCE_NOTIFY);
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1161

1162 1163
	if (worst > 0)
		mce_report_event(regs);
1164
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1165
out:
1166
	atomic_dec(&mce_entry);
1167
	sync_core();
L
Linus Torvalds 已提交
1168
}
1169
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1170

1171 1172
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1173
{
1174 1175
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1176 1177 1178
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1179 1180

	return 0;
1181
}
1182
#endif
1183 1184

/*
1185 1186 1187 1188 1189 1190
 * Called in process context that interrupted by MCE and marked with
 * TIF_MCE_NOTIFY, just before returning to erroneous userland.
 * This code is allowed to sleep.
 * Attempt possible recovery such as calling the high level VM handler to
 * process any corrupted pages, and kill/signal current process if required.
 * Action required errors are handled here.
1191 1192 1193 1194
 */
void mce_notify_process(void)
{
	unsigned long pfn;
1195
	struct mce_info *mi = mce_find_info();
1196
	int flags = MF_ACTION_REQUIRED;
1197 1198 1199 1200 1201 1202 1203 1204 1205

	if (!mi)
		mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL);
	pfn = mi->paddr >> PAGE_SHIFT;

	clear_thread_flag(TIF_MCE_NOTIFY);

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 mi->paddr);
1206 1207 1208 1209 1210
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
1211 1212 1213
	if (!mi->restartable)
		flags |= MF_MUST_KILL;
	if (memory_failure(pfn, MCE_VECTOR, flags) < 0) {
1214 1215 1216 1217
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	mce_clear_info(mi);
1218 1219
}

1220 1221 1222 1223 1224
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
 * placed into the "ring").
 */
1225 1226
static void mce_process_work(struct work_struct *dummy)
{
1227 1228 1229 1230
	unsigned long pfn;

	while (mce_ring_get(&pfn))
		memory_failure(pfn, MCE_VECTOR, 0);
1231 1232
}

1233 1234 1235
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1236
 * @cpu: The CPU on which the event occurred.
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1247
void mce_log_therm_throt_event(__u64 status)
1248 1249 1250
{
	struct mce m;

1251
	mce_setup(&m);
1252 1253 1254 1255 1256 1257
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1258
/*
1259 1260 1261
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1262
 */
T
Thomas Gleixner 已提交
1263
static unsigned long check_interval = 5 * 60; /* 5 minutes */
I
Ingo Molnar 已提交
1264

T
Thomas Gleixner 已提交
1265
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1266
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1267

C
Chen Gong 已提交
1268 1269 1270 1271 1272 1273 1274 1275
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

static unsigned long (*mce_adjust_timer)(unsigned long interval) =
	mce_adjust_timer_default;

T
Thomas Gleixner 已提交
1276
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1277
{
T
Thomas Gleixner 已提交
1278 1279
	struct timer_list *t = &__get_cpu_var(mce_timer);
	unsigned long iv;
1280 1281 1282

	WARN_ON(smp_processor_id() != data);

1283
	if (mce_available(__this_cpu_ptr(&cpu_info))) {
1284 1285
		machine_check_poll(MCP_TIMESTAMP,
				&__get_cpu_var(mce_poll_banks));
C
Chen Gong 已提交
1286
		mce_intel_cmci_poll();
I
Ingo Molnar 已提交
1287
	}
L
Linus Torvalds 已提交
1288 1289

	/*
1290 1291
	 * Alert userspace if needed.  If we logged an MCE, reduce the
	 * polling interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1292
	 */
T
Thomas Gleixner 已提交
1293
	iv = __this_cpu_read(mce_next_interval);
C
Chen Gong 已提交
1294
	if (mce_notify_irq()) {
1295
		iv = max(iv / 2, (unsigned long) HZ/100);
C
Chen Gong 已提交
1296
	} else {
T
Thomas Gleixner 已提交
1297
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
C
Chen Gong 已提交
1298 1299
		iv = mce_adjust_timer(iv);
	}
T
Thomas Gleixner 已提交
1300
	__this_cpu_write(mce_next_interval, iv);
C
Chen Gong 已提交
1301 1302 1303 1304 1305 1306
	/* Might have become 0 after CMCI storm subsided */
	if (iv) {
		t->expires = jiffies + iv;
		add_timer_on(t, smp_processor_id());
	}
}
1307

C
Chen Gong 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
	struct timer_list *t = &__get_cpu_var(mce_timer);
	unsigned long when = jiffies + interval;
	unsigned long iv = __this_cpu_read(mce_next_interval);

	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1326 1327
}

1328 1329 1330 1331 1332 1333 1334 1335 1336
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1337 1338
static void mce_do_trigger(struct work_struct *work)
{
1339
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1340 1341 1342 1343
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1344
/*
1345 1346 1347
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1348
 */
1349
int mce_notify_irq(void)
1350
{
1351 1352 1353
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1354
	if (test_and_clear_bit(0, &mce_need_notify)) {
1355 1356
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1357 1358 1359 1360 1361 1362

		/*
		 * There is no risk of missing notifications because
		 * work_pending is always cleared before the function is
		 * executed.
		 */
1363
		if (mce_helper[0] && !work_pending(&mce_trigger_work))
1364
			schedule_work(&mce_trigger_work);
1365

1366
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1367
			pr_info(HW_ERR "Machine check events logged\n");
1368 1369

		return 1;
L
Linus Torvalds 已提交
1370
	}
1371 1372
	return 0;
}
1373
EXPORT_SYMBOL_GPL(mce_notify_irq);
1374

H
Hidetoshi Seto 已提交
1375
static int __cpuinit __mcheck_cpu_mce_banks_init(void)
1376 1377
{
	int i;
1378
	u8 num_banks = mca_cfg.banks;
1379

1380
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1381 1382
	if (!mce_banks)
		return -ENOMEM;
1383 1384

	for (i = 0; i < num_banks; i++) {
1385
		struct mce_bank *b = &mce_banks[i];
1386

1387 1388 1389 1390 1391 1392
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1393
/*
L
Linus Torvalds 已提交
1394 1395
 * Initialize Machine Checks for a CPU.
 */
1396
static int __cpuinit __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1397
{
1398
	unsigned b;
I
Ingo Molnar 已提交
1399
	u64 cap;
L
Linus Torvalds 已提交
1400 1401

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1402 1403

	b = cap & MCG_BANKCNT_MASK;
1404
	if (!mca_cfg.banks)
1405
		pr_info("CPU supports %d MCE banks\n", b);
1406

1407
	if (b > MAX_NR_BANKS) {
1408
		pr_warn("Using only %u machine check banks out of %u\n",
1409 1410 1411 1412 1413
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1414 1415 1416
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1417
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1418
		int err = __mcheck_cpu_mce_banks_init();
1419

1420 1421
		if (err)
			return err;
L
Linus Torvalds 已提交
1422
	}
1423

1424
	/* Use accurate RIP reporting if available. */
1425
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1426
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1427

A
Andi Kleen 已提交
1428 1429 1430
	if (cap & MCG_SER_P)
		mce_ser = 1;

1431 1432 1433
	return 0;
}

1434
static void __mcheck_cpu_init_generic(void)
1435
{
1436
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1437
	mce_banks_t all_banks;
1438 1439 1440
	u64 cap;
	int i;

1441 1442 1443
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1444 1445 1446
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1447
	bitmap_fill(all_banks, MAX_NR_BANKS);
1448
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1449 1450 1451

	set_in_cr4(X86_CR4_MCE);

1452
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1453 1454 1455
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1456
	for (i = 0; i < mca_cfg.banks; i++) {
1457
		struct mce_bank *b = &mce_banks[i];
1458

1459
		if (!b->init)
1460
			continue;
1461 1462
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1463
	}
L
Linus Torvalds 已提交
1464 1465
}

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1494
/* Add per CPU specific workarounds here */
1495
static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1496
{
1497 1498
	struct mca_config *cfg = &mca_cfg;

1499
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1500
		pr_info("unknown CPU type - not enabling MCE support\n");
1501 1502 1503
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1504
	/* This should be disabled by the BIOS, but isn't always */
1505
	if (c->x86_vendor == X86_VENDOR_AMD) {
1506
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1507 1508 1509 1510 1511
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1512
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1513
		}
1514
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1515 1516 1517 1518
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1519
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1520
		}
1521 1522 1523 1524
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1525
		 if (c->x86 == 6 && cfg->banks > 0)
1526
			mce_banks[0].ctl = 0;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553

		 /*
		  * Turn off MC4_MISC thresholding banks on those models since
		  * they're not supported there.
		  */
		 if (c->x86 == 0x15 &&
		     (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			 int i;
			 u64 val, hwcr;
			 bool need_toggle;
			 u32 msrs[] = {
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
			 };

			 rdmsrl(MSR_K7_HWCR, hwcr);

			 /* McStatusWrEn has to be set */
			 need_toggle = !(hwcr & BIT(18));

			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));

			 for (i = 0; i < ARRAY_SIZE(msrs); i++) {
				 rdmsrl(msrs[i], val);

				 /* CntP bit set? */
B
Borislav Petkov 已提交
1554 1555 1556
				 if (val & BIT_64(62)) {
					val &= ~BIT_64(62);
					wrmsrl(msrs[i], val);
1557 1558 1559 1560 1561 1562 1563
				 }
			 }

			 /* restore old settings */
			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr);
		 }
L
Linus Torvalds 已提交
1564
	}
1565

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1576
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1577
			mce_banks[0].init = 0;
1578 1579 1580 1581 1582 1583

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1584 1585
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1586

1587 1588 1589 1590
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1591 1592
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1593 1594 1595

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1596
	}
1597 1598 1599
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1600
		cfg->panic_timeout = 30;
1601 1602

	return 0;
1603
}
L
Linus Torvalds 已提交
1604

1605
static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1606 1607
{
	if (c->x86 != 5)
1608 1609
		return 0;

1610 1611
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1612
		intel_p5_mcheck_init(c);
1613
		return 1;
1614 1615 1616
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1617
		return 1;
1618 1619
		break;
	}
1620 1621

	return 0;
1622 1623
}

1624
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1625 1626 1627 1628
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
C
Chen Gong 已提交
1629
		mce_adjust_timer = mce_intel_adjust_timer;
L
Linus Torvalds 已提交
1630
		break;
1631 1632 1633
	case X86_VENDOR_AMD:
		mce_amd_feature_init(c);
		break;
L
Linus Torvalds 已提交
1634 1635 1636 1637 1638
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1639
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1640
{
C
Chen Gong 已提交
1641
	unsigned long iv = mce_adjust_timer(check_interval * HZ);
1642

T
Thomas Gleixner 已提交
1643
	__this_cpu_write(mce_next_interval, iv);
1644

1645
	if (mca_cfg.ignore_ce || !iv)
1646 1647
		return;

T
Thomas Gleixner 已提交
1648
	t->expires = round_jiffies(jiffies + iv);
1649
	add_timer_on(t, smp_processor_id());
1650 1651
}

T
Thomas Gleixner 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660
static void __mcheck_cpu_init_timer(void)
{
	struct timer_list *t = &__get_cpu_var(mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1661 1662 1663
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1664
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1665 1666 1667 1668 1669 1670 1671
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1672
/*
L
Linus Torvalds 已提交
1673
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1674
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1675
 */
1676
void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1677
{
1678 1679 1680
	if (mce_disabled)
		return;

1681 1682
	if (__mcheck_cpu_ancient_init(c))
		return;
1683

1684
	if (!mce_available(c))
L
Linus Torvalds 已提交
1685 1686
		return;

1687
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1688
		mce_disabled = 1;
1689 1690 1691
		return;
	}

1692 1693
	machine_check_vector = do_machine_check;

1694 1695 1696
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
1697
	INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
1698
	init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb);
L
Linus Torvalds 已提交
1699 1700 1701
}

/*
1702
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1703 1704
 */

1705 1706 1707
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1708

1709
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1710
{
1711
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1712

1713 1714 1715
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1716

T
Tim Hockin 已提交
1717 1718 1719 1720
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1721 1722
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1723

1724
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1725

1726
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1727 1728
}

1729
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1730
{
1731
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1732

1733 1734
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1735

1736
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1737 1738 1739 1740

	return 0;
}

1741 1742
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1743
	unsigned long *cpu_tsc = (unsigned long *)data;
1744

L
Linus Torvalds 已提交
1745
	rdtscll(cpu_tsc[smp_processor_id()]);
1746
}
L
Linus Torvalds 已提交
1747

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1764 1765 1766 1767 1768 1769
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1791 1792
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1793
{
I
Ingo Molnar 已提交
1794
	char __user *buf = ubuf;
1795
	unsigned long *cpu_tsc;
1796
	unsigned prev, next;
L
Linus Torvalds 已提交
1797 1798
	int i, err;

1799
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1800 1801 1802
	if (!cpu_tsc)
		return -ENOMEM;

1803
	mutex_lock(&mce_chrdev_read_mutex);
1804 1805 1806 1807 1808 1809 1810

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1811
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1812 1813

	/* Only supports full reads right now */
1814 1815 1816
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1817 1818

	err = 0;
1819 1820 1821 1822
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1823
			struct mce *m = &mcelog.entry[i];
1824

H
Hidetoshi Seto 已提交
1825
			while (!m->finished) {
1826
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1827
					memset(m, 0, sizeof(*m));
1828 1829 1830
					goto timeout;
				}
				cpu_relax();
1831
			}
1832
			smp_rmb();
H
Hidetoshi Seto 已提交
1833 1834
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1835 1836
timeout:
			;
1837
		}
L
Linus Torvalds 已提交
1838

1839 1840 1841 1842 1843
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1844

1845
	synchronize_sched();
L
Linus Torvalds 已提交
1846

1847 1848 1849 1850
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1851
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1852

1853
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1854 1855 1856 1857
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1858
			smp_rmb();
H
Hidetoshi Seto 已提交
1859 1860
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1861
		}
1862
	}
1863 1864 1865 1866 1867

	if (err)
		err = -EFAULT;

out:
1868
	mutex_unlock(&mce_chrdev_read_mutex);
1869
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1870

1871
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1872 1873
}

1874
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1875
{
1876
	poll_wait(file, &mce_chrdev_wait, wait);
1877
	if (rcu_access_index(mcelog.next))
1878
		return POLLIN | POLLRDNORM;
1879 1880
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1881 1882 1883
	return 0;
}

1884 1885
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1886 1887
{
	int __user *p = (int __user *)arg;
1888

L
Linus Torvalds 已提交
1889
	if (!capable(CAP_SYS_ADMIN))
1890
		return -EPERM;
I
Ingo Molnar 已提交
1891

L
Linus Torvalds 已提交
1892
	switch (cmd) {
1893
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1894 1895
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1896
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1897 1898
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1899 1900

		do {
L
Linus Torvalds 已提交
1901
			flags = mcelog.flags;
1902
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1903

1904
		return put_user(flags, p);
L
Linus Torvalds 已提交
1905 1906
	}
	default:
1907 1908
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1909 1910
}

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
			 size_t usize, loff_t *off)
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1932 1933 1934
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1935
	.write			= mce_chrdev_write,
1936 1937 1938
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1939 1940
};

1941
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1942 1943 1944 1945 1946
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

H
Hidetoshi Seto 已提交
1947
/*
1948 1949 1950 1951
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1952 1953 1954
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1955 1956
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1957
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
1958
 */
L
Linus Torvalds 已提交
1959 1960
static int __init mcheck_enable(char *str)
{
1961 1962
	struct mca_config *cfg = &mca_cfg;

1963
	if (*str == 0) {
1964
		enable_p5_mce();
1965 1966
		return 1;
	}
1967 1968
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1969
	if (!strcmp(str, "off"))
1970
		mce_disabled = 1;
1971
	else if (!strcmp(str, "no_cmci"))
1972
		cfg->cmci_disabled = true;
1973
	else if (!strcmp(str, "dont_log_ce"))
1974
		cfg->dont_log_ce = true;
1975
	else if (!strcmp(str, "ignore_ce"))
1976
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1977
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1978
		cfg->bootlog = (str[0] == 'b');
1979 1980
	else if (!strcmp(str, "bios_cmci_threshold"))
		mce_bios_cmci_threshold = 1;
1981
	else if (isdigit(str[0])) {
1982
		get_option(&str, &(cfg->tolerant));
1983 1984
		if (*str == ',') {
			++str;
1985
			get_option(&str, &(cfg->monarch_timeout));
1986 1987
		}
	} else {
1988
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1989 1990
		return 0;
	}
1991
	return 1;
L
Linus Torvalds 已提交
1992
}
1993
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1994

1995
int __init mcheck_init(void)
1996
{
1997 1998
	mcheck_intel_therm_init();

1999 2000 2001
	return 0;
}

2002
/*
2003
 * mce_syscore: PM support
2004
 */
L
Linus Torvalds 已提交
2005

2006 2007 2008 2009
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2010
static int mce_disable_error_reporting(void)
2011 2012 2013
{
	int i;

2014
	for (i = 0; i < mca_cfg.banks; i++) {
2015
		struct mce_bank *b = &mce_banks[i];
2016

2017
		if (b->init)
2018
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2019
	}
2020 2021 2022
	return 0;
}

2023
static int mce_syscore_suspend(void)
2024
{
2025
	return mce_disable_error_reporting();
2026 2027
}

2028
static void mce_syscore_shutdown(void)
2029
{
2030
	mce_disable_error_reporting();
2031 2032
}

I
Ingo Molnar 已提交
2033 2034 2035 2036 2037
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2038
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2039
{
2040
	__mcheck_cpu_init_generic();
2041
	__mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2042 2043
}

2044
static struct syscore_ops mce_syscore_ops = {
2045 2046 2047
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2048 2049
};

2050
/*
2051
 * mce_device: Sysfs support
2052 2053
 */

2054 2055
static void mce_cpu_restart(void *data)
{
2056
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2057
		return;
2058 2059
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2060 2061
}

L
Linus Torvalds 已提交
2062
/* Reinit MCEs after user configuration changes */
2063 2064
static void mce_restart(void)
{
2065
	mce_timer_delete_all();
2066
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2067 2068
}

2069
/* Toggle features for corrected errors */
2070
static void mce_disable_cmci(void *data)
2071
{
2072
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2073 2074 2075 2076 2077 2078
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2079
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2080 2081 2082 2083
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2084
		__mcheck_cpu_init_timer();
2085 2086
}

2087
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2088
	.name		= "machinecheck",
2089
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2090 2091
};

2092
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2093 2094 2095

__cpuinitdata
void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2096

2097
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2098 2099 2100
{
	return container_of(attr, struct mce_bank, attr);
}
2101

2102
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2103 2104
			 char *buf)
{
2105
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2106 2107
}

2108
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2109
			const char *buf, size_t size)
2110
{
H
Hidetoshi Seto 已提交
2111
	u64 new;
I
Ingo Molnar 已提交
2112

H
Hidetoshi Seto 已提交
2113
	if (strict_strtoull(buf, 0, &new) < 0)
2114
		return -EINVAL;
I
Ingo Molnar 已提交
2115

2116
	attr_to_bank(attr)->ctl = new;
2117
	mce_restart();
I
Ingo Molnar 已提交
2118

H
Hidetoshi Seto 已提交
2119
	return size;
2120
}
2121

I
Ingo Molnar 已提交
2122
static ssize_t
2123
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2124
{
2125
	strcpy(buf, mce_helper);
2126
	strcat(buf, "\n");
2127
	return strlen(mce_helper) + 1;
2128 2129
}

2130
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2131
				const char *buf, size_t siz)
2132 2133
{
	char *p;
I
Ingo Molnar 已提交
2134

2135 2136 2137
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2138

2139
	if (p)
I
Ingo Molnar 已提交
2140 2141
		*p = 0;

2142
	return strlen(mce_helper) + !!p;
2143 2144
}

2145 2146
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2147 2148 2149 2150 2151 2152 2153
			     const char *buf, size_t size)
{
	u64 new;

	if (strict_strtoull(buf, 0, &new) < 0)
		return -EINVAL;

2154
	if (mca_cfg.ignore_ce ^ !!new) {
2155 2156
		if (new) {
			/* disable ce features */
2157 2158
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2159
			mca_cfg.ignore_ce = true;
2160 2161
		} else {
			/* enable ce features */
2162
			mca_cfg.ignore_ce = false;
2163 2164 2165 2166 2167 2168
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2169 2170
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2171 2172 2173 2174 2175 2176 2177
				 const char *buf, size_t size)
{
	u64 new;

	if (strict_strtoull(buf, 0, &new) < 0)
		return -EINVAL;

2178
	if (mca_cfg.cmci_disabled ^ !!new) {
2179 2180
		if (new) {
			/* disable cmci */
2181
			on_each_cpu(mce_disable_cmci, NULL, 1);
2182
			mca_cfg.cmci_disabled = true;
2183 2184
		} else {
			/* enable cmci */
2185
			mca_cfg.cmci_disabled = false;
2186 2187 2188 2189 2190 2191
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2192 2193
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2194 2195
				      const char *buf, size_t size)
{
2196
	ssize_t ret = device_store_int(s, attr, buf, size);
2197 2198 2199 2200
	mce_restart();
	return ret;
}

2201
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2202
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2203
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2204
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2205

2206 2207
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2208 2209
	&check_interval
};
I
Ingo Molnar 已提交
2210

2211
static struct dev_ext_attribute dev_attr_ignore_ce = {
2212 2213
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2214 2215
};

2216
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2217 2218
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2219 2220
};

2221 2222 2223 2224 2225 2226 2227 2228
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2229 2230
	NULL
};
L
Linus Torvalds 已提交
2231

2232
static cpumask_var_t mce_device_initialized;
2233

2234 2235 2236 2237 2238
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2239 2240
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
static __cpuinit int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2241
{
2242
	struct device *dev;
L
Linus Torvalds 已提交
2243
	int err;
2244
	int i, j;
2245

A
Andreas Herrmann 已提交
2246
	if (!mce_available(&boot_cpu_data))
2247 2248
		return -EIO;

2249 2250 2251
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2252 2253
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2254
	dev->release = &mce_device_release;
2255

2256
	err = device_register(dev);
2257 2258 2259
	if (err)
		return err;

2260 2261
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2262 2263 2264
		if (err)
			goto error;
	}
2265
	for (j = 0; j < mca_cfg.banks; j++) {
2266
		err = device_create_file(dev, &mce_banks[j].attr);
2267 2268 2269
		if (err)
			goto error2;
	}
2270
	cpumask_set_cpu(cpu, mce_device_initialized);
2271
	per_cpu(mce_device, cpu) = dev;
2272

2273
	return 0;
2274
error2:
2275
	while (--j >= 0)
2276
		device_remove_file(dev, &mce_banks[j].attr);
2277
error:
I
Ingo Molnar 已提交
2278
	while (--i >= 0)
2279
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2280

2281
	device_unregister(dev);
2282

2283 2284 2285
	return err;
}

2286
static __cpuinit void mce_device_remove(unsigned int cpu)
2287
{
2288
	struct device *dev = per_cpu(mce_device, cpu);
2289 2290
	int i;

2291
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2292 2293
		return;

2294 2295
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2296

2297
	for (i = 0; i < mca_cfg.banks; i++)
2298
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2299

2300 2301
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2302
	per_cpu(mce_device, cpu) = NULL;
2303 2304
}

2305
/* Make sure there are no machine checks on offlined CPUs. */
2306
static void __cpuinit mce_disable_cpu(void *h)
2307
{
A
Andi Kleen 已提交
2308
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2309
	int i;
2310

2311
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2312
		return;
2313

A
Andi Kleen 已提交
2314 2315
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2316
	for (i = 0; i < mca_cfg.banks; i++) {
2317
		struct mce_bank *b = &mce_banks[i];
2318

2319
		if (b->init)
2320
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2321
	}
2322 2323
}

2324
static void __cpuinit mce_reenable_cpu(void *h)
2325
{
A
Andi Kleen 已提交
2326
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2327
	int i;
2328

2329
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2330
		return;
I
Ingo Molnar 已提交
2331

A
Andi Kleen 已提交
2332 2333
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2334
	for (i = 0; i < mca_cfg.banks; i++) {
2335
		struct mce_bank *b = &mce_banks[i];
2336

2337
		if (b->init)
2338
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2339
	}
2340 2341
}

2342
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
I
Ingo Molnar 已提交
2343 2344
static int __cpuinit
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2345 2346
{
	unsigned int cpu = (unsigned long)hcpu;
2347
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2348

2349
	switch (action & ~CPU_TASKS_FROZEN) {
2350
	case CPU_ONLINE:
2351
		mce_device_create(cpu);
2352 2353
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2354 2355
		break;
	case CPU_DEAD:
2356 2357
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2358
		mce_device_remove(cpu);
C
Chen Gong 已提交
2359
		mce_intel_hcpu_update(cpu);
2360
		break;
2361
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2362
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2363
		del_timer_sync(t);
2364 2365
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2366
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2367
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2368
		break;
2369 2370 2371
	}

	if (action == CPU_POST_DEAD) {
A
Andi Kleen 已提交
2372 2373
		/* intentionally ignoring frozen here */
		cmci_rediscover(cpu);
2374
	}
2375

2376
	return NOTIFY_OK;
2377 2378
}

2379
static struct notifier_block mce_cpu_notifier __cpuinitdata = {
2380 2381 2382
	.notifier_call = mce_cpu_callback,
};

2383
static __init void mce_init_banks(void)
2384 2385 2386
{
	int i;

2387
	for (i = 0; i < mca_cfg.banks; i++) {
2388
		struct mce_bank *b = &mce_banks[i];
2389
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2390

2391
		sysfs_attr_init(&a->attr);
2392 2393
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2394 2395 2396 2397

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2398 2399 2400
	}
}

2401
static __init int mcheck_init_device(void)
2402 2403 2404 2405
{
	int err;
	int i = 0;

L
Linus Torvalds 已提交
2406 2407
	if (!mce_available(&boot_cpu_data))
		return -EIO;
2408

2409
	zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL);
2410

2411
	mce_init_banks();
2412

2413
	err = subsys_system_register(&mce_subsys, NULL);
2414 2415
	if (err)
		return err;
2416 2417

	for_each_online_cpu(i) {
2418
		err = mce_device_create(i);
2419 2420
		if (err)
			return err;
2421 2422
	}

2423
	register_syscore_ops(&mce_syscore_ops);
2424
	register_hotcpu_notifier(&mce_cpu_notifier);
2425 2426 2427

	/* register character device /dev/mcelog */
	misc_register(&mce_chrdev_device);
I
Ingo Molnar 已提交
2428

L
Linus Torvalds 已提交
2429 2430
	return err;
}
2431
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2432

2433 2434 2435 2436 2437 2438 2439 2440 2441
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
	mce_disabled = 1;
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2442

2443 2444
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2445
{
2446
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2447

2448 2449
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2450

2451 2452
	return dmce;
}
I
Ingo Molnar 已提交
2453

2454 2455 2456 2457 2458 2459 2460 2461
static void mce_reset(void)
{
	cpu_missing = 0;
	atomic_set(&mce_fake_paniced, 0);
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2462

2463 2464 2465 2466
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2467 2468
}

2469
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2470
{
2471 2472 2473
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2474 2475
}

2476 2477
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2478

2479
static int __init mcheck_debugfs_init(void)
2480
{
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2492
}
2493
late_initcall(mcheck_debugfs_init);
2494
#endif