mce.c 57.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
I
Ingo Molnar 已提交
46 47
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
48

49
#include "mce-internal.h"
50

51
static DEFINE_MUTEX(mce_chrdev_read_mutex);
52

53
#define rcu_dereference_check_mce(p) \
54
	rcu_dereference_index_check((p), \
55
			      rcu_read_lock_sched_held() || \
56
			      lockdep_is_held(&mce_chrdev_read_mutex))
57

58 59 60
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

61 62
#define SPINUNIT 100	/* 100ns */

63 64
atomic_t mce_entry;

65 66
DEFINE_PER_CPU(unsigned, mce_exception_count);

67
struct mce_bank *mce_banks __read_mostly;
68

69
struct mca_config mca_cfg __read_mostly = {
70
	.bootlog  = -1,
71 72 73 74 75 76 77
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
78 79
	.tolerant = 1,
	.monarch_timeout = -1
80 81
};

82 83 84 85
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
86

87 88
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

89 90 91
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

92 93 94 95
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
96 97 98 99
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

100 101
static DEFINE_PER_CPU(struct work_struct, mce_work);

102 103
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

104 105 106 107 108 109
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);

110 111 112 113
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
114
	m->cpu = m->extcpu = smp_processor_id();
115
	rdtscll(m->tsc);
116 117 118 119 120 121 122
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
123 124
}

125 126 127
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
128 129 130 131 132 133
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

134
static struct mce_log mcelog = {
135 136 137
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
138
};
L
Linus Torvalds 已提交
139 140 141 142

void mce_log(struct mce *mce)
{
	unsigned next, entry;
143
	int ret = 0;
I
Ingo Molnar 已提交
144

145 146 147
	/* Emit the trace record: */
	trace_mce_record(mce);

148 149 150 151
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
	if (ret == NOTIFY_STOP)
		return;

L
Linus Torvalds 已提交
152
	mce->finished = 0;
M
Mike Waychison 已提交
153
	wmb();
L
Linus Torvalds 已提交
154
	for (;;) {
155
		entry = rcu_dereference_check_mce(mcelog.next);
156
		for (;;) {
157

I
Ingo Molnar 已提交
158 159 160 161 162
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
163
			if (entry >= MCE_LOG_LEN) {
164 165
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
166 167
				return;
			}
I
Ingo Molnar 已提交
168
			/* Old left over entry. Skip: */
169 170 171 172
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
173
			break;
L
Linus Torvalds 已提交
174 175 176 177 178 179 180
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
181
	wmb();
L
Linus Torvalds 已提交
182
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
183
	wmb();
L
Linus Torvalds 已提交
184

185
	mce->finished = 1;
186
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
187 188
}

B
Borislav Petkov 已提交
189 190 191 192
static void drain_mcelog_buffer(void)
{
	unsigned int next, i, prev = 0;

193
	next = ACCESS_ONCE(mcelog.next);
B
Borislav Petkov 已提交
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211

	do {
		struct mce *m;

		/* drain what was logged during boot */
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
			unsigned retries = 1;

			m = &mcelog.entry[i];

			while (!m->finished) {
				if (time_after_eq(jiffies, start + 2*retries))
					retries++;

				cpu_relax();

				if (!m->finished && retries >= 4) {
212
					pr_err("skipping error being logged currently!\n");
B
Borislav Petkov 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225 226
					break;
				}
			}
			smp_rmb();
			atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
		}

		memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
}


227 228 229
void mce_register_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
B
Borislav Petkov 已提交
230
	drain_mcelog_buffer();
231 232 233 234 235 236 237 238 239
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
240
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
241
{
242 243
	int ret = 0;

H
Huang Ying 已提交
244
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
245
	       m->extcpu, m->mcgstatus, m->bank, m->status);
246

247
	if (m->ip) {
H
Huang Ying 已提交
248
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
249 250 251
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
252
		if (m->cs == __KERNEL_CS)
253
			print_symbol("{%s}", m->ip);
254
		pr_cont("\n");
L
Linus Torvalds 已提交
255
	}
256

H
Huang Ying 已提交
257
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
258
	if (m->addr)
259
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
260
	if (m->misc)
261
		pr_cont("MISC %llx ", m->misc);
262

263
	pr_cont("\n");
264 265 266 267
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
268
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
269 270
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
271 272 273

	/*
	 * Print out human-readable details about the MCE error,
274
	 * (if the CPU has an implementation for that)
275
	 */
276 277 278 279 280
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
281 282
}

283 284 285 286
#define PANIC_TIMEOUT 5 /* 5 seconds */

static atomic_t mce_paniced;

287 288 289
static int fake_panic;
static atomic_t mce_fake_paniced;

290 291 292 293
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
294

295 296 297 298
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
299
	if (panic_timeout == 0)
300
		panic_timeout = mca_cfg.panic_timeout;
301 302 303
	panic("Panicing machine check CPU died");
}

304
static void mce_panic(char *msg, struct mce *final, char *exp)
305
{
306
	int i, apei_err = 0;
307

308 309 310 311 312 313 314
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
		if (atomic_inc_return(&mce_paniced) > 1)
			wait_for_panic();
		barrier();
315

316 317 318 319 320 321 322
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
		if (atomic_inc_return(&mce_fake_paniced) > 1)
			return;
	}
323
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
324
	for (i = 0; i < MCE_LOG_LEN; i++) {
325
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
326 327
		if (!(m->status & MCI_STATUS_VAL))
			continue;
328
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
329
			print_mce(m);
330 331 332
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
333 334 335 336 337
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
338
			continue;
H
Hidetoshi Seto 已提交
339 340
		if (!(m->status & MCI_STATUS_UC))
			continue;
341
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
342
			print_mce(m);
343 344 345
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
346
	}
347
	if (final) {
H
Hidetoshi Seto 已提交
348
		print_mce(final);
349 350 351
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
352
	if (cpu_missing)
H
Huang Ying 已提交
353
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
354
	if (exp)
H
Huang Ying 已提交
355
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
356 357
	if (!fake_panic) {
		if (panic_timeout == 0)
358
			panic_timeout = mca_cfg.panic_timeout;
359 360
		panic(msg);
	} else
H
Huang Ying 已提交
361
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
362
}
L
Linus Torvalds 已提交
363

364 365 366 367
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
368
	unsigned bank = __this_cpu_read(injectm.bank);
369

370
	if (msr == mca_cfg.rip_msr)
371
		return offsetof(struct mce, ip);
372
	if (msr == MSR_IA32_MCx_STATUS(bank))
373
		return offsetof(struct mce, status);
374
	if (msr == MSR_IA32_MCx_ADDR(bank))
375
		return offsetof(struct mce, addr);
376
	if (msr == MSR_IA32_MCx_MISC(bank))
377 378 379 380 381 382
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

383 384 385 386
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
387

T
Tejun Heo 已提交
388
	if (__this_cpu_read(injectm.finished)) {
389
		int offset = msr_to_offset(msr);
390

391 392 393 394
		if (offset < 0)
			return 0;
		return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
	}
395 396 397 398 399 400 401 402 403 404 405

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

406 407 408 409 410
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
411
	if (__this_cpu_read(injectm.finished)) {
412
		int offset = msr_to_offset(msr);
413

414 415 416 417
		if (offset >= 0)
			*(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
		return;
	}
418 419 420
	wrmsrl(msr, v);
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
439 440 441 442 443 444 445 446

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
447 448
		}
		/* Use accurate RIP reporting if available. */
449 450
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
451 452 453
	}
}

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
/*
 * Simple lockless ring to communicate PFNs from the exception handler with the
 * process context work function. This is vastly simplified because there's
 * only a single reader and a single writer.
 */
#define MCE_RING_SIZE 16	/* we use one entry less */

struct mce_ring {
	unsigned short start;
	unsigned short end;
	unsigned long ring[MCE_RING_SIZE];
};
static DEFINE_PER_CPU(struct mce_ring, mce_ring);

/* Runs with CPU affinity in workqueue */
static int mce_ring_empty(void)
{
	struct mce_ring *r = &__get_cpu_var(mce_ring);

	return r->start == r->end;
}

static int mce_ring_get(unsigned long *pfn)
{
	struct mce_ring *r;
	int ret = 0;

	*pfn = 0;
	get_cpu();
	r = &__get_cpu_var(mce_ring);
	if (r->start == r->end)
		goto out;
	*pfn = r->ring[r->start];
	r->start = (r->start + 1) % MCE_RING_SIZE;
	ret = 1;
out:
	put_cpu();
	return ret;
}

/* Always runs in MCE context with preempt off */
static int mce_ring_add(unsigned long pfn)
{
	struct mce_ring *r = &__get_cpu_var(mce_ring);
	unsigned next;

	next = (r->end + 1) % MCE_RING_SIZE;
	if (next == r->start)
		return -1;
	r->ring[r->end] = pfn;
	wmb();
	r->end = next;
	return 0;
}

A
Andi Kleen 已提交
509
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
510
{
511
	if (mca_cfg.disabled)
512
		return 0;
513
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
514 515
}

516 517
static void mce_schedule_work(void)
{
518 519
	if (!mce_ring_empty())
		schedule_work(&__get_cpu_var(mce_work));
520 521
}

522 523 524
DEFINE_PER_CPU(struct irq_work, mce_irq_work);

static void mce_irq_work_cb(struct irq_work *entry)
525
{
526
	mce_notify_irq();
527
	mce_schedule_work();
528 529 530 531 532
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
533
		mce_notify_irq();
534 535 536 537 538 539 540
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
541 542 543
		return;
	}

544
	irq_work_queue(&__get_cpu_var(mce_irq_work));
545 546
}

547 548 549 550 551 552 553 554 555 556 557 558 559
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
560
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
561 562 563 564 565 566 567
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

568 569
DEFINE_PER_CPU(unsigned, mce_poll_count);

570
/*
571 572 573 574
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
575 576 577 578 579 580 581 582 583
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
584
 */
585
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
586 587 588 589
{
	struct mce m;
	int i;

590
	this_cpu_inc(mce_poll_count);
591

592
	mce_gather_info(&m, NULL);
593

594
	for (i = 0; i < mca_cfg.banks; i++) {
595
		if (!mce_banks[i].ctl || !test_bit(i, *b))
596 597 598 599 600 601 602 603
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
604
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
605 606 607 608
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
609 610
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
611 612 613
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
614
		if (!(flags & MCP_UC) &&
615
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
616 617
			continue;

618
		mce_read_aux(&m, i);
619 620 621 622 623 624 625

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
626
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
627
			mce_log(&m);
628 629 630 631

		/*
		 * Clear state for this bank.
		 */
632
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
633 634 635 636 637 638
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
639 640

	sync_core();
641
}
642
EXPORT_SYMBOL_GPL(machine_check_poll);
643

644 645 646 647
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
648 649
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
650
{
651
	int i, ret = 0;
652

653
	for (i = 0; i < mca_cfg.banks; i++) {
654
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
655
		if (m->status & MCI_STATUS_VAL) {
656
			__set_bit(i, validp);
657 658 659
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
660
		if (mce_severity(m, mca_cfg.tolerant, msg) >= MCE_PANIC_SEVERITY)
661
			ret = 1;
662
	}
663
	return ret;
664 665
}

666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
static int mce_timed_out(u64 *t)
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
	if (atomic_read(&mce_paniced))
		wait_for_panic();
691
	if (!mca_cfg.monarch_timeout)
692 693 694
		goto out;
	if ((s64)*t < SPINUNIT) {
		/* CHECKME: Make panic default for 1 too? */
695
		if (mca_cfg.tolerant < 1)
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
			mce_panic("Timeout synchronizing machine check over CPUs",
				  NULL, NULL);
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
719
 * Also this detects the case of a machine check event coming from outer
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
745 746
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
747 748 749 750 751 752 753 754 755 756 757 758 759
					    &nmsg);
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
760
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
761
		mce_panic("Fatal Machine check", m, msg);
762 763 764 765 766 767 768 769 770 771 772

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
773
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
		mce_panic("Machine check from unknown source", NULL, NULL);

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
793
static int mce_start(int *no_way_out)
794
{
H
Hidetoshi Seto 已提交
795
	int order;
796
	int cpus = num_online_cpus();
797
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
798

H
Hidetoshi Seto 已提交
799 800
	if (!timeout)
		return -1;
801

H
Hidetoshi Seto 已提交
802
	atomic_add(*no_way_out, &global_nwo);
803 804 805 806
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
807
	order = atomic_inc_return(&mce_callin);
808 809 810 811 812 813 814

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
		if (mce_timed_out(&timeout)) {
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
815
			return -1;
816 817 818 819
		}
		ndelay(SPINUNIT);
	}

820 821 822 823
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
824

H
Hidetoshi Seto 已提交
825 826 827 828
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
829
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
830 831 832 833 834 835 836 837 838 839 840 841 842 843
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
			if (mce_timed_out(&timeout)) {
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
844 845 846
	}

	/*
H
Hidetoshi Seto 已提交
847
	 * Cache the global no_way_out state.
848
	 */
H
Hidetoshi Seto 已提交
849 850 851
	*no_way_out = atomic_read(&global_nwo);

	return order;
852 853 854 855 856 857 858 859 860
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
861
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

921 922 923 924
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
925
 * parser). So only support physical addresses up to page granuality for now.
926 927 928 929 930
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
931
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
932
		return 0;
933
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
934 935 936 937
		return 0;
	return 1;
}

938 939 940 941
static void mce_clear_state(unsigned long *toclear)
{
	int i;

942
	for (i = 0; i < mca_cfg.banks; i++) {
943
		if (test_bit(i, toclear))
944
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
945 946 947
	}
}

948 949 950 951 952 953 954 955 956 957 958
/*
 * Need to save faulting physical address associated with a process
 * in the machine check handler some place where we can grab it back
 * later in mce_notify_process()
 */
#define	MCE_INFO_MAX	16

struct mce_info {
	atomic_t		inuse;
	struct task_struct	*t;
	__u64			paddr;
959
	int			restartable;
960 961
} mce_info[MCE_INFO_MAX];

962
static void mce_save_info(__u64 addr, int c)
963 964 965 966 967 968 969
{
	struct mce_info *mi;

	for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) {
		if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) {
			mi->t = current;
			mi->paddr = addr;
970
			mi->restartable = c;
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
			return;
		}
	}

	mce_panic("Too many concurrent recoverable errors", NULL, NULL);
}

static struct mce_info *mce_find_info(void)
{
	struct mce_info *mi;

	for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++)
		if (atomic_read(&mi->inuse) && mi->t == current)
			return mi;
	return NULL;
}

static void mce_clear_info(struct mce_info *mi)
{
	atomic_set(&mi->inuse, 0);
}

993 994 995 996 997 998 999
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1000 1001 1002 1003
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1004
 */
I
Ingo Molnar 已提交
1005
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1006
{
1007
	struct mca_config *cfg = &mca_cfg;
1008
	struct mce m, *final;
L
Linus Torvalds 已提交
1009
	int i;
1010 1011 1012 1013 1014 1015
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1016
	int order;
1017 1018
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1019
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1020 1021 1022 1023 1024 1025 1026
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1027
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1028
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1029
	char *msg = "Unknown";
L
Linus Torvalds 已提交
1030

1031 1032
	atomic_inc(&mce_entry);

1033
	this_cpu_inc(mce_exception_count);
1034

1035
	if (!cfg->banks)
1036
		goto out;
L
Linus Torvalds 已提交
1037

1038
	mce_gather_info(&m, regs);
1039

1040 1041 1042
	final = &__get_cpu_var(mces_seen);
	*final = m;

1043
	memset(valid_banks, 0, sizeof(valid_banks));
1044
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1045

L
Linus Torvalds 已提交
1046 1047
	barrier();

A
Andi Kleen 已提交
1048
	/*
1049 1050 1051
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1052 1053 1054 1055
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1056 1057 1058 1059 1060
	/*
	 * Go through all the banks in exclusion of the other CPUs.
	 * This way we don't report duplicated events on shared banks
	 * because the first one to see it will clear it.
	 */
H
Hidetoshi Seto 已提交
1061
	order = mce_start(&no_way_out);
1062
	for (i = 0; i < cfg->banks; i++) {
1063
		__clear_bit(i, toclear);
1064 1065
		if (!test_bit(i, valid_banks))
			continue;
1066
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1067
			continue;
1068 1069

		m.misc = 0;
L
Linus Torvalds 已提交
1070 1071 1072
		m.addr = 0;
		m.bank = i;

1073
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1074 1075 1076
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1077
		/*
A
Andi Kleen 已提交
1078 1079
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1080
		 */
1081
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1082
			!no_way_out)
1083 1084 1085 1086 1087
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1088
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1089

1090
		severity = mce_severity(&m, cfg->tolerant, NULL);
1091

A
Andi Kleen 已提交
1092 1093 1094 1095 1096 1097 1098 1099
		/*
		 * When machine check was for corrected handler don't touch,
		 * unless we're panicing.
		 */
		if (severity == MCE_KEEP_SEVERITY && !no_way_out)
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1100 1101 1102 1103 1104
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1105 1106
		}

1107
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1108

1109 1110 1111 1112 1113
		/*
		 * Action optional error. Queue address for later processing.
		 * When the ring overflows we just ignore the AO error.
		 * RED-PEN add some logging mechanism when
		 * usable_address or mce_add_ring fails.
1114
		 * RED-PEN don't ignore overflow for mca_cfg.tolerant == 0
1115 1116 1117 1118
		 */
		if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
			mce_ring_add(m.addr >> PAGE_SHIFT);

1119
		mce_log(&m);
L
Linus Torvalds 已提交
1120

1121 1122 1123
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1124 1125 1126
		}
	}

1127 1128 1129
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1130 1131 1132
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1133
	/*
1134 1135
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1136
	 */
1137 1138
	if (mce_end(order) < 0)
		no_way_out = worst >= MCE_PANIC_SEVERITY;
1139 1140

	/*
1141 1142 1143 1144
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1145
	 */
1146
	if (cfg->tolerant < 3) {
1147 1148 1149 1150
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
			/* schedule action before return to userland */
1151
			mce_save_info(m.addr, m.mcgstatus & MCG_STATUS_RIPV);
1152 1153 1154 1155 1156
			set_thread_flag(TIF_MCE_NOTIFY);
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1157

1158 1159
	if (worst > 0)
		mce_report_event(regs);
1160
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1161
out:
1162
	atomic_dec(&mce_entry);
1163
	sync_core();
L
Linus Torvalds 已提交
1164
}
1165
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1166

1167 1168
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1169
{
1170 1171
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1172 1173 1174
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1175 1176

	return 0;
1177
}
1178
#endif
1179 1180

/*
1181 1182 1183 1184 1185 1186
 * Called in process context that interrupted by MCE and marked with
 * TIF_MCE_NOTIFY, just before returning to erroneous userland.
 * This code is allowed to sleep.
 * Attempt possible recovery such as calling the high level VM handler to
 * process any corrupted pages, and kill/signal current process if required.
 * Action required errors are handled here.
1187 1188 1189 1190
 */
void mce_notify_process(void)
{
	unsigned long pfn;
1191
	struct mce_info *mi = mce_find_info();
1192
	int flags = MF_ACTION_REQUIRED;
1193 1194 1195 1196 1197 1198 1199 1200 1201

	if (!mi)
		mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL);
	pfn = mi->paddr >> PAGE_SHIFT;

	clear_thread_flag(TIF_MCE_NOTIFY);

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 mi->paddr);
1202 1203 1204 1205 1206
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
1207 1208 1209
	if (!mi->restartable)
		flags |= MF_MUST_KILL;
	if (memory_failure(pfn, MCE_VECTOR, flags) < 0) {
1210 1211 1212 1213
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	mce_clear_info(mi);
1214 1215
}

1216 1217 1218 1219 1220
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
 * placed into the "ring").
 */
1221 1222
static void mce_process_work(struct work_struct *dummy)
{
1223 1224 1225 1226
	unsigned long pfn;

	while (mce_ring_get(&pfn))
		memory_failure(pfn, MCE_VECTOR, 0);
1227 1228
}

1229 1230 1231
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1232
 * @cpu: The CPU on which the event occurred.
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1243
void mce_log_therm_throt_event(__u64 status)
1244 1245 1246
{
	struct mce m;

1247
	mce_setup(&m);
1248 1249 1250 1251 1252 1253
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1254
/*
1255 1256 1257
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1258
 */
T
Thomas Gleixner 已提交
1259
static unsigned long check_interval = 5 * 60; /* 5 minutes */
I
Ingo Molnar 已提交
1260

T
Thomas Gleixner 已提交
1261
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1262
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1263

C
Chen Gong 已提交
1264 1265 1266 1267 1268 1269 1270 1271
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

static unsigned long (*mce_adjust_timer)(unsigned long interval) =
	mce_adjust_timer_default;

T
Thomas Gleixner 已提交
1272
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1273
{
T
Thomas Gleixner 已提交
1274 1275
	struct timer_list *t = &__get_cpu_var(mce_timer);
	unsigned long iv;
1276 1277 1278

	WARN_ON(smp_processor_id() != data);

1279
	if (mce_available(__this_cpu_ptr(&cpu_info))) {
1280 1281
		machine_check_poll(MCP_TIMESTAMP,
				&__get_cpu_var(mce_poll_banks));
C
Chen Gong 已提交
1282
		mce_intel_cmci_poll();
I
Ingo Molnar 已提交
1283
	}
L
Linus Torvalds 已提交
1284 1285

	/*
1286 1287
	 * Alert userspace if needed.  If we logged an MCE, reduce the
	 * polling interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1288
	 */
T
Thomas Gleixner 已提交
1289
	iv = __this_cpu_read(mce_next_interval);
C
Chen Gong 已提交
1290
	if (mce_notify_irq()) {
1291
		iv = max(iv / 2, (unsigned long) HZ/100);
C
Chen Gong 已提交
1292
	} else {
T
Thomas Gleixner 已提交
1293
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
C
Chen Gong 已提交
1294 1295
		iv = mce_adjust_timer(iv);
	}
T
Thomas Gleixner 已提交
1296
	__this_cpu_write(mce_next_interval, iv);
C
Chen Gong 已提交
1297 1298 1299 1300 1301 1302
	/* Might have become 0 after CMCI storm subsided */
	if (iv) {
		t->expires = jiffies + iv;
		add_timer_on(t, smp_processor_id());
	}
}
1303

C
Chen Gong 已提交
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
	struct timer_list *t = &__get_cpu_var(mce_timer);
	unsigned long when = jiffies + interval;
	unsigned long iv = __this_cpu_read(mce_next_interval);

	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1322 1323
}

1324 1325 1326 1327 1328 1329 1330 1331 1332
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1333 1334
static void mce_do_trigger(struct work_struct *work)
{
1335
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1336 1337 1338 1339
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1340
/*
1341 1342 1343
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1344
 */
1345
int mce_notify_irq(void)
1346
{
1347 1348 1349
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1350
	if (test_and_clear_bit(0, &mce_need_notify)) {
1351 1352
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1353

1354
		if (mce_helper[0])
1355
			schedule_work(&mce_trigger_work);
1356

1357
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1358
			pr_info(HW_ERR "Machine check events logged\n");
1359 1360

		return 1;
L
Linus Torvalds 已提交
1361
	}
1362 1363
	return 0;
}
1364
EXPORT_SYMBOL_GPL(mce_notify_irq);
1365

H
Hidetoshi Seto 已提交
1366
static int __cpuinit __mcheck_cpu_mce_banks_init(void)
1367 1368
{
	int i;
1369
	u8 num_banks = mca_cfg.banks;
1370

1371
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1372 1373
	if (!mce_banks)
		return -ENOMEM;
1374 1375

	for (i = 0; i < num_banks; i++) {
1376
		struct mce_bank *b = &mce_banks[i];
1377

1378 1379 1380 1381 1382 1383
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1384
/*
L
Linus Torvalds 已提交
1385 1386
 * Initialize Machine Checks for a CPU.
 */
1387
static int __cpuinit __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1388
{
1389
	unsigned b;
I
Ingo Molnar 已提交
1390
	u64 cap;
L
Linus Torvalds 已提交
1391 1392

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1393 1394

	b = cap & MCG_BANKCNT_MASK;
1395
	if (!mca_cfg.banks)
1396
		pr_info("CPU supports %d MCE banks\n", b);
1397

1398
	if (b > MAX_NR_BANKS) {
1399
		pr_warn("Using only %u machine check banks out of %u\n",
1400 1401 1402 1403 1404
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1405 1406 1407
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1408
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1409
		int err = __mcheck_cpu_mce_banks_init();
1410

1411 1412
		if (err)
			return err;
L
Linus Torvalds 已提交
1413
	}
1414

1415
	/* Use accurate RIP reporting if available. */
1416
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1417
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1418

A
Andi Kleen 已提交
1419
	if (cap & MCG_SER_P)
1420
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1421

1422 1423 1424
	return 0;
}

1425
static void __mcheck_cpu_init_generic(void)
1426
{
1427
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1428
	mce_banks_t all_banks;
1429 1430 1431
	u64 cap;
	int i;

1432 1433 1434
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1435 1436 1437
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1438
	bitmap_fill(all_banks, MAX_NR_BANKS);
1439
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1440 1441 1442

	set_in_cr4(X86_CR4_MCE);

1443
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1444 1445 1446
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1447
	for (i = 0; i < mca_cfg.banks; i++) {
1448
		struct mce_bank *b = &mce_banks[i];
1449

1450
		if (!b->init)
1451
			continue;
1452 1453
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1454
	}
L
Linus Torvalds 已提交
1455 1456
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1485
/* Add per CPU specific workarounds here */
1486
static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1487
{
1488 1489
	struct mca_config *cfg = &mca_cfg;

1490
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1491
		pr_info("unknown CPU type - not enabling MCE support\n");
1492 1493 1494
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1495
	/* This should be disabled by the BIOS, but isn't always */
1496
	if (c->x86_vendor == X86_VENDOR_AMD) {
1497
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1498 1499 1500 1501 1502
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1503
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1504
		}
1505
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1506 1507 1508 1509
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1510
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1511
		}
1512 1513 1514 1515
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1516
		 if (c->x86 == 6 && cfg->banks > 0)
1517
			mce_banks[0].ctl = 0;
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544

		 /*
		  * Turn off MC4_MISC thresholding banks on those models since
		  * they're not supported there.
		  */
		 if (c->x86 == 0x15 &&
		     (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			 int i;
			 u64 val, hwcr;
			 bool need_toggle;
			 u32 msrs[] = {
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
			 };

			 rdmsrl(MSR_K7_HWCR, hwcr);

			 /* McStatusWrEn has to be set */
			 need_toggle = !(hwcr & BIT(18));

			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));

			 for (i = 0; i < ARRAY_SIZE(msrs); i++) {
				 rdmsrl(msrs[i], val);

				 /* CntP bit set? */
B
Borislav Petkov 已提交
1545 1546 1547
				 if (val & BIT_64(62)) {
					val &= ~BIT_64(62);
					wrmsrl(msrs[i], val);
1548 1549 1550 1551 1552 1553 1554
				 }
			 }

			 /* restore old settings */
			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr);
		 }
L
Linus Torvalds 已提交
1555
	}
1556

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1567
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1568
			mce_banks[0].init = 0;
1569 1570 1571 1572 1573 1574

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1575 1576
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1577

1578 1579 1580 1581
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1582 1583
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1584 1585 1586

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1587
	}
1588 1589 1590
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1591
		cfg->panic_timeout = 30;
1592 1593

	return 0;
1594
}
L
Linus Torvalds 已提交
1595

1596
static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1597 1598
{
	if (c->x86 != 5)
1599 1600
		return 0;

1601 1602
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1603
		intel_p5_mcheck_init(c);
1604
		return 1;
1605 1606 1607
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1608
		return 1;
1609 1610
		break;
	}
1611 1612

	return 0;
1613 1614
}

1615
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1616 1617 1618 1619
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
C
Chen Gong 已提交
1620
		mce_adjust_timer = mce_intel_adjust_timer;
L
Linus Torvalds 已提交
1621
		break;
1622 1623 1624
	case X86_VENDOR_AMD:
		mce_amd_feature_init(c);
		break;
L
Linus Torvalds 已提交
1625 1626 1627 1628 1629
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1630
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1631
{
C
Chen Gong 已提交
1632
	unsigned long iv = mce_adjust_timer(check_interval * HZ);
1633

T
Thomas Gleixner 已提交
1634
	__this_cpu_write(mce_next_interval, iv);
1635

1636
	if (mca_cfg.ignore_ce || !iv)
1637 1638
		return;

T
Thomas Gleixner 已提交
1639
	t->expires = round_jiffies(jiffies + iv);
1640
	add_timer_on(t, smp_processor_id());
1641 1642
}

T
Thomas Gleixner 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651
static void __mcheck_cpu_init_timer(void)
{
	struct timer_list *t = &__get_cpu_var(mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1652 1653 1654
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1655
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1656 1657 1658 1659 1660 1661 1662
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1663
/*
L
Linus Torvalds 已提交
1664
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1665
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1666
 */
1667
void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1668
{
1669
	if (mca_cfg.disabled)
1670 1671
		return;

1672 1673
	if (__mcheck_cpu_ancient_init(c))
		return;
1674

1675
	if (!mce_available(c))
L
Linus Torvalds 已提交
1676 1677
		return;

1678
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1679
		mca_cfg.disabled = true;
1680 1681 1682
		return;
	}

1683 1684
	machine_check_vector = do_machine_check;

1685 1686 1687
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
1688
	INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
1689
	init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb);
L
Linus Torvalds 已提交
1690 1691 1692
}

/*
1693
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1694 1695
 */

1696 1697 1698
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1699

1700
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1701
{
1702
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1703

1704 1705 1706
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1707

T
Tim Hockin 已提交
1708 1709 1710 1711
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1712 1713
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1714

1715
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1716

1717
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1718 1719
}

1720
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1721
{
1722
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1723

1724 1725
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1726

1727
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1728 1729 1730 1731

	return 0;
}

1732 1733
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1734
	unsigned long *cpu_tsc = (unsigned long *)data;
1735

L
Linus Torvalds 已提交
1736
	rdtscll(cpu_tsc[smp_processor_id()]);
1737
}
L
Linus Torvalds 已提交
1738

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1755 1756 1757 1758 1759 1760
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1782 1783
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1784
{
I
Ingo Molnar 已提交
1785
	char __user *buf = ubuf;
1786
	unsigned long *cpu_tsc;
1787
	unsigned prev, next;
L
Linus Torvalds 已提交
1788 1789
	int i, err;

1790
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1791 1792 1793
	if (!cpu_tsc)
		return -ENOMEM;

1794
	mutex_lock(&mce_chrdev_read_mutex);
1795 1796 1797 1798 1799 1800 1801

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1802
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1803 1804

	/* Only supports full reads right now */
1805 1806 1807
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1808 1809

	err = 0;
1810 1811 1812 1813
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1814
			struct mce *m = &mcelog.entry[i];
1815

H
Hidetoshi Seto 已提交
1816
			while (!m->finished) {
1817
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1818
					memset(m, 0, sizeof(*m));
1819 1820 1821
					goto timeout;
				}
				cpu_relax();
1822
			}
1823
			smp_rmb();
H
Hidetoshi Seto 已提交
1824 1825
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1826 1827
timeout:
			;
1828
		}
L
Linus Torvalds 已提交
1829

1830 1831 1832 1833 1834
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1835

1836
	synchronize_sched();
L
Linus Torvalds 已提交
1837

1838 1839 1840 1841
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1842
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1843

1844
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1845 1846 1847 1848
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1849
			smp_rmb();
H
Hidetoshi Seto 已提交
1850 1851
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1852
		}
1853
	}
1854 1855 1856 1857 1858

	if (err)
		err = -EFAULT;

out:
1859
	mutex_unlock(&mce_chrdev_read_mutex);
1860
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1861

1862
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1863 1864
}

1865
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1866
{
1867
	poll_wait(file, &mce_chrdev_wait, wait);
1868
	if (rcu_access_index(mcelog.next))
1869
		return POLLIN | POLLRDNORM;
1870 1871
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1872 1873 1874
	return 0;
}

1875 1876
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1877 1878
{
	int __user *p = (int __user *)arg;
1879

L
Linus Torvalds 已提交
1880
	if (!capable(CAP_SYS_ADMIN))
1881
		return -EPERM;
I
Ingo Molnar 已提交
1882

L
Linus Torvalds 已提交
1883
	switch (cmd) {
1884
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1885 1886
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1887
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1888 1889
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1890 1891

		do {
L
Linus Torvalds 已提交
1892
			flags = mcelog.flags;
1893
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1894

1895
		return put_user(flags, p);
L
Linus Torvalds 已提交
1896 1897
	}
	default:
1898 1899
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1900 1901
}

1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
			 size_t usize, loff_t *off)
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1923 1924 1925
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1926
	.write			= mce_chrdev_write,
1927 1928 1929
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1930 1931
};

1932
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1933 1934 1935 1936 1937
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

H
Hidetoshi Seto 已提交
1938
/*
1939 1940 1941 1942
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1943 1944 1945
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1946 1947
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1948
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
1949
 */
L
Linus Torvalds 已提交
1950 1951
static int __init mcheck_enable(char *str)
{
1952 1953
	struct mca_config *cfg = &mca_cfg;

1954
	if (*str == 0) {
1955
		enable_p5_mce();
1956 1957
		return 1;
	}
1958 1959
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1960
	if (!strcmp(str, "off"))
1961
		cfg->disabled = true;
1962
	else if (!strcmp(str, "no_cmci"))
1963
		cfg->cmci_disabled = true;
1964
	else if (!strcmp(str, "dont_log_ce"))
1965
		cfg->dont_log_ce = true;
1966
	else if (!strcmp(str, "ignore_ce"))
1967
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1968
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1969
		cfg->bootlog = (str[0] == 'b');
1970
	else if (!strcmp(str, "bios_cmci_threshold"))
1971
		cfg->bios_cmci_threshold = true;
1972
	else if (isdigit(str[0])) {
1973
		get_option(&str, &(cfg->tolerant));
1974 1975
		if (*str == ',') {
			++str;
1976
			get_option(&str, &(cfg->monarch_timeout));
1977 1978
		}
	} else {
1979
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1980 1981
		return 0;
	}
1982
	return 1;
L
Linus Torvalds 已提交
1983
}
1984
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1985

1986
int __init mcheck_init(void)
1987
{
1988 1989
	mcheck_intel_therm_init();

1990 1991 1992
	return 0;
}

1993
/*
1994
 * mce_syscore: PM support
1995
 */
L
Linus Torvalds 已提交
1996

1997 1998 1999 2000
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2001
static int mce_disable_error_reporting(void)
2002 2003 2004
{
	int i;

2005
	for (i = 0; i < mca_cfg.banks; i++) {
2006
		struct mce_bank *b = &mce_banks[i];
2007

2008
		if (b->init)
2009
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2010
	}
2011 2012 2013
	return 0;
}

2014
static int mce_syscore_suspend(void)
2015
{
2016
	return mce_disable_error_reporting();
2017 2018
}

2019
static void mce_syscore_shutdown(void)
2020
{
2021
	mce_disable_error_reporting();
2022 2023
}

I
Ingo Molnar 已提交
2024 2025 2026 2027 2028
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2029
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2030
{
2031
	__mcheck_cpu_init_generic();
2032
	__mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2033 2034
}

2035
static struct syscore_ops mce_syscore_ops = {
2036 2037 2038
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2039 2040
};

2041
/*
2042
 * mce_device: Sysfs support
2043 2044
 */

2045 2046
static void mce_cpu_restart(void *data)
{
2047
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2048
		return;
2049 2050
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2051 2052
}

L
Linus Torvalds 已提交
2053
/* Reinit MCEs after user configuration changes */
2054 2055
static void mce_restart(void)
{
2056
	mce_timer_delete_all();
2057
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2058 2059
}

2060
/* Toggle features for corrected errors */
2061
static void mce_disable_cmci(void *data)
2062
{
2063
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2064 2065 2066 2067 2068 2069
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2070
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2071 2072 2073 2074
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2075
		__mcheck_cpu_init_timer();
2076 2077
}

2078
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2079
	.name		= "machinecheck",
2080
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2081 2082
};

2083
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2084 2085 2086

__cpuinitdata
void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2087

2088
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2089 2090 2091
{
	return container_of(attr, struct mce_bank, attr);
}
2092

2093
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2094 2095
			 char *buf)
{
2096
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2097 2098
}

2099
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2100
			const char *buf, size_t size)
2101
{
H
Hidetoshi Seto 已提交
2102
	u64 new;
I
Ingo Molnar 已提交
2103

H
Hidetoshi Seto 已提交
2104
	if (strict_strtoull(buf, 0, &new) < 0)
2105
		return -EINVAL;
I
Ingo Molnar 已提交
2106

2107
	attr_to_bank(attr)->ctl = new;
2108
	mce_restart();
I
Ingo Molnar 已提交
2109

H
Hidetoshi Seto 已提交
2110
	return size;
2111
}
2112

I
Ingo Molnar 已提交
2113
static ssize_t
2114
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2115
{
2116
	strcpy(buf, mce_helper);
2117
	strcat(buf, "\n");
2118
	return strlen(mce_helper) + 1;
2119 2120
}

2121
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2122
				const char *buf, size_t siz)
2123 2124
{
	char *p;
I
Ingo Molnar 已提交
2125

2126 2127 2128
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2129

2130
	if (p)
I
Ingo Molnar 已提交
2131 2132
		*p = 0;

2133
	return strlen(mce_helper) + !!p;
2134 2135
}

2136 2137
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2138 2139 2140 2141 2142 2143 2144
			     const char *buf, size_t size)
{
	u64 new;

	if (strict_strtoull(buf, 0, &new) < 0)
		return -EINVAL;

2145
	if (mca_cfg.ignore_ce ^ !!new) {
2146 2147
		if (new) {
			/* disable ce features */
2148 2149
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2150
			mca_cfg.ignore_ce = true;
2151 2152
		} else {
			/* enable ce features */
2153
			mca_cfg.ignore_ce = false;
2154 2155 2156 2157 2158 2159
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2160 2161
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2162 2163 2164 2165 2166 2167 2168
				 const char *buf, size_t size)
{
	u64 new;

	if (strict_strtoull(buf, 0, &new) < 0)
		return -EINVAL;

2169
	if (mca_cfg.cmci_disabled ^ !!new) {
2170 2171
		if (new) {
			/* disable cmci */
2172
			on_each_cpu(mce_disable_cmci, NULL, 1);
2173
			mca_cfg.cmci_disabled = true;
2174 2175
		} else {
			/* enable cmci */
2176
			mca_cfg.cmci_disabled = false;
2177 2178 2179 2180 2181 2182
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2183 2184
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2185 2186
				      const char *buf, size_t size)
{
2187
	ssize_t ret = device_store_int(s, attr, buf, size);
2188 2189 2190 2191
	mce_restart();
	return ret;
}

2192
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2193
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2194
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2195
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2196

2197 2198
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2199 2200
	&check_interval
};
I
Ingo Molnar 已提交
2201

2202
static struct dev_ext_attribute dev_attr_ignore_ce = {
2203 2204
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2205 2206
};

2207
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2208 2209
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2210 2211
};

2212 2213 2214 2215 2216 2217 2218 2219
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2220 2221
	NULL
};
L
Linus Torvalds 已提交
2222

2223
static cpumask_var_t mce_device_initialized;
2224

2225 2226 2227 2228 2229
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2230 2231
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
static __cpuinit int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2232
{
2233
	struct device *dev;
L
Linus Torvalds 已提交
2234
	int err;
2235
	int i, j;
2236

A
Andreas Herrmann 已提交
2237
	if (!mce_available(&boot_cpu_data))
2238 2239
		return -EIO;

2240 2241 2242
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2243 2244
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2245
	dev->release = &mce_device_release;
2246

2247
	err = device_register(dev);
2248 2249 2250
	if (err)
		return err;

2251 2252
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2253 2254 2255
		if (err)
			goto error;
	}
2256
	for (j = 0; j < mca_cfg.banks; j++) {
2257
		err = device_create_file(dev, &mce_banks[j].attr);
2258 2259 2260
		if (err)
			goto error2;
	}
2261
	cpumask_set_cpu(cpu, mce_device_initialized);
2262
	per_cpu(mce_device, cpu) = dev;
2263

2264
	return 0;
2265
error2:
2266
	while (--j >= 0)
2267
		device_remove_file(dev, &mce_banks[j].attr);
2268
error:
I
Ingo Molnar 已提交
2269
	while (--i >= 0)
2270
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2271

2272
	device_unregister(dev);
2273

2274 2275 2276
	return err;
}

2277
static __cpuinit void mce_device_remove(unsigned int cpu)
2278
{
2279
	struct device *dev = per_cpu(mce_device, cpu);
2280 2281
	int i;

2282
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2283 2284
		return;

2285 2286
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2287

2288
	for (i = 0; i < mca_cfg.banks; i++)
2289
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2290

2291 2292
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2293
	per_cpu(mce_device, cpu) = NULL;
2294 2295
}

2296
/* Make sure there are no machine checks on offlined CPUs. */
2297
static void __cpuinit mce_disable_cpu(void *h)
2298
{
A
Andi Kleen 已提交
2299
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2300
	int i;
2301

2302
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2303
		return;
2304

A
Andi Kleen 已提交
2305 2306
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2307
	for (i = 0; i < mca_cfg.banks; i++) {
2308
		struct mce_bank *b = &mce_banks[i];
2309

2310
		if (b->init)
2311
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2312
	}
2313 2314
}

2315
static void __cpuinit mce_reenable_cpu(void *h)
2316
{
A
Andi Kleen 已提交
2317
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2318
	int i;
2319

2320
	if (!mce_available(__this_cpu_ptr(&cpu_info)))
2321
		return;
I
Ingo Molnar 已提交
2322

A
Andi Kleen 已提交
2323 2324
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2325
	for (i = 0; i < mca_cfg.banks; i++) {
2326
		struct mce_bank *b = &mce_banks[i];
2327

2328
		if (b->init)
2329
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2330
	}
2331 2332
}

2333
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
I
Ingo Molnar 已提交
2334 2335
static int __cpuinit
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2336 2337
{
	unsigned int cpu = (unsigned long)hcpu;
2338
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2339

2340
	switch (action & ~CPU_TASKS_FROZEN) {
2341
	case CPU_ONLINE:
2342
		mce_device_create(cpu);
2343 2344
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2345 2346
		break;
	case CPU_DEAD:
2347 2348
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2349
		mce_device_remove(cpu);
C
Chen Gong 已提交
2350
		mce_intel_hcpu_update(cpu);
2351
		break;
2352
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2353
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2354
		del_timer_sync(t);
2355 2356
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2357
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2358
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2359
		break;
2360 2361 2362
	}

	if (action == CPU_POST_DEAD) {
A
Andi Kleen 已提交
2363
		/* intentionally ignoring frozen here */
2364
		cmci_rediscover();
2365
	}
2366

2367
	return NOTIFY_OK;
2368 2369
}

2370
static struct notifier_block mce_cpu_notifier __cpuinitdata = {
2371 2372 2373
	.notifier_call = mce_cpu_callback,
};

2374
static __init void mce_init_banks(void)
2375 2376 2377
{
	int i;

2378
	for (i = 0; i < mca_cfg.banks; i++) {
2379
		struct mce_bank *b = &mce_banks[i];
2380
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2381

2382
		sysfs_attr_init(&a->attr);
2383 2384
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2385 2386 2387 2388

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2389 2390 2391
	}
}

2392
static __init int mcheck_init_device(void)
2393 2394 2395 2396
{
	int err;
	int i = 0;

L
Linus Torvalds 已提交
2397 2398
	if (!mce_available(&boot_cpu_data))
		return -EIO;
2399

2400
	zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL);
2401

2402
	mce_init_banks();
2403

2404
	err = subsys_system_register(&mce_subsys, NULL);
2405 2406
	if (err)
		return err;
2407 2408

	for_each_online_cpu(i) {
2409
		err = mce_device_create(i);
2410 2411
		if (err)
			return err;
2412 2413
	}

2414
	register_syscore_ops(&mce_syscore_ops);
2415
	register_hotcpu_notifier(&mce_cpu_notifier);
2416 2417 2418

	/* register character device /dev/mcelog */
	misc_register(&mce_chrdev_device);
I
Ingo Molnar 已提交
2419

L
Linus Torvalds 已提交
2420 2421
	return err;
}
2422
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2423

2424 2425 2426 2427 2428
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2429
	mca_cfg.disabled = true;
2430 2431 2432
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2433

2434 2435
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2436
{
2437
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2438

2439 2440
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2441

2442 2443
	return dmce;
}
I
Ingo Molnar 已提交
2444

2445 2446 2447 2448 2449 2450 2451 2452
static void mce_reset(void)
{
	cpu_missing = 0;
	atomic_set(&mce_fake_paniced, 0);
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2453

2454 2455 2456 2457
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2458 2459
}

2460
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2461
{
2462 2463 2464
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2465 2466
}

2467 2468
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2469

2470
static int __init mcheck_debugfs_init(void)
2471
{
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2483
}
2484
late_initcall(mcheck_debugfs_init);
2485
#endif