mce.c 54.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/ras.h>
39
#include <linux/smp.h>
I
Ingo Molnar 已提交
40
#include <linux/fs.h>
41
#include <linux/mm.h>
42
#include <linux/debugfs.h>
43
#include <linux/irq_work.h>
44
#include <linux/export.h>
45
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
46

47
#include <asm/intel-family.h>
48
#include <asm/processor.h>
49
#include <asm/traps.h>
A
Andy Lutomirski 已提交
50
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
51 52
#include <asm/mce.h>
#include <asm/msr.h>
53
#include <asm/reboot.h>
L
Linus Torvalds 已提交
54

55
#include "mce-internal.h"
56

57
static DEFINE_MUTEX(mce_log_mutex);
58

59 60 61
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

62
#define SPINUNIT		100	/* 100ns */
63

64 65
DEFINE_PER_CPU(unsigned, mce_exception_count);

66
struct mce_bank *mce_banks __read_mostly;
67
struct mce_vendor_flags mce_flags __read_mostly;
68

69
struct mca_config mca_cfg __read_mostly = {
70
	.bootlog  = -1,
71 72 73 74 75 76 77
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
78 79
	.tolerant = 1,
	.monarch_timeout = -1
80 81
};

82
static DEFINE_PER_CPU(struct mce, mces_seen);
83 84
static unsigned long mce_need_notify;
static int cpu_missing;
85

86 87 88 89
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
90 91 92 93
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

94 95 96 97 98 99 100 101 102
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

103 104
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
105

106 107
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

108 109 110 111
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
112
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
113

114 115 116 117
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
118
	m->cpu = m->extcpu = smp_processor_id();
119 120 121 122 123 124 125
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
126 127 128

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
129 130
}

131 132 133
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

134
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
135
{
136
	if (!mce_gen_pool_add(m))
137
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
138 139
}

140
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
141
{
142
	mutex_lock(&mce_log_mutex);
143
	mce_log(m);
144
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
145
}
146
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
147

148
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
149

150 151 152 153 154 155
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
156 157
static atomic_t num_notifiers;

158 159
void mce_register_decode_chain(struct notifier_block *nb)
{
160 161
	atomic_inc(&num_notifiers);

162
	WARN_ON(nb->priority > MCE_PRIO_LOWEST && nb->priority < MCE_PRIO_EDAC);
163

164 165 166 167 168 169
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
170 171
	atomic_dec(&num_notifiers);

172 173 174 175
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

223
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
224
{
225 226 227 228
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
229

230
	if (m->ip) {
H
Huang Ying 已提交
231
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
232
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
233
			m->cs, m->ip);
234

L
Linus Torvalds 已提交
235
		if (m->cs == __KERNEL_CS)
236
			print_symbol("{%s}", m->ip);
237
		pr_cont("\n");
L
Linus Torvalds 已提交
238
	}
239

H
Huang Ying 已提交
240
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
241
	if (m->addr)
242
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
243
	if (m->misc)
244
		pr_cont("MISC %llx ", m->misc);
245

246 247 248 249 250 251 252
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

253
	pr_cont("\n");
254 255 256 257
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
258
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
259 260
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
261 262 263 264 265 266 267
}

static void print_mce(struct mce *m)
{
	int ret = 0;

	__print_mce(m);
268 269 270

	/*
	 * Print out human-readable details about the MCE error,
271
	 * (if the CPU has an implementation for that)
272
	 */
273 274 275 276 277
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
278 279
}

280 281
#define PANIC_TIMEOUT 5 /* 5 seconds */

282
static atomic_t mce_panicked;
283

284
static int fake_panic;
285
static atomic_t mce_fake_panicked;
286

287 288 289 290
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
291

292 293 294 295
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
296
	if (panic_timeout == 0)
297
		panic_timeout = mca_cfg.panic_timeout;
298 299 300
	panic("Panicing machine check CPU died");
}

301
static void mce_panic(const char *msg, struct mce *final, char *exp)
302
{
303 304 305
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
306

307 308 309 310
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
311
		if (atomic_inc_return(&mce_panicked) > 1)
312 313
			wait_for_panic();
		barrier();
314

315 316 317 318
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
319
		if (atomic_inc_return(&mce_fake_panicked) > 1)
320 321
			return;
	}
322
	pending = mce_gen_pool_prepare_records();
323
	/* First print corrected ones that are still unlogged */
324 325
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
326
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
327
			print_mce(m);
328 329 330
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
331 332
	}
	/* Now print uncorrected but with the final one last */
333 334
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
335 336
		if (!(m->status & MCI_STATUS_UC))
			continue;
337
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
338
			print_mce(m);
339 340 341
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
342
	}
343
	if (final) {
H
Hidetoshi Seto 已提交
344
		print_mce(final);
345 346 347
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
348
	if (cpu_missing)
H
Huang Ying 已提交
349
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
350
	if (exp)
H
Huang Ying 已提交
351
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
352 353
	if (!fake_panic) {
		if (panic_timeout == 0)
354
			panic_timeout = mca_cfg.panic_timeout;
355 356
		panic(msg);
	} else
H
Huang Ying 已提交
357
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
358
}
L
Linus Torvalds 已提交
359

360 361 362 363
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
364
	unsigned bank = __this_cpu_read(injectm.bank);
365

366
	if (msr == mca_cfg.rip_msr)
367
		return offsetof(struct mce, ip);
368
	if (msr == msr_ops.status(bank))
369
		return offsetof(struct mce, status);
370
	if (msr == msr_ops.addr(bank))
371
		return offsetof(struct mce, addr);
372
	if (msr == msr_ops.misc(bank))
373 374 375 376 377 378
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

379 380 381 382
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
383

T
Tejun Heo 已提交
384
	if (__this_cpu_read(injectm.finished)) {
385
		int offset = msr_to_offset(msr);
386

387 388
		if (offset < 0)
			return 0;
389
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
390
	}
391 392

	if (rdmsrl_safe(msr, &v)) {
393
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
394 395 396 397 398 399 400 401
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

402 403 404 405 406
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
407
	if (__this_cpu_read(injectm.finished)) {
408
		int offset = msr_to_offset(msr);
409

410
		if (offset >= 0)
411
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
412 413
		return;
	}
414 415 416
	wrmsrl(msr, v);
}

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
435 436 437 438 439 440 441 442

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
443 444
		}
		/* Use accurate RIP reporting if available. */
445 446
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
447 448 449
	}
}

A
Andi Kleen 已提交
450
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
451
{
452
	if (mca_cfg.disabled)
453
		return 0;
454
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
455 456
}

457 458
static void mce_schedule_work(void)
{
459
	if (!mce_gen_pool_empty())
460
		schedule_work(&mce_work);
461 462
}

463
static void mce_irq_work_cb(struct irq_work *entry)
464
{
465
	mce_schedule_work();
466 467 468 469 470
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
471
		mce_notify_irq();
472 473 474 475 476 477 478
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
479 480 481
		return;
	}

482
	irq_work_queue(&mce_irq_work);
483 484
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
	if (memory_error(m) &&
	    !(m->status & MCI_STATUS_UC) &&
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

579 580 581 582 583 584 585 586 587
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
588
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
589 590 591 592 593
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
594
}
595 596
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
597
	.priority	= MCE_PRIO_SRAO,
598
};
599

600 601 602 603 604 605 606 607
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

608
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
609 610 611 612 613 614 615 616 617 618
		return NOTIFY_DONE;

	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
619
	.priority	= MCE_PRIO_LOWEST,
620 621
};

622 623 624 625 626 627
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
628
		m->misc = mce_rdmsrl(msr_ops.misc(i));
629

630
	if (m->status & MCI_STATUS_ADDRV) {
631
		m->addr = mce_rdmsrl(msr_ops.addr(i));
632 633 634 635

		/*
		 * Mask the reported address by the reported granularity.
		 */
636
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
637 638 639 640
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
641 642 643 644 645 646 647 648 649 650

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
651
	}
652

653 654 655 656 657 658
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
659 660
}

661 662
DEFINE_PER_CPU(unsigned, mce_poll_count);

663
/*
664 665 666 667
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
668 669 670 671 672 673 674 675 676
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
677
 */
678
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
679
{
680
	bool error_seen = false;
681
	struct mce m;
682
	int severity;
683 684
	int i;

685
	this_cpu_inc(mce_poll_count);
686

687
	mce_gather_info(&m, NULL);
688

689 690
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
691

692
	for (i = 0; i < mca_cfg.banks; i++) {
693
		if (!mce_banks[i].ctl || !test_bit(i, *b))
694 695 696 697 698 699 700
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
701
		m.status = mce_rdmsrl(msr_ops.status(i));
702 703 704 705
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
706 707
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
708 709 710
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
711
		if (!(flags & MCP_UC) &&
712
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
713 714
			continue;

715 716
		error_seen = true;

717
		mce_read_aux(&m, i);
718

719 720
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
721 722
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
723
				m.severity = severity;
724

725 726 727 728
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
729
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
730
			mce_log(&m);
B
Borislav Petkov 已提交
731
		else if (mce_usable_address(&m)) {
732 733 734 735 736 737 738
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
739
		}
740 741 742 743

		/*
		 * Clear state for this bank.
		 */
744
		mce_wrmsrl(msr_ops.status(i), 0);
745 746 747 748 749 750
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
751 752

	sync_core();
753

754
	return error_seen;
755
}
756
EXPORT_SYMBOL_GPL(machine_check_poll);
757

758 759 760 761
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
762 763
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
764
{
765
	int i, ret = 0;
766
	char *tmp;
767

768
	for (i = 0; i < mca_cfg.banks; i++) {
769
		m->status = mce_rdmsrl(msr_ops.status(i));
770
		if (m->status & MCI_STATUS_VAL) {
771
			__set_bit(i, validp);
772 773 774
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
775 776 777

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
778
			ret = 1;
779
		}
780
	}
781
	return ret;
782 783
}

784 785 786 787 788 789 790 791 792 793 794 795 796 797
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
798
static int mce_timed_out(u64 *t, const char *msg)
799 800 801 802 803 804 805 806
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
807
	if (atomic_read(&mce_panicked))
808
		wait_for_panic();
809
	if (!mca_cfg.monarch_timeout)
810 811
		goto out;
	if ((s64)*t < SPINUNIT) {
812
		if (mca_cfg.tolerant <= 1)
813
			mce_panic(msg, NULL, NULL);
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
835
 * Also this detects the case of a machine check event coming from outer
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
861 862
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
863
					    &nmsg, true);
864 865 866 867 868 869 870 871 872 873 874 875
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
876
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
877
		mce_panic("Fatal machine check", m, msg);
878 879 880 881 882 883 884 885 886 887 888

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
889
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
890
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
909
static int mce_start(int *no_way_out)
910
{
H
Hidetoshi Seto 已提交
911
	int order;
912
	int cpus = num_online_cpus();
913
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
914

H
Hidetoshi Seto 已提交
915 916
	if (!timeout)
		return -1;
917

H
Hidetoshi Seto 已提交
918
	atomic_add(*no_way_out, &global_nwo);
919
	/*
920 921
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
922
	 */
923
	order = atomic_inc_return(&mce_callin);
924 925 926 927 928

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
929 930
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
931
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
932
			return -1;
933 934 935 936
		}
		ndelay(SPINUNIT);
	}

937 938 939 940
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
941

H
Hidetoshi Seto 已提交
942 943 944 945
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
946
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
947 948 949 950 951 952 953 954
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
955 956
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
957 958 959 960 961
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
962 963 964
	}

	/*
H
Hidetoshi Seto 已提交
965
	 * Cache the global no_way_out state.
966
	 */
H
Hidetoshi Seto 已提交
967 968 969
	*no_way_out = atomic_read(&global_nwo);

	return order;
970 971 972 973 974 975 976 977 978
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
979
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1000 1001
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1014 1015
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1045
	for (i = 0; i < mca_cfg.banks; i++) {
1046
		if (test_bit(i, toclear))
1047
			mce_wrmsrl(msr_ops.status(i), 0);
1048 1049 1050
	}
}

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1065 1066 1067 1068 1069 1070 1071
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1072 1073 1074 1075
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1076
 */
I
Ingo Molnar 已提交
1077
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1078
{
1079
	struct mca_config *cfg = &mca_cfg;
1080
	struct mce m, *final;
L
Linus Torvalds 已提交
1081
	int i;
1082 1083
	int worst = 0;
	int severity;
1084

1085 1086 1087 1088
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1089
	int order = -1;
1090 1091
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1092
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1093 1094 1095 1096 1097 1098 1099
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1100
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1101
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1102
	char *msg = "Unknown";
1103 1104 1105 1106 1107 1108

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
1109
	int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1110

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	/*
	 * Cases where we avoid rendezvous handler timeout:
	 * 1) If this CPU is offline.
	 *
	 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
	 *  skip those CPUs which remain looping in the 1st kernel - see
	 *  crash_nmi_callback().
	 *
	 * Note: there still is a small window between kexec-ing and the new,
	 * kdump kernel establishing a new #MC handler where a broadcasted MCE
	 * might not get handled properly.
	 */
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
1125 1126 1127 1128 1129 1130 1131 1132 1133
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1134
	ist_enter(regs);
1135

1136
	this_cpu_inc(mce_exception_count);
1137

1138
	if (!cfg->banks)
1139
		goto out;
L
Linus Torvalds 已提交
1140

1141
	mce_gather_info(&m, regs);
1142
	m.tsc = rdtsc();
1143

1144
	final = this_cpu_ptr(&mces_seen);
1145 1146
	*final = m;

1147
	memset(valid_banks, 0, sizeof(valid_banks));
1148
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1149

L
Linus Torvalds 已提交
1150 1151
	barrier();

A
Andi Kleen 已提交
1152
	/*
1153 1154 1155
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1156 1157 1158 1159
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1160
	/*
1161 1162
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1163
	 */
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1174 1175
		order = mce_start(&no_way_out);

1176
	for (i = 0; i < cfg->banks; i++) {
1177
		__clear_bit(i, toclear);
1178 1179
		if (!test_bit(i, valid_banks))
			continue;
1180
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1181
			continue;
1182 1183

		m.misc = 0;
L
Linus Torvalds 已提交
1184 1185 1186
		m.addr = 0;
		m.bank = i;

1187
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1188 1189 1190
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1191
		/*
A
Andi Kleen 已提交
1192 1193
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1194
		 */
1195
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1196
			!no_way_out)
1197 1198 1199 1200 1201
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1202
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1203

1204
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1205

A
Andi Kleen 已提交
1206
		/*
1207 1208
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1209
		 */
1210 1211
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1212 1213 1214
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1215 1216 1217 1218 1219
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1220 1221
		}

1222
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1223

1224 1225
		/* assuming valid severity level != 0 */
		m.severity = severity;
1226

1227
		mce_log(&m);
L
Linus Torvalds 已提交
1228

1229 1230 1231
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1232 1233 1234
		}
	}

1235 1236 1237
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1238 1239 1240
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1241
	/*
1242 1243
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1244
	 */
A
Ashok Raj 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1257 1258

	/*
1259 1260
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1261
	 */
1262 1263 1264 1265
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1266

1267 1268
	if (worst > 0)
		mce_report_event(regs);
1269
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1270
out:
1271
	sync_core();
1272

1273 1274
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1275

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1288
	}
1289 1290

out_ist:
1291
	ist_exit(regs);
L
Linus Torvalds 已提交
1292
}
1293
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1294

1295 1296
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1297
{
1298 1299
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1300 1301 1302
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1303 1304

	return 0;
1305
}
1306
#endif
1307

L
Linus Torvalds 已提交
1308
/*
1309 1310 1311
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1312
 */
1313
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1314

T
Thomas Gleixner 已提交
1315
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1316
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1317

C
Chen Gong 已提交
1318 1319 1320 1321 1322
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1323
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1324

1325
static void __start_timer(struct timer_list *t, unsigned long interval)
1326
{
1327 1328
	unsigned long when = jiffies + interval;
	unsigned long flags;
1329

1330
	local_irq_save(flags);
1331

1332 1333
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1334 1335

	local_irq_restore(flags);
1336 1337
}

T
Thomas Gleixner 已提交
1338
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1339
{
1340
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1341
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1342
	unsigned long iv;
1343

1344 1345 1346
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1347

1348
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1349
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1350 1351 1352 1353 1354

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1355
	}
L
Linus Torvalds 已提交
1356 1357

	/*
1358 1359
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1360
	 */
1361
	if (mce_notify_irq())
1362
		iv = max(iv / 2, (unsigned long) HZ/100);
1363
	else
T
Thomas Gleixner 已提交
1364
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1365 1366

done:
T
Thomas Gleixner 已提交
1367
	__this_cpu_write(mce_next_interval, iv);
1368
	__start_timer(t, iv);
C
Chen Gong 已提交
1369
}
1370

C
Chen Gong 已提交
1371 1372 1373 1374 1375
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1376
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1377 1378
	unsigned long iv = __this_cpu_read(mce_next_interval);

1379
	__start_timer(t, interval);
1380

C
Chen Gong 已提交
1381 1382
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1383 1384
}

1385 1386 1387 1388 1389 1390 1391 1392 1393
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1394
/*
1395 1396 1397
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1398
 */
1399
int mce_notify_irq(void)
1400
{
1401 1402 1403
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1404
	if (test_and_clear_bit(0, &mce_need_notify)) {
1405
		mce_work_trigger();
1406

1407
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1408
			pr_info(HW_ERR "Machine check events logged\n");
1409 1410

		return 1;
L
Linus Torvalds 已提交
1411
	}
1412 1413
	return 0;
}
1414
EXPORT_SYMBOL_GPL(mce_notify_irq);
1415

1416
static int __mcheck_cpu_mce_banks_init(void)
1417 1418
{
	int i;
1419
	u8 num_banks = mca_cfg.banks;
1420

1421
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1422 1423
	if (!mce_banks)
		return -ENOMEM;
1424 1425

	for (i = 0; i < num_banks; i++) {
1426
		struct mce_bank *b = &mce_banks[i];
1427

1428 1429 1430 1431 1432 1433
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1434
/*
L
Linus Torvalds 已提交
1435 1436
 * Initialize Machine Checks for a CPU.
 */
1437
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1438
{
1439
	unsigned b;
I
Ingo Molnar 已提交
1440
	u64 cap;
L
Linus Torvalds 已提交
1441 1442

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1443 1444

	b = cap & MCG_BANKCNT_MASK;
1445
	if (!mca_cfg.banks)
1446
		pr_info("CPU supports %d MCE banks\n", b);
1447

1448
	if (b > MAX_NR_BANKS) {
1449
		pr_warn("Using only %u machine check banks out of %u\n",
1450 1451 1452 1453 1454
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1455 1456 1457
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1458
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1459
		int err = __mcheck_cpu_mce_banks_init();
1460

1461 1462
		if (err)
			return err;
L
Linus Torvalds 已提交
1463
	}
1464

1465
	/* Use accurate RIP reporting if available. */
1466
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1467
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1468

A
Andi Kleen 已提交
1469
	if (cap & MCG_SER_P)
1470
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1471

1472 1473 1474
	return 0;
}

1475
static void __mcheck_cpu_init_generic(void)
1476
{
1477
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1478
	mce_banks_t all_banks;
1479 1480
	u64 cap;

1481 1482 1483
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1484 1485 1486
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1487
	bitmap_fill(all_banks, MAX_NR_BANKS);
1488
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1489

A
Andy Lutomirski 已提交
1490
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1491

1492
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1493 1494
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1495 1496 1497 1498 1499
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1500

1501
	for (i = 0; i < mca_cfg.banks; i++) {
1502
		struct mce_bank *b = &mce_banks[i];
1503

1504
		if (!b->init)
1505
			continue;
1506 1507
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1508
	}
L
Linus Torvalds 已提交
1509 1510
}

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1539
/* Add per CPU specific workarounds here */
1540
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1541
{
1542 1543
	struct mca_config *cfg = &mca_cfg;

1544
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1545
		pr_info("unknown CPU type - not enabling MCE support\n");
1546 1547 1548
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1549
	/* This should be disabled by the BIOS, but isn't always */
1550
	if (c->x86_vendor == X86_VENDOR_AMD) {
1551
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1552 1553 1554 1555 1556
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1557
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1558
		}
1559
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1560 1561 1562 1563
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1564
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1565
		}
1566 1567 1568 1569
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1570
		if (c->x86 == 6 && cfg->banks > 0)
1571
			mce_banks[0].ctl = 0;
1572

1573 1574 1575 1576 1577 1578 1579
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1590 1591
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1592
			};
1593

1594
			rdmsrl(MSR_K7_HWCR, hwcr);
1595

1596 1597
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1598

1599 1600
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1601

1602 1603 1604
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1605

1606 1607 1608 1609
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1610
	}
1611

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1622
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1623
			mce_banks[0].init = 0;
1624 1625 1626 1627 1628 1629

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1630 1631
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1632

1633 1634 1635 1636
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1637 1638
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1639 1640 1641

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1642
	}
1643 1644 1645
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1646
		cfg->panic_timeout = 30;
1647 1648

	return 0;
1649
}
L
Linus Torvalds 已提交
1650

1651
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1652 1653
{
	if (c->x86 != 5)
1654 1655
		return 0;

1656 1657
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1658
		intel_p5_mcheck_init(c);
1659
		return 1;
1660 1661 1662
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1663
		return 1;
1664
		break;
1665 1666
	default:
		return 0;
1667
	}
1668 1669

	return 0;
1670 1671
}

1672 1673 1674 1675
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1676
{
1677
	if (c->x86_vendor == X86_VENDOR_AMD) {
1678 1679 1680
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1681 1682 1683 1684 1685 1686 1687

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1688 1689
	}
}
1690

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;

	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1701
		break;
1702 1703
		}

L
Linus Torvalds 已提交
1704 1705 1706 1707 1708
	default:
		break;
	}
}

1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1720
static void mce_start_timer(struct timer_list *t)
1721
{
1722
	unsigned long iv = check_interval * HZ;
1723

1724
	if (mca_cfg.ignore_ce || !iv)
1725 1726
		return;

1727 1728
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1729 1730
}

1731 1732 1733 1734 1735 1736 1737 1738
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1739 1740
static void __mcheck_cpu_init_timer(void)
{
1741
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1742 1743
	unsigned int cpu = smp_processor_id();

1744
	setup_pinned_timer(t, mce_timer_fn, cpu);
1745
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1746 1747
}

A
Andi Kleen 已提交
1748 1749 1750
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1751
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1752 1753 1754 1755 1756 1757 1758
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1759
/*
L
Linus Torvalds 已提交
1760
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1761
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1762
 */
1763
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1764
{
1765
	if (mca_cfg.disabled)
1766 1767
		return;

1768 1769
	if (__mcheck_cpu_ancient_init(c))
		return;
1770

1771
	if (!mce_available(c))
L
Linus Torvalds 已提交
1772 1773
		return;

1774
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1775
		mca_cfg.disabled = true;
1776 1777 1778
		return;
	}

1779 1780 1781 1782 1783 1784
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1785 1786
	machine_check_vector = do_machine_check;

1787
	__mcheck_cpu_init_early(c);
1788 1789
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1790
	__mcheck_cpu_init_clear_banks();
1791
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1792 1793
}

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1811 1812
}

1813 1814 1815
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1816
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1832
/*
1833 1834
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1835
 * mce=no_lmce Disables LMCE
1836 1837
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1838 1839 1840
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1841 1842
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1843
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1844
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1845
 */
L
Linus Torvalds 已提交
1846 1847
static int __init mcheck_enable(char *str)
{
1848 1849
	struct mca_config *cfg = &mca_cfg;

1850
	if (*str == 0) {
1851
		enable_p5_mce();
1852 1853
		return 1;
	}
1854 1855
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1856
	if (!strcmp(str, "off"))
1857
		cfg->disabled = true;
1858
	else if (!strcmp(str, "no_cmci"))
1859
		cfg->cmci_disabled = true;
1860 1861
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
1862
	else if (!strcmp(str, "dont_log_ce"))
1863
		cfg->dont_log_ce = true;
1864
	else if (!strcmp(str, "ignore_ce"))
1865
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1866
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1867
		cfg->bootlog = (str[0] == 'b');
1868
	else if (!strcmp(str, "bios_cmci_threshold"))
1869
		cfg->bios_cmci_threshold = true;
1870 1871
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
1872
	else if (isdigit(str[0])) {
1873
		if (get_option(&str, &cfg->tolerant) == 2)
1874
			get_option(&str, &(cfg->monarch_timeout));
1875
	} else {
1876
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1877 1878
		return 0;
	}
1879
	return 1;
L
Linus Torvalds 已提交
1880
}
1881
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1882

1883
int __init mcheck_init(void)
1884
{
1885
	mcheck_intel_therm_init();
1886
	mce_register_decode_chain(&first_nb);
1887
	mce_register_decode_chain(&mce_srao_nb);
1888
	mce_register_decode_chain(&mce_default_nb);
1889
	mcheck_vendor_init_severity();
1890

1891
	INIT_WORK(&mce_work, mce_gen_pool_process);
1892 1893
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1894 1895 1896
	return 0;
}

1897
/*
1898
 * mce_syscore: PM support
1899
 */
L
Linus Torvalds 已提交
1900

1901 1902 1903 1904
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1905
static void mce_disable_error_reporting(void)
1906 1907 1908
{
	int i;

1909
	for (i = 0; i < mca_cfg.banks; i++) {
1910
		struct mce_bank *b = &mce_banks[i];
1911

1912
		if (b->init)
1913
			wrmsrl(msr_ops.ctl(i), 0);
1914
	}
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
1930 1931
}

1932
static int mce_syscore_suspend(void)
1933
{
1934 1935
	vendor_disable_error_reporting();
	return 0;
1936 1937
}

1938
static void mce_syscore_shutdown(void)
1939
{
1940
	vendor_disable_error_reporting();
1941 1942
}

I
Ingo Molnar 已提交
1943 1944 1945 1946 1947
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
1948
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
1949
{
1950
	__mcheck_cpu_init_generic();
1951
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
1952
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
1953 1954
}

1955
static struct syscore_ops mce_syscore_ops = {
1956 1957 1958
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
1959 1960
};

1961
/*
1962
 * mce_device: Sysfs support
1963 1964
 */

1965 1966
static void mce_cpu_restart(void *data)
{
1967
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1968
		return;
1969
	__mcheck_cpu_init_generic();
1970
	__mcheck_cpu_init_clear_banks();
1971
	__mcheck_cpu_init_timer();
1972 1973
}

L
Linus Torvalds 已提交
1974
/* Reinit MCEs after user configuration changes */
1975 1976
static void mce_restart(void)
{
1977
	mce_timer_delete_all();
1978
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
1979 1980
}

1981
/* Toggle features for corrected errors */
1982
static void mce_disable_cmci(void *data)
1983
{
1984
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1985 1986 1987 1988 1989 1990
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
1991
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1992 1993 1994 1995
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
1996
		__mcheck_cpu_init_timer();
1997 1998
}

1999
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2000
	.name		= "machinecheck",
2001
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2002 2003
};

2004
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2005

2006
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2007 2008 2009
{
	return container_of(attr, struct mce_bank, attr);
}
2010

2011
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2012 2013
			 char *buf)
{
2014
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2015 2016
}

2017
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2018
			const char *buf, size_t size)
2019
{
H
Hidetoshi Seto 已提交
2020
	u64 new;
I
Ingo Molnar 已提交
2021

2022
	if (kstrtou64(buf, 0, &new) < 0)
2023
		return -EINVAL;
I
Ingo Molnar 已提交
2024

2025
	attr_to_bank(attr)->ctl = new;
2026
	mce_restart();
I
Ingo Molnar 已提交
2027

H
Hidetoshi Seto 已提交
2028
	return size;
2029
}
2030

2031 2032
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2033 2034 2035 2036
			     const char *buf, size_t size)
{
	u64 new;

2037
	if (kstrtou64(buf, 0, &new) < 0)
2038 2039
		return -EINVAL;

2040
	if (mca_cfg.ignore_ce ^ !!new) {
2041 2042
		if (new) {
			/* disable ce features */
2043 2044
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2045
			mca_cfg.ignore_ce = true;
2046 2047
		} else {
			/* enable ce features */
2048
			mca_cfg.ignore_ce = false;
2049 2050 2051 2052 2053 2054
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2055 2056
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2057 2058 2059 2060
				 const char *buf, size_t size)
{
	u64 new;

2061
	if (kstrtou64(buf, 0, &new) < 0)
2062 2063
		return -EINVAL;

2064
	if (mca_cfg.cmci_disabled ^ !!new) {
2065 2066
		if (new) {
			/* disable cmci */
2067
			on_each_cpu(mce_disable_cmci, NULL, 1);
2068
			mca_cfg.cmci_disabled = true;
2069 2070
		} else {
			/* enable cmci */
2071
			mca_cfg.cmci_disabled = false;
2072 2073 2074 2075 2076 2077
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2078 2079
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2080 2081
				      const char *buf, size_t size)
{
2082
	ssize_t ret = device_store_int(s, attr, buf, size);
2083 2084 2085 2086
	mce_restart();
	return ret;
}

2087
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2088
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2089
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2090

2091 2092
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2093 2094
	&check_interval
};
I
Ingo Molnar 已提交
2095

2096
static struct dev_ext_attribute dev_attr_ignore_ce = {
2097 2098
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2099 2100
};

2101
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2102 2103
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2104 2105
};

2106 2107 2108
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2109
#ifdef CONFIG_X86_MCELOG_LEGACY
2110
	&dev_attr_trigger,
2111
#endif
2112 2113 2114 2115
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2116 2117
	NULL
};
L
Linus Torvalds 已提交
2118

2119
static cpumask_var_t mce_device_initialized;
2120

2121 2122 2123 2124 2125
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2126
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2127
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2128
{
2129
	struct device *dev;
L
Linus Torvalds 已提交
2130
	int err;
2131
	int i, j;
2132

A
Andreas Herrmann 已提交
2133
	if (!mce_available(&boot_cpu_data))
2134 2135
		return -EIO;

2136 2137 2138 2139
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2140 2141 2142
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2143 2144
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2145
	dev->release = &mce_device_release;
2146

2147
	err = device_register(dev);
2148 2149
	if (err) {
		put_device(dev);
2150
		return err;
2151
	}
2152

2153 2154
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2155 2156 2157
		if (err)
			goto error;
	}
2158
	for (j = 0; j < mca_cfg.banks; j++) {
2159
		err = device_create_file(dev, &mce_banks[j].attr);
2160 2161 2162
		if (err)
			goto error2;
	}
2163
	cpumask_set_cpu(cpu, mce_device_initialized);
2164
	per_cpu(mce_device, cpu) = dev;
2165

2166
	return 0;
2167
error2:
2168
	while (--j >= 0)
2169
		device_remove_file(dev, &mce_banks[j].attr);
2170
error:
I
Ingo Molnar 已提交
2171
	while (--i >= 0)
2172
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2173

2174
	device_unregister(dev);
2175

2176 2177 2178
	return err;
}

2179
static void mce_device_remove(unsigned int cpu)
2180
{
2181
	struct device *dev = per_cpu(mce_device, cpu);
2182 2183
	int i;

2184
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2185 2186
		return;

2187 2188
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2189

2190
	for (i = 0; i < mca_cfg.banks; i++)
2191
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2192

2193 2194
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2195
	per_cpu(mce_device, cpu) = NULL;
2196 2197
}

2198
/* Make sure there are no machine checks on offlined CPUs. */
2199
static void mce_disable_cpu(void)
2200
{
2201
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2202
		return;
2203

2204
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2205
		cmci_clear();
2206

2207
	vendor_disable_error_reporting();
2208 2209
}

2210
static void mce_reenable_cpu(void)
2211
{
I
Ingo Molnar 已提交
2212
	int i;
2213

2214
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2215
		return;
I
Ingo Molnar 已提交
2216

2217
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2218
		cmci_reenable();
2219
	for (i = 0; i < mca_cfg.banks; i++) {
2220
		struct mce_bank *b = &mce_banks[i];
2221

2222
		if (b->init)
2223
			wrmsrl(msr_ops.ctl(i), b->ctl);
2224
	}
2225 2226
}

2227
static int mce_cpu_dead(unsigned int cpu)
2228
{
2229
	mce_intel_hcpu_update(cpu);
2230

2231 2232 2233 2234
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2235 2236
}

2237
static int mce_cpu_online(unsigned int cpu)
2238
{
2239
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2240
	int ret;
2241

2242
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2243

2244 2245 2246 2247
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2248
	}
2249
	mce_reenable_cpu();
2250
	mce_start_timer(t);
2251
	return 0;
2252 2253
}

2254 2255
static int mce_cpu_pre_down(unsigned int cpu)
{
2256
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2257 2258 2259 2260 2261 2262 2263

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2264

2265
static __init void mce_init_banks(void)
2266 2267 2268
{
	int i;

2269
	for (i = 0; i < mca_cfg.banks; i++) {
2270
		struct mce_bank *b = &mce_banks[i];
2271
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2272

2273
		sysfs_attr_init(&a->attr);
2274 2275
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2276 2277 2278 2279

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2280 2281 2282
	}
}

2283
static __init int mcheck_init_device(void)
2284 2285 2286
{
	int err;

2287 2288 2289 2290
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2291

2292 2293 2294 2295
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2296

2297
	mce_init_banks();
2298

2299
	err = subsys_system_register(&mce_subsys, NULL);
2300
	if (err)
2301
		goto err_out_mem;
2302

2303 2304 2305 2306
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2307

2308 2309 2310
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2311
		goto err_out_online;
2312

2313 2314 2315 2316
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2317 2318
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2319 2320 2321 2322 2323

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2324
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2325

L
Linus Torvalds 已提交
2326 2327
	return err;
}
2328
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2329

2330 2331 2332 2333 2334
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2335
	mca_cfg.disabled = true;
2336 2337 2338
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2339

2340 2341
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2342
{
2343
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2344

2345 2346
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2347

2348 2349
	return dmce;
}
I
Ingo Molnar 已提交
2350

2351 2352 2353
static void mce_reset(void)
{
	cpu_missing = 0;
2354
	atomic_set(&mce_fake_panicked, 0);
2355 2356 2357 2358
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2359

2360 2361 2362 2363
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2364 2365
}

2366
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2367
{
2368 2369 2370
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2371 2372
}

2373 2374
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2375

2376
static int __init mcheck_debugfs_init(void)
2377
{
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2389
}
2390 2391
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2392
#endif
2393

2394 2395 2396
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2397 2398
static int __init mcheck_late_init(void)
{
2399 2400 2401
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2402
	mcheck_debugfs_init();
2403
	cec_init();
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);