mce.c 55.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/ras.h>
39
#include <linux/smp.h>
I
Ingo Molnar 已提交
40
#include <linux/fs.h>
41
#include <linux/mm.h>
42
#include <linux/debugfs.h>
43
#include <linux/irq_work.h>
44
#include <linux/export.h>
45
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
46

47
#include <asm/intel-family.h>
48
#include <asm/processor.h>
49
#include <asm/traps.h>
A
Andy Lutomirski 已提交
50
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
51 52
#include <asm/mce.h>
#include <asm/msr.h>
53
#include <asm/reboot.h>
54
#include <asm/set_memory.h>
L
Linus Torvalds 已提交
55

56
#include "mce-internal.h"
57

58
static DEFINE_MUTEX(mce_log_mutex);
59

60 61 62
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

63
#define SPINUNIT		100	/* 100ns */
64

65 66
DEFINE_PER_CPU(unsigned, mce_exception_count);

67
struct mce_bank *mce_banks __read_mostly;
68
struct mce_vendor_flags mce_flags __read_mostly;
69

70
struct mca_config mca_cfg __read_mostly = {
71
	.bootlog  = -1,
72 73 74 75 76 77 78
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
79 80
	.tolerant = 1,
	.monarch_timeout = -1
81 82
};

83
static DEFINE_PER_CPU(struct mce, mces_seen);
84 85
static unsigned long mce_need_notify;
static int cpu_missing;
86

87 88 89 90
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
91 92 93 94
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

95 96 97 98 99 100 101 102 103
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

104 105
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
106

107 108
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

109 110 111 112
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
113
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
114

115 116 117 118
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
119
	m->cpu = m->extcpu = smp_processor_id();
120 121 122 123 124 125 126
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
127 128 129

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
130 131
}

132 133 134
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

135
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
136
{
137
	if (!mce_gen_pool_add(m))
138
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
139 140
}

141
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
142
{
143
	mutex_lock(&mce_log_mutex);
144
	mce_log(m);
145
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
146
}
147
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
148

149
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
150

151 152 153 154 155 156
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
157 158
static atomic_t num_notifiers;

159 160
void mce_register_decode_chain(struct notifier_block *nb)
{
161
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
162
		return;
163

164
	atomic_inc(&num_notifiers);
165

166
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
167 168 169 170 171
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
172 173
	atomic_dec(&num_notifiers);

174
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
175 176 177
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

225
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
226
{
227 228 229 230
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
231

232
	if (m->ip) {
H
Huang Ying 已提交
233
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
234
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
235
			m->cs, m->ip);
236

L
Linus Torvalds 已提交
237
		if (m->cs == __KERNEL_CS)
238
			print_symbol("{%s}", m->ip);
239
		pr_cont("\n");
L
Linus Torvalds 已提交
240
	}
241

H
Huang Ying 已提交
242
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
243
	if (m->addr)
244
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
245
	if (m->misc)
246
		pr_cont("MISC %llx ", m->misc);
247

248 249 250 251 252 253 254
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

255
	pr_cont("\n");
256 257 258 259
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
260
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
261 262
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
263 264 265 266 267
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
268
	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
269 270
}

271 272
#define PANIC_TIMEOUT 5 /* 5 seconds */

273
static atomic_t mce_panicked;
274

275
static int fake_panic;
276
static atomic_t mce_fake_panicked;
277

278 279 280 281
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
282

283 284 285 286
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
287
	if (panic_timeout == 0)
288
		panic_timeout = mca_cfg.panic_timeout;
289 290 291
	panic("Panicing machine check CPU died");
}

292
static void mce_panic(const char *msg, struct mce *final, char *exp)
293
{
294 295 296
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
297

298 299 300 301
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
302
		if (atomic_inc_return(&mce_panicked) > 1)
303 304
			wait_for_panic();
		barrier();
305

306 307 308 309
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
310
		if (atomic_inc_return(&mce_fake_panicked) > 1)
311 312
			return;
	}
313
	pending = mce_gen_pool_prepare_records();
314
	/* First print corrected ones that are still unlogged */
315 316
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
317
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
318
			print_mce(m);
319 320 321
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
322 323
	}
	/* Now print uncorrected but with the final one last */
324 325
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
326 327
		if (!(m->status & MCI_STATUS_UC))
			continue;
328
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
329
			print_mce(m);
330 331 332
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
333
	}
334
	if (final) {
H
Hidetoshi Seto 已提交
335
		print_mce(final);
336 337 338
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
339
	if (cpu_missing)
H
Huang Ying 已提交
340
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
341
	if (exp)
H
Huang Ying 已提交
342
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
343 344
	if (!fake_panic) {
		if (panic_timeout == 0)
345
			panic_timeout = mca_cfg.panic_timeout;
346 347
		panic(msg);
	} else
H
Huang Ying 已提交
348
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
349
}
L
Linus Torvalds 已提交
350

351 352 353 354
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
355
	unsigned bank = __this_cpu_read(injectm.bank);
356

357
	if (msr == mca_cfg.rip_msr)
358
		return offsetof(struct mce, ip);
359
	if (msr == msr_ops.status(bank))
360
		return offsetof(struct mce, status);
361
	if (msr == msr_ops.addr(bank))
362
		return offsetof(struct mce, addr);
363
	if (msr == msr_ops.misc(bank))
364 365 366 367 368 369
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

370 371 372 373
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
374

T
Tejun Heo 已提交
375
	if (__this_cpu_read(injectm.finished)) {
376
		int offset = msr_to_offset(msr);
377

378 379
		if (offset < 0)
			return 0;
380
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
381
	}
382 383

	if (rdmsrl_safe(msr, &v)) {
384
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
385 386 387 388 389 390 391 392
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

393 394 395 396 397
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
398
	if (__this_cpu_read(injectm.finished)) {
399
		int offset = msr_to_offset(msr);
400

401
		if (offset >= 0)
402
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
403 404
		return;
	}
405 406 407
	wrmsrl(msr, v);
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
426 427 428 429 430 431 432 433

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
434 435
		}
		/* Use accurate RIP reporting if available. */
436 437
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
438 439 440
	}
}

A
Andi Kleen 已提交
441
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
442
{
443
	if (mca_cfg.disabled)
444
		return 0;
445
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
446 447
}

448 449
static void mce_schedule_work(void)
{
450
	if (!mce_gen_pool_empty())
451
		schedule_work(&mce_work);
452 453
}

454
static void mce_irq_work_cb(struct irq_work *entry)
455
{
456
	mce_schedule_work();
457 458 459 460 461
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
462
		mce_notify_irq();
463 464 465 466 467 468 469
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
470 471 472
		return;
	}

473
	irq_work_queue(&mce_irq_work);
474 475
}

476 477 478 479 480 481 482 483
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
484
	if (!(m->status & MCI_STATUS_ADDRV))
485 486 487 488 489 490
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

491 492 493
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

494 495
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
496

497 498
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
499

500 501 502
	return 1;
}

B
Borislav Petkov 已提交
503
bool mce_is_memory_error(struct mce *m)
504
{
B
Borislav Petkov 已提交
505
	if (m->cpuvendor == X86_VENDOR_AMD) {
506 507 508 509
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
B
Borislav Petkov 已提交
510
	} else if (m->cpuvendor == X86_VENDOR_INTEL) {
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}
B
Borislav Petkov 已提交
531
EXPORT_SYMBOL_GPL(mce_is_memory_error);
532 533 534 535 536 537 538

static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
B
Borislav Petkov 已提交
539
	if (mce_is_memory_error(m) &&
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
	    !(m->status & MCI_STATUS_UC) &&
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

574 575 576 577 578 579 580 581 582
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
583
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
584 585 586 587 588
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
589
}
590 591
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
592
	.priority	= MCE_PRIO_SRAO,
593
};
594

595 596 597 598 599 600 601 602
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

603
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
604 605
		return NOTIFY_DONE;

606 607 608 609 610 611 612 613
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
614
	.priority	= MCE_PRIO_LOWEST,
615 616
};

617 618 619 620 621 622
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
623
		m->misc = mce_rdmsrl(msr_ops.misc(i));
624

625
	if (m->status & MCI_STATUS_ADDRV) {
626
		m->addr = mce_rdmsrl(msr_ops.addr(i));
627 628 629 630

		/*
		 * Mask the reported address by the reported granularity.
		 */
631
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
632 633 634 635
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
636 637 638 639 640 641 642 643 644 645

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
646
	}
647

648 649 650 651 652 653
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
654 655
}

656 657
DEFINE_PER_CPU(unsigned, mce_poll_count);

658
/*
659 660 661 662
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
663 664 665 666 667 668 669 670 671
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
672
 */
673
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
674
{
675
	bool error_seen = false;
676 677 678
	struct mce m;
	int i;

679
	this_cpu_inc(mce_poll_count);
680

681
	mce_gather_info(&m, NULL);
682

683 684
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
685

686
	for (i = 0; i < mca_cfg.banks; i++) {
687
		if (!mce_banks[i].ctl || !test_bit(i, *b))
688 689 690 691 692 693 694
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
695
		m.status = mce_rdmsrl(msr_ops.status(i));
696 697 698 699
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
700 701
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
702 703 704
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
705
		if (!(flags & MCP_UC) &&
706
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
707 708
			continue;

709 710
		error_seen = true;

711
		mce_read_aux(&m, i);
712

713
		m.severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);
714

715 716 717 718
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
719
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
720
			mce_log(&m);
B
Borislav Petkov 已提交
721
		else if (mce_usable_address(&m)) {
722 723 724 725 726 727 728
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
729
		}
730 731 732 733

		/*
		 * Clear state for this bank.
		 */
734
		mce_wrmsrl(msr_ops.status(i), 0);
735 736 737 738 739 740
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
741 742

	sync_core();
743

744
	return error_seen;
745
}
746
EXPORT_SYMBOL_GPL(machine_check_poll);
747

748 749 750 751
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
752 753
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
754
{
755
	int i, ret = 0;
756
	char *tmp;
757

758
	for (i = 0; i < mca_cfg.banks; i++) {
759
		m->status = mce_rdmsrl(msr_ops.status(i));
760
		if (m->status & MCI_STATUS_VAL) {
761
			__set_bit(i, validp);
762 763 764
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
765 766 767

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
768
			ret = 1;
769
		}
770
	}
771
	return ret;
772 773
}

774 775 776 777 778 779 780 781 782 783 784 785 786 787
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
788
static int mce_timed_out(u64 *t, const char *msg)
789 790 791 792 793 794 795 796
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
797
	if (atomic_read(&mce_panicked))
798
		wait_for_panic();
799
	if (!mca_cfg.monarch_timeout)
800 801
		goto out;
	if ((s64)*t < SPINUNIT) {
802
		if (mca_cfg.tolerant <= 1)
803
			mce_panic(msg, NULL, NULL);
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
825
 * Also this detects the case of a machine check event coming from outer
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
851 852
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
853
					    &nmsg, true);
854 855 856 857 858 859 860 861 862 863 864 865
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
866
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
867
		mce_panic("Fatal machine check", m, msg);
868 869 870 871 872 873 874 875 876 877 878

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
879
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
880
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
899
static int mce_start(int *no_way_out)
900
{
H
Hidetoshi Seto 已提交
901
	int order;
902
	int cpus = num_online_cpus();
903
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
904

H
Hidetoshi Seto 已提交
905 906
	if (!timeout)
		return -1;
907

H
Hidetoshi Seto 已提交
908
	atomic_add(*no_way_out, &global_nwo);
909
	/*
910 911
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
912
	 */
913
	order = atomic_inc_return(&mce_callin);
914 915 916 917 918

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
919 920
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
921
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
922
			return -1;
923 924 925 926
		}
		ndelay(SPINUNIT);
	}

927 928 929 930
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
931

H
Hidetoshi Seto 已提交
932 933 934 935
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
936
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
937 938 939 940 941 942 943 944
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
945 946
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
947 948 949 950 951
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
952 953 954
	}

	/*
H
Hidetoshi Seto 已提交
955
	 * Cache the global no_way_out state.
956
	 */
H
Hidetoshi Seto 已提交
957 958 959
	*no_way_out = atomic_read(&global_nwo);

	return order;
960 961 962 963 964 965 966 967 968
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
969
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
990 991
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
992 993 994 995 996 997 998 999 1000 1001 1002 1003
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1004 1005
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1035
	for (i = 0; i < mca_cfg.banks; i++) {
1036
		if (test_bit(i, toclear))
1037
			mce_wrmsrl(msr_ops.status(i), 0);
1038 1039 1040
	}
}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
#if defined(arch_unmap_kpfn) && defined(CONFIG_MEMORY_FAILURE)

void arch_unmap_kpfn(unsigned long pfn)
{
	unsigned long decoy_addr;

	/*
	 * Unmap this page from the kernel 1:1 mappings to make sure
	 * we don't log more errors because of speculative access to
	 * the page.
	 * We would like to just call:
	 *	set_memory_np((unsigned long)pfn_to_kaddr(pfn), 1);
	 * but doing that would radically increase the odds of a
	 * speculative access to the posion page because we'd have
	 * the virtual address of the kernel 1:1 mapping sitting
	 * around in registers.
	 * Instead we get tricky.  We create a non-canonical address
	 * that looks just like the one we want, but has bit 63 flipped.
	 * This relies on set_memory_np() not checking whether we passed
	 * a legal address.
	 */

/*
 * Build time check to see if we have a spare virtual bit. Don't want
 * to leave this until run time because most developers don't have a
 * system that can exercise this code path. This will only become a
 * problem if/when we move beyond 5-level page tables.
 *
 * Hard code "9" here because cpp doesn't grok ilog2(PTRS_PER_PGD)
 */
#if PGDIR_SHIFT + 9 < 63
	decoy_addr = (pfn << PAGE_SHIFT) + (PAGE_OFFSET ^ BIT(63));
#else
#error "no unused virtual bit available"
#endif

	if (set_memory_np(decoy_addr, 1))
		pr_warn("Could not invalidate pfn=0x%lx from 1:1 map\n", pfn);

}
#endif

1097 1098 1099 1100 1101 1102 1103
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1104 1105 1106 1107
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1108
 */
I
Ingo Molnar 已提交
1109
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1110
{
1111
	struct mca_config *cfg = &mca_cfg;
1112
	struct mce m, *final;
L
Linus Torvalds 已提交
1113
	int i;
1114 1115
	int worst = 0;
	int severity;
1116

1117 1118 1119 1120
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1121
	int order = -1;
1122 1123
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1124
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1125 1126 1127 1128 1129 1130 1131
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1132
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1133
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1134
	char *msg = "Unknown";
1135 1136 1137 1138 1139 1140

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
1141
	int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1142

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	/*
	 * Cases where we avoid rendezvous handler timeout:
	 * 1) If this CPU is offline.
	 *
	 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
	 *  skip those CPUs which remain looping in the 1st kernel - see
	 *  crash_nmi_callback().
	 *
	 * Note: there still is a small window between kexec-ing and the new,
	 * kdump kernel establishing a new #MC handler where a broadcasted MCE
	 * might not get handled properly.
	 */
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
1157 1158 1159 1160 1161 1162 1163 1164 1165
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1166
	ist_enter(regs);
1167

1168
	this_cpu_inc(mce_exception_count);
1169

1170
	if (!cfg->banks)
1171
		goto out;
L
Linus Torvalds 已提交
1172

1173
	mce_gather_info(&m, regs);
1174
	m.tsc = rdtsc();
1175

1176
	final = this_cpu_ptr(&mces_seen);
1177 1178
	*final = m;

1179
	memset(valid_banks, 0, sizeof(valid_banks));
1180
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1181

L
Linus Torvalds 已提交
1182 1183
	barrier();

A
Andi Kleen 已提交
1184
	/*
1185 1186 1187
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1188 1189 1190 1191
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1192
	/*
1193 1194
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1195
	 */
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1206 1207
		order = mce_start(&no_way_out);

1208
	for (i = 0; i < cfg->banks; i++) {
1209
		__clear_bit(i, toclear);
1210 1211
		if (!test_bit(i, valid_banks))
			continue;
1212
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1213
			continue;
1214 1215

		m.misc = 0;
L
Linus Torvalds 已提交
1216 1217 1218
		m.addr = 0;
		m.bank = i;

1219
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1220 1221 1222
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1223
		/*
A
Andi Kleen 已提交
1224 1225
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1226
		 */
1227
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1228
			!no_way_out)
1229 1230 1231 1232 1233
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1234
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1235

1236
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1237

A
Andi Kleen 已提交
1238
		/*
1239 1240
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1241
		 */
1242 1243
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1244 1245 1246
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1247 1248 1249 1250 1251
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1252 1253
		}

1254
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1255

1256 1257
		/* assuming valid severity level != 0 */
		m.severity = severity;
1258

1259
		mce_log(&m);
L
Linus Torvalds 已提交
1260

1261 1262 1263
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1264 1265 1266
		}
	}

1267 1268 1269
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1270 1271 1272
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1273
	/*
1274 1275
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1276
	 */
A
Ashok Raj 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1289 1290

	/*
1291 1292
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1293
	 */
1294 1295 1296 1297
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1298

1299 1300
	if (worst > 0)
		mce_report_event(regs);
1301
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1302
out:
1303
	sync_core();
1304

1305 1306
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1307

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1320
	}
1321 1322

out_ist:
1323
	ist_exit(regs);
L
Linus Torvalds 已提交
1324
}
1325
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1326

1327 1328
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1329
{
1330 1331
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1332 1333 1334
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1335 1336

	return 0;
1337
}
1338
#endif
1339

L
Linus Torvalds 已提交
1340
/*
1341 1342 1343
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1344
 */
1345
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1346

T
Thomas Gleixner 已提交
1347
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1348
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1349

C
Chen Gong 已提交
1350 1351 1352 1353 1354
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1355
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1356

1357
static void __start_timer(struct timer_list *t, unsigned long interval)
1358
{
1359 1360
	unsigned long when = jiffies + interval;
	unsigned long flags;
1361

1362
	local_irq_save(flags);
1363

1364 1365
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1366 1367

	local_irq_restore(flags);
1368 1369
}

T
Thomas Gleixner 已提交
1370
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1371
{
1372
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1373
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1374
	unsigned long iv;
1375

1376 1377 1378
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1379

1380
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1381
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1382 1383 1384 1385 1386

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1387
	}
L
Linus Torvalds 已提交
1388 1389

	/*
1390 1391
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1392
	 */
1393
	if (mce_notify_irq())
1394
		iv = max(iv / 2, (unsigned long) HZ/100);
1395
	else
T
Thomas Gleixner 已提交
1396
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1397 1398

done:
T
Thomas Gleixner 已提交
1399
	__this_cpu_write(mce_next_interval, iv);
1400
	__start_timer(t, iv);
C
Chen Gong 已提交
1401
}
1402

C
Chen Gong 已提交
1403 1404 1405 1406 1407
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1408
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1409 1410
	unsigned long iv = __this_cpu_read(mce_next_interval);

1411
	__start_timer(t, interval);
1412

C
Chen Gong 已提交
1413 1414
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1415 1416
}

1417 1418 1419 1420 1421 1422 1423 1424 1425
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1426
/*
1427 1428 1429
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1430
 */
1431
int mce_notify_irq(void)
1432
{
1433 1434 1435
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1436
	if (test_and_clear_bit(0, &mce_need_notify)) {
1437
		mce_work_trigger();
1438

1439
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1440
			pr_info(HW_ERR "Machine check events logged\n");
1441 1442

		return 1;
L
Linus Torvalds 已提交
1443
	}
1444 1445
	return 0;
}
1446
EXPORT_SYMBOL_GPL(mce_notify_irq);
1447

1448
static int __mcheck_cpu_mce_banks_init(void)
1449 1450
{
	int i;
1451
	u8 num_banks = mca_cfg.banks;
1452

1453
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1454 1455
	if (!mce_banks)
		return -ENOMEM;
1456 1457

	for (i = 0; i < num_banks; i++) {
1458
		struct mce_bank *b = &mce_banks[i];
1459

1460 1461 1462 1463 1464 1465
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1466
/*
L
Linus Torvalds 已提交
1467 1468
 * Initialize Machine Checks for a CPU.
 */
1469
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1470
{
1471
	unsigned b;
I
Ingo Molnar 已提交
1472
	u64 cap;
L
Linus Torvalds 已提交
1473 1474

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1475 1476

	b = cap & MCG_BANKCNT_MASK;
1477
	if (!mca_cfg.banks)
1478
		pr_info("CPU supports %d MCE banks\n", b);
1479

1480
	if (b > MAX_NR_BANKS) {
1481
		pr_warn("Using only %u machine check banks out of %u\n",
1482 1483 1484 1485 1486
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1487 1488 1489
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1490
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1491
		int err = __mcheck_cpu_mce_banks_init();
1492

1493 1494
		if (err)
			return err;
L
Linus Torvalds 已提交
1495
	}
1496

1497
	/* Use accurate RIP reporting if available. */
1498
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1499
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1500

A
Andi Kleen 已提交
1501
	if (cap & MCG_SER_P)
1502
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1503

1504 1505 1506
	return 0;
}

1507
static void __mcheck_cpu_init_generic(void)
1508
{
1509
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1510
	mce_banks_t all_banks;
1511 1512
	u64 cap;

1513 1514 1515
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1516 1517 1518
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1519
	bitmap_fill(all_banks, MAX_NR_BANKS);
1520
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1521

A
Andy Lutomirski 已提交
1522
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1523

1524
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1525 1526
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1527 1528 1529 1530 1531
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1532

1533
	for (i = 0; i < mca_cfg.banks; i++) {
1534
		struct mce_bank *b = &mce_banks[i];
1535

1536
		if (!b->init)
1537
			continue;
1538 1539
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1540
	}
L
Linus Torvalds 已提交
1541 1542
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1571
/* Add per CPU specific workarounds here */
1572
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1573
{
1574 1575
	struct mca_config *cfg = &mca_cfg;

1576
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1577
		pr_info("unknown CPU type - not enabling MCE support\n");
1578 1579 1580
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1581
	/* This should be disabled by the BIOS, but isn't always */
1582
	if (c->x86_vendor == X86_VENDOR_AMD) {
1583
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1584 1585 1586 1587 1588
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1589
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1590
		}
1591
		if (c->x86 < 0x11 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1592 1593 1594 1595
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1596
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1597
		}
1598 1599 1600 1601
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1602
		if (c->x86 == 6 && cfg->banks > 0)
1603
			mce_banks[0].ctl = 0;
1604

1605 1606 1607 1608 1609 1610 1611
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1622 1623
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1624
			};
1625

1626
			rdmsrl(MSR_K7_HWCR, hwcr);
1627

1628 1629
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1630

1631 1632
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1633

1634 1635 1636
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1637

1638 1639 1640 1641
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1642
	}
1643

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1654
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1655
			mce_banks[0].init = 0;
1656 1657 1658 1659 1660 1661

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1662 1663
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1664

1665 1666 1667 1668
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1669 1670
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1671 1672 1673

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1674
	}
1675 1676 1677
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1678
		cfg->panic_timeout = 30;
1679 1680

	return 0;
1681
}
L
Linus Torvalds 已提交
1682

1683
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1684 1685
{
	if (c->x86 != 5)
1686 1687
		return 0;

1688 1689
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1690
		intel_p5_mcheck_init(c);
1691
		return 1;
1692 1693 1694
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1695
		return 1;
1696
		break;
1697 1698
	default:
		return 0;
1699
	}
1700 1701

	return 0;
1702 1703
}

1704 1705 1706 1707
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1708
{
1709
	if (c->x86_vendor == X86_VENDOR_AMD) {
1710 1711 1712
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1713 1714 1715 1716 1717 1718 1719

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1720 1721
	}
}
1722

1723 1724 1725 1726 1727 1728 1729
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1730

1731 1732
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1733
		break;
1734 1735
		}

L
Linus Torvalds 已提交
1736 1737 1738 1739 1740
	default:
		break;
	}
}

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1752
static void mce_start_timer(struct timer_list *t)
1753
{
1754
	unsigned long iv = check_interval * HZ;
1755

1756
	if (mca_cfg.ignore_ce || !iv)
1757 1758
		return;

1759 1760
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1761 1762
}

1763 1764 1765 1766 1767 1768 1769 1770
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1771 1772
static void __mcheck_cpu_init_timer(void)
{
1773
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1774 1775
	unsigned int cpu = smp_processor_id();

1776
	setup_pinned_timer(t, mce_timer_fn, cpu);
1777
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1778 1779
}

A
Andi Kleen 已提交
1780 1781 1782
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1783
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1784 1785 1786 1787 1788 1789 1790
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1791
/*
L
Linus Torvalds 已提交
1792
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1793
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1794
 */
1795
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1796
{
1797
	if (mca_cfg.disabled)
1798 1799
		return;

1800 1801
	if (__mcheck_cpu_ancient_init(c))
		return;
1802

1803
	if (!mce_available(c))
L
Linus Torvalds 已提交
1804 1805
		return;

1806
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1807
		mca_cfg.disabled = true;
1808 1809 1810
		return;
	}

1811 1812 1813 1814 1815 1816
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1817 1818
	machine_check_vector = do_machine_check;

1819
	__mcheck_cpu_init_early(c);
1820 1821
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1822
	__mcheck_cpu_init_clear_banks();
1823
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1824 1825
}

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1843 1844
}

1845 1846 1847
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1848
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1864
/*
1865 1866
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1867
 * mce=no_lmce Disables LMCE
1868 1869
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1870 1871 1872
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
1873 1874
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD Fam10h
	and older.
H
Hidetoshi Seto 已提交
1875
 * mce=nobootlog Don't log MCEs from before booting.
1876
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1877
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1878
 */
L
Linus Torvalds 已提交
1879 1880
static int __init mcheck_enable(char *str)
{
1881 1882
	struct mca_config *cfg = &mca_cfg;

1883
	if (*str == 0) {
1884
		enable_p5_mce();
1885 1886
		return 1;
	}
1887 1888
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1889
	if (!strcmp(str, "off"))
1890
		cfg->disabled = true;
1891
	else if (!strcmp(str, "no_cmci"))
1892
		cfg->cmci_disabled = true;
1893 1894
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
1895
	else if (!strcmp(str, "dont_log_ce"))
1896
		cfg->dont_log_ce = true;
1897
	else if (!strcmp(str, "ignore_ce"))
1898
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1899
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1900
		cfg->bootlog = (str[0] == 'b');
1901
	else if (!strcmp(str, "bios_cmci_threshold"))
1902
		cfg->bios_cmci_threshold = true;
1903 1904
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
1905
	else if (isdigit(str[0])) {
1906
		if (get_option(&str, &cfg->tolerant) == 2)
1907
			get_option(&str, &(cfg->monarch_timeout));
1908
	} else {
1909
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1910 1911
		return 0;
	}
1912
	return 1;
L
Linus Torvalds 已提交
1913
}
1914
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1915

1916
int __init mcheck_init(void)
1917
{
1918
	mcheck_intel_therm_init();
1919
	mce_register_decode_chain(&first_nb);
1920
	mce_register_decode_chain(&mce_srao_nb);
1921
	mce_register_decode_chain(&mce_default_nb);
1922
	mcheck_vendor_init_severity();
1923

1924
	INIT_WORK(&mce_work, mce_gen_pool_process);
1925 1926
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1927 1928 1929
	return 0;
}

1930
/*
1931
 * mce_syscore: PM support
1932
 */
L
Linus Torvalds 已提交
1933

1934 1935 1936 1937
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1938
static void mce_disable_error_reporting(void)
1939 1940 1941
{
	int i;

1942
	for (i = 0; i < mca_cfg.banks; i++) {
1943
		struct mce_bank *b = &mce_banks[i];
1944

1945
		if (b->init)
1946
			wrmsrl(msr_ops.ctl(i), 0);
1947
	}
1948 1949 1950 1951 1952 1953
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
1954
	 * Don't clear on Intel or AMD CPUs. Some of these MSRs are socket-wide.
1955 1956 1957 1958
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
1959 1960
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL ||
	    boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1961 1962 1963
		return;

	mce_disable_error_reporting();
1964 1965
}

1966
static int mce_syscore_suspend(void)
1967
{
1968 1969
	vendor_disable_error_reporting();
	return 0;
1970 1971
}

1972
static void mce_syscore_shutdown(void)
1973
{
1974
	vendor_disable_error_reporting();
1975 1976
}

I
Ingo Molnar 已提交
1977 1978 1979 1980 1981
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
1982
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
1983
{
1984
	__mcheck_cpu_init_generic();
1985
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
1986
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
1987 1988
}

1989
static struct syscore_ops mce_syscore_ops = {
1990 1991 1992
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
1993 1994
};

1995
/*
1996
 * mce_device: Sysfs support
1997 1998
 */

1999 2000
static void mce_cpu_restart(void *data)
{
2001
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2002
		return;
2003
	__mcheck_cpu_init_generic();
2004
	__mcheck_cpu_init_clear_banks();
2005
	__mcheck_cpu_init_timer();
2006 2007
}

L
Linus Torvalds 已提交
2008
/* Reinit MCEs after user configuration changes */
2009 2010
static void mce_restart(void)
{
2011
	mce_timer_delete_all();
2012
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2013 2014
}

2015
/* Toggle features for corrected errors */
2016
static void mce_disable_cmci(void *data)
2017
{
2018
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2019 2020 2021 2022 2023 2024
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2025
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2026 2027 2028 2029
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2030
		__mcheck_cpu_init_timer();
2031 2032
}

2033
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2034
	.name		= "machinecheck",
2035
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2036 2037
};

2038
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2039

2040
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2041 2042 2043
{
	return container_of(attr, struct mce_bank, attr);
}
2044

2045
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2046 2047
			 char *buf)
{
2048
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2049 2050
}

2051
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2052
			const char *buf, size_t size)
2053
{
H
Hidetoshi Seto 已提交
2054
	u64 new;
I
Ingo Molnar 已提交
2055

2056
	if (kstrtou64(buf, 0, &new) < 0)
2057
		return -EINVAL;
I
Ingo Molnar 已提交
2058

2059
	attr_to_bank(attr)->ctl = new;
2060
	mce_restart();
I
Ingo Molnar 已提交
2061

H
Hidetoshi Seto 已提交
2062
	return size;
2063
}
2064

2065 2066
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2067 2068 2069 2070
			     const char *buf, size_t size)
{
	u64 new;

2071
	if (kstrtou64(buf, 0, &new) < 0)
2072 2073
		return -EINVAL;

2074
	if (mca_cfg.ignore_ce ^ !!new) {
2075 2076
		if (new) {
			/* disable ce features */
2077 2078
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2079
			mca_cfg.ignore_ce = true;
2080 2081
		} else {
			/* enable ce features */
2082
			mca_cfg.ignore_ce = false;
2083 2084 2085 2086 2087 2088
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2089 2090
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2091 2092 2093 2094
				 const char *buf, size_t size)
{
	u64 new;

2095
	if (kstrtou64(buf, 0, &new) < 0)
2096 2097
		return -EINVAL;

2098
	if (mca_cfg.cmci_disabled ^ !!new) {
2099 2100
		if (new) {
			/* disable cmci */
2101
			on_each_cpu(mce_disable_cmci, NULL, 1);
2102
			mca_cfg.cmci_disabled = true;
2103 2104
		} else {
			/* enable cmci */
2105
			mca_cfg.cmci_disabled = false;
2106 2107 2108 2109 2110 2111
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2112 2113
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2114 2115
				      const char *buf, size_t size)
{
2116
	ssize_t ret = device_store_int(s, attr, buf, size);
2117 2118 2119 2120
	mce_restart();
	return ret;
}

2121
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2122
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2123
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2124

2125 2126
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2127 2128
	&check_interval
};
I
Ingo Molnar 已提交
2129

2130
static struct dev_ext_attribute dev_attr_ignore_ce = {
2131 2132
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2133 2134
};

2135
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2136 2137
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2138 2139
};

2140 2141 2142
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2143
#ifdef CONFIG_X86_MCELOG_LEGACY
2144
	&dev_attr_trigger,
2145
#endif
2146 2147 2148 2149
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2150 2151
	NULL
};
L
Linus Torvalds 已提交
2152

2153
static cpumask_var_t mce_device_initialized;
2154

2155 2156 2157 2158 2159
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2160
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2161
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2162
{
2163
	struct device *dev;
L
Linus Torvalds 已提交
2164
	int err;
2165
	int i, j;
2166

A
Andreas Herrmann 已提交
2167
	if (!mce_available(&boot_cpu_data))
2168 2169
		return -EIO;

2170 2171 2172 2173
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2174 2175 2176
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2177 2178
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2179
	dev->release = &mce_device_release;
2180

2181
	err = device_register(dev);
2182 2183
	if (err) {
		put_device(dev);
2184
		return err;
2185
	}
2186

2187 2188
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2189 2190 2191
		if (err)
			goto error;
	}
2192
	for (j = 0; j < mca_cfg.banks; j++) {
2193
		err = device_create_file(dev, &mce_banks[j].attr);
2194 2195 2196
		if (err)
			goto error2;
	}
2197
	cpumask_set_cpu(cpu, mce_device_initialized);
2198
	per_cpu(mce_device, cpu) = dev;
2199

2200
	return 0;
2201
error2:
2202
	while (--j >= 0)
2203
		device_remove_file(dev, &mce_banks[j].attr);
2204
error:
I
Ingo Molnar 已提交
2205
	while (--i >= 0)
2206
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2207

2208
	device_unregister(dev);
2209

2210 2211 2212
	return err;
}

2213
static void mce_device_remove(unsigned int cpu)
2214
{
2215
	struct device *dev = per_cpu(mce_device, cpu);
2216 2217
	int i;

2218
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2219 2220
		return;

2221 2222
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2223

2224
	for (i = 0; i < mca_cfg.banks; i++)
2225
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2226

2227 2228
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2229
	per_cpu(mce_device, cpu) = NULL;
2230 2231
}

2232
/* Make sure there are no machine checks on offlined CPUs. */
2233
static void mce_disable_cpu(void)
2234
{
2235
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2236
		return;
2237

2238
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2239
		cmci_clear();
2240

2241
	vendor_disable_error_reporting();
2242 2243
}

2244
static void mce_reenable_cpu(void)
2245
{
I
Ingo Molnar 已提交
2246
	int i;
2247

2248
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2249
		return;
I
Ingo Molnar 已提交
2250

2251
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2252
		cmci_reenable();
2253
	for (i = 0; i < mca_cfg.banks; i++) {
2254
		struct mce_bank *b = &mce_banks[i];
2255

2256
		if (b->init)
2257
			wrmsrl(msr_ops.ctl(i), b->ctl);
2258
	}
2259 2260
}

2261
static int mce_cpu_dead(unsigned int cpu)
2262
{
2263
	mce_intel_hcpu_update(cpu);
2264

2265 2266 2267 2268
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2269 2270
}

2271
static int mce_cpu_online(unsigned int cpu)
2272
{
2273
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2274
	int ret;
2275

2276
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2277

2278 2279 2280 2281
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2282
	}
2283
	mce_reenable_cpu();
2284
	mce_start_timer(t);
2285
	return 0;
2286 2287
}

2288 2289
static int mce_cpu_pre_down(unsigned int cpu)
{
2290
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2291 2292 2293 2294 2295 2296 2297

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2298

2299
static __init void mce_init_banks(void)
2300 2301 2302
{
	int i;

2303
	for (i = 0; i < mca_cfg.banks; i++) {
2304
		struct mce_bank *b = &mce_banks[i];
2305
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2306

2307
		sysfs_attr_init(&a->attr);
2308 2309
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2310 2311 2312 2313

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2314 2315 2316
	}
}

2317
static __init int mcheck_init_device(void)
2318 2319 2320
{
	int err;

2321 2322 2323 2324
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2325

2326 2327 2328 2329
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2330

2331
	mce_init_banks();
2332

2333
	err = subsys_system_register(&mce_subsys, NULL);
2334
	if (err)
2335
		goto err_out_mem;
2336

2337 2338 2339 2340
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2341

2342 2343 2344
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2345
		goto err_out_online;
2346

2347 2348 2349 2350
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2351 2352
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2353 2354 2355 2356 2357

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2358
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2359

L
Linus Torvalds 已提交
2360 2361
	return err;
}
2362
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2363

2364 2365 2366 2367 2368
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2369
	mca_cfg.disabled = true;
2370 2371 2372
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2373

2374 2375
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2376
{
2377
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2378

2379 2380
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2381

2382 2383
	return dmce;
}
I
Ingo Molnar 已提交
2384

2385 2386 2387
static void mce_reset(void)
{
	cpu_missing = 0;
2388
	atomic_set(&mce_fake_panicked, 0);
2389 2390 2391 2392
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2393

2394 2395 2396 2397
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2398 2399
}

2400
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2401
{
2402 2403 2404
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2405 2406
}

2407 2408
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2409

2410
static int __init mcheck_debugfs_init(void)
2411
{
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2423
}
2424 2425
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2426
#endif
2427

2428 2429 2430
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2431 2432
static int __init mcheck_late_init(void)
{
2433 2434 2435
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2436
	mcheck_debugfs_init();
2437
	cec_init();
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);