mce.c 61.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
45

46
#include <asm/intel-family.h>
47
#include <asm/processor.h>
48
#include <asm/traps.h>
A
Andy Lutomirski 已提交
49
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
50 51
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
52

53
#include "mce-internal.h"
54

55
static DEFINE_MUTEX(mce_chrdev_read_mutex);
56

57
#define mce_log_get_idx_check(p) \
58
({ \
59 60
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
61
			 "suspicious mce_log_get_idx_check() usage"); \
62 63
	smp_load_acquire(&(p)); \
})
64

65 66 67
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

68
#define SPINUNIT		100	/* 100ns */
69

70 71
DEFINE_PER_CPU(unsigned, mce_exception_count);

72
struct mce_bank *mce_banks __read_mostly;
73
struct mce_vendor_flags mce_flags __read_mostly;
74

75
struct mca_config mca_cfg __read_mostly = {
76
	.bootlog  = -1,
77 78 79 80 81 82 83
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
84 85
	.tolerant = 1,
	.monarch_timeout = -1
86 87
};

88 89 90 91
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
92

93 94
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

95 96 97
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

98 99 100 101
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
102 103 104 105
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

106 107 108 109 110 111 112 113 114
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

115 116
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
117

118 119
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

120 121 122 123
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
124
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
125

126 127 128 129
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
130
	m->cpu = m->extcpu = smp_processor_id();
131 132 133 134 135 136 137
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
138 139 140

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
141 142
}

143 144 145
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
146 147 148 149 150 151
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

152
static struct mce_log mcelog = {
153 154 155
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
156
};
L
Linus Torvalds 已提交
157 158 159 160

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
161

162 163 164
	/* Emit the trace record: */
	trace_mce_record(mce);

165 166
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
167

M
Mike Waychison 已提交
168
	wmb();
L
Linus Torvalds 已提交
169
	for (;;) {
170
		entry = mce_log_get_idx_check(mcelog.next);
171
		for (;;) {
172

I
Ingo Molnar 已提交
173 174 175 176 177
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
178
			if (entry >= MCE_LOG_LEN) {
179 180
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
181 182
				return;
			}
I
Ingo Molnar 已提交
183
			/* Old left over entry. Skip: */
184 185 186 187
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
188
			break;
L
Linus Torvalds 已提交
189 190 191 192 193 194 195
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
196
	wmb();
L
Linus Torvalds 已提交
197
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
198
	wmb();
L
Linus Torvalds 已提交
199

200
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
201 202
}

203
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
204
{
205 206 207
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
208
}
209
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
210

211
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
212

213 214
static atomic_t num_notifiers;

215 216
void mce_register_decode_chain(struct notifier_block *nb)
{
217 218
	atomic_inc(&num_notifiers);

219
	WARN_ON(nb->priority > MCE_PRIO_LOWEST && nb->priority < MCE_PRIO_EDAC);
220

221 222 223 224 225 226
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
227 228
	atomic_dec(&num_notifiers);

229 230 231 232
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

280
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
281
{
282 283 284 285
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
286

287
	if (m->ip) {
H
Huang Ying 已提交
288
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
289
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
290
			m->cs, m->ip);
291

L
Linus Torvalds 已提交
292
		if (m->cs == __KERNEL_CS)
293
			print_symbol("{%s}", m->ip);
294
		pr_cont("\n");
L
Linus Torvalds 已提交
295
	}
296

H
Huang Ying 已提交
297
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
298
	if (m->addr)
299
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
300
	if (m->misc)
301
		pr_cont("MISC %llx ", m->misc);
302

303 304 305 306 307 308 309
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

310
	pr_cont("\n");
311 312 313 314
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
315
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
316 317
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
318 319 320 321 322 323 324
}

static void print_mce(struct mce *m)
{
	int ret = 0;

	__print_mce(m);
325 326 327

	/*
	 * Print out human-readable details about the MCE error,
328
	 * (if the CPU has an implementation for that)
329
	 */
330 331 332 333 334
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
335 336
}

337 338
#define PANIC_TIMEOUT 5 /* 5 seconds */

339
static atomic_t mce_panicked;
340

341
static int fake_panic;
342
static atomic_t mce_fake_panicked;
343

344 345 346 347
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
348

349 350 351 352
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
353
	if (panic_timeout == 0)
354
		panic_timeout = mca_cfg.panic_timeout;
355 356 357
	panic("Panicing machine check CPU died");
}

358
static void mce_panic(const char *msg, struct mce *final, char *exp)
359
{
360 361 362
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
363

364 365 366 367
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
368
		if (atomic_inc_return(&mce_panicked) > 1)
369 370
			wait_for_panic();
		barrier();
371

372 373 374 375
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
376
		if (atomic_inc_return(&mce_fake_panicked) > 1)
377 378
			return;
	}
379
	pending = mce_gen_pool_prepare_records();
380
	/* First print corrected ones that are still unlogged */
381 382
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
383
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
384
			print_mce(m);
385 386 387
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
388 389
	}
	/* Now print uncorrected but with the final one last */
390 391
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
392 393
		if (!(m->status & MCI_STATUS_UC))
			continue;
394
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
395
			print_mce(m);
396 397 398
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
399
	}
400
	if (final) {
H
Hidetoshi Seto 已提交
401
		print_mce(final);
402 403 404
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
405
	if (cpu_missing)
H
Huang Ying 已提交
406
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
407
	if (exp)
H
Huang Ying 已提交
408
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
409 410
	if (!fake_panic) {
		if (panic_timeout == 0)
411
			panic_timeout = mca_cfg.panic_timeout;
412 413
		panic(msg);
	} else
H
Huang Ying 已提交
414
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
415
}
L
Linus Torvalds 已提交
416

417 418 419 420
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
421
	unsigned bank = __this_cpu_read(injectm.bank);
422

423
	if (msr == mca_cfg.rip_msr)
424
		return offsetof(struct mce, ip);
425
	if (msr == msr_ops.status(bank))
426
		return offsetof(struct mce, status);
427
	if (msr == msr_ops.addr(bank))
428
		return offsetof(struct mce, addr);
429
	if (msr == msr_ops.misc(bank))
430 431 432 433 434 435
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

436 437 438 439
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
440

T
Tejun Heo 已提交
441
	if (__this_cpu_read(injectm.finished)) {
442
		int offset = msr_to_offset(msr);
443

444 445
		if (offset < 0)
			return 0;
446
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
447
	}
448 449

	if (rdmsrl_safe(msr, &v)) {
450
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
451 452 453 454 455 456 457 458
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

459 460 461 462 463
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
464
	if (__this_cpu_read(injectm.finished)) {
465
		int offset = msr_to_offset(msr);
466

467
		if (offset >= 0)
468
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
469 470
		return;
	}
471 472 473
	wrmsrl(msr, v);
}

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
492 493 494 495 496 497 498 499

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
500 501
		}
		/* Use accurate RIP reporting if available. */
502 503
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
504 505 506
	}
}

A
Andi Kleen 已提交
507
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
508
{
509
	if (mca_cfg.disabled)
510
		return 0;
511
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
512 513
}

514 515
static void mce_schedule_work(void)
{
516
	if (!mce_gen_pool_empty())
517
		schedule_work(&mce_work);
518 519
}

520
static void mce_irq_work_cb(struct irq_work *entry)
521
{
522
	mce_notify_irq();
523
	mce_schedule_work();
524 525 526 527 528
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
529
		mce_notify_irq();
530 531 532 533 534 535 536
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
537 538 539
		return;
	}

540
	irq_work_queue(&mce_irq_work);
541 542
}

543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

565 566 567 568 569 570 571 572 573
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
574
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
575 576 577 578 579
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
580
}
581 582
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
583
	.priority	= MCE_PRIO_SRAO,
584
};
585

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	/*
	 * Run the default notifier if we have only the SRAO
	 * notifier and us registered.
	 */
	if (atomic_read(&num_notifiers) > 2)
		return NOTIFY_DONE;

	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
609
	.priority	= MCE_PRIO_LOWEST,
610 611
};

612 613 614 615 616 617
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
618
		m->misc = mce_rdmsrl(msr_ops.misc(i));
619

620
	if (m->status & MCI_STATUS_ADDRV) {
621
		m->addr = mce_rdmsrl(msr_ops.addr(i));
622 623 624 625

		/*
		 * Mask the reported address by the reported granularity.
		 */
626
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
627 628 629 630
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
631 632 633 634 635 636 637 638 639 640

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
641
	}
642

643 644 645 646 647 648
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
649 650
}

651 652 653 654 655
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
656 657 658 659
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

682 683
DEFINE_PER_CPU(unsigned, mce_poll_count);

684
/*
685 686 687 688
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
689 690 691 692 693 694 695 696 697
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
698
 */
699
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
700
{
701
	bool error_seen = false;
702
	struct mce m;
703
	int severity;
704 705
	int i;

706
	this_cpu_inc(mce_poll_count);
707

708
	mce_gather_info(&m, NULL);
709

710 711
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
712

713
	for (i = 0; i < mca_cfg.banks; i++) {
714
		if (!mce_banks[i].ctl || !test_bit(i, *b))
715 716 717 718 719 720 721
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
722
		m.status = mce_rdmsrl(msr_ops.status(i));
723 724 725 726
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
727 728
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
729 730 731
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
732
		if (!(flags & MCP_UC) &&
733
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
734 735
			continue;

736 737
		error_seen = true;

738
		mce_read_aux(&m, i);
739

740 741
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
742 743
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
744
				m.severity = severity;
745

746 747 748 749
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
750
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
751
			mce_log(&m);
B
Borislav Petkov 已提交
752
		else if (mce_usable_address(&m)) {
753 754 755 756 757 758 759
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
760
		}
761 762 763 764

		/*
		 * Clear state for this bank.
		 */
765
		mce_wrmsrl(msr_ops.status(i), 0);
766 767 768 769 770 771
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
772 773

	sync_core();
774

775
	return error_seen;
776
}
777
EXPORT_SYMBOL_GPL(machine_check_poll);
778

779 780 781 782
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
783 784
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
785
{
786
	int i, ret = 0;
787
	char *tmp;
788

789
	for (i = 0; i < mca_cfg.banks; i++) {
790
		m->status = mce_rdmsrl(msr_ops.status(i));
791
		if (m->status & MCI_STATUS_VAL) {
792
			__set_bit(i, validp);
793 794 795
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
796 797 798

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
799
			ret = 1;
800
		}
801
	}
802
	return ret;
803 804
}

805 806 807 808 809 810 811 812 813 814 815 816 817 818
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
819
static int mce_timed_out(u64 *t, const char *msg)
820 821 822 823 824 825 826 827
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
828
	if (atomic_read(&mce_panicked))
829
		wait_for_panic();
830
	if (!mca_cfg.monarch_timeout)
831 832
		goto out;
	if ((s64)*t < SPINUNIT) {
833
		if (mca_cfg.tolerant <= 1)
834
			mce_panic(msg, NULL, NULL);
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
856
 * Also this detects the case of a machine check event coming from outer
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
882 883
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
884
					    &nmsg, true);
885 886 887 888 889 890 891 892 893 894 895 896
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
897
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
898
		mce_panic("Fatal machine check", m, msg);
899 900 901 902 903 904 905 906 907 908 909

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
910
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
911
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
930
static int mce_start(int *no_way_out)
931
{
H
Hidetoshi Seto 已提交
932
	int order;
933
	int cpus = num_online_cpus();
934
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
935

H
Hidetoshi Seto 已提交
936 937
	if (!timeout)
		return -1;
938

H
Hidetoshi Seto 已提交
939
	atomic_add(*no_way_out, &global_nwo);
940
	/*
941 942
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
943
	 */
944
	order = atomic_inc_return(&mce_callin);
945 946 947 948 949

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
950 951
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
952
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
953
			return -1;
954 955 956 957
		}
		ndelay(SPINUNIT);
	}

958 959 960 961
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
962

H
Hidetoshi Seto 已提交
963 964 965 966
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
967
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
968 969 970 971 972 973 974 975
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
976 977
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
978 979 980 981 982
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
983 984 985
	}

	/*
H
Hidetoshi Seto 已提交
986
	 * Cache the global no_way_out state.
987
	 */
H
Hidetoshi Seto 已提交
988 989 990
	*no_way_out = atomic_read(&global_nwo);

	return order;
991 992 993 994 995 996 997 998 999
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
1000
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1021 1022
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1035 1036
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1066
	for (i = 0; i < mca_cfg.banks; i++) {
1067
		if (test_bit(i, toclear))
1068
			mce_wrmsrl(msr_ops.status(i), 0);
1069 1070 1071
	}
}

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1086 1087 1088 1089 1090 1091 1092
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1093 1094 1095 1096
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1097
 */
I
Ingo Molnar 已提交
1098
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1099
{
1100
	struct mca_config *cfg = &mca_cfg;
1101
	struct mce m, *final;
L
Linus Torvalds 已提交
1102
	int i;
1103 1104
	int worst = 0;
	int severity;
1105

1106 1107 1108 1109
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1110
	int order = -1;
1111 1112
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1113
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1114 1115 1116 1117 1118 1119 1120
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1121
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1122
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1123
	char *msg = "Unknown";
1124 1125 1126 1127 1128 1129

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1130

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	/* If this CPU is offline, just bail out. */
	if (cpu_is_offline(smp_processor_id())) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1142
	ist_enter(regs);
1143

1144
	this_cpu_inc(mce_exception_count);
1145

1146
	if (!cfg->banks)
1147
		goto out;
L
Linus Torvalds 已提交
1148

1149
	mce_gather_info(&m, regs);
1150
	m.tsc = rdtsc();
1151

1152
	final = this_cpu_ptr(&mces_seen);
1153 1154
	*final = m;

1155
	memset(valid_banks, 0, sizeof(valid_banks));
1156
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1157

L
Linus Torvalds 已提交
1158 1159
	barrier();

A
Andi Kleen 已提交
1160
	/*
1161 1162 1163
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1164 1165 1166 1167
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1168
	/*
1169 1170
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1171
	 */
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1182 1183
		order = mce_start(&no_way_out);

1184
	for (i = 0; i < cfg->banks; i++) {
1185
		__clear_bit(i, toclear);
1186 1187
		if (!test_bit(i, valid_banks))
			continue;
1188
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1189
			continue;
1190 1191

		m.misc = 0;
L
Linus Torvalds 已提交
1192 1193 1194
		m.addr = 0;
		m.bank = i;

1195
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1196 1197 1198
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1199
		/*
A
Andi Kleen 已提交
1200 1201
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1202
		 */
1203
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1204
			!no_way_out)
1205 1206 1207 1208 1209
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1210
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1211

1212
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1213

A
Andi Kleen 已提交
1214
		/*
1215 1216
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1217
		 */
1218 1219
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1220 1221 1222
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1223 1224 1225 1226 1227
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1228 1229
		}

1230
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1231

1232 1233
		/* assuming valid severity level != 0 */
		m.severity = severity;
1234

1235
		mce_log(&m);
L
Linus Torvalds 已提交
1236

1237 1238 1239
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1240 1241 1242
		}
	}

1243 1244 1245
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1246 1247 1248
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1249
	/*
1250 1251
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1252
	 */
A
Ashok Raj 已提交
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1265 1266

	/*
1267 1268
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1269
	 */
1270 1271 1272 1273
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1274

1275 1276
	if (worst > 0)
		mce_report_event(regs);
1277
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1278
out:
1279
	sync_core();
1280

1281 1282
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1283

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1296
	}
1297 1298

out_ist:
1299
	ist_exit(regs);
L
Linus Torvalds 已提交
1300
}
1301
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1302

1303 1304
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1305
{
1306 1307
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1308 1309 1310
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1311 1312

	return 0;
1313
}
1314
#endif
1315

L
Linus Torvalds 已提交
1316
/*
1317 1318 1319
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1320
 */
1321
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1322

T
Thomas Gleixner 已提交
1323
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1324
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1325

C
Chen Gong 已提交
1326 1327 1328 1329 1330
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1331
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1332

1333
static void __start_timer(struct timer_list *t, unsigned long interval)
1334
{
1335 1336
	unsigned long when = jiffies + interval;
	unsigned long flags;
1337

1338
	local_irq_save(flags);
1339

1340 1341
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1342 1343

	local_irq_restore(flags);
1344 1345
}

T
Thomas Gleixner 已提交
1346
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1347
{
1348
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1349
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1350
	unsigned long iv;
1351

1352 1353 1354
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1355

1356
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1357
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1358 1359 1360 1361 1362

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1363
	}
L
Linus Torvalds 已提交
1364 1365

	/*
1366 1367
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1368
	 */
1369
	if (mce_notify_irq())
1370
		iv = max(iv / 2, (unsigned long) HZ/100);
1371
	else
T
Thomas Gleixner 已提交
1372
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1373 1374

done:
T
Thomas Gleixner 已提交
1375
	__this_cpu_write(mce_next_interval, iv);
1376
	__start_timer(t, iv);
C
Chen Gong 已提交
1377
}
1378

C
Chen Gong 已提交
1379 1380 1381 1382 1383
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1384
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1385 1386
	unsigned long iv = __this_cpu_read(mce_next_interval);

1387
	__start_timer(t, interval);
1388

C
Chen Gong 已提交
1389 1390
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1391 1392
}

1393 1394 1395 1396 1397 1398 1399 1400 1401
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1402 1403
static void mce_do_trigger(struct work_struct *work)
{
1404
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1405 1406 1407 1408
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1409
/*
1410 1411 1412
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1413
 */
1414
int mce_notify_irq(void)
1415
{
1416 1417 1418
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1419
	if (test_and_clear_bit(0, &mce_need_notify)) {
1420 1421
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1422

1423
		if (mce_helper[0])
1424
			schedule_work(&mce_trigger_work);
1425

1426
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1427
			pr_info(HW_ERR "Machine check events logged\n");
1428 1429

		return 1;
L
Linus Torvalds 已提交
1430
	}
1431 1432
	return 0;
}
1433
EXPORT_SYMBOL_GPL(mce_notify_irq);
1434

1435
static int __mcheck_cpu_mce_banks_init(void)
1436 1437
{
	int i;
1438
	u8 num_banks = mca_cfg.banks;
1439

1440
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1441 1442
	if (!mce_banks)
		return -ENOMEM;
1443 1444

	for (i = 0; i < num_banks; i++) {
1445
		struct mce_bank *b = &mce_banks[i];
1446

1447 1448 1449 1450 1451 1452
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1453
/*
L
Linus Torvalds 已提交
1454 1455
 * Initialize Machine Checks for a CPU.
 */
1456
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1457
{
1458
	unsigned b;
I
Ingo Molnar 已提交
1459
	u64 cap;
L
Linus Torvalds 已提交
1460 1461

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1462 1463

	b = cap & MCG_BANKCNT_MASK;
1464
	if (!mca_cfg.banks)
1465
		pr_info("CPU supports %d MCE banks\n", b);
1466

1467
	if (b > MAX_NR_BANKS) {
1468
		pr_warn("Using only %u machine check banks out of %u\n",
1469 1470 1471 1472 1473
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1474 1475 1476
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1477
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1478
		int err = __mcheck_cpu_mce_banks_init();
1479

1480 1481
		if (err)
			return err;
L
Linus Torvalds 已提交
1482
	}
1483

1484
	/* Use accurate RIP reporting if available. */
1485
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1486
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1487

A
Andi Kleen 已提交
1488
	if (cap & MCG_SER_P)
1489
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1490

1491 1492 1493
	return 0;
}

1494
static void __mcheck_cpu_init_generic(void)
1495
{
1496
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1497
	mce_banks_t all_banks;
1498 1499
	u64 cap;

1500 1501 1502
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1503 1504 1505
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1506
	bitmap_fill(all_banks, MAX_NR_BANKS);
1507
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1508

A
Andy Lutomirski 已提交
1509
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1510

1511
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1512 1513
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1514 1515 1516 1517 1518
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1519

1520
	for (i = 0; i < mca_cfg.banks; i++) {
1521
		struct mce_bank *b = &mce_banks[i];
1522

1523
		if (!b->init)
1524
			continue;
1525 1526
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1527
	}
L
Linus Torvalds 已提交
1528 1529
}

1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1558
/* Add per CPU specific workarounds here */
1559
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1560
{
1561 1562
	struct mca_config *cfg = &mca_cfg;

1563
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1564
		pr_info("unknown CPU type - not enabling MCE support\n");
1565 1566 1567
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1568
	/* This should be disabled by the BIOS, but isn't always */
1569
	if (c->x86_vendor == X86_VENDOR_AMD) {
1570
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1571 1572 1573 1574 1575
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1576
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1577
		}
1578
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1579 1580 1581 1582
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1583
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1584
		}
1585 1586 1587 1588
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1589
		if (c->x86 == 6 && cfg->banks > 0)
1590
			mce_banks[0].ctl = 0;
1591

1592 1593 1594 1595 1596 1597 1598
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1609 1610
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1611
			};
1612

1613
			rdmsrl(MSR_K7_HWCR, hwcr);
1614

1615 1616
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1617

1618 1619
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1620

1621 1622 1623
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1624

1625 1626 1627 1628
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1629
	}
1630

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1641
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1642
			mce_banks[0].init = 0;
1643 1644 1645 1646 1647 1648

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1649 1650
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1651

1652 1653 1654 1655
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1656 1657
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1658 1659 1660

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1661
	}
1662 1663 1664
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1665
		cfg->panic_timeout = 30;
1666 1667

	return 0;
1668
}
L
Linus Torvalds 已提交
1669

1670
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1671 1672
{
	if (c->x86 != 5)
1673 1674
		return 0;

1675 1676
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1677
		intel_p5_mcheck_init(c);
1678
		return 1;
1679 1680 1681
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1682
		return 1;
1683
		break;
1684 1685
	default:
		return 0;
1686
	}
1687 1688

	return 0;
1689 1690
}

1691
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1692 1693 1694 1695
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1696
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1697
		break;
1698 1699

	case X86_VENDOR_AMD: {
1700 1701 1702
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712

		/*
		 * Install proper ops for Scalable MCA enabled processors
		 */
		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1713
		mce_amd_feature_init(c);
1714

1715
		break;
1716 1717
		}

L
Linus Torvalds 已提交
1718 1719 1720 1721 1722
	default:
		break;
	}
}

1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1734
static void mce_start_timer(struct timer_list *t)
1735
{
1736
	unsigned long iv = check_interval * HZ;
1737

1738
	if (mca_cfg.ignore_ce || !iv)
1739 1740
		return;

1741 1742
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1743 1744
}

1745 1746 1747 1748 1749 1750 1751 1752
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1753 1754
static void __mcheck_cpu_init_timer(void)
{
1755
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1756 1757
	unsigned int cpu = smp_processor_id();

1758
	setup_pinned_timer(t, mce_timer_fn, cpu);
1759
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1760 1761
}

A
Andi Kleen 已提交
1762 1763 1764
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1765
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1766 1767 1768 1769 1770 1771 1772
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1773
/*
L
Linus Torvalds 已提交
1774
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1775
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1776
 */
1777
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1778
{
1779
	if (mca_cfg.disabled)
1780 1781
		return;

1782 1783
	if (__mcheck_cpu_ancient_init(c))
		return;
1784

1785
	if (!mce_available(c))
L
Linus Torvalds 已提交
1786 1787
		return;

1788
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1789
		mca_cfg.disabled = true;
1790 1791 1792
		return;
	}

1793 1794 1795 1796 1797 1798
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1799 1800
	machine_check_vector = do_machine_check;

1801 1802
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1803
	__mcheck_cpu_init_clear_banks();
1804
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1805 1806
}

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1824 1825 1826
}

/*
1827
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1828 1829
 */

1830 1831 1832
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1833

1834
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1835
{
1836
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1837

1838 1839 1840
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1841

T
Tim Hockin 已提交
1842 1843 1844 1845
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1846 1847
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1848

1849
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1850

1851
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1852 1853
}

1854
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1855
{
1856
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1857

1858 1859
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1860

1861
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1862 1863 1864 1865

	return 0;
}

1866 1867
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1868
	unsigned long *cpu_tsc = (unsigned long *)data;
1869

1870
	cpu_tsc[smp_processor_id()] = rdtsc();
1871
}
L
Linus Torvalds 已提交
1872

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1889 1890 1891 1892 1893 1894
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1916 1917
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1918
{
I
Ingo Molnar 已提交
1919
	char __user *buf = ubuf;
1920
	unsigned long *cpu_tsc;
1921
	unsigned prev, next;
L
Linus Torvalds 已提交
1922 1923
	int i, err;

1924
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1925 1926 1927
	if (!cpu_tsc)
		return -ENOMEM;

1928
	mutex_lock(&mce_chrdev_read_mutex);
1929 1930 1931 1932 1933 1934 1935

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1936
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1937 1938

	/* Only supports full reads right now */
1939 1940 1941
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1942 1943

	err = 0;
1944 1945 1946 1947
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1948
			struct mce *m = &mcelog.entry[i];
1949

H
Hidetoshi Seto 已提交
1950
			while (!m->finished) {
1951
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1952
					memset(m, 0, sizeof(*m));
1953 1954 1955
					goto timeout;
				}
				cpu_relax();
1956
			}
1957
			smp_rmb();
H
Hidetoshi Seto 已提交
1958 1959
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1960 1961
timeout:
			;
1962
		}
L
Linus Torvalds 已提交
1963

1964 1965 1966 1967 1968
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1969

1970
	synchronize_sched();
L
Linus Torvalds 已提交
1971

1972 1973 1974 1975
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1976
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1977

1978
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1979 1980 1981 1982
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1983
			smp_rmb();
H
Hidetoshi Seto 已提交
1984 1985
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1986
		}
1987
	}
1988 1989 1990 1991 1992

	if (err)
		err = -EFAULT;

out:
1993
	mutex_unlock(&mce_chrdev_read_mutex);
1994
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1995

1996
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1997 1998
}

1999
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
2000
{
2001
	poll_wait(file, &mce_chrdev_wait, wait);
2002
	if (READ_ONCE(mcelog.next))
2003
		return POLLIN | POLLRDNORM;
2004 2005
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
2006 2007 2008
	return 0;
}

2009 2010
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
2011 2012
{
	int __user *p = (int __user *)arg;
2013

L
Linus Torvalds 已提交
2014
	if (!capable(CAP_SYS_ADMIN))
2015
		return -EPERM;
I
Ingo Molnar 已提交
2016

L
Linus Torvalds 已提交
2017
	switch (cmd) {
2018
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
2019 2020
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
2021
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
2022 2023
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
2024 2025

		do {
L
Linus Torvalds 已提交
2026
			flags = mcelog.flags;
2027
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
2028

2029
		return put_user(flags, p);
L
Linus Torvalds 已提交
2030 2031
	}
	default:
2032 2033
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
2034 2035
}

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

2047 2048
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
2049 2050 2051 2052 2053 2054 2055 2056
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
2057 2058 2059
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
2060
	.write			= mce_chrdev_write,
2061 2062 2063
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
2064 2065
};

2066
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
2067 2068 2069 2070 2071
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2072 2073 2074
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2075
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2091
/*
2092 2093
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2094
 * mce=no_lmce Disables LMCE
2095 2096
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2097 2098 2099
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2100 2101
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2102
 * mce=bios_cmci_threshold Don't program the CMCI threshold
2103
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
2104
 */
L
Linus Torvalds 已提交
2105 2106
static int __init mcheck_enable(char *str)
{
2107 2108
	struct mca_config *cfg = &mca_cfg;

2109
	if (*str == 0) {
2110
		enable_p5_mce();
2111 2112
		return 1;
	}
2113 2114
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2115
	if (!strcmp(str, "off"))
2116
		cfg->disabled = true;
2117
	else if (!strcmp(str, "no_cmci"))
2118
		cfg->cmci_disabled = true;
2119 2120
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2121
	else if (!strcmp(str, "dont_log_ce"))
2122
		cfg->dont_log_ce = true;
2123
	else if (!strcmp(str, "ignore_ce"))
2124
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2125
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2126
		cfg->bootlog = (str[0] == 'b');
2127
	else if (!strcmp(str, "bios_cmci_threshold"))
2128
		cfg->bios_cmci_threshold = true;
2129 2130
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
2131
	else if (isdigit(str[0])) {
2132
		if (get_option(&str, &cfg->tolerant) == 2)
2133
			get_option(&str, &(cfg->monarch_timeout));
2134
	} else {
2135
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2136 2137
		return 0;
	}
2138
	return 1;
L
Linus Torvalds 已提交
2139
}
2140
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2141

2142
int __init mcheck_init(void)
2143
{
2144
	mcheck_intel_therm_init();
2145
	mce_register_decode_chain(&mce_srao_nb);
2146
	mce_register_decode_chain(&mce_default_nb);
2147
	mcheck_vendor_init_severity();
2148

2149
	INIT_WORK(&mce_work, mce_gen_pool_process);
2150 2151
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2152 2153 2154
	return 0;
}

2155
/*
2156
 * mce_syscore: PM support
2157
 */
L
Linus Torvalds 已提交
2158

2159 2160 2161 2162
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2163
static void mce_disable_error_reporting(void)
2164 2165 2166
{
	int i;

2167
	for (i = 0; i < mca_cfg.banks; i++) {
2168
		struct mce_bank *b = &mce_banks[i];
2169

2170
		if (b->init)
2171
			wrmsrl(msr_ops.ctl(i), 0);
2172
	}
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2188 2189
}

2190
static int mce_syscore_suspend(void)
2191
{
2192 2193
	vendor_disable_error_reporting();
	return 0;
2194 2195
}

2196
static void mce_syscore_shutdown(void)
2197
{
2198
	vendor_disable_error_reporting();
2199 2200
}

I
Ingo Molnar 已提交
2201 2202 2203 2204 2205
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2206
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2207
{
2208
	__mcheck_cpu_init_generic();
2209
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2210
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2211 2212
}

2213
static struct syscore_ops mce_syscore_ops = {
2214 2215 2216
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2217 2218
};

2219
/*
2220
 * mce_device: Sysfs support
2221 2222
 */

2223 2224
static void mce_cpu_restart(void *data)
{
2225
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2226
		return;
2227
	__mcheck_cpu_init_generic();
2228
	__mcheck_cpu_init_clear_banks();
2229
	__mcheck_cpu_init_timer();
2230 2231
}

L
Linus Torvalds 已提交
2232
/* Reinit MCEs after user configuration changes */
2233 2234
static void mce_restart(void)
{
2235
	mce_timer_delete_all();
2236
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2237 2238
}

2239
/* Toggle features for corrected errors */
2240
static void mce_disable_cmci(void *data)
2241
{
2242
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2243 2244 2245 2246 2247 2248
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2249
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2250 2251 2252 2253
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2254
		__mcheck_cpu_init_timer();
2255 2256
}

2257
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2258
	.name		= "machinecheck",
2259
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2260 2261
};

2262
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2263

2264
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2265 2266 2267
{
	return container_of(attr, struct mce_bank, attr);
}
2268

2269
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2270 2271
			 char *buf)
{
2272
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2273 2274
}

2275
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2276
			const char *buf, size_t size)
2277
{
H
Hidetoshi Seto 已提交
2278
	u64 new;
I
Ingo Molnar 已提交
2279

2280
	if (kstrtou64(buf, 0, &new) < 0)
2281
		return -EINVAL;
I
Ingo Molnar 已提交
2282

2283
	attr_to_bank(attr)->ctl = new;
2284
	mce_restart();
I
Ingo Molnar 已提交
2285

H
Hidetoshi Seto 已提交
2286
	return size;
2287
}
2288

I
Ingo Molnar 已提交
2289
static ssize_t
2290
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2291
{
2292
	strcpy(buf, mce_helper);
2293
	strcat(buf, "\n");
2294
	return strlen(mce_helper) + 1;
2295 2296
}

2297
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2298
				const char *buf, size_t siz)
2299 2300
{
	char *p;
I
Ingo Molnar 已提交
2301

2302 2303 2304
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2305

2306
	if (p)
I
Ingo Molnar 已提交
2307 2308
		*p = 0;

2309
	return strlen(mce_helper) + !!p;
2310 2311
}

2312 2313
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2314 2315 2316 2317
			     const char *buf, size_t size)
{
	u64 new;

2318
	if (kstrtou64(buf, 0, &new) < 0)
2319 2320
		return -EINVAL;

2321
	if (mca_cfg.ignore_ce ^ !!new) {
2322 2323
		if (new) {
			/* disable ce features */
2324 2325
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2326
			mca_cfg.ignore_ce = true;
2327 2328
		} else {
			/* enable ce features */
2329
			mca_cfg.ignore_ce = false;
2330 2331 2332 2333 2334 2335
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2336 2337
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2338 2339 2340 2341
				 const char *buf, size_t size)
{
	u64 new;

2342
	if (kstrtou64(buf, 0, &new) < 0)
2343 2344
		return -EINVAL;

2345
	if (mca_cfg.cmci_disabled ^ !!new) {
2346 2347
		if (new) {
			/* disable cmci */
2348
			on_each_cpu(mce_disable_cmci, NULL, 1);
2349
			mca_cfg.cmci_disabled = true;
2350 2351
		} else {
			/* enable cmci */
2352
			mca_cfg.cmci_disabled = false;
2353 2354 2355 2356 2357 2358
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2359 2360
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2361 2362
				      const char *buf, size_t size)
{
2363
	ssize_t ret = device_store_int(s, attr, buf, size);
2364 2365 2366 2367
	mce_restart();
	return ret;
}

2368
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2369
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2370
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2371
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2372

2373 2374
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2375 2376
	&check_interval
};
I
Ingo Molnar 已提交
2377

2378
static struct dev_ext_attribute dev_attr_ignore_ce = {
2379 2380
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2381 2382
};

2383
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2384 2385
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2386 2387
};

2388 2389 2390 2391 2392 2393 2394 2395
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2396 2397
	NULL
};
L
Linus Torvalds 已提交
2398

2399
static cpumask_var_t mce_device_initialized;
2400

2401 2402 2403 2404 2405
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2406
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2407
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2408
{
2409
	struct device *dev;
L
Linus Torvalds 已提交
2410
	int err;
2411
	int i, j;
2412

A
Andreas Herrmann 已提交
2413
	if (!mce_available(&boot_cpu_data))
2414 2415
		return -EIO;

2416 2417 2418 2419
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2420 2421 2422
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2423 2424
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2425
	dev->release = &mce_device_release;
2426

2427
	err = device_register(dev);
2428 2429
	if (err) {
		put_device(dev);
2430
		return err;
2431
	}
2432

2433 2434
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2435 2436 2437
		if (err)
			goto error;
	}
2438
	for (j = 0; j < mca_cfg.banks; j++) {
2439
		err = device_create_file(dev, &mce_banks[j].attr);
2440 2441 2442
		if (err)
			goto error2;
	}
2443
	cpumask_set_cpu(cpu, mce_device_initialized);
2444
	per_cpu(mce_device, cpu) = dev;
2445

2446
	return 0;
2447
error2:
2448
	while (--j >= 0)
2449
		device_remove_file(dev, &mce_banks[j].attr);
2450
error:
I
Ingo Molnar 已提交
2451
	while (--i >= 0)
2452
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2453

2454
	device_unregister(dev);
2455

2456 2457 2458
	return err;
}

2459
static void mce_device_remove(unsigned int cpu)
2460
{
2461
	struct device *dev = per_cpu(mce_device, cpu);
2462 2463
	int i;

2464
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2465 2466
		return;

2467 2468
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2469

2470
	for (i = 0; i < mca_cfg.banks; i++)
2471
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2472

2473 2474
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2475
	per_cpu(mce_device, cpu) = NULL;
2476 2477
}

2478
/* Make sure there are no machine checks on offlined CPUs. */
2479
static void mce_disable_cpu(void)
2480
{
2481
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2482
		return;
2483

2484
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2485
		cmci_clear();
2486

2487
	vendor_disable_error_reporting();
2488 2489
}

2490
static void mce_reenable_cpu(void)
2491
{
I
Ingo Molnar 已提交
2492
	int i;
2493

2494
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2495
		return;
I
Ingo Molnar 已提交
2496

2497
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2498
		cmci_reenable();
2499
	for (i = 0; i < mca_cfg.banks; i++) {
2500
		struct mce_bank *b = &mce_banks[i];
2501

2502
		if (b->init)
2503
			wrmsrl(msr_ops.ctl(i), b->ctl);
2504
	}
2505 2506
}

2507
static int mce_cpu_dead(unsigned int cpu)
2508
{
2509
	mce_intel_hcpu_update(cpu);
2510

2511 2512 2513 2514
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2515 2516
}

2517
static int mce_cpu_online(unsigned int cpu)
2518
{
2519
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2520
	int ret;
2521

2522
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2523

2524 2525 2526 2527
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2528
	}
2529
	mce_reenable_cpu();
2530
	mce_start_timer(t);
2531
	return 0;
2532 2533
}

2534 2535
static int mce_cpu_pre_down(unsigned int cpu)
{
2536
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2537 2538 2539 2540 2541 2542 2543

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2544

2545
static __init void mce_init_banks(void)
2546 2547 2548
{
	int i;

2549
	for (i = 0; i < mca_cfg.banks; i++) {
2550
		struct mce_bank *b = &mce_banks[i];
2551
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2552

2553
		sysfs_attr_init(&a->attr);
2554 2555
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2556 2557 2558 2559

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2560 2561 2562
	}
}

2563
static __init int mcheck_init_device(void)
2564
{
2565
	enum cpuhp_state hp_online;
2566 2567
	int err;

2568 2569 2570 2571
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2572

2573 2574 2575 2576
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2577

2578
	mce_init_banks();
2579

2580
	err = subsys_system_register(&mce_subsys, NULL);
2581
	if (err)
2582
		goto err_out_mem;
2583

2584 2585 2586 2587
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2588

2589 2590 2591
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2592
		goto err_out_online;
2593
	hp_online = err;
2594

2595 2596
	register_syscore_ops(&mce_syscore_ops);

2597
	/* register character device /dev/mcelog */
2598 2599 2600 2601 2602 2603 2604 2605
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);
2606
	cpuhp_remove_state(hp_online);
2607

2608 2609
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2610 2611 2612 2613 2614 2615

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2616

L
Linus Torvalds 已提交
2617 2618
	return err;
}
2619
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2620

2621 2622 2623 2624 2625
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2626
	mca_cfg.disabled = true;
2627 2628 2629
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2630

2631 2632
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2633
{
2634
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2635

2636 2637
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2638

2639 2640
	return dmce;
}
I
Ingo Molnar 已提交
2641

2642 2643 2644
static void mce_reset(void)
{
	cpu_missing = 0;
2645
	atomic_set(&mce_fake_panicked, 0);
2646 2647 2648 2649
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2650

2651 2652 2653 2654
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2655 2656
}

2657
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2658
{
2659 2660 2661
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2662 2663
}

2664 2665
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2666

2667
static int __init mcheck_debugfs_init(void)
2668
{
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2680
}
2681 2682
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2683
#endif
2684

2685 2686 2687
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2688 2689
static int __init mcheck_late_init(void)
{
2690 2691 2692
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);