mce.c 54.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/ras.h>
39
#include <linux/smp.h>
I
Ingo Molnar 已提交
40
#include <linux/fs.h>
41
#include <linux/mm.h>
42
#include <linux/debugfs.h>
43
#include <linux/irq_work.h>
44
#include <linux/export.h>
45
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
46

47
#include <asm/intel-family.h>
48
#include <asm/processor.h>
49
#include <asm/traps.h>
A
Andy Lutomirski 已提交
50
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
51 52
#include <asm/mce.h>
#include <asm/msr.h>
53
#include <asm/reboot.h>
L
Linus Torvalds 已提交
54

55
#include "mce-internal.h"
56

57
static DEFINE_MUTEX(mce_log_mutex);
58

59 60 61
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

62
#define SPINUNIT		100	/* 100ns */
63

64 65
DEFINE_PER_CPU(unsigned, mce_exception_count);

66
struct mce_bank *mce_banks __read_mostly;
67
struct mce_vendor_flags mce_flags __read_mostly;
68

69
struct mca_config mca_cfg __read_mostly = {
70
	.bootlog  = -1,
71 72 73 74 75 76 77
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
78 79
	.tolerant = 1,
	.monarch_timeout = -1
80 81
};

82
static DEFINE_PER_CPU(struct mce, mces_seen);
83 84
static unsigned long mce_need_notify;
static int cpu_missing;
85

86 87 88 89
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
90 91 92 93
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

94 95 96 97 98 99 100 101 102
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

103 104
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
105

106 107
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

108 109 110 111
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
112
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
113

114 115 116 117
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
118
	m->cpu = m->extcpu = smp_processor_id();
119 120 121 122 123 124 125
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
126 127 128

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
129 130
}

131 132 133
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

134
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
135
{
136
	if (!mce_gen_pool_add(m))
137
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
138 139
}

140
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
141
{
142
	mutex_lock(&mce_log_mutex);
143
	mce_log(m);
144
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
145
}
146
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
147

148
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
149

150 151 152 153 154 155
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
156 157
static atomic_t num_notifiers;

158 159
void mce_register_decode_chain(struct notifier_block *nb)
{
160
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
161
		return;
162

163
	atomic_inc(&num_notifiers);
164

165
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
166 167 168 169 170
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
171 172
	atomic_dec(&num_notifiers);

173
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
174 175 176
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

224
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
225
{
226 227 228 229
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
230

231
	if (m->ip) {
H
Huang Ying 已提交
232
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
233
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
234
			m->cs, m->ip);
235

L
Linus Torvalds 已提交
236
		if (m->cs == __KERNEL_CS)
237
			print_symbol("{%s}", m->ip);
238
		pr_cont("\n");
L
Linus Torvalds 已提交
239
	}
240

H
Huang Ying 已提交
241
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
242
	if (m->addr)
243
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
244
	if (m->misc)
245
		pr_cont("MISC %llx ", m->misc);
246

247 248 249 250 251 252 253
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

254
	pr_cont("\n");
255 256 257 258
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
259
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
260 261
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
262 263 264 265 266
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
267
	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
268 269
}

270 271
#define PANIC_TIMEOUT 5 /* 5 seconds */

272
static atomic_t mce_panicked;
273

274
static int fake_panic;
275
static atomic_t mce_fake_panicked;
276

277 278 279 280
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
281

282 283 284 285
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
286
	if (panic_timeout == 0)
287
		panic_timeout = mca_cfg.panic_timeout;
288 289 290
	panic("Panicing machine check CPU died");
}

291
static void mce_panic(const char *msg, struct mce *final, char *exp)
292
{
293 294 295
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
296

297 298 299 300
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
301
		if (atomic_inc_return(&mce_panicked) > 1)
302 303
			wait_for_panic();
		barrier();
304

305 306 307 308
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
309
		if (atomic_inc_return(&mce_fake_panicked) > 1)
310 311
			return;
	}
312
	pending = mce_gen_pool_prepare_records();
313
	/* First print corrected ones that are still unlogged */
314 315
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
316
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
317
			print_mce(m);
318 319 320
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
321 322
	}
	/* Now print uncorrected but with the final one last */
323 324
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
325 326
		if (!(m->status & MCI_STATUS_UC))
			continue;
327
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
328
			print_mce(m);
329 330 331
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
332
	}
333
	if (final) {
H
Hidetoshi Seto 已提交
334
		print_mce(final);
335 336 337
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
338
	if (cpu_missing)
H
Huang Ying 已提交
339
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
340
	if (exp)
H
Huang Ying 已提交
341
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
342 343
	if (!fake_panic) {
		if (panic_timeout == 0)
344
			panic_timeout = mca_cfg.panic_timeout;
345 346
		panic(msg);
	} else
H
Huang Ying 已提交
347
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
348
}
L
Linus Torvalds 已提交
349

350 351 352 353
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
354
	unsigned bank = __this_cpu_read(injectm.bank);
355

356
	if (msr == mca_cfg.rip_msr)
357
		return offsetof(struct mce, ip);
358
	if (msr == msr_ops.status(bank))
359
		return offsetof(struct mce, status);
360
	if (msr == msr_ops.addr(bank))
361
		return offsetof(struct mce, addr);
362
	if (msr == msr_ops.misc(bank))
363 364 365 366 367 368
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

369 370 371 372
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
373

T
Tejun Heo 已提交
374
	if (__this_cpu_read(injectm.finished)) {
375
		int offset = msr_to_offset(msr);
376

377 378
		if (offset < 0)
			return 0;
379
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
380
	}
381 382

	if (rdmsrl_safe(msr, &v)) {
383
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
384 385 386 387 388 389 390 391
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

392 393 394 395 396
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
397
	if (__this_cpu_read(injectm.finished)) {
398
		int offset = msr_to_offset(msr);
399

400
		if (offset >= 0)
401
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
402 403
		return;
	}
404 405 406
	wrmsrl(msr, v);
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
425 426 427 428 429 430 431 432

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
433 434
		}
		/* Use accurate RIP reporting if available. */
435 436
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
437 438 439
	}
}

A
Andi Kleen 已提交
440
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
441
{
442
	if (mca_cfg.disabled)
443
		return 0;
444
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
445 446
}

447 448
static void mce_schedule_work(void)
{
449
	if (!mce_gen_pool_empty())
450
		schedule_work(&mce_work);
451 452
}

453
static void mce_irq_work_cb(struct irq_work *entry)
454
{
455
	mce_schedule_work();
456 457 458 459 460
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
461
		mce_notify_irq();
462 463 464 465 466 467 468
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
469 470 471
		return;
	}

472
	irq_work_queue(&mce_irq_work);
473 474
}

475 476 477 478 479 480 481 482
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
483
	if (!(m->status & MCI_STATUS_ADDRV))
484 485 486 487 488 489
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

490 491 492
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

493 494
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
495

496 497
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
498

499 500 501
	return 1;
}

B
Borislav Petkov 已提交
502
bool mce_is_memory_error(struct mce *m)
503
{
B
Borislav Petkov 已提交
504
	if (m->cpuvendor == X86_VENDOR_AMD) {
505 506 507 508
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
B
Borislav Petkov 已提交
509
	} else if (m->cpuvendor == X86_VENDOR_INTEL) {
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}
B
Borislav Petkov 已提交
530
EXPORT_SYMBOL_GPL(mce_is_memory_error);
531 532 533 534 535 536 537

static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
B
Borislav Petkov 已提交
538
	if (mce_is_memory_error(m) &&
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
	    !(m->status & MCI_STATUS_UC) &&
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

573 574 575 576 577 578 579 580 581
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
582
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
583 584 585 586 587
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
588
}
589 590
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
591
	.priority	= MCE_PRIO_SRAO,
592
};
593

594 595 596 597 598 599 600 601
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

602
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
603 604
		return NOTIFY_DONE;

605 606 607 608 609 610 611 612
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
613
	.priority	= MCE_PRIO_LOWEST,
614 615
};

616 617 618 619 620 621
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
622
		m->misc = mce_rdmsrl(msr_ops.misc(i));
623

624
	if (m->status & MCI_STATUS_ADDRV) {
625
		m->addr = mce_rdmsrl(msr_ops.addr(i));
626 627 628 629

		/*
		 * Mask the reported address by the reported granularity.
		 */
630
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
631 632 633 634
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
635 636 637 638 639 640 641 642 643 644

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
645
	}
646

647 648 649 650 651 652
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
653 654
}

655 656
DEFINE_PER_CPU(unsigned, mce_poll_count);

657
/*
658 659 660 661
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
662 663 664 665 666 667 668 669 670
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
671
 */
672
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
673
{
674
	bool error_seen = false;
675
	struct mce m;
676
	int severity;
677 678
	int i;

679
	this_cpu_inc(mce_poll_count);
680

681
	mce_gather_info(&m, NULL);
682

683 684
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
685

686
	for (i = 0; i < mca_cfg.banks; i++) {
687
		if (!mce_banks[i].ctl || !test_bit(i, *b))
688 689 690 691 692 693 694
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
695
		m.status = mce_rdmsrl(msr_ops.status(i));
696 697 698 699
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
700 701
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
702 703 704
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
705
		if (!(flags & MCP_UC) &&
706
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
707 708
			continue;

709 710
		error_seen = true;

711
		mce_read_aux(&m, i);
712

713 714
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
715
		if (severity == MCE_DEFERRED_SEVERITY && mce_is_memory_error(&m))
B
Borislav Petkov 已提交
716
			if (m.status & MCI_STATUS_ADDRV)
717
				m.severity = severity;
718

719 720 721 722
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
723
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
724
			mce_log(&m);
B
Borislav Petkov 已提交
725
		else if (mce_usable_address(&m)) {
726 727 728 729 730 731 732
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
733
		}
734 735 736 737

		/*
		 * Clear state for this bank.
		 */
738
		mce_wrmsrl(msr_ops.status(i), 0);
739 740 741 742 743 744
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
745 746

	sync_core();
747

748
	return error_seen;
749
}
750
EXPORT_SYMBOL_GPL(machine_check_poll);
751

752 753 754 755
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
756 757
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
758
{
759
	int i, ret = 0;
760
	char *tmp;
761

762
	for (i = 0; i < mca_cfg.banks; i++) {
763
		m->status = mce_rdmsrl(msr_ops.status(i));
764
		if (m->status & MCI_STATUS_VAL) {
765
			__set_bit(i, validp);
766 767 768
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
769 770 771

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
772
			ret = 1;
773
		}
774
	}
775
	return ret;
776 777
}

778 779 780 781 782 783 784 785 786 787 788 789 790 791
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
792
static int mce_timed_out(u64 *t, const char *msg)
793 794 795 796 797 798 799 800
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
801
	if (atomic_read(&mce_panicked))
802
		wait_for_panic();
803
	if (!mca_cfg.monarch_timeout)
804 805
		goto out;
	if ((s64)*t < SPINUNIT) {
806
		if (mca_cfg.tolerant <= 1)
807
			mce_panic(msg, NULL, NULL);
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
829
 * Also this detects the case of a machine check event coming from outer
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
855 856
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
857
					    &nmsg, true);
858 859 860 861 862 863 864 865 866 867 868 869
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
870
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
871
		mce_panic("Fatal machine check", m, msg);
872 873 874 875 876 877 878 879 880 881 882

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
883
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
884
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
903
static int mce_start(int *no_way_out)
904
{
H
Hidetoshi Seto 已提交
905
	int order;
906
	int cpus = num_online_cpus();
907
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
908

H
Hidetoshi Seto 已提交
909 910
	if (!timeout)
		return -1;
911

H
Hidetoshi Seto 已提交
912
	atomic_add(*no_way_out, &global_nwo);
913
	/*
914 915
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
916
	 */
917
	order = atomic_inc_return(&mce_callin);
918 919 920 921 922

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
923 924
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
925
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
926
			return -1;
927 928 929 930
		}
		ndelay(SPINUNIT);
	}

931 932 933 934
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
935

H
Hidetoshi Seto 已提交
936 937 938 939
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
940
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
941 942 943 944 945 946 947 948
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
949 950
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
951 952 953 954 955
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
956 957 958
	}

	/*
H
Hidetoshi Seto 已提交
959
	 * Cache the global no_way_out state.
960
	 */
H
Hidetoshi Seto 已提交
961 962 963
	*no_way_out = atomic_read(&global_nwo);

	return order;
964 965 966 967 968 969 970 971 972
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
973
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
994 995
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1008 1009
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1039
	for (i = 0; i < mca_cfg.banks; i++) {
1040
		if (test_bit(i, toclear))
1041
			mce_wrmsrl(msr_ops.status(i), 0);
1042 1043 1044
	}
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1059 1060 1061 1062 1063 1064 1065
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1066 1067 1068 1069
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1070
 */
I
Ingo Molnar 已提交
1071
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1072
{
1073
	struct mca_config *cfg = &mca_cfg;
1074
	struct mce m, *final;
L
Linus Torvalds 已提交
1075
	int i;
1076 1077
	int worst = 0;
	int severity;
1078

1079 1080 1081 1082
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1083
	int order = -1;
1084 1085
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1086
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1087 1088 1089 1090 1091 1092 1093
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1094
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1095
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1096
	char *msg = "Unknown";
1097 1098 1099 1100 1101 1102

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
1103
	int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1104

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	/*
	 * Cases where we avoid rendezvous handler timeout:
	 * 1) If this CPU is offline.
	 *
	 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
	 *  skip those CPUs which remain looping in the 1st kernel - see
	 *  crash_nmi_callback().
	 *
	 * Note: there still is a small window between kexec-ing and the new,
	 * kdump kernel establishing a new #MC handler where a broadcasted MCE
	 * might not get handled properly.
	 */
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
1119 1120 1121 1122 1123 1124 1125 1126 1127
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1128
	ist_enter(regs);
1129

1130
	this_cpu_inc(mce_exception_count);
1131

1132
	if (!cfg->banks)
1133
		goto out;
L
Linus Torvalds 已提交
1134

1135
	mce_gather_info(&m, regs);
1136
	m.tsc = rdtsc();
1137

1138
	final = this_cpu_ptr(&mces_seen);
1139 1140
	*final = m;

1141
	memset(valid_banks, 0, sizeof(valid_banks));
1142
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1143

L
Linus Torvalds 已提交
1144 1145
	barrier();

A
Andi Kleen 已提交
1146
	/*
1147 1148 1149
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1150 1151 1152 1153
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1154
	/*
1155 1156
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1157
	 */
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1168 1169
		order = mce_start(&no_way_out);

1170
	for (i = 0; i < cfg->banks; i++) {
1171
		__clear_bit(i, toclear);
1172 1173
		if (!test_bit(i, valid_banks))
			continue;
1174
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1175
			continue;
1176 1177

		m.misc = 0;
L
Linus Torvalds 已提交
1178 1179 1180
		m.addr = 0;
		m.bank = i;

1181
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1182 1183 1184
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1185
		/*
A
Andi Kleen 已提交
1186 1187
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1188
		 */
1189
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1190
			!no_way_out)
1191 1192 1193 1194 1195
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1196
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1197

1198
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1199

A
Andi Kleen 已提交
1200
		/*
1201 1202
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1203
		 */
1204 1205
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1206 1207 1208
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1209 1210 1211 1212 1213
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1214 1215
		}

1216
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1217

1218 1219
		/* assuming valid severity level != 0 */
		m.severity = severity;
1220

1221
		mce_log(&m);
L
Linus Torvalds 已提交
1222

1223 1224 1225
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1226 1227 1228
		}
	}

1229 1230 1231
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1232 1233 1234
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1235
	/*
1236 1237
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1238
	 */
A
Ashok Raj 已提交
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1251 1252

	/*
1253 1254
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1255
	 */
1256 1257 1258 1259
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1260

1261 1262
	if (worst > 0)
		mce_report_event(regs);
1263
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1264
out:
1265
	sync_core();
1266

1267 1268
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1269

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1282
	}
1283 1284

out_ist:
1285
	ist_exit(regs);
L
Linus Torvalds 已提交
1286
}
1287
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1288

1289 1290
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1291
{
1292 1293
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1294 1295 1296
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1297 1298

	return 0;
1299
}
1300
#endif
1301

L
Linus Torvalds 已提交
1302
/*
1303 1304 1305
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1306
 */
1307
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1308

T
Thomas Gleixner 已提交
1309
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1310
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1311

C
Chen Gong 已提交
1312 1313 1314 1315 1316
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1317
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1318

1319
static void __start_timer(struct timer_list *t, unsigned long interval)
1320
{
1321 1322
	unsigned long when = jiffies + interval;
	unsigned long flags;
1323

1324
	local_irq_save(flags);
1325

1326 1327
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1328 1329

	local_irq_restore(flags);
1330 1331
}

T
Thomas Gleixner 已提交
1332
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1333
{
1334
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1335
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1336
	unsigned long iv;
1337

1338 1339 1340
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1341

1342
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1343
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1344 1345 1346 1347 1348

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1349
	}
L
Linus Torvalds 已提交
1350 1351

	/*
1352 1353
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1354
	 */
1355
	if (mce_notify_irq())
1356
		iv = max(iv / 2, (unsigned long) HZ/100);
1357
	else
T
Thomas Gleixner 已提交
1358
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1359 1360

done:
T
Thomas Gleixner 已提交
1361
	__this_cpu_write(mce_next_interval, iv);
1362
	__start_timer(t, iv);
C
Chen Gong 已提交
1363
}
1364

C
Chen Gong 已提交
1365 1366 1367 1368 1369
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1370
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1371 1372
	unsigned long iv = __this_cpu_read(mce_next_interval);

1373
	__start_timer(t, interval);
1374

C
Chen Gong 已提交
1375 1376
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1377 1378
}

1379 1380 1381 1382 1383 1384 1385 1386 1387
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1388
/*
1389 1390 1391
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1392
 */
1393
int mce_notify_irq(void)
1394
{
1395 1396 1397
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1398
	if (test_and_clear_bit(0, &mce_need_notify)) {
1399
		mce_work_trigger();
1400

1401
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1402
			pr_info(HW_ERR "Machine check events logged\n");
1403 1404

		return 1;
L
Linus Torvalds 已提交
1405
	}
1406 1407
	return 0;
}
1408
EXPORT_SYMBOL_GPL(mce_notify_irq);
1409

1410
static int __mcheck_cpu_mce_banks_init(void)
1411 1412
{
	int i;
1413
	u8 num_banks = mca_cfg.banks;
1414

1415
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1416 1417
	if (!mce_banks)
		return -ENOMEM;
1418 1419

	for (i = 0; i < num_banks; i++) {
1420
		struct mce_bank *b = &mce_banks[i];
1421

1422 1423 1424 1425 1426 1427
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1428
/*
L
Linus Torvalds 已提交
1429 1430
 * Initialize Machine Checks for a CPU.
 */
1431
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1432
{
1433
	unsigned b;
I
Ingo Molnar 已提交
1434
	u64 cap;
L
Linus Torvalds 已提交
1435 1436

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1437 1438

	b = cap & MCG_BANKCNT_MASK;
1439
	if (!mca_cfg.banks)
1440
		pr_info("CPU supports %d MCE banks\n", b);
1441

1442
	if (b > MAX_NR_BANKS) {
1443
		pr_warn("Using only %u machine check banks out of %u\n",
1444 1445 1446 1447 1448
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1449 1450 1451
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1452
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1453
		int err = __mcheck_cpu_mce_banks_init();
1454

1455 1456
		if (err)
			return err;
L
Linus Torvalds 已提交
1457
	}
1458

1459
	/* Use accurate RIP reporting if available. */
1460
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1461
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1462

A
Andi Kleen 已提交
1463
	if (cap & MCG_SER_P)
1464
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1465

1466 1467 1468
	return 0;
}

1469
static void __mcheck_cpu_init_generic(void)
1470
{
1471
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1472
	mce_banks_t all_banks;
1473 1474
	u64 cap;

1475 1476 1477
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1478 1479 1480
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1481
	bitmap_fill(all_banks, MAX_NR_BANKS);
1482
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1483

A
Andy Lutomirski 已提交
1484
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1485

1486
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1487 1488
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1489 1490 1491 1492 1493
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1494

1495
	for (i = 0; i < mca_cfg.banks; i++) {
1496
		struct mce_bank *b = &mce_banks[i];
1497

1498
		if (!b->init)
1499
			continue;
1500 1501
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1502
	}
L
Linus Torvalds 已提交
1503 1504
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1533
/* Add per CPU specific workarounds here */
1534
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1535
{
1536 1537
	struct mca_config *cfg = &mca_cfg;

1538
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1539
		pr_info("unknown CPU type - not enabling MCE support\n");
1540 1541 1542
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1543
	/* This should be disabled by the BIOS, but isn't always */
1544
	if (c->x86_vendor == X86_VENDOR_AMD) {
1545
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1546 1547 1548 1549 1550
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1551
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1552
		}
1553
		if (c->x86 < 0x11 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1554 1555 1556 1557
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1558
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1559
		}
1560 1561 1562 1563
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1564
		if (c->x86 == 6 && cfg->banks > 0)
1565
			mce_banks[0].ctl = 0;
1566

1567 1568 1569 1570 1571 1572 1573
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1584 1585
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1586
			};
1587

1588
			rdmsrl(MSR_K7_HWCR, hwcr);
1589

1590 1591
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1592

1593 1594
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1595

1596 1597 1598
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1599

1600 1601 1602 1603
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1604
	}
1605

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1616
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1617
			mce_banks[0].init = 0;
1618 1619 1620 1621 1622 1623

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1624 1625
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1626

1627 1628 1629 1630
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1631 1632
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1633 1634 1635

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1636
	}
1637 1638 1639
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1640
		cfg->panic_timeout = 30;
1641 1642

	return 0;
1643
}
L
Linus Torvalds 已提交
1644

1645
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1646 1647
{
	if (c->x86 != 5)
1648 1649
		return 0;

1650 1651
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1652
		intel_p5_mcheck_init(c);
1653
		return 1;
1654 1655 1656
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1657
		return 1;
1658
		break;
1659 1660
	default:
		return 0;
1661
	}
1662 1663

	return 0;
1664 1665
}

1666 1667 1668 1669
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1670
{
1671
	if (c->x86_vendor == X86_VENDOR_AMD) {
1672 1673 1674
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1675 1676 1677 1678 1679 1680 1681

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1682 1683
	}
}
1684

1685 1686 1687 1688 1689 1690 1691
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1692

1693 1694
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1695
		break;
1696 1697
		}

L
Linus Torvalds 已提交
1698 1699 1700 1701 1702
	default:
		break;
	}
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1714
static void mce_start_timer(struct timer_list *t)
1715
{
1716
	unsigned long iv = check_interval * HZ;
1717

1718
	if (mca_cfg.ignore_ce || !iv)
1719 1720
		return;

1721 1722
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1723 1724
}

1725 1726 1727 1728 1729 1730 1731 1732
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1733 1734
static void __mcheck_cpu_init_timer(void)
{
1735
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1736 1737
	unsigned int cpu = smp_processor_id();

1738
	setup_pinned_timer(t, mce_timer_fn, cpu);
1739
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1740 1741
}

A
Andi Kleen 已提交
1742 1743 1744
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1745
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1746 1747 1748 1749 1750 1751 1752
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1753
/*
L
Linus Torvalds 已提交
1754
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1755
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1756
 */
1757
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1758
{
1759
	if (mca_cfg.disabled)
1760 1761
		return;

1762 1763
	if (__mcheck_cpu_ancient_init(c))
		return;
1764

1765
	if (!mce_available(c))
L
Linus Torvalds 已提交
1766 1767
		return;

1768
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1769
		mca_cfg.disabled = true;
1770 1771 1772
		return;
	}

1773 1774 1775 1776 1777 1778
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1779 1780
	machine_check_vector = do_machine_check;

1781
	__mcheck_cpu_init_early(c);
1782 1783
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1784
	__mcheck_cpu_init_clear_banks();
1785
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1786 1787
}

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1805 1806
}

1807 1808 1809
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1810
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1826
/*
1827 1828
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1829
 * mce=no_lmce Disables LMCE
1830 1831
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1832 1833 1834
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
1835 1836
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD Fam10h
	and older.
H
Hidetoshi Seto 已提交
1837
 * mce=nobootlog Don't log MCEs from before booting.
1838
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1839
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1840
 */
L
Linus Torvalds 已提交
1841 1842
static int __init mcheck_enable(char *str)
{
1843 1844
	struct mca_config *cfg = &mca_cfg;

1845
	if (*str == 0) {
1846
		enable_p5_mce();
1847 1848
		return 1;
	}
1849 1850
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1851
	if (!strcmp(str, "off"))
1852
		cfg->disabled = true;
1853
	else if (!strcmp(str, "no_cmci"))
1854
		cfg->cmci_disabled = true;
1855 1856
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
1857
	else if (!strcmp(str, "dont_log_ce"))
1858
		cfg->dont_log_ce = true;
1859
	else if (!strcmp(str, "ignore_ce"))
1860
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1861
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1862
		cfg->bootlog = (str[0] == 'b');
1863
	else if (!strcmp(str, "bios_cmci_threshold"))
1864
		cfg->bios_cmci_threshold = true;
1865 1866
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
1867
	else if (isdigit(str[0])) {
1868
		if (get_option(&str, &cfg->tolerant) == 2)
1869
			get_option(&str, &(cfg->monarch_timeout));
1870
	} else {
1871
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1872 1873
		return 0;
	}
1874
	return 1;
L
Linus Torvalds 已提交
1875
}
1876
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1877

1878
int __init mcheck_init(void)
1879
{
1880
	mcheck_intel_therm_init();
1881
	mce_register_decode_chain(&first_nb);
1882
	mce_register_decode_chain(&mce_srao_nb);
1883
	mce_register_decode_chain(&mce_default_nb);
1884
	mcheck_vendor_init_severity();
1885

1886
	INIT_WORK(&mce_work, mce_gen_pool_process);
1887 1888
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1889 1890 1891
	return 0;
}

1892
/*
1893
 * mce_syscore: PM support
1894
 */
L
Linus Torvalds 已提交
1895

1896 1897 1898 1899
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1900
static void mce_disable_error_reporting(void)
1901 1902 1903
{
	int i;

1904
	for (i = 0; i < mca_cfg.banks; i++) {
1905
		struct mce_bank *b = &mce_banks[i];
1906

1907
		if (b->init)
1908
			wrmsrl(msr_ops.ctl(i), 0);
1909
	}
1910 1911 1912 1913 1914 1915
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
1916
	 * Don't clear on Intel or AMD CPUs. Some of these MSRs are socket-wide.
1917 1918 1919 1920
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
1921 1922
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL ||
	    boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1923 1924 1925
		return;

	mce_disable_error_reporting();
1926 1927
}

1928
static int mce_syscore_suspend(void)
1929
{
1930 1931
	vendor_disable_error_reporting();
	return 0;
1932 1933
}

1934
static void mce_syscore_shutdown(void)
1935
{
1936
	vendor_disable_error_reporting();
1937 1938
}

I
Ingo Molnar 已提交
1939 1940 1941 1942 1943
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
1944
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
1945
{
1946
	__mcheck_cpu_init_generic();
1947
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
1948
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
1949 1950
}

1951
static struct syscore_ops mce_syscore_ops = {
1952 1953 1954
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
1955 1956
};

1957
/*
1958
 * mce_device: Sysfs support
1959 1960
 */

1961 1962
static void mce_cpu_restart(void *data)
{
1963
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1964
		return;
1965
	__mcheck_cpu_init_generic();
1966
	__mcheck_cpu_init_clear_banks();
1967
	__mcheck_cpu_init_timer();
1968 1969
}

L
Linus Torvalds 已提交
1970
/* Reinit MCEs after user configuration changes */
1971 1972
static void mce_restart(void)
{
1973
	mce_timer_delete_all();
1974
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
1975 1976
}

1977
/* Toggle features for corrected errors */
1978
static void mce_disable_cmci(void *data)
1979
{
1980
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1981 1982 1983 1984 1985 1986
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
1987
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1988 1989 1990 1991
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
1992
		__mcheck_cpu_init_timer();
1993 1994
}

1995
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
1996
	.name		= "machinecheck",
1997
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
1998 1999
};

2000
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2001

2002
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2003 2004 2005
{
	return container_of(attr, struct mce_bank, attr);
}
2006

2007
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2008 2009
			 char *buf)
{
2010
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2011 2012
}

2013
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2014
			const char *buf, size_t size)
2015
{
H
Hidetoshi Seto 已提交
2016
	u64 new;
I
Ingo Molnar 已提交
2017

2018
	if (kstrtou64(buf, 0, &new) < 0)
2019
		return -EINVAL;
I
Ingo Molnar 已提交
2020

2021
	attr_to_bank(attr)->ctl = new;
2022
	mce_restart();
I
Ingo Molnar 已提交
2023

H
Hidetoshi Seto 已提交
2024
	return size;
2025
}
2026

2027 2028
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2029 2030 2031 2032
			     const char *buf, size_t size)
{
	u64 new;

2033
	if (kstrtou64(buf, 0, &new) < 0)
2034 2035
		return -EINVAL;

2036
	if (mca_cfg.ignore_ce ^ !!new) {
2037 2038
		if (new) {
			/* disable ce features */
2039 2040
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2041
			mca_cfg.ignore_ce = true;
2042 2043
		} else {
			/* enable ce features */
2044
			mca_cfg.ignore_ce = false;
2045 2046 2047 2048 2049 2050
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2051 2052
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2053 2054 2055 2056
				 const char *buf, size_t size)
{
	u64 new;

2057
	if (kstrtou64(buf, 0, &new) < 0)
2058 2059
		return -EINVAL;

2060
	if (mca_cfg.cmci_disabled ^ !!new) {
2061 2062
		if (new) {
			/* disable cmci */
2063
			on_each_cpu(mce_disable_cmci, NULL, 1);
2064
			mca_cfg.cmci_disabled = true;
2065 2066
		} else {
			/* enable cmci */
2067
			mca_cfg.cmci_disabled = false;
2068 2069 2070 2071 2072 2073
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2074 2075
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2076 2077
				      const char *buf, size_t size)
{
2078
	ssize_t ret = device_store_int(s, attr, buf, size);
2079 2080 2081 2082
	mce_restart();
	return ret;
}

2083
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2084
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2085
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2086

2087 2088
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2089 2090
	&check_interval
};
I
Ingo Molnar 已提交
2091

2092
static struct dev_ext_attribute dev_attr_ignore_ce = {
2093 2094
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2095 2096
};

2097
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2098 2099
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2100 2101
};

2102 2103 2104
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2105
#ifdef CONFIG_X86_MCELOG_LEGACY
2106
	&dev_attr_trigger,
2107
#endif
2108 2109 2110 2111
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2112 2113
	NULL
};
L
Linus Torvalds 已提交
2114

2115
static cpumask_var_t mce_device_initialized;
2116

2117 2118 2119 2120 2121
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2122
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2123
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2124
{
2125
	struct device *dev;
L
Linus Torvalds 已提交
2126
	int err;
2127
	int i, j;
2128

A
Andreas Herrmann 已提交
2129
	if (!mce_available(&boot_cpu_data))
2130 2131
		return -EIO;

2132 2133 2134 2135
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2136 2137 2138
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2139 2140
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2141
	dev->release = &mce_device_release;
2142

2143
	err = device_register(dev);
2144 2145
	if (err) {
		put_device(dev);
2146
		return err;
2147
	}
2148

2149 2150
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2151 2152 2153
		if (err)
			goto error;
	}
2154
	for (j = 0; j < mca_cfg.banks; j++) {
2155
		err = device_create_file(dev, &mce_banks[j].attr);
2156 2157 2158
		if (err)
			goto error2;
	}
2159
	cpumask_set_cpu(cpu, mce_device_initialized);
2160
	per_cpu(mce_device, cpu) = dev;
2161

2162
	return 0;
2163
error2:
2164
	while (--j >= 0)
2165
		device_remove_file(dev, &mce_banks[j].attr);
2166
error:
I
Ingo Molnar 已提交
2167
	while (--i >= 0)
2168
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2169

2170
	device_unregister(dev);
2171

2172 2173 2174
	return err;
}

2175
static void mce_device_remove(unsigned int cpu)
2176
{
2177
	struct device *dev = per_cpu(mce_device, cpu);
2178 2179
	int i;

2180
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2181 2182
		return;

2183 2184
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2185

2186
	for (i = 0; i < mca_cfg.banks; i++)
2187
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2188

2189 2190
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2191
	per_cpu(mce_device, cpu) = NULL;
2192 2193
}

2194
/* Make sure there are no machine checks on offlined CPUs. */
2195
static void mce_disable_cpu(void)
2196
{
2197
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2198
		return;
2199

2200
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2201
		cmci_clear();
2202

2203
	vendor_disable_error_reporting();
2204 2205
}

2206
static void mce_reenable_cpu(void)
2207
{
I
Ingo Molnar 已提交
2208
	int i;
2209

2210
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2211
		return;
I
Ingo Molnar 已提交
2212

2213
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2214
		cmci_reenable();
2215
	for (i = 0; i < mca_cfg.banks; i++) {
2216
		struct mce_bank *b = &mce_banks[i];
2217

2218
		if (b->init)
2219
			wrmsrl(msr_ops.ctl(i), b->ctl);
2220
	}
2221 2222
}

2223
static int mce_cpu_dead(unsigned int cpu)
2224
{
2225
	mce_intel_hcpu_update(cpu);
2226

2227 2228 2229 2230
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2231 2232
}

2233
static int mce_cpu_online(unsigned int cpu)
2234
{
2235
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2236
	int ret;
2237

2238
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2239

2240 2241 2242 2243
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2244
	}
2245
	mce_reenable_cpu();
2246
	mce_start_timer(t);
2247
	return 0;
2248 2249
}

2250 2251
static int mce_cpu_pre_down(unsigned int cpu)
{
2252
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2253 2254 2255 2256 2257 2258 2259

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2260

2261
static __init void mce_init_banks(void)
2262 2263 2264
{
	int i;

2265
	for (i = 0; i < mca_cfg.banks; i++) {
2266
		struct mce_bank *b = &mce_banks[i];
2267
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2268

2269
		sysfs_attr_init(&a->attr);
2270 2271
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2272 2273 2274 2275

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2276 2277 2278
	}
}

2279
static __init int mcheck_init_device(void)
2280 2281 2282
{
	int err;

2283 2284 2285 2286
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2287

2288 2289 2290 2291
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2292

2293
	mce_init_banks();
2294

2295
	err = subsys_system_register(&mce_subsys, NULL);
2296
	if (err)
2297
		goto err_out_mem;
2298

2299 2300 2301 2302
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2303

2304 2305 2306
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2307
		goto err_out_online;
2308

2309 2310 2311 2312
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2313 2314
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2315 2316 2317 2318 2319

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2320
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2321

L
Linus Torvalds 已提交
2322 2323
	return err;
}
2324
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2325

2326 2327 2328 2329 2330
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2331
	mca_cfg.disabled = true;
2332 2333 2334
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2335

2336 2337
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2338
{
2339
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2340

2341 2342
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2343

2344 2345
	return dmce;
}
I
Ingo Molnar 已提交
2346

2347 2348 2349
static void mce_reset(void)
{
	cpu_missing = 0;
2350
	atomic_set(&mce_fake_panicked, 0);
2351 2352 2353 2354
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2355

2356 2357 2358 2359
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2360 2361
}

2362
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2363
{
2364 2365 2366
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2367 2368
}

2369 2370
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2371

2372
static int __init mcheck_debugfs_init(void)
2373
{
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2385
}
2386 2387
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2388
#endif
2389

2390 2391 2392
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2393 2394
static int __init mcheck_late_init(void)
{
2395 2396 2397
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2398
	mcheck_debugfs_init();
2399
	cec_init();
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);