mce.c 57.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
19
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
20 21 22
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
23
#include <linux/string.h>
24
#include <linux/device.h>
25
#include <linux/syscore_ops.h>
26
#include <linux/delay.h>
27
#include <linux/ctype.h>
I
Ingo Molnar 已提交
28
#include <linux/sched.h>
29
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
30
#include <linux/types.h>
31
#include <linux/slab.h>
I
Ingo Molnar 已提交
32 33 34
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
35
#include <linux/nmi.h>
I
Ingo Molnar 已提交
36
#include <linux/cpu.h>
37
#include <linux/ras.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
45
#include <linux/set_memory.h>
46
#include <linux/task_work.h>
47
#include <linux/hardirq.h>
I
Ingo Molnar 已提交
48

49
#include <asm/intel-family.h>
50
#include <asm/processor.h>
51
#include <asm/traps.h>
A
Andy Lutomirski 已提交
52
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
53 54
#include <asm/mce.h>
#include <asm/msr.h>
55
#include <asm/reboot.h>
L
Linus Torvalds 已提交
56

57
#include "mce-internal.h"
58

59
static DEFINE_MUTEX(mce_log_mutex);
60

S
Seunghun Han 已提交
61 62 63
/* sysfs synchronization */
static DEFINE_MUTEX(mce_sysfs_mutex);

64 65 66
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

67
#define SPINUNIT		100	/* 100ns */
68

69 70
DEFINE_PER_CPU(unsigned, mce_exception_count);

71
struct mce_bank *mce_banks __read_mostly;
72
struct mce_vendor_flags mce_flags __read_mostly;
73

74
struct mca_config mca_cfg __read_mostly = {
75
	.bootlog  = -1,
76 77 78 79 80 81 82
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
83 84
	.tolerant = 1,
	.monarch_timeout = -1
85 86
};

87
static DEFINE_PER_CPU(struct mce, mces_seen);
88 89
static unsigned long mce_need_notify;
static int cpu_missing;
90

91 92 93 94
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
95 96 97 98
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

99 100 101 102 103 104 105 106 107
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

108 109
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
110

111 112
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

113 114 115 116
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
117
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
118

119 120 121 122
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
123
	m->cpu = m->extcpu = smp_processor_id();
124 125
	/* need the internal __ version to avoid deadlocks */
	m->time = __ktime_get_real_seconds();
126 127 128 129 130
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
131 132 133

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
134 135

	m->microcode = boot_cpu_data.microcode;
136 137
}

138 139 140
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

141
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
142
{
143
	if (!mce_gen_pool_add(m))
144
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
145 146
}

147
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
148
{
149
	mutex_lock(&mce_log_mutex);
150
	mce_log(m);
151
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
152
}
153
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
154

155
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
156

157 158 159 160 161 162
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
163 164
static atomic_t num_notifiers;

165 166
void mce_register_decode_chain(struct notifier_block *nb)
{
167
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
168
		return;
169

170
	atomic_inc(&num_notifiers);
171

172
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
173 174 175 176 177
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
178 179
	atomic_dec(&num_notifiers);

180
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
181 182 183
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

231
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
232
{
233 234 235 236
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
237

238
	if (m->ip) {
H
Huang Ying 已提交
239
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
240
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
241
			m->cs, m->ip);
242

L
Linus Torvalds 已提交
243
		if (m->cs == __KERNEL_CS)
244
			pr_cont("{%pS}", (void *)(unsigned long)m->ip);
245
		pr_cont("\n");
L
Linus Torvalds 已提交
246
	}
247

H
Huang Ying 已提交
248
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
249
	if (m->addr)
250
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
251
	if (m->misc)
252
		pr_cont("MISC %llx ", m->misc);
253

254 255 256 257 258 259 260
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

261
	pr_cont("\n");
262 263 264 265
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
266
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
267
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
268
		m->microcode);
269 270 271 272 273
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
274

275
	if (m->cpuvendor != X86_VENDOR_AMD && m->cpuvendor != X86_VENDOR_HYGON)
276
		pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
277 278
}

279 280
#define PANIC_TIMEOUT 5 /* 5 seconds */

281
static atomic_t mce_panicked;
282

283
static int fake_panic;
284
static atomic_t mce_fake_panicked;
285

286 287 288 289
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
290

291 292 293 294
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
295
	if (panic_timeout == 0)
296
		panic_timeout = mca_cfg.panic_timeout;
297 298 299
	panic("Panicing machine check CPU died");
}

300
static void mce_panic(const char *msg, struct mce *final, char *exp)
301
{
302 303 304
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
305

306 307 308 309
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
310
		if (atomic_inc_return(&mce_panicked) > 1)
311 312
			wait_for_panic();
		barrier();
313

314 315 316 317
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
318
		if (atomic_inc_return(&mce_fake_panicked) > 1)
319 320
			return;
	}
321
	pending = mce_gen_pool_prepare_records();
322
	/* First print corrected ones that are still unlogged */
323 324
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
325
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
326
			print_mce(m);
327 328 329
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
330 331
	}
	/* Now print uncorrected but with the final one last */
332 333
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
334 335
		if (!(m->status & MCI_STATUS_UC))
			continue;
336
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
337
			print_mce(m);
338 339 340
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
341
	}
342
	if (final) {
H
Hidetoshi Seto 已提交
343
		print_mce(final);
344 345 346
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
347
	if (cpu_missing)
H
Huang Ying 已提交
348
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
349
	if (exp)
H
Huang Ying 已提交
350
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
351 352
	if (!fake_panic) {
		if (panic_timeout == 0)
353
			panic_timeout = mca_cfg.panic_timeout;
354 355
		panic(msg);
	} else
H
Huang Ying 已提交
356
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
357
}
L
Linus Torvalds 已提交
358

359 360 361 362
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
363
	unsigned bank = __this_cpu_read(injectm.bank);
364

365
	if (msr == mca_cfg.rip_msr)
366
		return offsetof(struct mce, ip);
367
	if (msr == msr_ops.status(bank))
368
		return offsetof(struct mce, status);
369
	if (msr == msr_ops.addr(bank))
370
		return offsetof(struct mce, addr);
371
	if (msr == msr_ops.misc(bank))
372 373 374 375 376 377
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

378 379 380 381
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
382

T
Tejun Heo 已提交
383
	if (__this_cpu_read(injectm.finished)) {
384
		int offset = msr_to_offset(msr);
385

386 387
		if (offset < 0)
			return 0;
388
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
389
	}
390 391

	if (rdmsrl_safe(msr, &v)) {
392
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
393 394 395 396 397 398 399 400
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

401 402 403 404 405
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
406
	if (__this_cpu_read(injectm.finished)) {
407
		int offset = msr_to_offset(msr);
408

409
		if (offset >= 0)
410
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
411 412
		return;
	}
413 414 415
	wrmsrl(msr, v);
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
434 435 436 437 438 439 440 441

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
442 443
		}
		/* Use accurate RIP reporting if available. */
444 445
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
446 447 448
	}
}

A
Andi Kleen 已提交
449
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
450
{
451
	if (mca_cfg.disabled)
452
		return 0;
453
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
454 455
}

456 457
static void mce_schedule_work(void)
{
458
	if (!mce_gen_pool_empty())
459
		schedule_work(&mce_work);
460 461
}

462
static void mce_irq_work_cb(struct irq_work *entry)
463
{
464
	mce_schedule_work();
465 466 467 468 469
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
470
		mce_notify_irq();
471 472 473 474 475 476 477
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
478 479 480
		return;
	}

481
	irq_work_queue(&mce_irq_work);
482 483
}

484 485 486 487 488 489
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
490
int mce_usable_address(struct mce *m)
491
{
492
	if (!(m->status & MCI_STATUS_ADDRV))
493 494 495 496 497 498
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

499 500 501
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

502 503
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
504

505 506
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
507

508 509
	return 1;
}
510
EXPORT_SYMBOL_GPL(mce_usable_address);
511

B
Borislav Petkov 已提交
512
bool mce_is_memory_error(struct mce *m)
513
{
514 515
	if (m->cpuvendor == X86_VENDOR_AMD ||
	    m->cpuvendor == X86_VENDOR_HYGON) {
516
		return amd_mce_is_memory_error(m);
B
Borislav Petkov 已提交
517
	} else if (m->cpuvendor == X86_VENDOR_INTEL) {
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}
B
Borislav Petkov 已提交
538
EXPORT_SYMBOL_GPL(mce_is_memory_error);
539

540 541 542 543 544 545 546
static bool whole_page(struct mce *m)
{
	if (!mca_cfg.ser || !(m->status & MCI_STATUS_MISCV))
		return true;
	return MCI_MISC_ADDR_LSB(m->misc) >= PAGE_SHIFT;
}

547
bool mce_is_correctable(struct mce *m)
548 549 550 551
{
	if (m->cpuvendor == X86_VENDOR_AMD && m->status & MCI_STATUS_DEFERRED)
		return false;

552 553 554
	if (m->cpuvendor == X86_VENDOR_HYGON && m->status & MCI_STATUS_DEFERRED)
		return false;

555 556 557 558 559
	if (m->status & MCI_STATUS_UC)
		return false;

	return true;
}
560
EXPORT_SYMBOL_GPL(mce_is_correctable);
561

562 563 564 565 566 567
static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
B
Borislav Petkov 已提交
568
	if (mce_is_memory_error(m) &&
569
	    mce_is_correctable(m)  &&
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

603 604 605 606 607 608 609 610 611
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
612
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
613
		pfn = mce->addr >> PAGE_SHIFT;
614
		if (!memory_failure(pfn, 0))
615
			set_mce_nospec(pfn, whole_page(mce));
616 617 618
	}

	return NOTIFY_OK;
619
}
620 621
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
622
	.priority	= MCE_PRIO_SRAO,
623
};
624

625 626 627 628 629 630 631 632
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

633
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
634 635
		return NOTIFY_DONE;

636 637 638 639 640 641 642 643
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
644
	.priority	= MCE_PRIO_LOWEST,
645 646
};

647 648 649 650 651 652
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
653
		m->misc = mce_rdmsrl(msr_ops.misc(i));
654

655
	if (m->status & MCI_STATUS_ADDRV) {
656
		m->addr = mce_rdmsrl(msr_ops.addr(i));
657 658 659 660

		/*
		 * Mask the reported address by the reported granularity.
		 */
661
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
662 663 664 665
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
666 667 668 669 670 671 672 673 674 675

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
676
	}
677

678 679 680 681 682 683
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
684 685
}

686 687
DEFINE_PER_CPU(unsigned, mce_poll_count);

688
/*
689 690 691 692
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
693 694 695 696 697 698 699 700 701
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
702
 */
703
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
704
{
705
	bool error_seen = false;
706 707 708
	struct mce m;
	int i;

709
	this_cpu_inc(mce_poll_count);
710

711
	mce_gather_info(&m, NULL);
712

713 714
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
715

716
	for (i = 0; i < mca_cfg.banks; i++) {
717
		if (!mce_banks[i].ctl || !test_bit(i, *b))
718 719 720 721 722 723 724
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
725
		m.status = mce_rdmsrl(msr_ops.status(i));
726 727

		/* If this entry is not valid, ignore it */
728 729 730 731
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
732 733
		 * If we are logging everything (at CPU online) or this
		 * is a corrected error, then we must log it.
734
		 */
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		if ((flags & MCP_UC) || !(m.status & MCI_STATUS_UC))
			goto log_it;

		/*
		 * Newer Intel systems that support software error
		 * recovery need to make additional checks. Other
		 * CPUs should skip over uncorrected errors, but log
		 * everything else.
		 */
		if (!mca_cfg.ser) {
			if (m.status & MCI_STATUS_UC)
				continue;
			goto log_it;
		}

		/* Log "not enabled" (speculative) errors */
		if (!(m.status & MCI_STATUS_EN))
			goto log_it;

		/*
		 * Log UCNA (SDM: 15.6.3 "UCR Error Classification")
		 * UC == 1 && PCC == 0 && S == 0
		 */
		if (!(m.status & MCI_STATUS_PCC) && !(m.status & MCI_STATUS_S))
			goto log_it;

		/*
		 * Skip anything else. Presumption is that our read of this
		 * bank is racing with a machine check. Leave the log alone
		 * for do_machine_check() to deal with it.
		 */
		continue;
767

768
log_it:
769 770
		error_seen = true;

771
		mce_read_aux(&m, i);
772

773
		m.severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);
774

775 776 777 778
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
779
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
780
			mce_log(&m);
B
Borislav Petkov 已提交
781
		else if (mce_usable_address(&m)) {
782 783 784 785 786 787 788
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
789
		}
790 791 792 793

		/*
		 * Clear state for this bank.
		 */
794
		mce_wrmsrl(msr_ops.status(i), 0);
795 796 797 798 799 800
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
801 802

	sync_core();
803

804
	return error_seen;
805
}
806
EXPORT_SYMBOL_GPL(machine_check_poll);
807

808 809 810 811
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
812 813
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
814
{
815
	char *tmp;
816
	int i;
817

818
	for (i = 0; i < mca_cfg.banks; i++) {
819
		m->status = mce_rdmsrl(msr_ops.status(i));
820 821 822 823 824 825
		if (!(m->status & MCI_STATUS_VAL))
			continue;

		__set_bit(i, validp);
		if (quirk_no_way_out)
			quirk_no_way_out(i, m, regs);
826 827

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
828
			m->bank = i;
829
			mce_read_aux(m, i);
830
			*msg = tmp;
831
			return 1;
832
		}
833
	}
834
	return 0;
835 836
}

837 838 839 840 841 842 843 844 845 846 847 848 849 850
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
851
static int mce_timed_out(u64 *t, const char *msg)
852 853 854 855 856 857 858 859
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
860
	if (atomic_read(&mce_panicked))
861
		wait_for_panic();
862
	if (!mca_cfg.monarch_timeout)
863 864
		goto out;
	if ((s64)*t < SPINUNIT) {
865
		if (mca_cfg.tolerant <= 1)
866
			mce_panic(msg, NULL, NULL);
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
888
 * Also this detects the case of a machine check event coming from outer
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
914 915
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
916
					    &nmsg, true);
917 918 919 920 921 922 923 924 925 926 927 928
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
929
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
930
		mce_panic("Fatal machine check", m, msg);
931 932 933 934 935 936 937 938 939 940 941

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
942
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
943
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
962
static int mce_start(int *no_way_out)
963
{
H
Hidetoshi Seto 已提交
964
	int order;
965
	int cpus = num_online_cpus();
966
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
967

H
Hidetoshi Seto 已提交
968 969
	if (!timeout)
		return -1;
970

H
Hidetoshi Seto 已提交
971
	atomic_add(*no_way_out, &global_nwo);
972
	/*
973 974
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
975
	 */
976
	order = atomic_inc_return(&mce_callin);
977 978 979 980 981

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
982 983
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
984
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
985
			return -1;
986 987 988 989
		}
		ndelay(SPINUNIT);
	}

990 991 992 993
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
994

H
Hidetoshi Seto 已提交
995 996 997 998
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
999
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
1000 1001 1002 1003 1004 1005 1006 1007
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
1008 1009
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
1010 1011 1012 1013 1014
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
1015 1016 1017
	}

	/*
H
Hidetoshi Seto 已提交
1018
	 * Cache the global no_way_out state.
1019
	 */
H
Hidetoshi Seto 已提交
1020 1021 1022
	*no_way_out = atomic_read(&global_nwo);

	return order;
1023 1024 1025 1026 1027 1028 1029 1030 1031
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
1032
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1053 1054
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1067 1068
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1098
	for (i = 0; i < mca_cfg.banks; i++) {
1099
		if (test_bit(i, toclear))
1100
			mce_wrmsrl(msr_ops.status(i), 0);
1101 1102 1103
	}
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
/*
 * Cases where we avoid rendezvous handler timeout:
 * 1) If this CPU is offline.
 *
 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
 *  skip those CPUs which remain looping in the 1st kernel - see
 *  crash_nmi_callback().
 *
 * Note: there still is a small window between kexec-ing and the new,
 * kdump kernel establishing a new #MC handler where a broadcasted MCE
 * might not get handled properly.
 */
static bool __mc_check_crashing_cpu(int cpu)
{
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return true;
		}
	}
	return false;
}

1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static void __mc_scan_banks(struct mce *m, struct mce *final,
			    unsigned long *toclear, unsigned long *valid_banks,
			    int no_way_out, int *worst)
{
	struct mca_config *cfg = &mca_cfg;
	int severity, i;

	for (i = 0; i < cfg->banks; i++) {
		__clear_bit(i, toclear);
		if (!test_bit(i, valid_banks))
			continue;
1142

1143 1144 1145 1146 1147 1148 1149 1150
		if (!mce_banks[i].ctl)
			continue;

		m->misc = 0;
		m->addr = 0;
		m->bank = i;

		m->status = mce_rdmsrl(msr_ops.status(i));
1151
		if (!(m->status & MCI_STATUS_VAL))
1152 1153 1154
			continue;

		/*
1155 1156
		 * Corrected or non-signaled errors are handled by
		 * machine_check_poll(). Leave them alone, unless this panics.
1157 1158 1159 1160 1161
		 */
		if (!(m->status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
			!no_way_out)
			continue;

1162
		/* Set taint even when machine check was not enabled. */
1163 1164 1165 1166 1167 1168
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);

		severity = mce_severity(m, cfg->tolerant, NULL, true);

		/*
		 * When machine check was for corrected/deferred handler don't
1169
		 * touch, unless we're panicking.
1170 1171 1172 1173
		 */
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
			continue;
1174

1175
		__set_bit(i, toclear);
1176 1177 1178

		/* Machine check event was not enabled. Clear, but ignore. */
		if (severity == MCE_NO_SEVERITY)
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
			continue;

		mce_read_aux(m, i);

		/* assuming valid severity level != 0 */
		m->severity = severity;

		mce_log(m);

		if (severity > *worst) {
			*final = *m;
			*worst = severity;
		}
	}

	/* mce_clear_state will clear *final, save locally for use later */
	*m = *final;
}

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
static void kill_me_now(struct callback_head *ch)
{
	force_sig(SIGBUS, current);
}

static void kill_me_maybe(struct callback_head *cb)
{
	struct task_struct *p = container_of(cb, struct task_struct, mce_kill_me);
	int flags = MF_ACTION_REQUIRED;

	pr_err("Uncorrected hardware memory error in user-access at %llx", p->mce_addr);
	if (!p->mce_ripv)
		flags |= MF_MUST_KILL;

	if (!memory_failure(p->mce_addr >> PAGE_SHIFT, flags)) {
		set_mce_nospec(p->mce_addr >> PAGE_SHIFT, p->mce_whole_page);
		return;
	}

	pr_err("Memory error not recovered");
	kill_me_now(cb);
}

1221 1222 1223 1224 1225 1226 1227
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1228 1229 1230 1231
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1232
 */
I
Ingo Molnar 已提交
1233
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1234
{
1235 1236
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1237
	struct mca_config *cfg = &mca_cfg;
1238 1239
	int cpu = smp_processor_id();
	char *msg = "Unknown";
1240 1241
	struct mce m, *final;
	int worst = 0;
1242

1243 1244 1245 1246
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1247
	int order = -1;
1248

1249 1250
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1251
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1252 1253
	 */
	int no_way_out = 0;
1254

1255 1256 1257 1258 1259
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1260 1261 1262 1263 1264 1265

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1266

1267 1268
	if (__mc_check_crashing_cpu(cpu))
		return;
1269

1270
	nmi_enter();
1271

1272
	this_cpu_inc(mce_exception_count);
1273

1274
	mce_gather_info(&m, regs);
1275
	m.tsc = rdtsc();
1276

1277
	final = this_cpu_ptr(&mces_seen);
1278 1279
	*final = m;

1280
	memset(valid_banks, 0, sizeof(valid_banks));
1281
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1282

L
Linus Torvalds 已提交
1283 1284
	barrier();

A
Andi Kleen 已提交
1285
	/*
1286 1287 1288
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1289 1290 1291 1292
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1293
	/*
1294 1295
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1296
	 */
1297 1298 1299 1300
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
1301 1302
	 * Local machine check may already know that we have to panic.
	 * Broadcast machine check begins rendezvous in mce_start()
1303 1304
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
1305
	 * to see it will clear it.
1306
	 */
1307 1308 1309 1310
	if (lmce) {
		if (no_way_out)
			mce_panic("Fatal local machine check", &m, msg);
	} else {
A
Ashok Raj 已提交
1311
		order = mce_start(&no_way_out);
1312
	}
A
Ashok Raj 已提交
1313

1314
	__mc_scan_banks(&m, final, toclear, valid_banks, no_way_out, &worst);
1315

1316 1317 1318
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1319
	/*
1320 1321
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1322
	 */
A
Ashok Raj 已提交
1323 1324 1325 1326 1327
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
1328 1329 1330 1331 1332 1333
		 * If there was a fatal machine check we should have
		 * already called mce_panic earlier in this function.
		 * Since we re-read the banks, we might have found
		 * something new. Check again to see if we found a
		 * fatal error. We call "mce_severity()" again to
		 * make sure we have the right "msg".
A
Ashok Raj 已提交
1334
		 */
1335 1336 1337 1338
		if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3) {
			mce_severity(&m, cfg->tolerant, &msg, true);
			mce_panic("Local fatal machine check!", &m, msg);
		}
A
Ashok Raj 已提交
1339
	}
1340 1341

	/*
1342 1343
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1344
	 */
1345 1346 1347 1348
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1349

1350 1351
	if (worst > 0)
		mce_report_event(regs);
1352
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
B
Borislav Petkov 已提交
1353

1354
	sync_core();
1355

1356 1357
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1358

1359 1360
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
1361 1362
		/* If this triggers there is no way to recover. Die hard. */
		BUG_ON(!on_thread_stack() || !user_mode(regs));
1363 1364 1365 1366 1367 1368 1369
		current->mce_addr = m.addr;
		current->mce_ripv = !!(m.mcgstatus & MCG_STATUS_RIPV);
		current->mce_whole_page = whole_page(&m);
		current->mce_kill_me.func = kill_me_maybe;
		if (kill_it)
			current->mce_kill_me.func = kill_me_now;
		task_work_add(current, &current->mce_kill_me, true);
1370 1371 1372
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1373
	}
1374 1375

out_ist:
1376
	nmi_exit();
L
Linus Torvalds 已提交
1377
}
1378
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1379

1380
#ifndef CONFIG_MEMORY_FAILURE
1381
int memory_failure(unsigned long pfn, int flags)
1382
{
1383 1384
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1385 1386 1387
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1388 1389

	return 0;
1390
}
1391
#endif
1392

L
Linus Torvalds 已提交
1393
/*
1394 1395 1396
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1397
 */
1398
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1399

T
Thomas Gleixner 已提交
1400
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1401
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1402

C
Chen Gong 已提交
1403 1404 1405 1406 1407
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1408
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1409

1410
static void __start_timer(struct timer_list *t, unsigned long interval)
1411
{
1412 1413
	unsigned long when = jiffies + interval;
	unsigned long flags;
1414

1415
	local_irq_save(flags);
1416

1417 1418
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1419 1420

	local_irq_restore(flags);
1421 1422
}

1423
static void mce_timer_fn(struct timer_list *t)
L
Linus Torvalds 已提交
1424
{
1425
	struct timer_list *cpu_t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1426
	unsigned long iv;
1427

1428
	WARN_ON(cpu_t != t);
1429 1430

	iv = __this_cpu_read(mce_next_interval);
1431

1432
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1433
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1434 1435 1436 1437 1438

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1439
	}
L
Linus Torvalds 已提交
1440 1441

	/*
1442 1443
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1444
	 */
1445
	if (mce_notify_irq())
1446
		iv = max(iv / 2, (unsigned long) HZ/100);
1447
	else
T
Thomas Gleixner 已提交
1448
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1449 1450

done:
T
Thomas Gleixner 已提交
1451
	__this_cpu_write(mce_next_interval, iv);
1452
	__start_timer(t, iv);
C
Chen Gong 已提交
1453
}
1454

C
Chen Gong 已提交
1455 1456 1457 1458 1459
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1460
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1461 1462
	unsigned long iv = __this_cpu_read(mce_next_interval);

1463
	__start_timer(t, interval);
1464

C
Chen Gong 已提交
1465 1466
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1478
/*
1479 1480 1481
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1482
 */
1483
int mce_notify_irq(void)
1484
{
1485 1486 1487
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1488
	if (test_and_clear_bit(0, &mce_need_notify)) {
1489
		mce_work_trigger();
1490

1491
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1492
			pr_info(HW_ERR "Machine check events logged\n");
1493 1494

		return 1;
L
Linus Torvalds 已提交
1495
	}
1496 1497
	return 0;
}
1498
EXPORT_SYMBOL_GPL(mce_notify_irq);
1499

1500
static int __mcheck_cpu_mce_banks_init(void)
1501 1502 1503
{
	int i;

1504
	mce_banks = kcalloc(MAX_NR_BANKS, sizeof(struct mce_bank), GFP_KERNEL);
1505 1506
	if (!mce_banks)
		return -ENOMEM;
1507

1508
	for (i = 0; i < MAX_NR_BANKS; i++) {
1509
		struct mce_bank *b = &mce_banks[i];
1510

1511 1512 1513 1514 1515 1516
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1517
/*
L
Linus Torvalds 已提交
1518 1519
 * Initialize Machine Checks for a CPU.
 */
1520
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1521
{
I
Ingo Molnar 已提交
1522
	u64 cap;
1523
	u8 b;
L
Linus Torvalds 已提交
1524 1525

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1526 1527

	b = cap & MCG_BANKCNT_MASK;
1528
	if (WARN_ON_ONCE(b > MAX_NR_BANKS))
1529 1530
		b = MAX_NR_BANKS;

1531
	mca_cfg.banks = max(mca_cfg.banks, b);
1532

1533
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1534
		int err = __mcheck_cpu_mce_banks_init();
1535 1536
		if (err)
			return err;
L
Linus Torvalds 已提交
1537
	}
1538

1539
	/* Use accurate RIP reporting if available. */
1540
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1541
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1542

A
Andi Kleen 已提交
1543
	if (cap & MCG_SER_P)
1544
		mca_cfg.ser = 1;
A
Andi Kleen 已提交
1545

1546 1547 1548
	return 0;
}

1549
static void __mcheck_cpu_init_generic(void)
1550
{
1551
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1552
	mce_banks_t all_banks;
1553 1554
	u64 cap;

1555 1556 1557
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1558 1559 1560
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1561
	bitmap_fill(all_banks, MAX_NR_BANKS);
1562
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1563

A
Andy Lutomirski 已提交
1564
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1565

1566
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1567 1568
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1569 1570 1571 1572 1573
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1574

1575
	for (i = 0; i < mca_cfg.banks; i++) {
1576
		struct mce_bank *b = &mce_banks[i];
1577

1578
		if (!b->init)
1579
			continue;
1580 1581
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1582
	}
L
Linus Torvalds 已提交
1583 1584
}

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1613
/* Add per CPU specific workarounds here */
1614
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1615
{
1616 1617
	struct mca_config *cfg = &mca_cfg;

1618
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1619
		pr_info("unknown CPU type - not enabling MCE support\n");
1620 1621 1622
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1623
	/* This should be disabled by the BIOS, but isn't always */
1624
	if (c->x86_vendor == X86_VENDOR_AMD) {
1625
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1626 1627 1628 1629 1630
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1631
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1632
		}
1633
		if (c->x86 < 0x11 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1634 1635 1636 1637
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1638
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1639
		}
1640 1641 1642 1643
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1644
		if (c->x86 == 6 && cfg->banks > 0)
1645
			mce_banks[0].ctl = 0;
1646

1647 1648 1649 1650 1651 1652 1653
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

L
Linus Torvalds 已提交
1654
	}
1655

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1666
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1667
			mce_banks[0].init = 0;
1668 1669 1670 1671 1672 1673

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1674 1675
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1676

1677 1678 1679 1680
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1681 1682
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1683 1684 1685

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1686
	}
1687 1688 1689
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1690
		cfg->panic_timeout = 30;
1691 1692

	return 0;
1693
}
L
Linus Torvalds 已提交
1694

1695
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1696 1697
{
	if (c->x86 != 5)
1698 1699
		return 0;

1700 1701
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1702
		intel_p5_mcheck_init(c);
1703
		return 1;
1704 1705 1706
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1707
		return 1;
1708
		break;
1709 1710
	default:
		return 0;
1711
	}
1712 1713

	return 0;
1714 1715
}

1716 1717 1718 1719
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1720
{
1721
	if (c->x86_vendor == X86_VENDOR_AMD || c->x86_vendor == X86_VENDOR_HYGON) {
1722 1723 1724
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1725 1726 1727 1728 1729 1730 1731

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1732 1733
	}
}
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
static void mce_centaur_feature_init(struct cpuinfo_x86 *c)
{
	struct mca_config *cfg = &mca_cfg;

	 /*
	  * All newer Centaur CPUs support MCE broadcasting. Enable
	  * synchronization with a one second timeout.
	  */
	if ((c->x86 == 6 && c->x86_model == 0xf && c->x86_stepping >= 0xe) ||
	     c->x86 > 6) {
		if (cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
	}
}

1750 1751 1752 1753 1754 1755 1756
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1757

1758 1759
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1760
		break;
1761
		}
1762 1763 1764 1765 1766

	case X86_VENDOR_HYGON:
		mce_hygon_feature_init(c);
		break;

1767 1768 1769
	case X86_VENDOR_CENTAUR:
		mce_centaur_feature_init(c);
		break;
1770

L
Linus Torvalds 已提交
1771 1772 1773 1774 1775
	default:
		break;
	}
}

1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1787
static void mce_start_timer(struct timer_list *t)
1788
{
1789
	unsigned long iv = check_interval * HZ;
1790

1791
	if (mca_cfg.ignore_ce || !iv)
1792 1793
		return;

1794 1795
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1796 1797
}

1798 1799 1800 1801
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);

1802
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1803 1804
}

T
Thomas Gleixner 已提交
1805 1806
static void __mcheck_cpu_init_timer(void)
{
1807
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1808

1809
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1810
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1811 1812
}

A
Andi Kleen 已提交
1813 1814 1815
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1816
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1817 1818 1819 1820 1821 1822 1823
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1824 1825 1826 1827 1828
dotraplinkage void do_mce(struct pt_regs *regs, long error_code)
{
	machine_check_vector(regs, error_code);
}

1829
/*
L
Linus Torvalds 已提交
1830
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1831
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1832
 */
1833
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1834
{
1835
	if (mca_cfg.disabled)
1836 1837
		return;

1838 1839
	if (__mcheck_cpu_ancient_init(c))
		return;
1840

1841
	if (!mce_available(c))
L
Linus Torvalds 已提交
1842 1843
		return;

1844
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1845
		mca_cfg.disabled = 1;
1846 1847 1848
		return;
	}

1849
	if (mce_gen_pool_init()) {
1850
		mca_cfg.disabled = 1;
1851 1852 1853 1854
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1855 1856
	machine_check_vector = do_machine_check;

1857
	__mcheck_cpu_init_early(c);
1858 1859
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1860
	__mcheck_cpu_init_clear_banks();
1861
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1862 1863
}

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1881 1882
}

1883 1884 1885
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1886
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1902
/*
1903 1904
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1905
 * mce=no_lmce Disables LMCE
1906 1907
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1908 1909 1910
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
1911 1912
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD Fam10h
	and older.
H
Hidetoshi Seto 已提交
1913
 * mce=nobootlog Don't log MCEs from before booting.
1914
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1915
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1916
 */
L
Linus Torvalds 已提交
1917 1918
static int __init mcheck_enable(char *str)
{
1919 1920
	struct mca_config *cfg = &mca_cfg;

1921
	if (*str == 0) {
1922
		enable_p5_mce();
1923 1924
		return 1;
	}
1925 1926
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1927
	if (!strcmp(str, "off"))
1928
		cfg->disabled = 1;
1929
	else if (!strcmp(str, "no_cmci"))
1930
		cfg->cmci_disabled = true;
1931
	else if (!strcmp(str, "no_lmce"))
1932
		cfg->lmce_disabled = 1;
1933
	else if (!strcmp(str, "dont_log_ce"))
1934
		cfg->dont_log_ce = true;
1935
	else if (!strcmp(str, "ignore_ce"))
1936
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1937
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1938
		cfg->bootlog = (str[0] == 'b');
1939
	else if (!strcmp(str, "bios_cmci_threshold"))
1940
		cfg->bios_cmci_threshold = 1;
1941
	else if (!strcmp(str, "recovery"))
1942
		cfg->recovery = 1;
1943
	else if (isdigit(str[0])) {
1944
		if (get_option(&str, &cfg->tolerant) == 2)
1945
			get_option(&str, &(cfg->monarch_timeout));
1946
	} else {
1947
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1948 1949
		return 0;
	}
1950
	return 1;
L
Linus Torvalds 已提交
1951
}
1952
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1953

1954
int __init mcheck_init(void)
1955
{
1956
	mcheck_intel_therm_init();
1957
	mce_register_decode_chain(&first_nb);
1958
	mce_register_decode_chain(&mce_srao_nb);
1959
	mce_register_decode_chain(&mce_default_nb);
1960
	mcheck_vendor_init_severity();
1961

1962
	INIT_WORK(&mce_work, mce_gen_pool_process);
1963 1964
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1965 1966 1967
	return 0;
}

1968
/*
1969
 * mce_syscore: PM support
1970
 */
L
Linus Torvalds 已提交
1971

1972 1973 1974 1975
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1976
static void mce_disable_error_reporting(void)
1977 1978 1979
{
	int i;

1980
	for (i = 0; i < mca_cfg.banks; i++) {
1981
		struct mce_bank *b = &mce_banks[i];
1982

1983
		if (b->init)
1984
			wrmsrl(msr_ops.ctl(i), 0);
1985
	}
1986 1987 1988 1989 1990 1991
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
1992 1993
	 * Don't clear on Intel or AMD or Hygon CPUs. Some of these MSRs
	 * are socket-wide.
1994 1995 1996 1997
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
1998
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL ||
1999
	    boot_cpu_data.x86_vendor == X86_VENDOR_HYGON ||
2000
	    boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
2001 2002 2003
		return;

	mce_disable_error_reporting();
2004 2005
}

2006
static int mce_syscore_suspend(void)
2007
{
2008 2009
	vendor_disable_error_reporting();
	return 0;
2010 2011
}

2012
static void mce_syscore_shutdown(void)
2013
{
2014
	vendor_disable_error_reporting();
2015 2016
}

I
Ingo Molnar 已提交
2017 2018 2019 2020 2021
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2022
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2023
{
2024
	__mcheck_cpu_init_generic();
2025
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2026
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2027 2028
}

2029
static struct syscore_ops mce_syscore_ops = {
2030 2031 2032
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2033 2034
};

2035
/*
2036
 * mce_device: Sysfs support
2037 2038
 */

2039 2040
static void mce_cpu_restart(void *data)
{
2041
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2042
		return;
2043
	__mcheck_cpu_init_generic();
2044
	__mcheck_cpu_init_clear_banks();
2045
	__mcheck_cpu_init_timer();
2046 2047
}

L
Linus Torvalds 已提交
2048
/* Reinit MCEs after user configuration changes */
2049 2050
static void mce_restart(void)
{
2051
	mce_timer_delete_all();
2052
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2053 2054
}

2055
/* Toggle features for corrected errors */
2056
static void mce_disable_cmci(void *data)
2057
{
2058
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2059 2060 2061 2062 2063 2064
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2065
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2066 2067 2068 2069
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2070
		__mcheck_cpu_init_timer();
2071 2072
}

2073
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2074
	.name		= "machinecheck",
2075
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2076 2077
};

2078
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2079

2080
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2081 2082 2083
{
	return container_of(attr, struct mce_bank, attr);
}
2084

2085
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2086 2087
			 char *buf)
{
2088
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2089 2090
}

2091
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2092
			const char *buf, size_t size)
2093
{
H
Hidetoshi Seto 已提交
2094
	u64 new;
I
Ingo Molnar 已提交
2095

2096
	if (kstrtou64(buf, 0, &new) < 0)
2097
		return -EINVAL;
I
Ingo Molnar 已提交
2098

2099
	attr_to_bank(attr)->ctl = new;
2100
	mce_restart();
I
Ingo Molnar 已提交
2101

H
Hidetoshi Seto 已提交
2102
	return size;
2103
}
2104

2105 2106
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2107 2108 2109 2110
			     const char *buf, size_t size)
{
	u64 new;

2111
	if (kstrtou64(buf, 0, &new) < 0)
2112 2113
		return -EINVAL;

S
Seunghun Han 已提交
2114
	mutex_lock(&mce_sysfs_mutex);
2115
	if (mca_cfg.ignore_ce ^ !!new) {
2116 2117
		if (new) {
			/* disable ce features */
2118 2119
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2120
			mca_cfg.ignore_ce = true;
2121 2122
		} else {
			/* enable ce features */
2123
			mca_cfg.ignore_ce = false;
2124 2125 2126
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
S
Seunghun Han 已提交
2127 2128
	mutex_unlock(&mce_sysfs_mutex);

2129 2130 2131
	return size;
}

2132 2133
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2134 2135 2136 2137
				 const char *buf, size_t size)
{
	u64 new;

2138
	if (kstrtou64(buf, 0, &new) < 0)
2139 2140
		return -EINVAL;

S
Seunghun Han 已提交
2141
	mutex_lock(&mce_sysfs_mutex);
2142
	if (mca_cfg.cmci_disabled ^ !!new) {
2143 2144
		if (new) {
			/* disable cmci */
2145
			on_each_cpu(mce_disable_cmci, NULL, 1);
2146
			mca_cfg.cmci_disabled = true;
2147 2148
		} else {
			/* enable cmci */
2149
			mca_cfg.cmci_disabled = false;
2150 2151 2152
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
S
Seunghun Han 已提交
2153 2154
	mutex_unlock(&mce_sysfs_mutex);

2155 2156 2157
	return size;
}

2158 2159
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2160 2161
				      const char *buf, size_t size)
{
S
Seunghun Han 已提交
2162 2163 2164 2165 2166 2167 2168
	unsigned long old_check_interval = check_interval;
	ssize_t ret = device_store_ulong(s, attr, buf, size);

	if (check_interval == old_check_interval)
		return ret;

	mutex_lock(&mce_sysfs_mutex);
2169
	mce_restart();
S
Seunghun Han 已提交
2170 2171
	mutex_unlock(&mce_sysfs_mutex);

2172 2173 2174
	return ret;
}

2175
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2176
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2177
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2178

2179 2180
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2181 2182
	&check_interval
};
I
Ingo Molnar 已提交
2183

2184
static struct dev_ext_attribute dev_attr_ignore_ce = {
2185 2186
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2187 2188
};

2189
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2190 2191
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2192 2193
};

2194 2195 2196
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2197
#ifdef CONFIG_X86_MCELOG_LEGACY
2198
	&dev_attr_trigger,
2199
#endif
2200 2201 2202 2203
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2204 2205
	NULL
};
L
Linus Torvalds 已提交
2206

2207
static cpumask_var_t mce_device_initialized;
2208

2209 2210 2211 2212 2213
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2214
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2215
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2216
{
2217
	struct device *dev;
L
Linus Torvalds 已提交
2218
	int err;
2219
	int i, j;
2220

A
Andreas Herrmann 已提交
2221
	if (!mce_available(&boot_cpu_data))
2222 2223
		return -EIO;

2224 2225 2226 2227
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2228 2229 2230
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2231 2232
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2233
	dev->release = &mce_device_release;
2234

2235
	err = device_register(dev);
2236 2237
	if (err) {
		put_device(dev);
2238
		return err;
2239
	}
2240

2241 2242
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2243 2244 2245
		if (err)
			goto error;
	}
2246
	for (j = 0; j < mca_cfg.banks; j++) {
2247
		err = device_create_file(dev, &mce_banks[j].attr);
2248 2249 2250
		if (err)
			goto error2;
	}
2251
	cpumask_set_cpu(cpu, mce_device_initialized);
2252
	per_cpu(mce_device, cpu) = dev;
2253

2254
	return 0;
2255
error2:
2256
	while (--j >= 0)
2257
		device_remove_file(dev, &mce_banks[j].attr);
2258
error:
I
Ingo Molnar 已提交
2259
	while (--i >= 0)
2260
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2261

2262
	device_unregister(dev);
2263

2264 2265 2266
	return err;
}

2267
static void mce_device_remove(unsigned int cpu)
2268
{
2269
	struct device *dev = per_cpu(mce_device, cpu);
2270 2271
	int i;

2272
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2273 2274
		return;

2275 2276
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2277

2278
	for (i = 0; i < mca_cfg.banks; i++)
2279
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2280

2281 2282
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2283
	per_cpu(mce_device, cpu) = NULL;
2284 2285
}

2286
/* Make sure there are no machine checks on offlined CPUs. */
2287
static void mce_disable_cpu(void)
2288
{
2289
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2290
		return;
2291

2292
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2293
		cmci_clear();
2294

2295
	vendor_disable_error_reporting();
2296 2297
}

2298
static void mce_reenable_cpu(void)
2299
{
I
Ingo Molnar 已提交
2300
	int i;
2301

2302
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2303
		return;
I
Ingo Molnar 已提交
2304

2305
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2306
		cmci_reenable();
2307
	for (i = 0; i < mca_cfg.banks; i++) {
2308
		struct mce_bank *b = &mce_banks[i];
2309

2310
		if (b->init)
2311
			wrmsrl(msr_ops.ctl(i), b->ctl);
2312
	}
2313 2314
}

2315
static int mce_cpu_dead(unsigned int cpu)
2316
{
2317
	mce_intel_hcpu_update(cpu);
2318

2319 2320 2321 2322
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2323 2324
}

2325
static int mce_cpu_online(unsigned int cpu)
2326
{
2327
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2328
	int ret;
2329

2330
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2331

2332 2333 2334 2335
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2336
	}
2337
	mce_reenable_cpu();
2338
	mce_start_timer(t);
2339
	return 0;
2340 2341
}

2342 2343
static int mce_cpu_pre_down(unsigned int cpu)
{
2344
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2345 2346 2347 2348 2349 2350 2351

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2352

2353
static __init void mce_init_banks(void)
2354 2355 2356
{
	int i;

2357
	for (i = 0; i < mca_cfg.banks; i++) {
2358
		struct mce_bank *b = &mce_banks[i];
2359
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2360

2361
		sysfs_attr_init(&a->attr);
2362 2363
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2364 2365 2366 2367

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2368 2369 2370
	}
}

2371
static __init int mcheck_init_device(void)
2372 2373 2374
{
	int err;

2375 2376 2377 2378 2379 2380
	/*
	 * Check if we have a spare virtual bit. This will only become
	 * a problem if/when we move beyond 5-level page tables.
	 */
	MAYBE_BUILD_BUG_ON(__VIRTUAL_MASK_SHIFT >= 63);

2381 2382 2383 2384
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2385

2386 2387 2388 2389
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2390

2391
	mce_init_banks();
2392

2393
	err = subsys_system_register(&mce_subsys, NULL);
2394
	if (err)
2395
		goto err_out_mem;
2396

2397 2398 2399 2400
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2401

2402 2403 2404
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2405
		goto err_out_online;
2406

2407 2408 2409 2410
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2411 2412
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2413 2414 2415 2416 2417

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2418
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2419

L
Linus Torvalds 已提交
2420 2421
	return err;
}
2422
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2423

2424 2425 2426 2427 2428
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2429
	mca_cfg.disabled = 1;
2430 2431 2432
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2433

2434 2435
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2436
{
2437
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2438

2439 2440
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2441

2442 2443
	return dmce;
}
I
Ingo Molnar 已提交
2444

2445 2446 2447
static void mce_reset(void)
{
	cpu_missing = 0;
2448
	atomic_set(&mce_fake_panicked, 0);
2449 2450 2451 2452
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2453

2454 2455 2456 2457
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2458 2459
}

2460
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2461
{
2462 2463 2464
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2465 2466
}

2467 2468
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2469

2470
static int __init mcheck_debugfs_init(void)
2471
{
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2483
}
2484 2485
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2486
#endif
2487

2488 2489 2490
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2491 2492
static int __init mcheck_late_init(void)
{
2493 2494
	pr_info("Using %d MCE banks\n", mca_cfg.banks);

2495 2496 2497
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2498
	mcheck_debugfs_init();
2499
	cec_init();
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);