mce.c 61.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
45

46
#include <asm/intel-family.h>
47
#include <asm/processor.h>
48
#include <asm/traps.h>
A
Andy Lutomirski 已提交
49
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
50 51
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
52

53
#include "mce-internal.h"
54

55
static DEFINE_MUTEX(mce_chrdev_read_mutex);
56

57
#define mce_log_get_idx_check(p) \
58
({ \
59 60
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
61
			 "suspicious mce_log_get_idx_check() usage"); \
62 63
	smp_load_acquire(&(p)); \
})
64

65 66 67
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

68
#define SPINUNIT		100	/* 100ns */
69

70 71
DEFINE_PER_CPU(unsigned, mce_exception_count);

72
struct mce_bank *mce_banks __read_mostly;
73
struct mce_vendor_flags mce_flags __read_mostly;
74

75
struct mca_config mca_cfg __read_mostly = {
76
	.bootlog  = -1,
77 78 79 80 81 82 83
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
84 85
	.tolerant = 1,
	.monarch_timeout = -1
86 87
};

88 89 90 91
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
92

93 94
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

95 96 97
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

98 99 100 101
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
102 103 104 105
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

106 107 108 109 110 111 112 113 114
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

115 116
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
117

118 119
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

120 121 122 123
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
124
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
125

126 127 128 129
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
130
	m->cpu = m->extcpu = smp_processor_id();
131 132 133 134 135 136 137
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
138 139 140

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
141 142
}

143 144 145
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
146 147 148 149 150 151
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

152
static struct mce_log mcelog = {
153 154 155
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
156
};
L
Linus Torvalds 已提交
157 158 159 160

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
161

162 163 164
	/* Emit the trace record: */
	trace_mce_record(mce);

165 166
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
167

M
Mike Waychison 已提交
168
	wmb();
L
Linus Torvalds 已提交
169
	for (;;) {
170
		entry = mce_log_get_idx_check(mcelog.next);
171
		for (;;) {
172

I
Ingo Molnar 已提交
173 174 175 176 177
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
178
			if (entry >= MCE_LOG_LEN) {
179 180
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
181 182
				return;
			}
I
Ingo Molnar 已提交
183
			/* Old left over entry. Skip: */
184 185 186 187
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
188
			break;
L
Linus Torvalds 已提交
189 190 191 192 193 194 195
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
196
	wmb();
L
Linus Torvalds 已提交
197
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
198
	wmb();
L
Linus Torvalds 已提交
199

200
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
201 202
}

203
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
204
{
205 206 207
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
208
}
209
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
210

211
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
212

213 214
static atomic_t num_notifiers;

215 216
void mce_register_decode_chain(struct notifier_block *nb)
{
217 218
	atomic_inc(&num_notifiers);

219 220 221 222
	/* Ensure SRAO notifier has the highest priority in the decode chain. */
	if (nb != &mce_srao_nb && nb->priority == INT_MAX)
		nb->priority -= 1;

223 224 225 226 227 228
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
229 230
	atomic_dec(&num_notifiers);

231 232 233 234
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

282
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
283
{
284 285 286 287
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
288

289
	if (m->ip) {
H
Huang Ying 已提交
290
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
291
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
292
			m->cs, m->ip);
293

L
Linus Torvalds 已提交
294
		if (m->cs == __KERNEL_CS)
295
			print_symbol("{%s}", m->ip);
296
		pr_cont("\n");
L
Linus Torvalds 已提交
297
	}
298

H
Huang Ying 已提交
299
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
300
	if (m->addr)
301
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
302
	if (m->misc)
303
		pr_cont("MISC %llx ", m->misc);
304

305 306 307 308 309 310 311
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

312
	pr_cont("\n");
313 314 315 316
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
317
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
318 319
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
320 321 322 323 324 325 326
}

static void print_mce(struct mce *m)
{
	int ret = 0;

	__print_mce(m);
327 328 329

	/*
	 * Print out human-readable details about the MCE error,
330
	 * (if the CPU has an implementation for that)
331
	 */
332 333 334 335 336
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
337 338
}

339 340
#define PANIC_TIMEOUT 5 /* 5 seconds */

341
static atomic_t mce_panicked;
342

343
static int fake_panic;
344
static atomic_t mce_fake_panicked;
345

346 347 348 349
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
350

351 352 353 354
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
355
	if (panic_timeout == 0)
356
		panic_timeout = mca_cfg.panic_timeout;
357 358 359
	panic("Panicing machine check CPU died");
}

360
static void mce_panic(const char *msg, struct mce *final, char *exp)
361
{
362 363 364
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
365

366 367 368 369
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
370
		if (atomic_inc_return(&mce_panicked) > 1)
371 372
			wait_for_panic();
		barrier();
373

374 375 376 377
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
378
		if (atomic_inc_return(&mce_fake_panicked) > 1)
379 380
			return;
	}
381
	pending = mce_gen_pool_prepare_records();
382
	/* First print corrected ones that are still unlogged */
383 384
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
385
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
386
			print_mce(m);
387 388 389
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
390 391
	}
	/* Now print uncorrected but with the final one last */
392 393
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
394 395
		if (!(m->status & MCI_STATUS_UC))
			continue;
396
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
397
			print_mce(m);
398 399 400
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
401
	}
402
	if (final) {
H
Hidetoshi Seto 已提交
403
		print_mce(final);
404 405 406
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
407
	if (cpu_missing)
H
Huang Ying 已提交
408
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
409
	if (exp)
H
Huang Ying 已提交
410
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
411 412
	if (!fake_panic) {
		if (panic_timeout == 0)
413
			panic_timeout = mca_cfg.panic_timeout;
414 415
		panic(msg);
	} else
H
Huang Ying 已提交
416
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
417
}
L
Linus Torvalds 已提交
418

419 420 421 422
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
423
	unsigned bank = __this_cpu_read(injectm.bank);
424

425
	if (msr == mca_cfg.rip_msr)
426
		return offsetof(struct mce, ip);
427
	if (msr == msr_ops.status(bank))
428
		return offsetof(struct mce, status);
429
	if (msr == msr_ops.addr(bank))
430
		return offsetof(struct mce, addr);
431
	if (msr == msr_ops.misc(bank))
432 433 434 435 436 437
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

438 439 440 441
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
442

T
Tejun Heo 已提交
443
	if (__this_cpu_read(injectm.finished)) {
444
		int offset = msr_to_offset(msr);
445

446 447
		if (offset < 0)
			return 0;
448
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
449
	}
450 451

	if (rdmsrl_safe(msr, &v)) {
452
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
453 454 455 456 457 458 459 460
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

461 462 463 464 465
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
466
	if (__this_cpu_read(injectm.finished)) {
467
		int offset = msr_to_offset(msr);
468

469
		if (offset >= 0)
470
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
471 472
		return;
	}
473 474 475
	wrmsrl(msr, v);
}

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
494 495 496 497 498 499 500 501

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
502 503
		}
		/* Use accurate RIP reporting if available. */
504 505
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
506 507 508
	}
}

A
Andi Kleen 已提交
509
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
510
{
511
	if (mca_cfg.disabled)
512
		return 0;
513
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
514 515
}

516 517
static void mce_schedule_work(void)
{
518
	if (!mce_gen_pool_empty())
519
		schedule_work(&mce_work);
520 521
}

522
static void mce_irq_work_cb(struct irq_work *entry)
523
{
524
	mce_notify_irq();
525
	mce_schedule_work();
526 527 528 529 530
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
531
		mce_notify_irq();
532 533 534 535 536 537 538
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
539 540 541
		return;
	}

542
	irq_work_queue(&mce_irq_work);
543 544
}

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

567 568 569 570 571 572 573 574 575
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
576
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
577 578 579 580 581
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
582
}
583 584 585 586
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
	.priority = INT_MAX,
};
587

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	/*
	 * Run the default notifier if we have only the SRAO
	 * notifier and us registered.
	 */
	if (atomic_read(&num_notifiers) > 2)
		return NOTIFY_DONE;

	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
	.priority	= 0,
};

614 615 616 617 618 619
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
620
		m->misc = mce_rdmsrl(msr_ops.misc(i));
621

622
	if (m->status & MCI_STATUS_ADDRV) {
623
		m->addr = mce_rdmsrl(msr_ops.addr(i));
624 625 626 627

		/*
		 * Mask the reported address by the reported granularity.
		 */
628
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
629 630 631 632
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
633 634 635 636 637 638 639 640 641 642

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
643
	}
644

645 646 647 648 649 650
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
651 652
}

653 654 655 656 657
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
658 659 660 661
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

684 685
DEFINE_PER_CPU(unsigned, mce_poll_count);

686
/*
687 688 689 690
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
691 692 693 694 695 696 697 698 699
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
700
 */
701
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
702
{
703
	bool error_seen = false;
704
	struct mce m;
705
	int severity;
706 707
	int i;

708
	this_cpu_inc(mce_poll_count);
709

710
	mce_gather_info(&m, NULL);
711

712 713
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
714

715
	for (i = 0; i < mca_cfg.banks; i++) {
716
		if (!mce_banks[i].ctl || !test_bit(i, *b))
717 718 719 720 721 722 723
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
724
		m.status = mce_rdmsrl(msr_ops.status(i));
725 726 727 728
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
729 730
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
731 732 733
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
734
		if (!(flags & MCP_UC) &&
735
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
736 737
			continue;

738 739
		error_seen = true;

740
		mce_read_aux(&m, i);
741

742 743
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
744 745
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
746
				m.severity = severity;
747

748 749 750 751
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
752
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
753
			mce_log(&m);
B
Borislav Petkov 已提交
754
		else if (mce_usable_address(&m)) {
755 756 757 758 759 760 761
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
762
		}
763 764 765 766

		/*
		 * Clear state for this bank.
		 */
767
		mce_wrmsrl(msr_ops.status(i), 0);
768 769 770 771 772 773
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
774 775

	sync_core();
776

777
	return error_seen;
778
}
779
EXPORT_SYMBOL_GPL(machine_check_poll);
780

781 782 783 784
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
785 786
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
787
{
788
	int i, ret = 0;
789
	char *tmp;
790

791
	for (i = 0; i < mca_cfg.banks; i++) {
792
		m->status = mce_rdmsrl(msr_ops.status(i));
793
		if (m->status & MCI_STATUS_VAL) {
794
			__set_bit(i, validp);
795 796 797
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
798 799 800

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
801
			ret = 1;
802
		}
803
	}
804
	return ret;
805 806
}

807 808 809 810 811 812 813 814 815 816 817 818 819 820
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
821
static int mce_timed_out(u64 *t, const char *msg)
822 823 824 825 826 827 828 829
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
830
	if (atomic_read(&mce_panicked))
831
		wait_for_panic();
832
	if (!mca_cfg.monarch_timeout)
833 834
		goto out;
	if ((s64)*t < SPINUNIT) {
835
		if (mca_cfg.tolerant <= 1)
836
			mce_panic(msg, NULL, NULL);
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
858
 * Also this detects the case of a machine check event coming from outer
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
884 885
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
886
					    &nmsg, true);
887 888 889 890 891 892 893 894 895 896 897 898
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
899
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
900
		mce_panic("Fatal machine check", m, msg);
901 902 903 904 905 906 907 908 909 910 911

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
912
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
913
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
932
static int mce_start(int *no_way_out)
933
{
H
Hidetoshi Seto 已提交
934
	int order;
935
	int cpus = num_online_cpus();
936
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
937

H
Hidetoshi Seto 已提交
938 939
	if (!timeout)
		return -1;
940

H
Hidetoshi Seto 已提交
941
	atomic_add(*no_way_out, &global_nwo);
942
	/*
943 944
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
945
	 */
946
	order = atomic_inc_return(&mce_callin);
947 948 949 950 951

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
952 953
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
954
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
955
			return -1;
956 957 958 959
		}
		ndelay(SPINUNIT);
	}

960 961 962 963
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
964

H
Hidetoshi Seto 已提交
965 966 967 968
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
969
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
970 971 972 973 974 975 976 977
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
978 979
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
980 981 982 983 984
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
985 986 987
	}

	/*
H
Hidetoshi Seto 已提交
988
	 * Cache the global no_way_out state.
989
	 */
H
Hidetoshi Seto 已提交
990 991 992
	*no_way_out = atomic_read(&global_nwo);

	return order;
993 994 995 996 997 998 999 1000 1001
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
1002
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1023 1024
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1037 1038
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1068
	for (i = 0; i < mca_cfg.banks; i++) {
1069
		if (test_bit(i, toclear))
1070
			mce_wrmsrl(msr_ops.status(i), 0);
1071 1072 1073
	}
}

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1088 1089 1090 1091 1092 1093 1094
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1095 1096 1097 1098
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1099
 */
I
Ingo Molnar 已提交
1100
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1101
{
1102
	struct mca_config *cfg = &mca_cfg;
1103
	struct mce m, *final;
L
Linus Torvalds 已提交
1104
	int i;
1105 1106
	int worst = 0;
	int severity;
1107

1108 1109 1110 1111
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1112
	int order = -1;
1113 1114
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1115
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1116 1117 1118 1119 1120 1121 1122
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1123
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1124
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1125
	char *msg = "Unknown";
1126 1127 1128 1129 1130 1131

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	/* If this CPU is offline, just bail out. */
	if (cpu_is_offline(smp_processor_id())) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1144
	ist_enter(regs);
1145

1146
	this_cpu_inc(mce_exception_count);
1147

1148
	if (!cfg->banks)
1149
		goto out;
L
Linus Torvalds 已提交
1150

1151
	mce_gather_info(&m, regs);
1152
	m.tsc = rdtsc();
1153

1154
	final = this_cpu_ptr(&mces_seen);
1155 1156
	*final = m;

1157
	memset(valid_banks, 0, sizeof(valid_banks));
1158
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1159

L
Linus Torvalds 已提交
1160 1161
	barrier();

A
Andi Kleen 已提交
1162
	/*
1163 1164 1165
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1166 1167 1168 1169
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1170
	/*
1171 1172
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1173
	 */
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1184 1185
		order = mce_start(&no_way_out);

1186
	for (i = 0; i < cfg->banks; i++) {
1187
		__clear_bit(i, toclear);
1188 1189
		if (!test_bit(i, valid_banks))
			continue;
1190
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1191
			continue;
1192 1193

		m.misc = 0;
L
Linus Torvalds 已提交
1194 1195 1196
		m.addr = 0;
		m.bank = i;

1197
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1198 1199 1200
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1201
		/*
A
Andi Kleen 已提交
1202 1203
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1204
		 */
1205
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1206
			!no_way_out)
1207 1208 1209 1210 1211
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1212
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1213

1214
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1215

A
Andi Kleen 已提交
1216
		/*
1217 1218
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1219
		 */
1220 1221
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1222 1223 1224
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1225 1226 1227 1228 1229
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1230 1231
		}

1232
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1233

1234 1235
		/* assuming valid severity level != 0 */
		m.severity = severity;
1236

1237
		mce_log(&m);
L
Linus Torvalds 已提交
1238

1239 1240 1241
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1242 1243 1244
		}
	}

1245 1246 1247
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1248 1249 1250
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1251
	/*
1252 1253
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1254
	 */
A
Ashok Raj 已提交
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1267 1268

	/*
1269 1270
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1271
	 */
1272 1273 1274 1275
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1276

1277 1278
	if (worst > 0)
		mce_report_event(regs);
1279
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1280
out:
1281
	sync_core();
1282

1283 1284
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1285

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1298
	}
1299 1300

out_ist:
1301
	ist_exit(regs);
L
Linus Torvalds 已提交
1302
}
1303
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1304

1305 1306
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1307
{
1308 1309
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1310 1311 1312
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1313 1314

	return 0;
1315
}
1316
#endif
1317

1318 1319 1320
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
1321
 * placed into the genpool).
1322
 */
1323 1324
static void mce_process_work(struct work_struct *dummy)
{
1325
	mce_gen_pool_process();
1326 1327
}

L
Linus Torvalds 已提交
1328
/*
1329 1330 1331
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1332
 */
1333
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1334

T
Thomas Gleixner 已提交
1335
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1336
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1337

C
Chen Gong 已提交
1338 1339 1340 1341 1342
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1343
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1344

1345
static void __restart_timer(struct timer_list *t, unsigned long interval)
1346
{
1347 1348
	unsigned long when = jiffies + interval;
	unsigned long flags;
1349

1350
	local_irq_save(flags);
1351

1352 1353
	if (timer_pending(t)) {
		if (time_before(when, t->expires))
1354
			mod_timer(t, when);
1355 1356 1357 1358 1359 1360
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}

	local_irq_restore(flags);
1361 1362
}

T
Thomas Gleixner 已提交
1363
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1364
{
1365
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1366
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1367
	unsigned long iv;
1368

1369 1370 1371
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1372

1373
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1374
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1375 1376 1377 1378 1379

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1380
	}
L
Linus Torvalds 已提交
1381 1382

	/*
1383 1384
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1385
	 */
1386
	if (mce_notify_irq())
1387
		iv = max(iv / 2, (unsigned long) HZ/100);
1388
	else
T
Thomas Gleixner 已提交
1389
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1390 1391

done:
T
Thomas Gleixner 已提交
1392
	__this_cpu_write(mce_next_interval, iv);
1393
	__restart_timer(t, iv);
C
Chen Gong 已提交
1394
}
1395

C
Chen Gong 已提交
1396 1397 1398 1399 1400
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1401
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1402 1403
	unsigned long iv = __this_cpu_read(mce_next_interval);

1404 1405
	__restart_timer(t, interval);

C
Chen Gong 已提交
1406 1407
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1408 1409
}

1410 1411 1412 1413 1414 1415 1416 1417 1418
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1419 1420
static void mce_do_trigger(struct work_struct *work)
{
1421
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1422 1423 1424 1425
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1426
/*
1427 1428 1429
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1430
 */
1431
int mce_notify_irq(void)
1432
{
1433 1434 1435
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1436
	if (test_and_clear_bit(0, &mce_need_notify)) {
1437 1438
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1439

1440
		if (mce_helper[0])
1441
			schedule_work(&mce_trigger_work);
1442

1443
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1444
			pr_info(HW_ERR "Machine check events logged\n");
1445 1446

		return 1;
L
Linus Torvalds 已提交
1447
	}
1448 1449
	return 0;
}
1450
EXPORT_SYMBOL_GPL(mce_notify_irq);
1451

1452
static int __mcheck_cpu_mce_banks_init(void)
1453 1454
{
	int i;
1455
	u8 num_banks = mca_cfg.banks;
1456

1457
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1458 1459
	if (!mce_banks)
		return -ENOMEM;
1460 1461

	for (i = 0; i < num_banks; i++) {
1462
		struct mce_bank *b = &mce_banks[i];
1463

1464 1465 1466 1467 1468 1469
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1470
/*
L
Linus Torvalds 已提交
1471 1472
 * Initialize Machine Checks for a CPU.
 */
1473
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1474
{
1475
	unsigned b;
I
Ingo Molnar 已提交
1476
	u64 cap;
L
Linus Torvalds 已提交
1477 1478

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1479 1480

	b = cap & MCG_BANKCNT_MASK;
1481
	if (!mca_cfg.banks)
1482
		pr_info("CPU supports %d MCE banks\n", b);
1483

1484
	if (b > MAX_NR_BANKS) {
1485
		pr_warn("Using only %u machine check banks out of %u\n",
1486 1487 1488 1489 1490
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1491 1492 1493
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1494
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1495
		int err = __mcheck_cpu_mce_banks_init();
1496

1497 1498
		if (err)
			return err;
L
Linus Torvalds 已提交
1499
	}
1500

1501
	/* Use accurate RIP reporting if available. */
1502
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1503
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1504

A
Andi Kleen 已提交
1505
	if (cap & MCG_SER_P)
1506
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1507

1508 1509 1510
	return 0;
}

1511
static void __mcheck_cpu_init_generic(void)
1512
{
1513
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1514
	mce_banks_t all_banks;
1515 1516
	u64 cap;

1517 1518 1519
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1520 1521 1522
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1523
	bitmap_fill(all_banks, MAX_NR_BANKS);
1524
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1525

A
Andy Lutomirski 已提交
1526
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1527

1528
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1529 1530
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1531 1532 1533 1534 1535
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1536

1537
	for (i = 0; i < mca_cfg.banks; i++) {
1538
		struct mce_bank *b = &mce_banks[i];
1539

1540
		if (!b->init)
1541
			continue;
1542 1543
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1544
	}
L
Linus Torvalds 已提交
1545 1546
}

1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1575
/* Add per CPU specific workarounds here */
1576
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1577
{
1578 1579
	struct mca_config *cfg = &mca_cfg;

1580
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1581
		pr_info("unknown CPU type - not enabling MCE support\n");
1582 1583 1584
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1585
	/* This should be disabled by the BIOS, but isn't always */
1586
	if (c->x86_vendor == X86_VENDOR_AMD) {
1587
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1588 1589 1590 1591 1592
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1593
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1594
		}
1595
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1596 1597 1598 1599
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1600
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1601
		}
1602 1603 1604 1605
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1606
		if (c->x86 == 6 && cfg->banks > 0)
1607
			mce_banks[0].ctl = 0;
1608

1609 1610 1611 1612 1613 1614 1615
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1626 1627
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1628
			};
1629

1630
			rdmsrl(MSR_K7_HWCR, hwcr);
1631

1632 1633
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1634

1635 1636
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1637

1638 1639 1640
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1641

1642 1643 1644 1645
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1646
	}
1647

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1658
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1659
			mce_banks[0].init = 0;
1660 1661 1662 1663 1664 1665

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1666 1667
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1668

1669 1670 1671 1672
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1673 1674
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1675 1676 1677

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1678
	}
1679 1680 1681
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1682
		cfg->panic_timeout = 30;
1683 1684

	return 0;
1685
}
L
Linus Torvalds 已提交
1686

1687
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1688 1689
{
	if (c->x86 != 5)
1690 1691
		return 0;

1692 1693
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1694
		intel_p5_mcheck_init(c);
1695
		return 1;
1696 1697 1698
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1699
		return 1;
1700
		break;
1701 1702
	default:
		return 0;
1703
	}
1704 1705

	return 0;
1706 1707
}

1708
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1709 1710 1711 1712
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1713
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1714
		break;
1715 1716

	case X86_VENDOR_AMD: {
1717 1718 1719
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729

		/*
		 * Install proper ops for Scalable MCA enabled processors
		 */
		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1730
		mce_amd_feature_init(c);
1731

1732
		break;
1733 1734
		}

L
Linus Torvalds 已提交
1735 1736 1737 1738 1739
	default:
		break;
	}
}

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1751
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1752
{
1753
	unsigned long iv = check_interval * HZ;
1754

1755
	if (mca_cfg.ignore_ce || !iv)
1756 1757
		return;

1758 1759
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1760
	t->expires = round_jiffies(jiffies + iv);
1761
	add_timer_on(t, cpu);
1762 1763
}

1764 1765 1766 1767 1768 1769 1770 1771
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1772 1773
static void __mcheck_cpu_init_timer(void)
{
1774
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1775 1776
	unsigned int cpu = smp_processor_id();

1777
	setup_pinned_timer(t, mce_timer_fn, cpu);
T
Thomas Gleixner 已提交
1778 1779 1780
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1781 1782 1783
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1784
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1785 1786 1787 1788 1789 1790 1791
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1792
/*
L
Linus Torvalds 已提交
1793
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1794
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1795
 */
1796
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1797
{
1798
	if (mca_cfg.disabled)
1799 1800
		return;

1801 1802
	if (__mcheck_cpu_ancient_init(c))
		return;
1803

1804
	if (!mce_available(c))
L
Linus Torvalds 已提交
1805 1806
		return;

1807
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1808
		mca_cfg.disabled = true;
1809 1810 1811
		return;
	}

1812 1813 1814 1815 1816 1817
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1818 1819
	machine_check_vector = do_machine_check;

1820 1821
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1822
	__mcheck_cpu_init_clear_banks();
1823
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1824 1825
}

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1843 1844 1845
}

/*
1846
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1847 1848
 */

1849 1850 1851
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1852

1853
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1854
{
1855
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1856

1857 1858 1859
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1860

T
Tim Hockin 已提交
1861 1862 1863 1864
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1865 1866
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1867

1868
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1869

1870
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1871 1872
}

1873
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1874
{
1875
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1876

1877 1878
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1879

1880
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1881 1882 1883 1884

	return 0;
}

1885 1886
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1887
	unsigned long *cpu_tsc = (unsigned long *)data;
1888

1889
	cpu_tsc[smp_processor_id()] = rdtsc();
1890
}
L
Linus Torvalds 已提交
1891

1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1908 1909 1910 1911 1912 1913
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1935 1936
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1937
{
I
Ingo Molnar 已提交
1938
	char __user *buf = ubuf;
1939
	unsigned long *cpu_tsc;
1940
	unsigned prev, next;
L
Linus Torvalds 已提交
1941 1942
	int i, err;

1943
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1944 1945 1946
	if (!cpu_tsc)
		return -ENOMEM;

1947
	mutex_lock(&mce_chrdev_read_mutex);
1948 1949 1950 1951 1952 1953 1954

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1955
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1956 1957

	/* Only supports full reads right now */
1958 1959 1960
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1961 1962

	err = 0;
1963 1964 1965 1966
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1967
			struct mce *m = &mcelog.entry[i];
1968

H
Hidetoshi Seto 已提交
1969
			while (!m->finished) {
1970
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1971
					memset(m, 0, sizeof(*m));
1972 1973 1974
					goto timeout;
				}
				cpu_relax();
1975
			}
1976
			smp_rmb();
H
Hidetoshi Seto 已提交
1977 1978
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1979 1980
timeout:
			;
1981
		}
L
Linus Torvalds 已提交
1982

1983 1984 1985 1986 1987
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1988

1989
	synchronize_sched();
L
Linus Torvalds 已提交
1990

1991 1992 1993 1994
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1995
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1996

1997
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1998 1999 2000 2001
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
2002
			smp_rmb();
H
Hidetoshi Seto 已提交
2003 2004
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
2005
		}
2006
	}
2007 2008 2009 2010 2011

	if (err)
		err = -EFAULT;

out:
2012
	mutex_unlock(&mce_chrdev_read_mutex);
2013
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
2014

2015
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
2016 2017
}

2018
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
2019
{
2020
	poll_wait(file, &mce_chrdev_wait, wait);
2021
	if (READ_ONCE(mcelog.next))
2022
		return POLLIN | POLLRDNORM;
2023 2024
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
2025 2026 2027
	return 0;
}

2028 2029
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
2030 2031
{
	int __user *p = (int __user *)arg;
2032

L
Linus Torvalds 已提交
2033
	if (!capable(CAP_SYS_ADMIN))
2034
		return -EPERM;
I
Ingo Molnar 已提交
2035

L
Linus Torvalds 已提交
2036
	switch (cmd) {
2037
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
2038 2039
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
2040
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
2041 2042
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
2043 2044

		do {
L
Linus Torvalds 已提交
2045
			flags = mcelog.flags;
2046
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
2047

2048
		return put_user(flags, p);
L
Linus Torvalds 已提交
2049 2050
	}
	default:
2051 2052
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
2053 2054
}

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

2066 2067
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
2068 2069 2070 2071 2072 2073 2074 2075
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
2076 2077 2078
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
2079
	.write			= mce_chrdev_write,
2080 2081 2082
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
2083 2084
};

2085
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
2086 2087 2088 2089 2090
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2091 2092 2093
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2094
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2110
/*
2111 2112
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2113
 * mce=no_lmce Disables LMCE
2114 2115
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2116 2117 2118
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2119 2120
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2121
 * mce=bios_cmci_threshold Don't program the CMCI threshold
2122
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
2123
 */
L
Linus Torvalds 已提交
2124 2125
static int __init mcheck_enable(char *str)
{
2126 2127
	struct mca_config *cfg = &mca_cfg;

2128
	if (*str == 0) {
2129
		enable_p5_mce();
2130 2131
		return 1;
	}
2132 2133
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2134
	if (!strcmp(str, "off"))
2135
		cfg->disabled = true;
2136
	else if (!strcmp(str, "no_cmci"))
2137
		cfg->cmci_disabled = true;
2138 2139
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2140
	else if (!strcmp(str, "dont_log_ce"))
2141
		cfg->dont_log_ce = true;
2142
	else if (!strcmp(str, "ignore_ce"))
2143
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2144
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2145
		cfg->bootlog = (str[0] == 'b');
2146
	else if (!strcmp(str, "bios_cmci_threshold"))
2147
		cfg->bios_cmci_threshold = true;
2148 2149
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
2150
	else if (isdigit(str[0])) {
2151
		if (get_option(&str, &cfg->tolerant) == 2)
2152
			get_option(&str, &(cfg->monarch_timeout));
2153
	} else {
2154
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2155 2156
		return 0;
	}
2157
	return 1;
L
Linus Torvalds 已提交
2158
}
2159
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2160

2161
int __init mcheck_init(void)
2162
{
2163
	mcheck_intel_therm_init();
2164
	mce_register_decode_chain(&mce_srao_nb);
2165
	mce_register_decode_chain(&mce_default_nb);
2166
	mcheck_vendor_init_severity();
2167

2168 2169 2170
	INIT_WORK(&mce_work, mce_process_work);
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2171 2172 2173
	return 0;
}

2174
/*
2175
 * mce_syscore: PM support
2176
 */
L
Linus Torvalds 已提交
2177

2178 2179 2180 2181
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2182
static void mce_disable_error_reporting(void)
2183 2184 2185
{
	int i;

2186
	for (i = 0; i < mca_cfg.banks; i++) {
2187
		struct mce_bank *b = &mce_banks[i];
2188

2189
		if (b->init)
2190
			wrmsrl(msr_ops.ctl(i), 0);
2191
	}
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2207 2208
}

2209
static int mce_syscore_suspend(void)
2210
{
2211 2212
	vendor_disable_error_reporting();
	return 0;
2213 2214
}

2215
static void mce_syscore_shutdown(void)
2216
{
2217
	vendor_disable_error_reporting();
2218 2219
}

I
Ingo Molnar 已提交
2220 2221 2222 2223 2224
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2225
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2226
{
2227
	__mcheck_cpu_init_generic();
2228
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2229
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2230 2231
}

2232
static struct syscore_ops mce_syscore_ops = {
2233 2234 2235
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2236 2237
};

2238
/*
2239
 * mce_device: Sysfs support
2240 2241
 */

2242 2243
static void mce_cpu_restart(void *data)
{
2244
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2245
		return;
2246
	__mcheck_cpu_init_generic();
2247
	__mcheck_cpu_init_clear_banks();
2248
	__mcheck_cpu_init_timer();
2249 2250
}

L
Linus Torvalds 已提交
2251
/* Reinit MCEs after user configuration changes */
2252 2253
static void mce_restart(void)
{
2254
	mce_timer_delete_all();
2255
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2256 2257
}

2258
/* Toggle features for corrected errors */
2259
static void mce_disable_cmci(void *data)
2260
{
2261
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2262 2263 2264 2265 2266 2267
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2268
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2269 2270 2271 2272
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2273
		__mcheck_cpu_init_timer();
2274 2275
}

2276
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2277
	.name		= "machinecheck",
2278
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2279 2280
};

2281
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2282

2283
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2284 2285 2286
{
	return container_of(attr, struct mce_bank, attr);
}
2287

2288
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2289 2290
			 char *buf)
{
2291
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2292 2293
}

2294
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2295
			const char *buf, size_t size)
2296
{
H
Hidetoshi Seto 已提交
2297
	u64 new;
I
Ingo Molnar 已提交
2298

2299
	if (kstrtou64(buf, 0, &new) < 0)
2300
		return -EINVAL;
I
Ingo Molnar 已提交
2301

2302
	attr_to_bank(attr)->ctl = new;
2303
	mce_restart();
I
Ingo Molnar 已提交
2304

H
Hidetoshi Seto 已提交
2305
	return size;
2306
}
2307

I
Ingo Molnar 已提交
2308
static ssize_t
2309
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2310
{
2311
	strcpy(buf, mce_helper);
2312
	strcat(buf, "\n");
2313
	return strlen(mce_helper) + 1;
2314 2315
}

2316
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2317
				const char *buf, size_t siz)
2318 2319
{
	char *p;
I
Ingo Molnar 已提交
2320

2321 2322 2323
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2324

2325
	if (p)
I
Ingo Molnar 已提交
2326 2327
		*p = 0;

2328
	return strlen(mce_helper) + !!p;
2329 2330
}

2331 2332
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2333 2334 2335 2336
			     const char *buf, size_t size)
{
	u64 new;

2337
	if (kstrtou64(buf, 0, &new) < 0)
2338 2339
		return -EINVAL;

2340
	if (mca_cfg.ignore_ce ^ !!new) {
2341 2342
		if (new) {
			/* disable ce features */
2343 2344
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2345
			mca_cfg.ignore_ce = true;
2346 2347
		} else {
			/* enable ce features */
2348
			mca_cfg.ignore_ce = false;
2349 2350 2351 2352 2353 2354
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2355 2356
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2357 2358 2359 2360
				 const char *buf, size_t size)
{
	u64 new;

2361
	if (kstrtou64(buf, 0, &new) < 0)
2362 2363
		return -EINVAL;

2364
	if (mca_cfg.cmci_disabled ^ !!new) {
2365 2366
		if (new) {
			/* disable cmci */
2367
			on_each_cpu(mce_disable_cmci, NULL, 1);
2368
			mca_cfg.cmci_disabled = true;
2369 2370
		} else {
			/* enable cmci */
2371
			mca_cfg.cmci_disabled = false;
2372 2373 2374 2375 2376 2377
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2378 2379
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2380 2381
				      const char *buf, size_t size)
{
2382
	ssize_t ret = device_store_int(s, attr, buf, size);
2383 2384 2385 2386
	mce_restart();
	return ret;
}

2387
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2388
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2389
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2390
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2391

2392 2393
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2394 2395
	&check_interval
};
I
Ingo Molnar 已提交
2396

2397
static struct dev_ext_attribute dev_attr_ignore_ce = {
2398 2399
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2400 2401
};

2402
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2403 2404
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2405 2406
};

2407 2408 2409 2410 2411 2412 2413 2414
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2415 2416
	NULL
};
L
Linus Torvalds 已提交
2417

2418
static cpumask_var_t mce_device_initialized;
2419

2420 2421 2422 2423 2424
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2425
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2426
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2427
{
2428
	struct device *dev;
L
Linus Torvalds 已提交
2429
	int err;
2430
	int i, j;
2431

A
Andreas Herrmann 已提交
2432
	if (!mce_available(&boot_cpu_data))
2433 2434
		return -EIO;

2435 2436 2437 2438
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2439 2440 2441
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2442 2443
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2444
	dev->release = &mce_device_release;
2445

2446
	err = device_register(dev);
2447 2448
	if (err) {
		put_device(dev);
2449
		return err;
2450
	}
2451

2452 2453
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2454 2455 2456
		if (err)
			goto error;
	}
2457
	for (j = 0; j < mca_cfg.banks; j++) {
2458
		err = device_create_file(dev, &mce_banks[j].attr);
2459 2460 2461
		if (err)
			goto error2;
	}
2462
	cpumask_set_cpu(cpu, mce_device_initialized);
2463
	per_cpu(mce_device, cpu) = dev;
2464

2465
	return 0;
2466
error2:
2467
	while (--j >= 0)
2468
		device_remove_file(dev, &mce_banks[j].attr);
2469
error:
I
Ingo Molnar 已提交
2470
	while (--i >= 0)
2471
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2472

2473
	device_unregister(dev);
2474

2475 2476 2477
	return err;
}

2478
static void mce_device_remove(unsigned int cpu)
2479
{
2480
	struct device *dev = per_cpu(mce_device, cpu);
2481 2482
	int i;

2483
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2484 2485
		return;

2486 2487
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2488

2489
	for (i = 0; i < mca_cfg.banks; i++)
2490
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2491

2492 2493
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2494
	per_cpu(mce_device, cpu) = NULL;
2495 2496
}

2497
/* Make sure there are no machine checks on offlined CPUs. */
2498
static void mce_disable_cpu(void)
2499
{
2500
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2501
		return;
2502

2503
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2504
		cmci_clear();
2505

2506
	vendor_disable_error_reporting();
2507 2508
}

2509
static void mce_reenable_cpu(void)
2510
{
I
Ingo Molnar 已提交
2511
	int i;
2512

2513
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2514
		return;
I
Ingo Molnar 已提交
2515

2516
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2517
		cmci_reenable();
2518
	for (i = 0; i < mca_cfg.banks; i++) {
2519
		struct mce_bank *b = &mce_banks[i];
2520

2521
		if (b->init)
2522
			wrmsrl(msr_ops.ctl(i), b->ctl);
2523
	}
2524 2525
}

2526
static int mce_cpu_dead(unsigned int cpu)
2527
{
2528
	mce_intel_hcpu_update(cpu);
2529

2530 2531 2532 2533
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2534 2535
}

2536
static int mce_cpu_online(unsigned int cpu)
2537
{
2538
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2539
	int ret;
2540

2541
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2542

2543 2544 2545 2546
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2547
	}
2548 2549 2550
	mce_reenable_cpu();
	mce_start_timer(cpu, t);
	return 0;
2551 2552
}

2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
static int mce_cpu_pre_down(unsigned int cpu)
{
	struct timer_list *t = &per_cpu(mce_timer, cpu);

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2563

2564
static __init void mce_init_banks(void)
2565 2566 2567
{
	int i;

2568
	for (i = 0; i < mca_cfg.banks; i++) {
2569
		struct mce_bank *b = &mce_banks[i];
2570
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2571

2572
		sysfs_attr_init(&a->attr);
2573 2574
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2575 2576 2577 2578

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2579 2580 2581
	}
}

2582
static __init int mcheck_init_device(void)
2583
{
2584
	enum cpuhp_state hp_online;
2585 2586
	int err;

2587 2588 2589 2590
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2591

2592 2593 2594 2595
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2596

2597
	mce_init_banks();
2598

2599
	err = subsys_system_register(&mce_subsys, NULL);
2600
	if (err)
2601
		goto err_out_mem;
2602

2603 2604 2605 2606
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2607

2608 2609 2610
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2611
		goto err_out_online;
2612
	hp_online = err;
2613

2614 2615
	register_syscore_ops(&mce_syscore_ops);

2616
	/* register character device /dev/mcelog */
2617 2618 2619 2620 2621 2622 2623 2624
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);
2625
	cpuhp_remove_state(hp_online);
2626

2627 2628
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2629 2630 2631 2632 2633 2634

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2635

L
Linus Torvalds 已提交
2636 2637
	return err;
}
2638
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2639

2640 2641 2642 2643 2644
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2645
	mca_cfg.disabled = true;
2646 2647 2648
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2649

2650 2651
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2652
{
2653
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2654

2655 2656
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2657

2658 2659
	return dmce;
}
I
Ingo Molnar 已提交
2660

2661 2662 2663
static void mce_reset(void)
{
	cpu_missing = 0;
2664
	atomic_set(&mce_fake_panicked, 0);
2665 2666 2667 2668
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2669

2670 2671 2672 2673
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2674 2675
}

2676
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2677
{
2678 2679 2680
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2681 2682
}

2683 2684
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2685

2686
static int __init mcheck_debugfs_init(void)
2687
{
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2699
}
2700 2701
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2702
#endif
2703

2704 2705 2706
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2707 2708
static int __init mcheck_late_init(void)
{
2709 2710 2711
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);